Home | History | Annotate | Line # | Download | only in isa
sbreg.h revision 1.4
      1 /*	$NetBSD: sbreg.h,v 1.4 1994/10/27 04:18:14 cgd Exp $	*/
      2 
      3 /*
      4  * Copyright (c) 1991-1993 Regents of the University of California.
      5  * All rights reserved.
      6  *
      7  * Redistribution and use in source and binary forms, with or without
      8  * modification, are permitted provided that the following conditions
      9  * are met:
     10  * 1. Redistributions of source code must retain the above copyright
     11  *    notice, this list of conditions and the following disclaimer.
     12  * 2. Redistributions in binary form must reproduce the above copyright
     13  *    notice, this list of conditions and the following disclaimer in the
     14  *    documentation and/or other materials provided with the distribution.
     15  * 3. All advertising materials mentioning features or use of this software
     16  *    must display the following acknowledgement:
     17  *	This product includes software developed by the Computer Systems
     18  *	Engineering Group at Lawrence Berkeley Laboratory.
     19  * 4. Neither the name of the University nor of the Laboratory may be used
     20  *    to endorse or promote products derived from this software without
     21  *    specific prior written permission.
     22  *
     23  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     24  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     25  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     26  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     27  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     28  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     29  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     30  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     31  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     32  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     33  * SUCH DAMAGE.
     34  *
     35  *	Header: sbreg.h,v 1.3 93/07/18 14:07:28 mccanne Exp (LBL)
     36  */
     37 
     38 /*
     39  * SoundBlaster register definitions.
     40  * See "The Developer Kit for Sound Blaster Series, User's Guide" for more
     41  * complete information (avialable from Creative Labs, Inc.).  We refer
     42  * to this documentation as "SBK".
     43  *
     44  * We handle two types of cards: the basic SB version 2.0+, and
     45  * the SB PRO.  There are several distinct pieces of the hardware:
     46  *
     47  *   joystick port	(independent of I/O base address)
     48  *   FM synth		(stereo on PRO)
     49  *   mixer		(PRO only)
     50  *   DSP (sic)
     51  *   CD-ROM		(PRO only)
     52  *
     53  * The MIDI capabilities are handled by the DSP unit.
     54  */
     55 
     56 /*
     57  * Address map.  The SoundBlaster can be configured (via jumpers) for
     58  * either base I/O address 0x220 or 0x240.  The encodings below give
     59  * the offsets to specific SB ports.  SBP stands for SB port offset.
     60  */
     61 #ifdef SBPRO
     62 #define SBP_LFM_STATUS		0	/* R left FM status port */
     63 #define SBP_LFM_ADDR		0	/* W left FM address register */
     64 #define SBP_LFM_DATA		1	/* RW left FM data port */
     65 #define SBP_RFM_STATUS		2	/* R right FM status port */
     66 #define SBP_RFM_ADDR		2	/* W right FM address register */
     67 #define SBP_RFM_DATA		3	/* RW right FM data port */
     68 #endif
     69 #define SBP_FM_STATUS		8	/* R FM status port */
     70 #define SBP_FM_ADDR		8	/* W FM address register */
     71 #define SBP_FM_DATA		9	/* RW FM data port */
     72 #ifdef SBPRO
     73 #define SBP_MIXER_ADDR		4	/* W mixer address register */
     74 #define SBP_MIXER_DATA		5	/* RW mixer data port */
     75 #endif
     76 #define SBP_DSP_RESET		6	/* W reset port */
     77 #define 	SB_MAGIC	0xaa	/* card outputs on successful reset */
     78 #define SBP_DSP_READ		10 	/* R read port */
     79 #define SBP_DSP_WRITE		12	/* W write port */
     80 #define SBP_DSP_WSTAT		12	/* R write status */
     81 #define SBP_DSP_RSTAT		14	/* R read status */
     82 #define 	SB_DSP_BUSY	0x80
     83 #define 	SB_DSP_READY	0x80
     84 #ifdef SBPRO
     85 #define SBP_CDROM_DATA		16	/* RW send cmds/recv data */
     86 #define SBP_CDROM_STATUS	17	/* R status port */
     87 #define SBP_CDROM_RESET		18	/* W reset register */
     88 #define SBP_CDROM_ENABLE	19	/* W enable register */
     89 #endif
     90 #ifdef SBPRO
     91 #define SB_NPORT 24
     92 #else
     93 #define SB_NPORT 16
     94 #endif
     95 
     96 /*
     97  * DSP commands.  This unit handles MIDI and audio capabilities.
     98  * The DSP can be reset, data/commands can be read or written to it,
     99  * and it can generate interrupts.  Interrupts are generated for MIDI
    100  * input or DMA completion.  They seem to have neglected the fact
    101  * that it would be nice to have a MIDI transmission complete interrupt.
    102  * Worse, the DMA engine is half-duplex.  This means you need to do
    103  * (timed) programmed I/O to be able to record and play simulataneously.
    104  */
    105 #define SB_DSP_DACWRITE		0x10	/* programmed I/O write to DAC */
    106 #define SB_DSP_WDMA		0x14	/* begin 8-bit linear DMA output */
    107 #define SB_DSP_WDMA_2		0x16	/* begin 2-bit ADPCM DMA output */
    108 #define SB_DSP_ADCREAD		0x20	/* programmed I/O read from ADC */
    109 #define SB_DSP_RDMA		0x24	/* begin 8-bit linear DMA input */
    110 #define SB_MIDI_POLL		0x30	/* initiate a polling read for MIDI */
    111 #define SB_MIDI_READ		0x31	/* read a MIDI byte on recv intr */
    112 #define SB_MIDI_UART_POLL	0x34	/* enter UART mode w/ read polling */
    113 #define SB_MIDI_UART_INTR	0x35	/* enter UART mode w/ read intrs */
    114 #define SB_MIDI_WRITE		0x38	/* write a MIDI byte (non-UART mode) */
    115 #define SB_DSP_TIMECONST	0x40	/* set ADAC time constant */
    116 #define SB_DSP_BLOCKSIZE	0x48	/* set blk size for high speed xfer */
    117 #define SB_DSP_WDMA_4		0x74	/* begin 4-bit ADPCM DMA output */
    118 #define SB_DSP_WDMA_2_6		0x76	/* begin 2.6-bit ADPCM DMA output */
    119 #define SB_DSP_SILENCE		0x80	/* send a block of silence */
    120 #define SB_DSP_HS_OUTPUT	0x91	/* set high speed mode for wdma */
    121 #define SB_DSP_HS_INPUT		0x99	/* set high speed mode for rdma */
    122 #define SB_DSP_HALT		0xd0	/* temporarilty suspend DMA */
    123 #define SB_DSP_SPKR_ON		0xd1	/* turn speaker on */
    124 #define SB_DSP_SPKR_OFF		0xd3	/* turn speaker off */
    125 #define SB_DSP_CONT		0xd4	/* continue suspended DMA */
    126 #define SB_DSP_RD_SPKR		0xd8	/* get speaker status */
    127 #define 	SB_SPKR_OFF	0x00
    128 #define 	SB_SPKR_ON	0xff
    129 #define SB_DSP_VERSION		0xe1	/* get version number */
    130 
    131 /*
    132  * The ADPCM encodings are differential, meaning each sample represents
    133  * a difference to add to a running sum.  The inital value is called the
    134  * reference, or reference byte.  Any of the ADPCM DMA transfers can specify
    135  * that the given transfer begins with a reference byte by or'ing
    136  * in the bit below.
    137  */
    138 #define SB_DSP_REFERENCE	1
    139 
    140 /*
    141  * Macros to detect valid hardware configuration data.
    142  */
    143 #ifdef SBPRO
    144 #define SB_IRQ_VALID(mask)  ((mask) & 0x04a4)	/* IRQ 2,5,7,10 */
    145 #define SB_DRQ_VALID(chan)  ((chan) == 0 || (chan) == 1 || (chan) == 3)
    146 #else /* !SBPRO */
    147 #define SB_IRQ_VALID(mask)  ((mask) & 0x00ac)	/* IRQ 2,3,5,7 */
    148 #define SB_DRQ_VALID(chan)  ((chan) == 1)
    149 #endif /* !SBPRO */
    150 #define SB_BASE_VALID(base) ((base) == 0x220 || (base) == 0x240)
    151 
    152 #define SB_INPUT_RATE	0
    153 #define SB_OUTPUT_RATE	1
    154 
    155