Home | History | Annotate | Line # | Download | only in isa
smscvar.h revision 1.4.34.1
      1  1.4.34.1     yamt /*	$NetBSD: smscvar.h,v 1.4.34.1 2012/10/30 17:21:16 yamt Exp $ */
      2       1.1    blymn 
      3       1.1    blymn /*-
      4       1.1    blymn  * Copyright (c) 2000 The NetBSD Foundation, Inc.
      5       1.1    blymn  * All rights reserved.
      6       1.1    blymn  *
      7       1.1    blymn  * This code is derived from software contributed to The NetBSD Foundation
      8       1.1    blymn  * by Bill Squier.
      9       1.1    blymn  *
     10       1.1    blymn  * Redistribution and use in source and binary forms, with or without
     11       1.1    blymn  * modification, are permitted provided that the following conditions
     12       1.1    blymn  * are met:
     13       1.1    blymn  * 1. Redistributions of source code must retain the above copyright
     14       1.1    blymn  *    notice, this list of conditions and the following disclaimer.
     15       1.1    blymn  * 2. Redistributions in binary form must reproduce the above copyright
     16       1.1    blymn  *    notice, this list of conditions and the following disclaimer in the
     17       1.1    blymn  *    documentation and/or other materials provided with the distribution.
     18       1.1    blymn  *
     19       1.1    blymn  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20       1.1    blymn  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21       1.1    blymn  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22       1.1    blymn  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23       1.1    blymn  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24       1.1    blymn  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25       1.1    blymn  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26       1.1    blymn  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27       1.1    blymn  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28       1.1    blymn  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29       1.1    blymn  * POSSIBILITY OF SUCH DAMAGE.
     30       1.1    blymn  */
     31       1.1    blymn 
     32       1.1    blymn #ifndef _DEV_SMSC47B397VAR_H_
     33       1.1    blymn #define _DEV_SMSC47B397VAR_H_
     34       1.1    blymn 
     35       1.1    blymn /*
     36       1.1    blymn  * SMSC LPC47B397-NC "super-io" chip
     37       1.1    blymn  */
     38       1.1    blymn 
     39       1.1    blymn #define SMSC_ADDR		0
     40       1.1    blymn #define SMSC_DATA		1
     41       1.1    blymn 
     42       1.1    blymn /* Chip control registers */
     43       1.1    blymn 
     44       1.1    blymn #define SMSC_LOGICAL_DEV_SEL	0x07	/* Selector for logical device */
     45       1.3  xtraeme #define SMSC_DEVICE_ID		0x20	/* Device ID register */
     46       1.3  xtraeme #define SMSC_DEVICE_REVISION	0x21	/* Device revision */
     47       1.1    blymn #define SMSC_IO_BASE_MSB	0x60
     48       1.1    blymn #define SMSC_IO_BASE_LSB	0x61
     49       1.1    blymn 
     50       1.1    blymn 
     51       1.1    blymn #define SMSC_LOGICAL_DEVICE	0x08	/* Magic number to select monitoring
     52       1.1    blymn 					   functions. */
     53       1.1    blymn #define SMSC_CONFIG_START	0x55	/* Start configuration mode */
     54       1.1    blymn #define SMSC_CONFIG_END		0xAA	/* End configuration mode */
     55       1.1    blymn 
     56       1.3  xtraeme #define SMSC_ID_47B397		0x6F	/* Chip ID */
     57       1.3  xtraeme #define SMSC_ID_SCH5307NS	0x81
     58       1.3  xtraeme #define SMSC_ID_SCH5317		0x85
     59       1.1    blymn 
     60       1.1    blymn /* Data registers */
     61       1.1    blymn #define SMSC_TEMP1		0x25
     62       1.1    blymn #define SMSC_TEMP2		0x26
     63       1.1    blymn #define SMSC_TEMP3		0x27
     64       1.1    blymn #define SMSC_TEMP4		0x80
     65       1.1    blymn 
     66       1.1    blymn /* NOTE: Reading the Fan LSB locks the Fan MSB. The LSB Must be read first. */
     67       1.1    blymn #define SMSC_FAN1_LSB		0x28
     68       1.1    blymn #define SMSC_FAN1_MSB		0x29
     69       1.1    blymn #define SMSC_FAN2_LSB		0x2A
     70       1.1    blymn #define SMSC_FAN2_MSB		0x2B
     71       1.1    blymn #define SMSC_FAN3_LSB		0x2C
     72       1.1    blymn #define SMSC_FAN3_MSB		0x2D
     73       1.1    blymn #define SMSC_FAN4_LSB		0x2E
     74       1.1    blymn #define SMSC_FAN4_MSB		0x2F
     75       1.1    blymn 
     76       1.3  xtraeme #define SMSC_MAX_SENSORS	8	/* 4 temp sensors, 4 fan sensors */
     77       1.1    blymn 
     78       1.1    blymn struct smsc_softc {
     79       1.2  xtraeme 	bus_space_tag_t 	sc_iot;
     80       1.2  xtraeme 	bus_space_handle_t 	sc_ioh;
     81       1.1    blymn 
     82       1.2  xtraeme 	int 			sc_flags;
     83       1.2  xtraeme 	struct sysmon_envsys 	*sc_sme;
     84       1.2  xtraeme 	envsys_data_t 		sc_sensor[SMSC_MAX_SENSORS];
     85       1.1    blymn 
     86       1.2  xtraeme 	uint8_t 		sc_regs[SMSC_MAX_SENSORS];
     87       1.1    blymn };
     88       1.1    blymn 
     89       1.1    blymn #endif /* _DEV_SMSC47B397VAR_H_ */
     90