gtmpscreg.h revision 1.5 1 1.5 joerg /* $NetBSD: gtmpscreg.h,v 1.5 2016/01/15 12:09:15 joerg Exp $ */
2 1.1 matt
3 1.1 matt /*
4 1.1 matt * Copyright (c) 2002 Allegro Networks, Inc., Wasabi Systems, Inc.
5 1.1 matt * All rights reserved.
6 1.1 matt *
7 1.1 matt * Redistribution and use in source and binary forms, with or without
8 1.1 matt * modification, are permitted provided that the following conditions
9 1.1 matt * are met:
10 1.1 matt * 1. Redistributions of source code must retain the above copyright
11 1.1 matt * notice, this list of conditions and the following disclaimer.
12 1.1 matt * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 matt * notice, this list of conditions and the following disclaimer in the
14 1.1 matt * documentation and/or other materials provided with the distribution.
15 1.1 matt * 3. All advertising materials mentioning features or use of this software
16 1.1 matt * must display the following acknowledgement:
17 1.1 matt * This product includes software developed for the NetBSD Project by
18 1.1 matt * Allegro Networks, Inc., and Wasabi Systems, Inc.
19 1.1 matt * 4. The name of Allegro Networks, Inc. may not be used to endorse
20 1.1 matt * or promote products derived from this software without specific prior
21 1.1 matt * written permission.
22 1.1 matt * 5. The name of Wasabi Systems, Inc. may not be used to endorse
23 1.1 matt * or promote products derived from this software without specific prior
24 1.1 matt * written permission.
25 1.1 matt *
26 1.1 matt * THIS SOFTWARE IS PROVIDED BY ALLEGRO NETWORKS, INC. AND
27 1.1 matt * WASABI SYSTEMS, INC. ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES,
28 1.1 matt * INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY
29 1.1 matt * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
30 1.1 matt * IN NO EVENT SHALL EITHER ALLEGRO NETWORKS, INC. OR WASABI SYSTEMS, INC.
31 1.1 matt * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
32 1.1 matt * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
33 1.1 matt * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
34 1.1 matt * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
35 1.1 matt * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
36 1.1 matt * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
37 1.1 matt * POSSIBILITY OF SUCH DAMAGE.
38 1.1 matt */
39 1.1 matt
40 1.1 matt /*
41 1.1 matt * gtmpscreg.h - register defines for GT-64260 MPSC
42 1.1 matt *
43 1.1 matt * creation Sun Apr 8 11:49:57 PDT 2001 cliff
44 1.1 matt */
45 1.1 matt
46 1.1 matt #ifndef _GTMPSCREG_H
47 1.1 matt #define _GTMPSCREG_H
48 1.1 matt
49 1.4 kiyohara #define GTMPSC_BASE(u) (MPSC0_BASE + ((u) << 12))
50 1.4 kiyohara #define GTMPSC_SIZE 0x1000
51 1.4 kiyohara
52 1.4 kiyohara #define GTMPSC_NCHAN 2 /* Number of MPSC channels */
53 1.1 matt
54 1.1 matt /*******************************************************************************
55 1.1 matt *
56 1.1 matt * MPSC register address offsets relative to the base mapping
57 1.1 matt */
58 1.4 kiyohara #define GTMPSC_MMCR_LO 0x000 /* MPSC Main Config Register Low */
59 1.4 kiyohara #define GTMPSC_MMCR_HI 0x004 /* MPSC Main Config Register High */
60 1.4 kiyohara #define GTMPSC_MPCR 0x008 /* MPSC Protocol Config Register */
61 1.4 kiyohara #define GTMPSC_CHR_BASE 0x008 /* MPSC Channel Register Base */
62 1.4 kiyohara #define GTMPSC_CHRN(n) (GTMPSC_CHR_BASE + ((n) << 2))
63 1.4 kiyohara #define GTMPSC_NCHR 11 /* CHR 1-11? */
64 1.4 kiyohara
65 1.1 matt #define GTMPSC_MRR 0xb400 /* MPSC Routing Register */
66 1.1 matt #define GTMPSC_RCRR 0xb404 /* MPSC RX Clock Routing Register */
67 1.1 matt #define GTMPSC_TCRR 0xb408 /* MPSC TX Clock Routing Register */
68 1.4 kiyohara
69 1.1 matt
70 1.1 matt /*******************************************************************************
71 1.1 matt *
72 1.1 matt * MPSC register values & bit defines
73 1.1 matt *
74 1.1 matt * values are provided for UART mode only
75 1.1 matt */
76 1.1 matt /*
77 1.1 matt * MPSC Routing Register bits
78 1.1 matt */
79 1.1 matt #define GTMPSC_MRR_PORT0 0 /* serial port #0 */
80 1.1 matt #define GTMPSC_MRR_NONE 7 /* unconnected */
81 1.1 matt /* all other "routes" resvd. */
82 1.5 joerg #define GTMPSC_MRR_MR0_MASK __BITS(2,0) /* routing mask for MPSC0 */
83 1.5 joerg #define GTMPSC_MRR_RESa __BITS(5,3)
84 1.5 joerg #define GTMPSC_MRR_MR1_MASK __BITS(8,6) /* routing mask for MPSC1 */
85 1.5 joerg #define GTMPSC_MRR_RESb __BITS(30,9)
86 1.5 joerg #define GTMPSC_MRRE_DSC __BIT(31) /* "Don't Stop Clock" */
87 1.1 matt #define GTMPSC_MRR_RES (GTMPSC_MRR_RESa|GTMPSC_MRR_RESb)
88 1.1 matt /*
89 1.1 matt * MPSC Clock Routing Register bits
90 1.1 matt * the bitfields and route definitions are common for RCRR and TCRR
91 1.1 matt * except for MPSC_TCRR_TSCLK0
92 1.1 matt */
93 1.1 matt #define GTMPSC_CRR_BRG0 0x0 /* Baud Rate Generator #0 */
94 1.1 matt #define GTMPSC_CRR_BRG1 0x1 /* Baud Rate Generator #1 */
95 1.1 matt #define GTMPSC_CRR_BRG2 0x2 /* Baud Rate Generator #2 */
96 1.1 matt #define GTMPSC_CRR_SCLK0 0x8 /* SCLK0 */
97 1.1 matt #define GTMPSC_TCRR_TSCLK0 0x9 /* TSCLK0 (for TCRR only) */
98 1.1 matt /* all other values resvd. */
99 1.4 kiyohara #define GTMPSC_CRR(u, v) ((v) << GTMPSC_CRR_SHIFT(u))
100 1.4 kiyohara #define GTMPSC_CRR_SHIFT(u) ((u) * 8)
101 1.4 kiyohara #define GTMPSC_CRR_MASK 0xf
102 1.5 joerg #define GTMPSC_CRR_RESa __BITS(7,4)
103 1.5 joerg #define GTMPSC_CRR_RESb __BITS(31,12)
104 1.1 matt #define GTMPSC_CRR_RES (GTMPSC_CRR_RESa|GTMPSC_CRR_RESb)
105 1.1 matt /*
106 1.1 matt * MPSC Main Configuration Register LO bits
107 1.1 matt */
108 1.5 joerg #define GTMPSC_MMCR_LO_MODE_MASK __BITS(2,0)
109 1.1 matt #define GTMPSC_MMCR_LO_MODE_UART (0x4 << 0) /* UART mode */
110 1.5 joerg #define GTMPSC_MMCR_LO_TTX __BIT(3) /* Transparent TX */
111 1.5 joerg #define GTMPSC_MMCR_LO_TRX __BIT(4) /* Transparent RX */
112 1.5 joerg #define GTMPSC_MMCR_LO_RESa __BIT(5)
113 1.5 joerg #define GTMPSC_MMCR_LO_ET __BIT(6) /* Enable TX */
114 1.5 joerg #define GTMPSC_MMCR_LO_ER __BIT(7) /* Enable RX */
115 1.5 joerg #define GTMPSC_MMCR_LO_LPBK_MASK __BITS(9,8) /* Loop Back */
116 1.1 matt #define GTMPSC_MMCR_LO_LPBK_NONE (0 << 8) /* Normal (non-loop) */
117 1.1 matt #define GTMPSC_MMCR_LO_LPBK_LOOP (1 << 8) /* Loop Back */
118 1.1 matt #define GTMPSC_MMCR_LO_LPBK_ECHO (2 << 8) /* Echo */
119 1.1 matt #define GTMPSC_MMCR_LO_LPBK_LBE (3 << 8) /* Loop Back and Echo */
120 1.5 joerg #define GTMPSC_MMCR_LO_NLM __BIT(10) /* Null Modem */
121 1.5 joerg #define GTMPSC_MMCR_LO_RESb __BIT(11)
122 1.5 joerg #define GTMPSC_MMCR_LO_TSYN __BIT(12) /* Transmitter sync to Rcvr. */
123 1.5 joerg #define GTMPSC_MMCR_LO_RESc __BIT(13)
124 1.5 joerg #define GTMPSC_MMCR_LO_TSNS_MASK __BITS(15,14) /* Transmit Sense */
125 1.1 matt #define GTMPSC_MMCR_LO_TSNS_INF (0 << 14) /* Infinite */
126 1.5 joerg #define GTMPSC_MMCR_LO_TIDL __BIT(16) /* TX Idles */
127 1.5 joerg #define GTMPSC_MMCR_LO_RTSM __BIT(17) /* RTS Mode */
128 1.5 joerg #define GTMPSC_MMCR_LO_RESd __BIT(18)
129 1.5 joerg #define GTMPSC_MMCR_LO_CTSS __BIT(19) /* CTS Sampling mode */
130 1.5 joerg #define GTMPSC_MMCR_LO_CDS __BIT(20) /* CD Sampling mode */
131 1.5 joerg #define GTMPSC_MMCR_LO_CTSM __BIT(21) /* CTS operating Mode */
132 1.5 joerg #define GTMPSC_MMCR_LO_CDM __BIT(22) /* CD operating Mode */
133 1.5 joerg #define GTMPSC_MMCR_LO_CRCM_MASK __BITS(25,23) /* CRC Mode */
134 1.1 matt #define GTMPSC_MMCR_LO_CRCM_NONE (0 << 23) /* CRC Mode */
135 1.5 joerg #define GTMPSC_MMCR_LO_RESe __BITS(27,26)
136 1.5 joerg #define GTMPSC_MMCR_LO_TRVD __BIT(28) /* Transmit Reverse Data */
137 1.5 joerg #define GTMPSC_MMCR_LO_RRVD __BIT(29) /* Receive Reverse Data */
138 1.5 joerg #define GTMPSC_MMCR_LO_RESf __BIT(30)
139 1.5 joerg #define GTMPSC_MMCR_LO_GDE __BIT(31) /* Glitch Detect Enable */
140 1.1 matt #define GTMPSC_MMCR_LO_RES \
141 1.1 matt (GTMPSC_MMCR_LO_RESa|GTMPSC_MMCR_LO_RESb|GTMPSC_MMCR_LO_RESc \
142 1.1 matt |GTMPSC_MMCR_LO_RESd|GTMPSC_MMCR_LO_RESe|GTMPSC_MMCR_LO_RESf)
143 1.1 matt /*
144 1.1 matt * MPSC Main Configuration Register HI bits
145 1.1 matt */
146 1.5 joerg #define GTMPSC_MMCR_HI_TCI __BIT(0) /* TX Clock Invert */
147 1.5 joerg #define GTMPSC_MMCR_HI_TINV __BIT(1) /* TX Bitstream Inversion */
148 1.5 joerg #define GTMPSC_MMCR_HI_TPL __BITS(4,2) /* TX Preable Length */
149 1.1 matt #define GTMPSC_MMCR_HI_TPL_NONE 0 /* no TX Preable (default) */
150 1.1 matt #define GTMPSC_MMCR_HI_TPL_16 (6 << 2) /* 16 byte preamble */
151 1.5 joerg #define GTMPSC_MMCR_HI_TPPT_MASK __BITS(8,5) /* TX Preable Pattern */
152 1.1 matt #define GTMPSC_MMCR_HI_TPPT_NONE (0 << 5) /* TX Preable Pattern */
153 1.5 joerg #define GTMPSC_MMCR_HI_TCDV_MASK __BITS(10,9) /* TX Clock Divide */
154 1.1 matt #define GTMPSC_MMCR_HI_TCDV_1X (0 << 9) /* 1x clock mode */
155 1.1 matt #define GTMPSC_MMCR_HI_TCDV_8X (1 << 9) /* 8x clock mode */
156 1.1 matt #define GTMPSC_MMCR_HI_TCDV_16X (2 << 9) /* 16x clock mode */
157 1.1 matt #define GTMPSC_MMCR_HI_TCDV_32X (3 << 9) /* 32x clock mode */
158 1.5 joerg #define GTMPSC_MMCR_HI_TDEC_MASK __BITS(13,11) /* TX Encoder */
159 1.1 matt #define GTMPSC_MMCR_HI_TDEC_NRZ (0 << 9) /* NRZ (default) */
160 1.1 matt #define GTMPSC_MMCR_HI_TDEC_NRZI (1 << 9) /* NRZI (mark) */
161 1.1 matt #define GTMPSC_MMCR_HI_TDEC_FM0 (2 << 9) /* FM0 */
162 1.1 matt #define GTMPSC_MMCR_HI_TDEC_MAN (4 << 9) /* Manchester */
163 1.1 matt #define GTMPSC_MMCR_HI_TDEC_DMAN (6 << 9) /* Differential Manchester */
164 1.1 matt /* all other values rsvd. */
165 1.5 joerg #define GTMPSC_MMCR_HI_RESa __BITS(15,14)
166 1.5 joerg #define GTMPSC_MMCR_HI_RINV __BIT(16) /* RX Bitstream Inversion */
167 1.5 joerg #define GTMPSC_MMCR_HI_GDW __BITS(20,17) /* Clock Glitch Width */
168 1.5 joerg #define GTMPSC_MMCR_HI_RESb __BIT(21)
169 1.5 joerg #define GTMPSC_MMCR_HI_RDW __BIT(22) /* Reveive Data Width */
170 1.5 joerg #define GTMPSC_MMCR_HI_RSYL_MASK __BITS(24,23) /* Reveive Sync Width */
171 1.1 matt #define GTMPSC_MMCR_HI_RSYL_EXT (0 << 23) /* External sync */
172 1.1 matt #define GTMPSC_MMCR_HI_RSYL_4BIT (1 << 23) /* 4-bit sync */
173 1.1 matt #define GTMPSC_MMCR_HI_RSYL_8BIT (2 << 23) /* 8-bit sync */
174 1.1 matt #define GTMPSC_MMCR_HI_RSYL_16BIT (3 << 23) /* 16-bit sync */
175 1.5 joerg #define GTMPSC_MMCR_HI_RCDV_MASK __BITS(26,25) /* Receive Clock Divider */
176 1.4 kiyohara #define GTMPSC_MMCR_HI_RCDV_1X (0 << 25) /* 1x clock mode (default) */
177 1.4 kiyohara #define GTMPSC_MMCR_HI_RCDV_8X (1 << 25) /* 8x clock mode (default) */
178 1.4 kiyohara #define GTMPSC_MMCR_HI_RCDV_16X (2 << 25) /* 16x clock mode (default) */
179 1.4 kiyohara #define GTMPSC_MMCR_HI_RCDV_32X (3 << 25) /* 16x clock mode (default) */
180 1.5 joerg #define GTMPSC_MMCR_HI_RENC_MASK __BITS(29,27) /* Receive Encoder */
181 1.1 matt #define GTMPSC_MMCR_HI_RENC_NRZ (0 << 27) /* NRZ (default) */
182 1.1 matt #define GTMPSC_MMCR_HI_RENC_NRZI (1 << 27) /* NRZI */
183 1.1 matt #define GTMPSC_MMCR_HI_RENC_FM0 (2 << 27) /* FM0 */
184 1.1 matt #define GTMPSC_MMCR_HI_RENC_MAN (4 << 27) /* Manchester */
185 1.1 matt #define GTMPSC_MMCR_HI_RENC_DMAN (6 << 27) /* Differential Manchester */
186 1.1 matt /* all other values rsvd. */
187 1.5 joerg #define GTMPSC_MMCR_HI_SEDG_MASK __BITS(31,30) /* Sync Clock Edge */
188 1.1 matt #define GTMPSC_MMCR_HI_SEDG_BOTH (0 << 30) /* rising and falling (dflt) */
189 1.1 matt #define GTMPSC_MMCR_HI_SEDG_RISE (1 << 30) /* rising edge */
190 1.1 matt #define GTMPSC_MMCR_HI_SEDG_FALL (2 << 30) /* falling edge */
191 1.1 matt #define GTMPSC_MMCR_HI_SEDG_NONE (3 << 30) /* no adjustment */
192 1.1 matt /*
193 1.1 matt * SDMAx Command/Status Register bits for UART Mode, RX
194 1.1 matt *
195 1.1 matt * XXX these belong in sdmareg.h ?
196 1.1 matt */
197 1.5 joerg #define SDMA_CSR_RX_PE __BIT(0) /* Parity Error */
198 1.5 joerg #define SDMA_CSR_RX_CDL __BIT(1) /* Carrier Detect Loss */
199 1.5 joerg #define SDMA_CSR_RX_RESa __BIT(2)
200 1.5 joerg #define SDMA_CSR_RX_FR __BIT(3) /* Framing Error */
201 1.5 joerg #define SDMA_CSR_RX_RESb __BITS(5,4)
202 1.5 joerg #define SDMA_CSR_RX_OR __BIT(6) /* Data Overrun */
203 1.5 joerg #define SDMA_CSR_RX_RESc __BITS(8,7)
204 1.5 joerg #define SDMA_CSR_RX_BR __BIT(9) /* Break Received */
205 1.5 joerg #define SDMA_CSR_RX_MI __BIT(10) /* Max Idle */
206 1.5 joerg #define SDMA_CSR_RX_ADDR __BIT(11) /* Address */
207 1.5 joerg #define SDMA_CSR_RX_AMATCH __BIT(12) /* Address match */
208 1.5 joerg #define SDMA_CSR_RX_CT __BIT(13) /* Transparency Control char */
209 1.5 joerg #define SDMA_CSR_RX_C __BIT(14) /* Control char */
210 1.5 joerg #define SDMA_CSR_RX_ES __BIT(15) /* Error Summary */
211 1.5 joerg #define SDMA_CSR_RX_L __BIT(16) /* Last */
212 1.5 joerg #define SDMA_CSR_RX_F __BIT(17) /* First */
213 1.5 joerg #define SDMA_CSR_RX_RESd __BITS(22,18)
214 1.5 joerg #define SDMA_CSR_RX_EI __BIT(23) /* Enable Interrupt */
215 1.5 joerg #define SDMA_CSR_RX_RESe __BITS(29,24)
216 1.5 joerg #define SDMA_CSR_RX_AUTO __BIT(30) /* Auto Mode */
217 1.5 joerg #define SDMA_CSR_RX_OWN __BIT(31) /* Owner */
218 1.1 matt #define SDMA_CSR_RX_RES (SDMA_CSR_RX_RESa|SDMA_CSR_RX_RESb|SDMA_CSR_RX_RESc \
219 1.1 matt |SDMA_CSR_RX_RESd|SDMA_CSR_RX_RESe)
220 1.1 matt /*
221 1.1 matt * SDMAx Command/Status Register bits for UART Mode, TX
222 1.1 matt */
223 1.5 joerg #define SDMA_CSR_TX_RESa __BIT(0)
224 1.5 joerg #define SDMA_CSR_TX_CTSL __BIT(1) /* CTS Loss */
225 1.5 joerg #define SDMA_CSR_TX_RESb __BITS(14,2)
226 1.5 joerg #define SDMA_CSR_TX_ES __BIT(15) /* Error Summary */
227 1.5 joerg #define SDMA_CSR_TX_L __BIT(16) /* Last */
228 1.5 joerg #define SDMA_CSR_TX_F __BIT(17) /* First */
229 1.5 joerg #define SDMA_CSR_TX_P __BIT(18) /* Preamble */
230 1.5 joerg #define SDMA_CSR_TX_ADDR __BIT(19) /* Address */
231 1.5 joerg #define SDMA_CSR_TX_NS __BIT(20) /* No Stop Bit */
232 1.5 joerg #define SDMA_CSR_TX_RESc __BITS(22,21)
233 1.5 joerg #define SDMA_CSR_TX_EI __BIT(23) /* Enable Interrupt */
234 1.5 joerg #define SDMA_CSR_TX_RESd __BITS(29,24)
235 1.5 joerg #define SDMA_CSR_TX_AUTO __BIT(30) /* Auto Mode */
236 1.5 joerg #define SDMA_CSR_TX_OWN __BIT(31) /* Owner */
237 1.1 matt #define SDMA_CSR_TX_RES \
238 1.1 matt (SDMA_CSR_TX_RESa|SDMA_CSR_TX_RESb|SDMA_CSR_TX_RESc|SDMA_CSR_TX_RESd)
239 1.1 matt /*
240 1.1 matt * MPSCx Protocol Configuration Register for UART Mode
241 1.1 matt */
242 1.5 joerg #define GTMPSC_MPCR_RESa __BITS(5,0)
243 1.5 joerg #define GTMPSC_MPCR_DRT __BIT(6) /* Disable Rx on Tx */
244 1.5 joerg #define GTMPSC_MPCR_ISO __BIT(7) /* Isochronous Mode */
245 1.5 joerg #define GTMPSC_MPCR_RZS __BIT(8) /* Rx Zero Stop Bit(s) */
246 1.5 joerg #define GTMPSC_MPCR_FRZ __BIT(9) /* Freeze Tx */
247 1.5 joerg #define GTMPSC_MPCR_UM_MASK __BITS(11,10) /* UART Mode mask */
248 1.1 matt #define GTMPSC_MPCR_UM_NORM (0 << 10) /* Normal UART Mode */
249 1.1 matt #define GTMPSC_MPCR_UM_MDROP (1 << 10) /* Multi-Drop UART Mode */
250 1.1 matt /* other values are resvd. */
251 1.5 joerg #define GTMPSC_MPCR_CLMASK __BITS(13,12) /* Character Length mask */
252 1.2 perry #define GTMPSC_MPCR_CL_5 (0 << 12) /* 5 data bits */
253 1.2 perry #define GTMPSC_MPCR_CL_6 (1 << 12) /* 6 data bits */
254 1.2 perry #define GTMPSC_MPCR_CL_7 (2 << 12) /* 7 data bits */
255 1.2 perry #define GTMPSC_MPCR_CL_8 (3 << 12) /* 8 data bits */
256 1.4 kiyohara #define GTMPSC_MPCR_SBL_1 (0 << 14) /* 1 stop bit */
257 1.4 kiyohara #define GTMPSC_MPCR_SBL_2 (1 << 14) /* 2 stop bits */
258 1.1 matt #define GTMPSC_MPCR_FLC_NORM 0x0 /* Normal Flow Ctl mode */
259 1.5 joerg #define GTMPSC_MPCR_FLC_ASYNC __BIT(15) /* Asynchronous Flow Ctl mode */
260 1.5 joerg #define GTMPSC_MPCR_RESb __BITS(31,16)
261 1.1 matt #define GTMPSC_MPCR_RES (GTMPSC_MPCR_RESa|GTMPSC_MPCR_RESb)
262 1.1 matt /*
263 1.1 matt * MPSC Channel Register 1 for UART Mode "Break/Stuff"
264 1.1 matt */
265 1.5 joerg #define GTMPSC_CHR1_TCS __BITS(7,0) /* Constrol Stuff Character */
266 1.5 joerg #define GTMPSC_CHR1_BRK __BITS(23,16) /* Break Count */
267 1.5 joerg #define GTMPSC_CHR1_RES __BITS(15,8)|__BITS(31,24)
268 1.1 matt /*
269 1.1 matt * MPSC Channel Register 2 for UART Mode "Command"
270 1.1 matt */
271 1.5 joerg #define GTMPSC_CHR2_RESa __BIT(0)
272 1.5 joerg #define GTMPSC_CHR2_TEV __BIT(1) /* Tx Enb. Vert. Redundancy */
273 1.5 joerg #define GTMPSC_CHR2_TPM_MASK __BITS(3,2) /* Tx Parity Mode mask */
274 1.1 matt #define GTMPSC_CHR2_TPM_ODD (0 << 2) /* Odd Tx Parity */
275 1.1 matt #define GTMPSC_CHR2_TPM_LOW (1 << 2) /* Low (always 0) Tx Parity */
276 1.1 matt #define GTMPSC_CHR2_TPM_EVEN (2 << 2) /* Even Tx Parity */
277 1.1 matt #define GTMPSC_CHR2_TPM_HIGH (3 << 2) /* High (always 1) Tx Parity */
278 1.5 joerg #define GTMPSC_CHR2_RESb __BITS(6,4)
279 1.5 joerg #define GTMPSC_CHR2_TXABORT __BIT(7) /* Tx Abort */
280 1.5 joerg #define GTMPSC_CHR2_RESc __BIT(8)
281 1.5 joerg #define GTMPSC_CHR2_TCS __BIT(9) /* Tx TCS Char */
282 1.5 joerg #define GTMPSC_CHR2_RESd __BITS(16,10)
283 1.5 joerg #define GTMPSC_CHR2_REC __BIT(17) /* Rx Enb. Vert. Redundancy */
284 1.5 joerg #define GTMPSC_CHR2_RPM_MASK __BITS(19,18) /* Rx Parity Mode mask */
285 1.1 matt #define GTMPSC_CHR2_RPM_ODD (0 << 18) /* Odd Rx Parity */
286 1.1 matt #define GTMPSC_CHR2_RPM_LOW (1 << 18) /* Low (always 0) Rx Parity */
287 1.1 matt #define GTMPSC_CHR2_RPM_EVEN (2 << 18) /* Even Rx Parity */
288 1.1 matt #define GTMPSC_CHR2_RPM_HIGH (3 << 18) /* High (always 1) Rx Parity */
289 1.5 joerg #define GTMPSC_CHR2_RESe __BITS(22,20)
290 1.5 joerg #define GTMPSC_CHR2_RXABORT __BIT(23) /* Rx Abort */
291 1.5 joerg #define GTMPSC_CHR2_RESf __BIT(24)
292 1.5 joerg #define GTMPSC_CHR2_CRD __BIT(25) /* Close RX Descriptor */
293 1.5 joerg #define GTMPSC_CHR2_RESg __BITS(30,26)
294 1.5 joerg #define GTMPSC_CHR2_EH __BIT(31) /* Enter Hunt */
295 1.1 matt #define GTMPSC_CHR2_RES \
296 1.1 matt (GTMPSC_CHR2_RESa|GTMPSC_CHR2_RESb|GTMPSC_CHR2_RESc| \
297 1.1 matt GTMPSC_CHR2_RESd|GTMPSC_CHR2_RESe|GTMPSC_CHR2_RESf| \
298 1.1 matt GTMPSC_CHR2_RESg)
299 1.1 matt /*
300 1.1 matt * MPSC Channel Register 3 for UART Mode "Max Idle"
301 1.1 matt */
302 1.5 joerg #define GTMPSC_CHR3_MIR __BITS(15,0) /* Max Idle Char count */
303 1.5 joerg #define GTMPSC_CHR3_RES __BITS(31,16)
304 1.1 matt /*
305 1.1 matt * MPSC Channel Register 4 for UART Mode "Control Filtering"
306 1.1 matt */
307 1.5 joerg #define GTMPSC_CHR4_CFR __BITS(7,0) /* Control bit compare enable */
308 1.5 joerg #define GTMPSC_CHR4_RES __BITS(31,8)
309 1.1 matt /*
310 1.1 matt * MPSC Channel Registers 5..8 for UART Mode "UART Control Character"
311 1.1 matt *
312 1.1 matt * NOTE: two 16 bit CHRCC fields exist in each of Channel Registers 5..8
313 1.1 matt */
314 1.1 matt #define GTMPSC_CHRCC_SHIFT 16
315 1.5 joerg #define GTMPSC_CHRCC_CHAR __BITS(7,0) /* the control character */
316 1.5 joerg #define GTMPSC_CHRCC_RES __BITS(11,8)
317 1.5 joerg #define GTMPSC_CHRCC_INT __BIT(12) /* Interrupt */
318 1.5 joerg #define GTMPSC_CHRCC_CO __BIT(13) /* ISO 3309 Control Octet */
319 1.5 joerg #define GTMPSC_CHRCC_R __BIT(14) /* Reject */
320 1.5 joerg #define GTMPSC_CHRCC_V __BIT(15) /* Valid */
321 1.1 matt /*
322 1.1 matt * MPSC Channel Register 9 for UART Mode "Address" (for multidrop operation)
323 1.1 matt */
324 1.5 joerg #define GTMPSC_CHR9_AD1 __BITS(7,0) /* address #1 */
325 1.5 joerg #define GTMPSC_CHR9_RESa __BITS(14,8)
326 1.5 joerg #define GTMPSC_CHR9_MODE1 __BIT(15) /* mode #1 */
327 1.5 joerg #define GTMPSC_CHR9_AD2 __BITS(23,16) /* address #2 */
328 1.5 joerg #define GTMPSC_CHR9_RESb __BITS(30,24)
329 1.5 joerg #define GTMPSC_CHR9_MODE2 __BIT(31) /* mode #2 */
330 1.1 matt #define GTMPSC_CHR9_RES (GTMPSC_CHR9_RESa|GTMPSC_CHR9_RESb)
331 1.1 matt /*
332 1.1 matt * MPSC Channel Register 10 for UART Mode "Event Status"
333 1.1 matt */
334 1.5 joerg #define GTMPSC_CHR10_CTS __BIT(0) /* Clear To Send */
335 1.5 joerg #define GTMPSC_CHR10_CD __BIT(1) /* Carrier Detect */
336 1.5 joerg #define GTMPSC_CHR10_RESa __BIT(2)
337 1.5 joerg #define GTMPSC_CHR10_TIDLE __BIT(3) /* Tx in Idle State */
338 1.5 joerg #define GTMPSC_CHR10_RESb __BIT(4)
339 1.5 joerg #define GTMPSC_CHR10_RHS __BIT(5) /* Rx in HUNT State */
340 1.5 joerg #define GTMPSC_CHR10_RESc __BIT(6)
341 1.5 joerg #define GTMPSC_CHR10_RLS __BIT(7) /* Rx Line STatus */
342 1.5 joerg #define GTMPSC_CHR10_RESd __BITS(10,8)
343 1.5 joerg #define GTMPSC_CHR10_RLIDL __BIT(11) /* Rx IDLE Line */
344 1.5 joerg #define GTMPSC_CHR10_RESe __BITS(15,12)
345 1.5 joerg #define GTMPSC_CHR10_RCRn __BITS(23,16) /* Received Control Char # */
346 1.5 joerg #define GTMPSC_CHR10_RESf __BITS(31,24)
347 1.1 matt #define GTMPSC_CHR10_RES \
348 1.1 matt (GTMPSC_CHR10_RESa|GTMPSC_CHR10_RESb|GTMPSC_CHR10_RESc \
349 1.1 matt |GTMPSC_CHR10_RESd|GTMPSC_CHR10_RESe|GTMPSC_CHR10_RESf)
350 1.1 matt
351 1.1 matt
352 1.1 matt #endif /* _GTMPSCREG_H */
353