gtpci.c revision 1.22 1 1.22 kiyohara /* $NetBSD: gtpci.c,v 1.22 2010/04/28 13:51:56 kiyohara Exp $ */
2 1.1 matt /*
3 1.22 kiyohara * Copyright (c) 2008, 2009 KIYOHARA Takashi
4 1.1 matt * All rights reserved.
5 1.1 matt *
6 1.1 matt * Redistribution and use in source and binary forms, with or without
7 1.1 matt * modification, are permitted provided that the following conditions
8 1.1 matt * are met:
9 1.1 matt * 1. Redistributions of source code must retain the above copyright
10 1.1 matt * notice, this list of conditions and the following disclaimer.
11 1.1 matt * 2. Redistributions in binary form must reproduce the above copyright
12 1.1 matt * notice, this list of conditions and the following disclaimer in the
13 1.1 matt * documentation and/or other materials provided with the distribution.
14 1.1 matt *
15 1.22 kiyohara * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
16 1.22 kiyohara * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
17 1.22 kiyohara * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
18 1.22 kiyohara * DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
19 1.22 kiyohara * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
20 1.22 kiyohara * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
21 1.22 kiyohara * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
22 1.22 kiyohara * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
23 1.22 kiyohara * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
24 1.22 kiyohara * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
25 1.1 matt * POSSIBILITY OF SUCH DAMAGE.
26 1.1 matt */
27 1.10 lukem
28 1.10 lukem #include <sys/cdefs.h>
29 1.22 kiyohara __KERNEL_RCSID(0, "$NetBSD: gtpci.c,v 1.22 2010/04/28 13:51:56 kiyohara Exp $");
30 1.22 kiyohara
31 1.22 kiyohara #include "opt_pci.h"
32 1.22 kiyohara #include "pci.h"
33 1.1 matt
34 1.1 matt #include <sys/param.h>
35 1.22 kiyohara #include <sys/bus.h>
36 1.1 matt #include <sys/device.h>
37 1.22 kiyohara #include <sys/errno.h>
38 1.1 matt #include <sys/extent.h>
39 1.22 kiyohara #include <sys/gpio.h>
40 1.1 matt #include <sys/malloc.h>
41 1.1 matt
42 1.22 kiyohara #include <prop/proplib.h>
43 1.1 matt
44 1.1 matt #include <dev/pci/pcireg.h>
45 1.1 matt #include <dev/pci/pcivar.h>
46 1.1 matt #include <dev/pci/pciconf.h>
47 1.22 kiyohara
48 1.1 matt #include <dev/marvell/gtpcireg.h>
49 1.1 matt #include <dev/marvell/gtpcivar.h>
50 1.22 kiyohara #include <dev/marvell/marvellreg.h>
51 1.22 kiyohara #include <dev/marvell/marvellvar.h>
52 1.1 matt
53 1.22 kiyohara #include <machine/pci_machdep.h>
54 1.1 matt
55 1.22 kiyohara #include "locators.h"
56 1.5 matt
57 1.1 matt
58 1.22 kiyohara #define GTPCI_READ(sc, r) \
59 1.22 kiyohara bus_space_read_4((sc)->sc_iot, (sc)->sc_ioh, r((sc)->sc_unit))
60 1.22 kiyohara #define GTPCI_WRITE(sc, r, v) \
61 1.22 kiyohara bus_space_write_4((sc)->sc_iot, (sc)->sc_ioh, r((sc)->sc_unit), (v))
62 1.22 kiyohara #define GTPCI_WRITE_AC(sc, r, n, v) \
63 1.22 kiyohara bus_space_write_4((sc)->sc_iot, (sc)->sc_ioh, r((sc)->sc_unit, (n)), (v))
64 1.1 matt
65 1.22 kiyohara
66 1.22 kiyohara static int gtpci_match(device_t, struct cfdata *, void *);
67 1.22 kiyohara static void gtpci_attach(device_t, device_t, void *);
68 1.22 kiyohara
69 1.22 kiyohara static void gtpci_init(struct gtpci_softc *);
70 1.22 kiyohara static void gtpci_barinit(struct gtpci_softc *);
71 1.22 kiyohara static void gtpci_protinit(struct gtpci_softc *);
72 1.22 kiyohara #if NPCI > 0
73 1.22 kiyohara static void gtpci_pci_config(struct gtpci_softc *, bus_space_tag_t,
74 1.22 kiyohara bus_space_tag_t, bus_dma_tag_t, pci_chipset_tag_t,
75 1.22 kiyohara u_long, u_long, u_long, u_long, int);
76 1.1 matt #endif
77 1.1 matt
78 1.1 matt
79 1.22 kiyohara CFATTACH_DECL_NEW(gtpci_gt, sizeof(struct gtpci_softc),
80 1.22 kiyohara gtpci_match, gtpci_attach, NULL, NULL);
81 1.22 kiyohara CFATTACH_DECL_NEW(gtpci_mbus, sizeof(struct gtpci_softc),
82 1.1 matt gtpci_match, gtpci_attach, NULL, NULL);
83 1.1 matt
84 1.6 matt
85 1.22 kiyohara /* ARGSUSED */
86 1.22 kiyohara static int
87 1.22 kiyohara gtpci_match(device_t parent, struct cfdata *match, void *aux)
88 1.1 matt {
89 1.22 kiyohara struct marvell_attach_args *mva = aux;
90 1.1 matt
91 1.22 kiyohara if (strcmp(mva->mva_name, match->cf_name) != 0)
92 1.22 kiyohara return 0;
93 1.1 matt
94 1.22 kiyohara switch (mva->mva_model) {
95 1.22 kiyohara case MARVELL_DISCOVERY:
96 1.22 kiyohara case MARVELL_DISCOVERY_II:
97 1.22 kiyohara case MARVELL_DISCOVERY_III:
98 1.22 kiyohara #if 0 /* XXXXX */
99 1.22 kiyohara case MARVELL_DISCOVERY_LT:
100 1.22 kiyohara case MARVELL_DISCOVERY_V:
101 1.22 kiyohara case MARVELL_DISCOVERY_VI:
102 1.22 kiyohara #endif
103 1.22 kiyohara if (mva->mva_unit == GTCF_UNIT_DEFAULT ||
104 1.22 kiyohara mva->mva_offset != GTCF_OFFSET_DEFAULT)
105 1.22 kiyohara return 0;
106 1.22 kiyohara break;
107 1.12 perry
108 1.22 kiyohara case MARVELL_ORION_1_88F5180N:
109 1.22 kiyohara case MARVELL_ORION_1_88F5181:
110 1.22 kiyohara case MARVELL_ORION_1_88F5182:
111 1.22 kiyohara case MARVELL_ORION_2_88F5281:
112 1.22 kiyohara case MARVELL_ORION_1_88W8660:
113 1.22 kiyohara if (mva->mva_offset == GTCF_OFFSET_DEFAULT)
114 1.22 kiyohara return 0;
115 1.22 kiyohara mva->mva_unit = 0; /* unit 0 only */
116 1.22 kiyohara break;
117 1.1 matt
118 1.22 kiyohara default:
119 1.22 kiyohara return 0;
120 1.22 kiyohara }
121 1.1 matt
122 1.22 kiyohara mva->mva_size = GTPCI_SIZE;
123 1.22 kiyohara return 1;
124 1.1 matt }
125 1.1 matt
126 1.22 kiyohara /* ARGSUSED */
127 1.22 kiyohara static void
128 1.21 cegger gtpci_attach(device_t parent, device_t self, void *aux)
129 1.1 matt {
130 1.22 kiyohara struct gtpci_softc *sc = device_private(self);
131 1.22 kiyohara struct marvell_attach_args *mva = aux;
132 1.22 kiyohara #if NPCI > 0
133 1.22 kiyohara prop_dictionary_t dict = device_properties(self);
134 1.22 kiyohara prop_object_t pc, iot, memt;
135 1.22 kiyohara prop_array_t int2gpp;
136 1.22 kiyohara prop_object_t gpp;
137 1.22 kiyohara pci_chipset_tag_t gtpci_chipset;
138 1.22 kiyohara bus_space_tag_t gtpci_io_bs_tag, gtpci_mem_bs_tag;
139 1.22 kiyohara uint64_t iostart = 0, ioend = 0, memstart = 0, memend = 0;
140 1.22 kiyohara int cl_size = 0, intr;
141 1.22 kiyohara #endif
142 1.22 kiyohara
143 1.22 kiyohara aprint_normal(": Marvell PCI Interface\n");
144 1.22 kiyohara aprint_naive("\n");
145 1.22 kiyohara
146 1.22 kiyohara #if NPCI > 0
147 1.22 kiyohara iot = prop_dictionary_get(dict, "io-bus-tag");
148 1.22 kiyohara if (iot == NULL)
149 1.22 kiyohara aprint_error_dev(self, "no io-bus-tag property\n");
150 1.22 kiyohara KASSERT(prop_object_type(iot) == PROP_TYPE_DATA);
151 1.22 kiyohara gtpci_io_bs_tag = __UNCONST(prop_data_data_nocopy(iot));
152 1.22 kiyohara memt = prop_dictionary_get(dict, "mem-bus-tag");
153 1.22 kiyohara if (memt == NULL)
154 1.22 kiyohara aprint_error_dev(self, "no mem-bus-tag property\n");
155 1.22 kiyohara KASSERT(prop_object_type(memt) == PROP_TYPE_DATA);
156 1.22 kiyohara gtpci_mem_bs_tag = __UNCONST(prop_data_data_nocopy(memt));
157 1.22 kiyohara pc = prop_dictionary_get(dict, "pci-chipset");
158 1.22 kiyohara if (pc == NULL) {
159 1.22 kiyohara aprint_error_dev(self, "no pci-chipset property\n");
160 1.22 kiyohara return;
161 1.22 kiyohara }
162 1.22 kiyohara KASSERT(prop_object_type(pc) == PROP_TYPE_DATA);
163 1.22 kiyohara gtpci_chipset = __UNCONST(prop_data_data_nocopy(pc));
164 1.22 kiyohara #ifdef PCI_NETBSD_CONFIGURE
165 1.22 kiyohara if (!prop_dictionary_get_uint64(dict, "iostart", &iostart)) {
166 1.22 kiyohara aprint_error_dev(self, "no iostart property\n");
167 1.22 kiyohara return;
168 1.22 kiyohara }
169 1.22 kiyohara if (!prop_dictionary_get_uint64(dict, "ioend", &ioend)) {
170 1.22 kiyohara aprint_error_dev(self, "no ioend property\n");
171 1.22 kiyohara return;
172 1.22 kiyohara }
173 1.22 kiyohara if (!prop_dictionary_get_uint64(dict, "memstart", &memstart)) {
174 1.22 kiyohara aprint_error_dev(self, "no memstart property\n");
175 1.22 kiyohara return;
176 1.22 kiyohara }
177 1.22 kiyohara if (!prop_dictionary_get_uint64(dict, "memend", &memend)) {
178 1.22 kiyohara aprint_error_dev(self, "no memend property\n");
179 1.22 kiyohara return;
180 1.22 kiyohara }
181 1.22 kiyohara if (!prop_dictionary_get_uint32(dict, "cache-line-size", &cl_size)) {
182 1.22 kiyohara aprint_error_dev(self, "no cache-line-size property\n");
183 1.22 kiyohara return;
184 1.1 matt }
185 1.22 kiyohara #endif
186 1.22 kiyohara #endif
187 1.1 matt
188 1.22 kiyohara sc->sc_dev = self;
189 1.22 kiyohara sc->sc_model = mva->mva_model;
190 1.22 kiyohara sc->sc_rev = mva->mva_revision;
191 1.22 kiyohara sc->sc_unit = mva->mva_unit;
192 1.22 kiyohara sc->sc_iot = mva->mva_iot;
193 1.22 kiyohara if (bus_space_subregion(mva->mva_iot, mva->mva_ioh,
194 1.22 kiyohara (mva->mva_offset != GTCF_OFFSET_DEFAULT) ? mva->mva_offset : 0,
195 1.22 kiyohara mva->mva_size, &sc->sc_ioh)) {
196 1.22 kiyohara aprint_error_dev(self, "can't map registers\n");
197 1.2 matt return;
198 1.2 matt }
199 1.22 kiyohara sc->sc_pc = gtpci_chipset;
200 1.22 kiyohara gtpci_init(sc);
201 1.2 matt
202 1.22 kiyohara #if NPCI > 0
203 1.22 kiyohara int2gpp = prop_dictionary_get(dict, "int2gpp");
204 1.22 kiyohara if (int2gpp != NULL) {
205 1.22 kiyohara if (prop_object_type(int2gpp) != PROP_TYPE_ARRAY) {
206 1.22 kiyohara aprint_error_dev(self, "int2gpp not an array\n");
207 1.22 kiyohara return;
208 1.22 kiyohara }
209 1.22 kiyohara aprint_normal_dev(self, "use intrrupt pin:");
210 1.22 kiyohara for (intr = PCI_INTERRUPT_PIN_A;
211 1.22 kiyohara intr <= PCI_INTERRUPT_PIN_D &&
212 1.22 kiyohara intr < prop_array_count(int2gpp);
213 1.22 kiyohara intr++) {
214 1.22 kiyohara gpp = prop_array_get(int2gpp, intr);
215 1.22 kiyohara if (prop_object_type(gpp) != PROP_TYPE_NUMBER) {
216 1.22 kiyohara aprint_error_dev(self,
217 1.22 kiyohara "int2gpp[%d] not an number\n", intr);
218 1.22 kiyohara return;
219 1.22 kiyohara }
220 1.22 kiyohara aprint_normal(" %d",
221 1.22 kiyohara (int)prop_number_integer_value(gpp));
222 1.22 kiyohara }
223 1.22 kiyohara aprint_normal("\n");
224 1.22 kiyohara }
225 1.2 matt
226 1.22 kiyohara gtpci_pci_config(sc, gtpci_io_bs_tag, gtpci_mem_bs_tag, mva->mva_dmat,
227 1.22 kiyohara gtpci_chipset, iostart, ioend, memstart, memend, cl_size);
228 1.22 kiyohara #endif
229 1.22 kiyohara }
230 1.1 matt
231 1.22 kiyohara static void
232 1.22 kiyohara gtpci_init(struct gtpci_softc *sc)
233 1.22 kiyohara {
234 1.22 kiyohara uint32_t reg;
235 1.1 matt
236 1.22 kiyohara /* First, all disable. Also WA CQ 4382 (bit15 must set 1)*/
237 1.22 kiyohara GTPCI_WRITE(sc, GTPCI_BARE, GTPCI_BARE_ALLDISABLE | (1 << 15));
238 1.1 matt
239 1.22 kiyohara /* Enable Internal Arbiter */
240 1.22 kiyohara reg = GTPCI_READ(sc, GTPCI_AC);
241 1.22 kiyohara reg |= GTPCI_AC_EN;
242 1.22 kiyohara GTPCI_WRITE(sc, GTPCI_AC, reg);
243 1.22 kiyohara
244 1.22 kiyohara gtpci_barinit(sc);
245 1.22 kiyohara gtpci_protinit(sc);
246 1.22 kiyohara
247 1.22 kiyohara reg = GTPCI_READ(sc, GTPCI_ADC);
248 1.22 kiyohara reg |= GTPCI_ADC_REMAPWRDIS;
249 1.22 kiyohara GTPCI_WRITE(sc, GTPCI_ADC, reg);
250 1.22 kiyohara
251 1.22 kiyohara /* enable CPU-2-PCI ordering */
252 1.22 kiyohara reg = GTPCI_READ(sc, GTPCI_C);
253 1.22 kiyohara reg |= GTPCI_C_CPU2PCIORDERING;
254 1.22 kiyohara GTPCI_WRITE(sc, GTPCI_C, reg);
255 1.22 kiyohara }
256 1.22 kiyohara
257 1.22 kiyohara static void
258 1.22 kiyohara gtpci_barinit(struct gtpci_softc *sc)
259 1.22 kiyohara {
260 1.22 kiyohara static const struct {
261 1.22 kiyohara int tag;
262 1.22 kiyohara int bars[2]; /* BAR Size registers */
263 1.22 kiyohara int bare; /* Bits of Base Address Registers Enable */
264 1.22 kiyohara int func;
265 1.22 kiyohara int balow;
266 1.22 kiyohara int bahigh;
267 1.22 kiyohara } maps[] = {
268 1.22 kiyohara { MARVELL_TAG_SDRAM_CS0,
269 1.22 kiyohara { GTPCI_CS0BARS(0), GTPCI_CS0BARS(1) },
270 1.22 kiyohara GTPCI_BARE_CS0EN, 0, 0x10, 0x14 },
271 1.22 kiyohara { MARVELL_TAG_SDRAM_CS1,
272 1.22 kiyohara { GTPCI_CS1BARS(0), GTPCI_CS1BARS(1) },
273 1.22 kiyohara GTPCI_BARE_CS1EN, 0, 0x18, 0x1c },
274 1.22 kiyohara { MARVELL_TAG_SDRAM_CS2,
275 1.22 kiyohara { GTPCI_CS2BARS(0), GTPCI_CS2BARS(1) },
276 1.22 kiyohara GTPCI_BARE_CS2EN, 1, 0x10, 0x14 },
277 1.22 kiyohara { MARVELL_TAG_SDRAM_CS3,
278 1.22 kiyohara { GTPCI_CS3BARS(0), GTPCI_CS3BARS(1) },
279 1.22 kiyohara GTPCI_BARE_CS3EN, 1, 0x18, 0x1c },
280 1.22 kiyohara #if 0
281 1.22 kiyohara { ORION_TARGETID_INTERNALREG,
282 1.22 kiyohara { -1, -1 },
283 1.22 kiyohara GTPCI_BARE_INTMEMEN, 0, 0x20, 0x24 },
284 1.22 kiyohara
285 1.22 kiyohara { ORION_TARGETID_DEVICE_CS0,
286 1.22 kiyohara { GTPCI_DCS0BARS(0), GTPCI_DCS0BARS(1) },
287 1.22 kiyohara GTPCI_BARE_DEVCS0EN, 2, 0x10, 0x14 },
288 1.22 kiyohara { ORION_TARGETID_DEVICE_CS1,
289 1.22 kiyohara { GTPCI_DCS1BARS(0), GTPCI_DCS1BARS(1) },
290 1.22 kiyohara GTPCI_BARE_DEVCS1EN, 2, 0x18, 0x1c },
291 1.22 kiyohara { ORION_TARGETID_DEVICE_CS2,
292 1.22 kiyohara { GTPCI_DCS2BARS(0), GTPCI_DCS2BARS(1) },
293 1.22 kiyohara GTPCI_BARE_DEVCS2EN, 2, 0x20, 0x24 },
294 1.22 kiyohara { ORION_TARGETID_DEVICE_BOOTCS,
295 1.22 kiyohara { GTPCI_BCSBARS(0), GTPCI_BCSBARS(1) },
296 1.22 kiyohara GTPCI_BARE_BOOTCSEN, 3, 0x18, 0x1c },
297 1.22 kiyohara { P2P Mem0 BAR,
298 1.22 kiyohara { GTPCI_P2PM0BARS(0), GTPCI_P2PM0BARS(1) },
299 1.22 kiyohara GTPCI_BARE_P2PMEM0EN, 4, 0x10, 0x14 },
300 1.22 kiyohara { P2P I/O BAR,
301 1.22 kiyohara { GTPCI_P2PIOBARS(0), GTPCI_P2PIOBARS(1) },
302 1.22 kiyohara GTPCI_BARE_P2PIO0EN, 4, 0x20, 0x24 },
303 1.22 kiyohara { Expansion ROM BAR,
304 1.22 kiyohara { GTPCI_EROMBARS(0), GTPCI_EROMBARS(1) },
305 1.22 kiyohara 0, },
306 1.22 kiyohara #endif
307 1.1 matt
308 1.22 kiyohara { MARVELL_TAG_UNDEFINED,
309 1.22 kiyohara { -1, -1 },
310 1.22 kiyohara -1, -1, 0x00, 0x00 },
311 1.22 kiyohara };
312 1.22 kiyohara device_t pdev = device_parent(sc->sc_dev);
313 1.22 kiyohara uint64_t base;
314 1.22 kiyohara uint32_t p2pc, size, bare;
315 1.22 kiyohara int map, bus, dev, rv;
316 1.22 kiyohara
317 1.22 kiyohara p2pc = GTPCI_READ(sc, GTPCI_P2PC);
318 1.22 kiyohara bus = GTPCI_P2PC_BUSNUMBER(p2pc);
319 1.22 kiyohara dev = GTPCI_P2PC_DEVNUM(p2pc);
320 1.22 kiyohara
321 1.22 kiyohara bare = GTPCI_BARE_ALLDISABLE;
322 1.22 kiyohara for (map = 0; maps[map].tag != MARVELL_TAG_UNDEFINED; map++) {
323 1.22 kiyohara rv = marvell_winparams_by_tag(pdev, maps[map].tag, NULL, NULL,
324 1.22 kiyohara &base, &size);
325 1.22 kiyohara if (rv != 0 || size == 0)
326 1.22 kiyohara continue;
327 1.22 kiyohara
328 1.22 kiyohara if (maps[map].bars[sc->sc_unit] != -1)
329 1.22 kiyohara bus_space_write_4(sc->sc_iot, sc->sc_ioh,
330 1.22 kiyohara maps[map].bars[sc->sc_unit], GTPCI_BARSIZE(size));
331 1.22 kiyohara bare &= ~maps[map].bare;
332 1.22 kiyohara
333 1.22 kiyohara #if 0 /* shall move to pchb(4)? */
334 1.22 kiyohara if (maps[map].func != -1) {
335 1.22 kiyohara pcitag_t tag;
336 1.22 kiyohara pcireg_t reg;
337 1.22 kiyohara
338 1.22 kiyohara tag = gtpci_make_tag(NULL, bus, dev, maps[map].func);
339 1.22 kiyohara reg = gtpci_conf_read(sc, tag, maps[map].balow);
340 1.22 kiyohara reg &= ~GTPCI_BARLOW_MASK;
341 1.22 kiyohara reg |= GTPCI_BARLOW_BASE(base);
342 1.22 kiyohara gtpci_conf_write(sc, tag, maps[map].balow, reg);
343 1.22 kiyohara reg = gtpci_conf_read(sc, tag, maps[map].bahigh);
344 1.22 kiyohara reg = (base >> 16) >> 16;
345 1.22 kiyohara gtpci_conf_write(sc, tag, maps[map].bahigh, reg);
346 1.6 matt }
347 1.22 kiyohara #endif
348 1.9 scw }
349 1.22 kiyohara GTPCI_WRITE(sc, GTPCI_BARE, bare);
350 1.5 matt }
351 1.5 matt
352 1.22 kiyohara static void
353 1.22 kiyohara gtpci_protinit(struct gtpci_softc *sc)
354 1.1 matt {
355 1.22 kiyohara enum {
356 1.22 kiyohara gt64260 = 0,
357 1.22 kiyohara mv64360,
358 1.22 kiyohara soc,
359 1.22 kiyohara };
360 1.22 kiyohara const struct gtpci_prot {
361 1.22 kiyohara uint32_t acbl_flags;
362 1.22 kiyohara uint32_t acbl_base_rshift;
363 1.22 kiyohara uint32_t acs_flags;
364 1.22 kiyohara uint32_t acs_size_rshift;
365 1.22 kiyohara } gtpci_prots[] = {
366 1.22 kiyohara { /* GT64260 */
367 1.22 kiyohara #if 0
368 1.22 kiyohara GTPCI_GT64260_ACBL_PCISWAP_NOSWAP |
369 1.22 kiyohara GTPCI_GT64260_ACBL_WBURST_4_QW |
370 1.22 kiyohara GTPCI_GT64260_ACBL_RDMULPREFETCH |
371 1.22 kiyohara GTPCI_GT64260_ACBL_RDLINEPREFETCH |
372 1.22 kiyohara GTPCI_GT64260_ACBL_RDPREFETCH |
373 1.22 kiyohara GTPCI_GT64260_ACBL_DREADEN,
374 1.22 kiyohara #else
375 1.22 kiyohara GTPCI_GT64260_ACBL_PCISWAP_NOSWAP |
376 1.22 kiyohara GTPCI_GT64260_ACBL_WBURST_8_QW |
377 1.22 kiyohara GTPCI_GT64260_ACBL_RDMULPREFETCH |
378 1.22 kiyohara GTPCI_GT64260_ACBL_RDLINEPREFETCH |
379 1.22 kiyohara GTPCI_GT64260_ACBL_RDPREFETCH |
380 1.22 kiyohara GTPCI_GT64260_ACBL_PREFETCHEN,
381 1.5 matt #endif
382 1.22 kiyohara 20,
383 1.22 kiyohara 0,
384 1.22 kiyohara 20
385 1.22 kiyohara },
386 1.22 kiyohara { /* MV64360 and after */
387 1.22 kiyohara GTPCI_ACBL_RDSIZE_256BYTE |
388 1.22 kiyohara GTPCI_ACBL_RDMBURST_128BYTE |
389 1.22 kiyohara GTPCI_ACBL_PCISWAP_NOSWAP |
390 1.22 kiyohara GTPCI_ACBL_SNOOP_NONE |
391 1.22 kiyohara GTPCI_ACBL_EN,
392 1.22 kiyohara 0,
393 1.22 kiyohara 0,
394 1.22 kiyohara 0
395 1.22 kiyohara },
396 1.22 kiyohara { /* Orion */
397 1.22 kiyohara GTPCI_ACBL_RDSIZE_256BYTE |
398 1.22 kiyohara GTPCI_ACBL_RDMBURST_128BYTE |
399 1.22 kiyohara GTPCI_ACBL_PCISWAP_BYTESWAP,
400 1.22 kiyohara 0,
401 1.22 kiyohara GTPCI_ACS_WRMBURST_128BYTE,
402 1.22 kiyohara 0
403 1.22 kiyohara },
404 1.22 kiyohara };
405 1.22 kiyohara const uint32_t prot_tags[] = {
406 1.22 kiyohara MARVELL_TAG_SDRAM_CS0,
407 1.22 kiyohara MARVELL_TAG_SDRAM_CS1,
408 1.22 kiyohara MARVELL_TAG_SDRAM_CS2,
409 1.22 kiyohara MARVELL_TAG_SDRAM_CS3,
410 1.22 kiyohara MARVELL_TAG_UNDEFINED
411 1.22 kiyohara };
412 1.22 kiyohara device_t pdev = device_parent(sc->sc_dev);
413 1.22 kiyohara uint64_t acbase, base;
414 1.22 kiyohara uint32_t acsize, size;
415 1.22 kiyohara int acbl_base_rshift, acbl_flags, acs_size_rshift, acs_flags;
416 1.22 kiyohara int prot, rv, p, t;
417 1.22 kiyohara
418 1.22 kiyohara switch (sc->sc_model) {
419 1.22 kiyohara case MARVELL_DISCOVERY:
420 1.22 kiyohara p = gt64260;
421 1.22 kiyohara break;
422 1.1 matt
423 1.22 kiyohara case MARVELL_DISCOVERY_II:
424 1.22 kiyohara case MARVELL_DISCOVERY_III:
425 1.3 matt #if 0
426 1.22 kiyohara case MARVELL_DISCOVERY_LT:
427 1.22 kiyohara case MARVELL_DISCOVERY_V:
428 1.22 kiyohara case MARVELL_DISCOVERY_VI:
429 1.3 matt #endif
430 1.22 kiyohara p = mv64360;
431 1.22 kiyohara break;
432 1.1 matt
433 1.22 kiyohara default:
434 1.22 kiyohara p = soc;
435 1.22 kiyohara break;
436 1.22 kiyohara }
437 1.22 kiyohara acbl_base_rshift = gtpci_prots[p].acbl_base_rshift;
438 1.22 kiyohara acbl_flags = gtpci_prots[p].acbl_flags;
439 1.22 kiyohara acs_size_rshift = gtpci_prots[p].acs_size_rshift;
440 1.22 kiyohara acs_flags = gtpci_prots[p].acs_flags;
441 1.22 kiyohara
442 1.22 kiyohara t = 0;
443 1.22 kiyohara for (prot = 0; prot < GTPCI_NPCIAC; prot++) {
444 1.22 kiyohara acbase = acsize = 0;
445 1.22 kiyohara
446 1.22 kiyohara for ( ; prot_tags[t] != MARVELL_TAG_UNDEFINED; t++) {
447 1.22 kiyohara rv = marvell_winparams_by_tag(pdev, prot_tags[t],
448 1.22 kiyohara NULL, NULL, &base, &size);
449 1.22 kiyohara if (rv != 0 || size == 0)
450 1.22 kiyohara continue;
451 1.22 kiyohara
452 1.22 kiyohara if (acsize == 0 || base + size == acbase)
453 1.22 kiyohara acbase = base;
454 1.22 kiyohara else if (acbase + acsize != base)
455 1.22 kiyohara break;
456 1.22 kiyohara acsize += size;
457 1.6 matt }
458 1.6 matt
459 1.22 kiyohara if (acsize != 0) {
460 1.22 kiyohara GTPCI_WRITE_AC(sc, GTPCI_ACBL, prot,
461 1.22 kiyohara ((acbase & 0xffffffff) >> acbl_base_rshift) |
462 1.22 kiyohara acbl_flags);
463 1.22 kiyohara GTPCI_WRITE_AC(sc, GTPCI_ACBH, prot,
464 1.22 kiyohara (acbase >> 32) & 0xffffffff);
465 1.22 kiyohara GTPCI_WRITE_AC(sc, GTPCI_ACS, prot,
466 1.22 kiyohara ((acsize - 1) >> acs_size_rshift) | acs_flags);
467 1.22 kiyohara } else {
468 1.22 kiyohara GTPCI_WRITE_AC(sc, GTPCI_ACBL, prot, 0);
469 1.22 kiyohara GTPCI_WRITE_AC(sc, GTPCI_ACBH, prot, 0);
470 1.22 kiyohara GTPCI_WRITE_AC(sc, GTPCI_ACS, prot, 0);
471 1.6 matt }
472 1.6 matt }
473 1.22 kiyohara return;
474 1.22 kiyohara }
475 1.6 matt
476 1.22 kiyohara #if NPCI > 0
477 1.22 kiyohara static void
478 1.22 kiyohara gtpci_pci_config(struct gtpci_softc *sc, bus_space_tag_t iot,
479 1.22 kiyohara bus_space_tag_t memt, bus_dma_tag_t dmat, pci_chipset_tag_t pc,
480 1.22 kiyohara u_long iostart, u_long ioend, u_long memstart, u_long memend,
481 1.22 kiyohara int cacheline_size)
482 1.22 kiyohara {
483 1.22 kiyohara struct pcibus_attach_args pba;
484 1.22 kiyohara #ifdef PCI_NETBSD_CONFIGURE
485 1.22 kiyohara struct extent *ioext = NULL, *memext = NULL;
486 1.1 matt #endif
487 1.22 kiyohara uint32_t p2pc, command;
488 1.1 matt
489 1.22 kiyohara p2pc = GTPCI_READ(sc, GTPCI_P2PC);
490 1.1 matt
491 1.22 kiyohara #ifdef PCI_NETBSD_CONFIGURE
492 1.22 kiyohara ioext = extent_create("pciio", iostart, ioend, M_DEVBUF, NULL, 0,
493 1.22 kiyohara EX_NOWAIT);
494 1.22 kiyohara memext = extent_create("pcimem", memstart, memend, M_DEVBUF, NULL, 0,
495 1.22 kiyohara EX_NOWAIT);
496 1.22 kiyohara if (ioext != NULL && memext != NULL)
497 1.22 kiyohara pci_configure_bus(pc, ioext, memext, NULL,
498 1.22 kiyohara GTPCI_P2PC_BUSNUMBER(p2pc), cacheline_size);
499 1.6 matt else
500 1.22 kiyohara aprint_error_dev(sc->sc_dev, "can't create extent %s%s%s\n",
501 1.22 kiyohara ioext == NULL ? "io" : "",
502 1.22 kiyohara ioext == NULL && memext == NULL ? " and " : "",
503 1.22 kiyohara memext == NULL ? "mem" : "");
504 1.22 kiyohara if (ioext != NULL)
505 1.22 kiyohara extent_destroy(ioext);
506 1.22 kiyohara if (memext != NULL)
507 1.22 kiyohara extent_destroy(memext);
508 1.22 kiyohara #endif
509 1.1 matt
510 1.22 kiyohara pba.pba_iot = iot;
511 1.22 kiyohara pba.pba_memt = memt;
512 1.22 kiyohara pba.pba_dmat = dmat;
513 1.22 kiyohara pba.pba_dmat64 = NULL;
514 1.22 kiyohara pba.pba_pc = pc;
515 1.22 kiyohara if (iot == NULL || memt == NULL) {
516 1.22 kiyohara pba.pba_flags = 0;
517 1.22 kiyohara aprint_error_dev(sc->sc_dev, "");
518 1.22 kiyohara if (iot == NULL)
519 1.22 kiyohara aprint_error("io ");
520 1.22 kiyohara else
521 1.22 kiyohara pba.pba_flags |= PCI_FLAGS_IO_ENABLED;
522 1.22 kiyohara if (iot == NULL && memt == NULL)
523 1.22 kiyohara aprint_error("and ");
524 1.22 kiyohara if (memt == NULL)
525 1.22 kiyohara aprint_error("mem");
526 1.22 kiyohara else
527 1.22 kiyohara pba.pba_flags |= PCI_FLAGS_MEM_ENABLED;
528 1.22 kiyohara aprint_error(" access disabled\n");
529 1.22 kiyohara } else
530 1.22 kiyohara pba.pba_flags = PCI_FLAGS_IO_ENABLED | PCI_FLAGS_MEM_ENABLED;
531 1.22 kiyohara command = GTPCI_READ(sc, GTPCI_C);
532 1.22 kiyohara if (command & GTPCI_C_MRDMUL)
533 1.22 kiyohara pba.pba_flags |= PCI_FLAGS_MRM_OKAY;
534 1.22 kiyohara if (command & GTPCI_C_MRDLINE)
535 1.22 kiyohara pba.pba_flags |= PCI_FLAGS_MRL_OKAY;
536 1.22 kiyohara pba.pba_flags |= PCI_FLAGS_MWI_OKAY;
537 1.22 kiyohara pba.pba_bus = GTPCI_P2PC_BUSNUMBER(p2pc);
538 1.22 kiyohara pba.pba_bridgetag = NULL;
539 1.22 kiyohara config_found_ia(sc->sc_dev, "pcibus", &pba, NULL);
540 1.1 matt }
541 1.1 matt
542 1.1 matt
543 1.22 kiyohara /*
544 1.22 kiyohara * Dependent code of PCI Interface of Marvell
545 1.22 kiyohara */
546 1.22 kiyohara
547 1.22 kiyohara /* ARGSUSED */
548 1.1 matt void
549 1.22 kiyohara gtpci_attach_hook(device_t parent, device_t self,
550 1.22 kiyohara struct pcibus_attach_args *pba)
551 1.1 matt {
552 1.22 kiyohara
553 1.22 kiyohara /* Nothing */
554 1.1 matt }
555 1.1 matt
556 1.1 matt /*
557 1.22 kiyohara * Bit map for configuration register:
558 1.22 kiyohara * [31] ConfigEn
559 1.22 kiyohara * [30:24] Reserved
560 1.22 kiyohara * [23:16] BusNum
561 1.22 kiyohara * [15:11] DevNum
562 1.22 kiyohara * [10: 8] FunctNum
563 1.22 kiyohara * [ 7: 2] RegNum
564 1.22 kiyohara * [ 1: 0] reserved
565 1.1 matt */
566 1.22 kiyohara
567 1.22 kiyohara /* ARGSUSED */
568 1.1 matt int
569 1.22 kiyohara gtpci_bus_maxdevs(void *v, int busno)
570 1.1 matt {
571 1.22 kiyohara
572 1.22 kiyohara return 32; /* 32 device/bus */
573 1.1 matt }
574 1.1 matt
575 1.22 kiyohara /* ARGSUSED */
576 1.1 matt pcitag_t
577 1.22 kiyohara gtpci_make_tag(void *v, int bus, int dev, int func)
578 1.1 matt {
579 1.22 kiyohara
580 1.22 kiyohara #if DIAGNOSTIC
581 1.22 kiyohara if (bus >= 256 || dev >= 32 || func >= 8)
582 1.22 kiyohara panic("pci_make_tag: bad request");
583 1.22 kiyohara #endif
584 1.22 kiyohara
585 1.22 kiyohara return (bus << 16) | (dev << 11) | (func << 8);
586 1.1 matt }
587 1.1 matt
588 1.22 kiyohara /* ARGSUSED */
589 1.1 matt void
590 1.22 kiyohara gtpci_decompose_tag(void *v, pcitag_t tag, int *bp, int *dp, int *fp)
591 1.1 matt {
592 1.22 kiyohara
593 1.1 matt if (bp != NULL)
594 1.22 kiyohara *bp = (tag >> 16) & 0xff;
595 1.1 matt if (dp != NULL)
596 1.22 kiyohara *dp = (tag >> 11) & 0x1f;
597 1.1 matt if (fp != NULL)
598 1.22 kiyohara *fp = (tag >> 8) & 0x07;
599 1.1 matt }
600 1.1 matt
601 1.1 matt pcireg_t
602 1.22 kiyohara gtpci_conf_read(void *v, pcitag_t tag, int reg)
603 1.1 matt {
604 1.22 kiyohara struct gtpci_softc *sc = v;
605 1.22 kiyohara const pcireg_t addr = tag | reg;
606 1.22 kiyohara
607 1.22 kiyohara GTPCI_WRITE(sc, GTPCI_CA, addr | GTPCI_CA_CONFIGEN);
608 1.22 kiyohara if ((addr | GTPCI_CA_CONFIGEN) != GTPCI_READ(sc, GTPCI_CA))
609 1.22 kiyohara return -1;
610 1.22 kiyohara
611 1.22 kiyohara return GTPCI_READ(sc, GTPCI_CD);
612 1.1 matt }
613 1.1 matt
614 1.1 matt void
615 1.22 kiyohara gtpci_conf_write(void *v, pcitag_t tag, int reg, pcireg_t data)
616 1.1 matt {
617 1.22 kiyohara struct gtpci_softc *sc = v;
618 1.22 kiyohara pcireg_t addr = tag | (reg & 0xfc);
619 1.1 matt
620 1.22 kiyohara GTPCI_WRITE(sc, GTPCI_CA, addr | GTPCI_CA_CONFIGEN);
621 1.22 kiyohara if ((addr | GTPCI_CA_CONFIGEN) != GTPCI_READ(sc, GTPCI_CA))
622 1.22 kiyohara return;
623 1.1 matt
624 1.22 kiyohara GTPCI_WRITE(sc, GTPCI_CD, data);
625 1.1 matt }
626 1.1 matt
627 1.22 kiyohara /* ARGSUSED */
628 1.22 kiyohara int
629 1.22 kiyohara gtpci_conf_hook(pci_chipset_tag_t pc, int bus, int dev, int func, pcireg_t id)
630 1.1 matt {
631 1.22 kiyohara /* Oops, We have two PCI buses. */
632 1.22 kiyohara if (dev == 0 &&
633 1.22 kiyohara PCI_VENDOR(id) == PCI_VENDOR_MARVELL) {
634 1.22 kiyohara switch (PCI_PRODUCT(id)) {
635 1.22 kiyohara case MARVELL_DISCOVERY:
636 1.22 kiyohara case MARVELL_DISCOVERY_II:
637 1.22 kiyohara case MARVELL_DISCOVERY_III:
638 1.22 kiyohara #if 0
639 1.22 kiyohara case MARVELL_DISCOVERY_LT:
640 1.22 kiyohara case MARVELL_DISCOVERY_V:
641 1.22 kiyohara case MARVELL_DISCOVERY_VI:
642 1.22 kiyohara #endif
643 1.22 kiyohara case MARVELL_ORION_1_88F5180N:
644 1.22 kiyohara case MARVELL_ORION_1_88F5181:
645 1.22 kiyohara case MARVELL_ORION_1_88F5182:
646 1.22 kiyohara case MARVELL_ORION_2_88F5281:
647 1.22 kiyohara case MARVELL_ORION_1_88W8660:
648 1.22 kiyohara /* Don't configure us. */
649 1.22 kiyohara return 0;
650 1.22 kiyohara }
651 1.22 kiyohara }
652 1.1 matt
653 1.22 kiyohara return PCI_CONF_DEFAULT;
654 1.1 matt }
655 1.22 kiyohara #endif /* NPCI > 0 */
656