Home | History | Annotate | Line # | Download | only in marvell
gtsdmareg.h revision 1.2.10.1
      1  1.2.10.1  yamt /*	$NetBSD: gtsdmareg.h,v 1.2.10.1 2005/03/19 08:34:40 yamt Exp $	*/
      2       1.1  matt 
      3       1.1  matt /*
      4       1.1  matt  * Copyright (c) 2002 Allegro Networks, Inc., Wasabi Systems, Inc.
      5       1.1  matt  * All rights reserved.
      6       1.1  matt  *
      7       1.1  matt  * Redistribution and use in source and binary forms, with or without
      8       1.1  matt  * modification, are permitted provided that the following conditions
      9       1.1  matt  * are met:
     10       1.1  matt  * 1. Redistributions of source code must retain the above copyright
     11       1.1  matt  *    notice, this list of conditions and the following disclaimer.
     12       1.1  matt  * 2. Redistributions in binary form must reproduce the above copyright
     13       1.1  matt  *    notice, this list of conditions and the following disclaimer in the
     14       1.1  matt  *    documentation and/or other materials provided with the distribution.
     15       1.1  matt  * 3. All advertising materials mentioning features or use of this software
     16       1.1  matt  *    must display the following acknowledgement:
     17       1.1  matt  *      This product includes software developed for the NetBSD Project by
     18       1.1  matt  *      Allegro Networks, Inc., and Wasabi Systems, Inc.
     19       1.1  matt  * 4. The name of Allegro Networks, Inc. may not be used to endorse
     20       1.1  matt  *    or promote products derived from this software without specific prior
     21       1.1  matt  *    written permission.
     22       1.1  matt  * 5. The name of Wasabi Systems, Inc. may not be used to endorse
     23       1.1  matt  *    or promote products derived from this software without specific prior
     24       1.1  matt  *    written permission.
     25       1.1  matt  *
     26       1.1  matt  * THIS SOFTWARE IS PROVIDED BY ALLEGRO NETWORKS, INC. AND
     27       1.1  matt  * WASABI SYSTEMS, INC. ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES,
     28       1.1  matt  * INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY
     29       1.1  matt  * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     30       1.1  matt  * IN NO EVENT SHALL EITHER ALLEGRO NETWORKS, INC. OR WASABI SYSTEMS, INC.
     31       1.1  matt  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     32       1.1  matt  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     33       1.1  matt  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     34       1.1  matt  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     35       1.1  matt  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     36       1.1  matt  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     37       1.1  matt  * POSSIBILITY OF SUCH DAMAGE.
     38       1.1  matt  */
     39       1.1  matt 
     40       1.1  matt /*
     41       1.1  matt  * gtsdmareg.h - register defines for GT-64260 SDMA
     42       1.1  matt  *
     43       1.1  matt  * creation	Sun Apr  8 20:22:51 PDT 2001	cliff
     44       1.1  matt  */
     45       1.1  matt 
     46       1.1  matt #ifndef _GTSDMAREG_H
     47       1.1  matt #define _GTSDMAREG_H
     48       1.1  matt 
     49       1.1  matt #ifndef BIT
     50  1.2.10.1  yamt #define BIT(bitno)          (1U << (bitno))
     51       1.1  matt #endif
     52       1.1  matt #ifndef BITS
     53       1.1  matt #define BITS(hi, lo)        ((~((~0) << ((hi) + 1))) & ((~0) << (lo)))
     54       1.1  matt #endif
     55       1.1  matt 
     56       1.1  matt /*******************************************************************************
     57       1.1  matt  *
     58       1.1  matt  * SDMA register address offsets relative to the base mapping
     59       1.1  matt  */
     60       1.1  matt #define SDMA_SDC0	0x4000		/* SDMA #0 Configuration Register */
     61       1.1  matt #define SDMA_SDCM0	0x4008		/* SDMA #0 Command Register */
     62       1.1  matt #define SDMA_SCRDP0	0x4810		/* SDMA #0 Current RX Desc. Pointer */
     63       1.1  matt #define SDMA_SCTDP0	0x4c10		/* SDMA #0 Current TX Desc. Pointer */
     64       1.1  matt #define SDMA_SFTDP0	0x4c14		/* SDMA #0 First   TX Desc. Pointer */
     65       1.1  matt #define SDMA_SDC1	0x6000		/* SDMA #1 Configuration Register */
     66       1.1  matt #define SDMA_SDCM1	0x6008		/* SDMA #1 Command Register */
     67       1.1  matt #define SDMA_SCRDP1	0x6810		/* SDMA #1 Current RX Desc. Pointer */
     68       1.1  matt #define SDMA_SCTDP1	0x6c10		/* SDMA #1 Current TX Desc. Pointer */
     69       1.1  matt #define SDMA_SFTDP1	0x6c14		/* SDMA #1 First   TX Desc. Pointer */
     70       1.1  matt #define SDMA_ICAUSE	0xb800		/* Interrupt Cause Register */
     71       1.1  matt #define SDMA_IMASK	0xb880		/* Interrupt Mask Register */
     72       1.1  matt 
     73       1.1  matt #define SDMA_U_SDC(u)	(SDMA_SDC0 + (((u) & 1) << 13))
     74       1.1  matt #define SDMA_U_SDCM(u)	(SDMA_SDCM0 + (((u) & 1) << 13))
     75       1.1  matt #define SDMA_U_SCRDP(u)	(SDMA_SCRDP0 + (((u) & 1) << 13))
     76       1.1  matt #define SDMA_U_SCTDP(u)	(SDMA_SCTDP0 + (((u) & 1) << 13))
     77       1.1  matt #define SDMA_U_SFTDP(u)	(SDMA_SFTDP0 + (((u) & 1) << 13))
     78       1.1  matt 
     79       1.1  matt /*******************************************************************************
     80       1.1  matt  *
     81       1.1  matt  * SDMA register values and bit definitions
     82       1.1  matt  */
     83       1.1  matt /*
     84       1.1  matt  * SDMA Configuration Register
     85       1.1  matt  */
     86       1.1  matt #define SDMA_SDC_RFT		BIT(0)		/* RX FIFO Threshold */
     87       1.1  matt #define SDMA_SDC_SFM		BIT(1)		/* Single Frame Mode */
     88       1.1  matt #define SDMA_SDC_RC_MASK	BITS(5,2)	/* Re-TX  count */
     89       1.1  matt #define SDMA_SDC_RC_SHIFT	2
     90       1.1  matt #define SDMA_SDC_BLMR		BIT(6)		/* RX Big=0 Lil=1 Endian mode */
     91       1.1  matt #define SDMA_SDC_BLMT		BIT(7)		/* TX Big=0 Lil=1 Endian mode */
     92       1.1  matt #define SDMA_SDC_POVR		BIT(8)		/* PCI Override */
     93       1.2   wiz #define SDMA_SDC_RIFB		BIT(9)		/* RX Intr on Frame boundaries */
     94       1.1  matt #define SDMA_SDC_RESa		BITS(11,10)
     95       1.1  matt #define SDMA_SDC_BSZ_MASK	BITS(13,12)	/* Maximum Burst Size */
     96       1.1  matt #define SDMA_SDC_BSZ_1x64	(0 << 12)	/* 1 64 bit word */
     97       1.1  matt #define SDMA_SDC_BSZ_2x64	(1 << 12)	/* 2 64 bit words */
     98       1.1  matt #define SDMA_SDC_BSZ_4x64	(2 << 12)	/* 4 64 bit words */
     99       1.1  matt #define SDMA_SDC_BSZ_8x64	(3 << 12)	/* 8 64 bit words */
    100       1.1  matt #define SDMA_SDC_RESb		BITS(31,14)
    101       1.1  matt #define SDMA_SDC_RES (SDMA_SDC_RESa|SDMA_SDC_RESb)
    102       1.1  matt /*
    103       1.1  matt  * SDMA Command Register
    104       1.1  matt  */
    105       1.1  matt #define SDMA_SDCM_RESa		BITS(6,0)
    106       1.1  matt #define SDMA_SDCM_ERD		BIT(7)		/* Enable RX DMA */
    107       1.1  matt #define SDMA_SDCM_RESb		BITS(14,8)
    108       1.1  matt #define SDMA_SDCM_AR		BIT(15)		/* Abort Receive */
    109       1.1  matt #define SDMA_SDCM_STD		BIT(16)		/* Stop TX */
    110       1.1  matt #define SDMA_SDCM_RESc		BITS(22,17)
    111       1.1  matt #define SDMA_SDCM_TXD		BIT(23)		/* TX Demand */
    112       1.1  matt #define SDMA_SDCM_RESd		BITS(30,24)
    113       1.1  matt #define SDMA_SDCM_AT		BIT(31)		/* Abort TX */
    114       1.1  matt #define SDMA_SDCM_RES \
    115       1.1  matt 		(SDMA_SDCM_RESa|SDMA_SDCM_RESb|SDMA_SDCM_RESc|SDMA_SDCM_RESd)
    116       1.1  matt /*
    117       1.1  matt  * SDMA Interrupt Cause and Mask Register bits
    118       1.1  matt  */
    119       1.1  matt #define U__(bits,u)             ((bits) << (((u) % 2) * 8))
    120       1.1  matt #define SDMA_INTR_RXBUF(u)      U__(BIT(0),u)   /* SDMA #0 Rx Buffer Return */
    121       1.1  matt #define SDMA_INTR_RXERR(u)      U__(BIT(1),u)   /* SDMA #0 Rx Error */
    122       1.1  matt #define SDMA_INTR_TXBUF(u)      U__(BIT(2),u)   /* SDMA #0 Tx Buffer Return */
    123       1.1  matt #define SDMA_INTR_TXEND(u)      U__(BIT(3),u)   /* SDMA #0 Tx End */
    124       1.1  matt #define SDMA_INTR_RESa		BITS(7,4)
    125       1.1  matt #define SDMA_INTR_RESb		BITS(31,12)
    126       1.1  matt #define SDMA_INTR_RES           (SDMA_INTR_RESa|SDMA_INTR_RESb)
    127       1.1  matt #define SDMA_U_INTR_MASK(u)     U__(BITS(3,0),u)
    128  1.2.10.1  yamt 
    129       1.1  matt 
    130       1.1  matt /*******************************************************************************
    131       1.1  matt  *
    132       1.1  matt  * SDMA descriptor structure and definitions
    133       1.1  matt  */
    134       1.1  matt /*
    135       1.1  matt  * SDMA descriptor structure used for both TX and RX
    136       1.1  matt  * the `sdma_csr' and `sdma_cnt' fields differ for RX and TX
    137       1.1  matt  * `sdma_csr' varies depending on how it is tasked;
    138       1.1  matt  * see "gtmpscreg.h" for defines on SDMA descriptor CSR values
    139       1.1  matt  * for MPSC UART mode.  Note that pointer fields are physical addrs.
    140       1.1  matt  */
    141       1.1  matt typedef struct sdma_desc {
    142       1.1  matt 	u_int32_t sdma_cnt;		/* size (rx) or shadow (tx) and count */
    143       1.1  matt 	u_int32_t sdma_csr;		/* command/status */
    144       1.1  matt 	u_int32_t sdma_next;		/* next descriptor link */
    145       1.1  matt 	u_int32_t sdma_bufp;		/* buffer pointer */
    146       1.1  matt } sdma_desc_t;
    147       1.1  matt 
    148       1.1  matt #define SDMA_RX_CNT_BCNT_SHIFT		0		/* byte count */
    149       1.1  matt #define SDMA_RX_CNT_BCNT_MASK		BITS(15,0)	/*  "    "    */
    150       1.1  matt #define SDMA_RX_CNT_BUFSZ_SHIFT		16		/* buffer size */
    151       1.1  matt #define SDMA_RX_CNT_BUFSZNT_SIZE_MASK	BITS(31,19)	/*  "      "   */
    152       1.1  matt #define SDMA_RX_CNT_BUFP_MASK		BITS(31,3)	/* buffer pointer */
    153       1.1  matt #define SDMA_RX_CNT_NEXT_MASK		BITS(31,4)	/* next desc. pointer */
    154       1.1  matt 
    155       1.1  matt #define SDMA_TX_CNT_SBC_SHIFT		0		/* shadow byte count */
    156       1.1  matt #define SDMA_TX_CNT_SBC_MASK		BITS(15,0)	/*  "      "    "    */
    157       1.1  matt #define SDMA_TX_CNT_BCNT_SHIFT		16		/* byte count */
    158       1.1  matt #define SDMA_TX_CNT_BCNT_MASK		BITS(31,16	/*  "    "    */
    159       1.1  matt #define SDMA_TX_CNT_NEXT_MASK		BITS(31,4)	/* next desc. pointer */
    160       1.1  matt 
    161       1.1  matt 
    162       1.1  matt #endif	/* _GTSDMAREG_H */
    163