Home | History | Annotate | Line # | Download | only in marvell
if_gfe.c revision 1.14
      1  1.14  thorpej /*	$NetBSD: if_gfe.c,v 1.14 2005/01/30 19:19:24 thorpej Exp $	*/
      2   1.1     matt 
      3   1.1     matt /*
      4   1.1     matt  * Copyright (c) 2002 Allegro Networks, Inc., Wasabi Systems, Inc.
      5   1.1     matt  * All rights reserved.
      6   1.1     matt  *
      7   1.1     matt  * Redistribution and use in source and binary forms, with or without
      8   1.1     matt  * modification, are permitted provided that the following conditions
      9   1.1     matt  * are met:
     10   1.1     matt  * 1. Redistributions of source code must retain the above copyright
     11   1.1     matt  *    notice, this list of conditions and the following disclaimer.
     12   1.1     matt  * 2. Redistributions in binary form must reproduce the above copyright
     13   1.1     matt  *    notice, this list of conditions and the following disclaimer in the
     14   1.1     matt  *    documentation and/or other materials provided with the distribution.
     15   1.1     matt  * 3. All advertising materials mentioning features or use of this software
     16   1.1     matt  *    must display the following acknowledgement:
     17   1.1     matt  *      This product includes software developed for the NetBSD Project by
     18   1.1     matt  *      Allegro Networks, Inc., and Wasabi Systems, Inc.
     19   1.1     matt  * 4. The name of Allegro Networks, Inc. may not be used to endorse
     20   1.1     matt  *    or promote products derived from this software without specific prior
     21   1.1     matt  *    written permission.
     22   1.1     matt  * 5. The name of Wasabi Systems, Inc. may not be used to endorse
     23   1.1     matt  *    or promote products derived from this software without specific prior
     24   1.1     matt  *    written permission.
     25   1.1     matt  *
     26   1.1     matt  * THIS SOFTWARE IS PROVIDED BY ALLEGRO NETWORKS, INC. AND
     27   1.1     matt  * WASABI SYSTEMS, INC. ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES,
     28   1.1     matt  * INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY
     29   1.1     matt  * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     30   1.1     matt  * IN NO EVENT SHALL EITHER ALLEGRO NETWORKS, INC. OR WASABI SYSTEMS, INC.
     31   1.1     matt  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     32   1.1     matt  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     33   1.1     matt  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     34   1.1     matt  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     35   1.1     matt  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     36   1.1     matt  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     37   1.1     matt  * POSSIBILITY OF SUCH DAMAGE.
     38   1.1     matt  */
     39   1.1     matt 
     40   1.1     matt /*
     41   1.1     matt  * if_gfe.c -- GT ethernet MAC driver
     42   1.1     matt  */
     43  1.12    lukem 
     44  1.12    lukem #include <sys/cdefs.h>
     45  1.14  thorpej __KERNEL_RCSID(0, "$NetBSD: if_gfe.c,v 1.14 2005/01/30 19:19:24 thorpej Exp $");
     46   1.1     matt 
     47   1.1     matt #include "opt_inet.h"
     48   1.1     matt #include "bpfilter.h"
     49   1.1     matt 
     50   1.1     matt #include <sys/param.h>
     51   1.1     matt #include <sys/types.h>
     52   1.1     matt #include <sys/inttypes.h>
     53   1.1     matt #include <sys/queue.h>
     54   1.1     matt 
     55   1.7  thorpej #include <uvm/uvm_extern.h>
     56   1.7  thorpej 
     57   1.1     matt #include <sys/callout.h>
     58   1.1     matt #include <sys/device.h>
     59   1.1     matt #include <sys/errno.h>
     60   1.1     matt #include <sys/ioctl.h>
     61   1.1     matt #include <sys/mbuf.h>
     62   1.1     matt #include <sys/socket.h>
     63   1.1     matt 
     64   1.1     matt #include <machine/bus.h>
     65   1.1     matt 
     66   1.1     matt #include <net/if.h>
     67   1.1     matt #include <net/if_dl.h>
     68   1.1     matt #include <net/if_ether.h>
     69   1.1     matt #include <net/if_media.h>
     70   1.1     matt 
     71   1.1     matt #ifdef INET
     72   1.1     matt #include <netinet/in.h>
     73   1.1     matt #include <netinet/if_inarp.h>
     74   1.1     matt #endif
     75   1.1     matt #if NBPFILTER > 0
     76   1.1     matt #include <net/bpf.h>
     77   1.1     matt #endif
     78   1.1     matt 
     79   1.1     matt #include <dev/mii/miivar.h>
     80   1.1     matt 
     81   1.1     matt #include <dev/marvell/gtintrreg.h>
     82   1.1     matt #include <dev/marvell/gtethreg.h>
     83   1.1     matt 
     84   1.1     matt #include <dev/marvell/gtvar.h>
     85   1.1     matt #include <dev/marvell/if_gfevar.h>
     86   1.1     matt 
     87   1.1     matt #define	GE_READ(sc, reg) \
     88   1.3     matt 	bus_space_read_4((sc)->sc_gt_memt, (sc)->sc_memh, ETH__ ## reg)
     89   1.1     matt #define	GE_WRITE(sc, reg, v) \
     90   1.3     matt 	bus_space_write_4((sc)->sc_gt_memt, (sc)->sc_memh, ETH__ ## reg, (v))
     91   1.1     matt 
     92   1.1     matt #define	GE_DEBUG
     93   1.1     matt #if 0
     94   1.1     matt #define	GE_NOHASH
     95   1.1     matt #define	GE_NORX
     96   1.1     matt #endif
     97   1.1     matt 
     98   1.1     matt #ifdef GE_DEBUG
     99   1.1     matt #define	GE_DPRINTF(sc, a)	do \
    100   1.1     matt 				  if ((sc)->sc_ec.ec_if.if_flags & IFF_DEBUG) \
    101   1.1     matt 				    printf a; \
    102   1.1     matt 				while (0)
    103   1.1     matt #define	GE_FUNC_ENTER(sc, func)	GE_DPRINTF(sc, ("[" func))
    104   1.1     matt #define	GE_FUNC_EXIT(sc, str)	GE_DPRINTF(sc, (str "]"))
    105   1.1     matt #else
    106   1.1     matt #define	GE_DPRINTF(sc, a)	do { } while (0)
    107   1.1     matt #define	GE_FUNC_ENTER(sc, func)	do { } while (0)
    108   1.1     matt #define	GE_FUNC_EXIT(sc, str)	do { } while (0)
    109   1.1     matt #endif
    110   1.1     matt enum gfe_whack_op {
    111   1.1     matt 	GE_WHACK_START,		GE_WHACK_RESTART,
    112   1.1     matt 	GE_WHACK_CHANGE,	GE_WHACK_STOP
    113   1.1     matt };
    114   1.1     matt 
    115   1.1     matt enum gfe_hash_op {
    116   1.1     matt 	GE_HASH_ADD,		GE_HASH_REMOVE,
    117   1.1     matt };
    118   1.1     matt 
    119   1.2     matt #if 1
    120   1.2     matt #define	htogt32(a)		htobe32(a)
    121   1.2     matt #define	gt32toh(a)		be32toh(a)
    122   1.2     matt #else
    123   1.2     matt #define	htogt32(a)		htole32(a)
    124   1.2     matt #define	gt32toh(a)		le32toh(a)
    125   1.2     matt #endif
    126   1.2     matt 
    127   1.6     matt #define GE_RXDSYNC(sc, rxq, n, ops) \
    128   1.6     matt 	bus_dmamap_sync((sc)->sc_dmat, (rxq)->rxq_desc_mem.gdm_map, \
    129   1.6     matt 	    (n) * sizeof((rxq)->rxq_descs[0]), sizeof((rxq)->rxq_descs[0]), \
    130   1.6     matt 	    (ops))
    131   1.6     matt #define	GE_RXDPRESYNC(sc, rxq, n) \
    132   1.6     matt 	GE_RXDSYNC(sc, rxq, n, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE)
    133   1.6     matt #define	GE_RXDPOSTSYNC(sc, rxq, n) \
    134   1.6     matt 	GE_RXDSYNC(sc, rxq, n, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE)
    135   1.6     matt 
    136   1.6     matt #define GE_TXDSYNC(sc, txq, n, ops) \
    137   1.6     matt 	bus_dmamap_sync((sc)->sc_dmat, (txq)->txq_desc_mem.gdm_map, \
    138   1.6     matt 	    (n) * sizeof((txq)->txq_descs[0]), sizeof((txq)->txq_descs[0]), \
    139   1.6     matt 	    (ops))
    140   1.6     matt #define	GE_TXDPRESYNC(sc, txq, n) \
    141   1.6     matt 	GE_TXDSYNC(sc, txq, n, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE)
    142   1.6     matt #define	GE_TXDPOSTSYNC(sc, txq, n) \
    143   1.6     matt 	GE_TXDSYNC(sc, txq, n, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE)
    144   1.6     matt 
    145   1.1     matt #define	STATIC
    146   1.1     matt 
    147   1.1     matt STATIC int gfe_match (struct device *, struct cfdata *, void *);
    148   1.1     matt STATIC void gfe_attach (struct device *, struct device *, void *);
    149   1.1     matt 
    150   1.2     matt STATIC int gfe_dmamem_alloc(struct gfe_softc *, struct gfe_dmamem *, int,
    151   1.2     matt 	size_t, int);
    152   1.1     matt STATIC void gfe_dmamem_free(struct gfe_softc *, struct gfe_dmamem *);
    153   1.1     matt 
    154   1.1     matt STATIC int gfe_ifioctl (struct ifnet *, u_long, caddr_t);
    155   1.1     matt STATIC void gfe_ifstart (struct ifnet *);
    156   1.1     matt STATIC void gfe_ifwatchdog (struct ifnet *);
    157   1.1     matt 
    158   1.1     matt STATIC int gfe_mii_mediachange (struct ifnet *);
    159   1.1     matt STATIC void gfe_mii_mediastatus (struct ifnet *, struct ifmediareq *);
    160   1.1     matt STATIC int gfe_mii_read (struct device *, int, int);
    161   1.1     matt STATIC void gfe_mii_write (struct device *, int, int, int);
    162   1.1     matt STATIC void gfe_mii_statchg (struct device *);
    163   1.1     matt 
    164   1.1     matt STATIC void gfe_tick(void *arg);
    165   1.1     matt 
    166   1.1     matt STATIC void gfe_tx_restart(void *);
    167   1.1     matt STATIC int gfe_tx_enqueue(struct gfe_softc *, enum gfe_txprio);
    168   1.1     matt STATIC uint32_t gfe_tx_done(struct gfe_softc *, enum gfe_txprio, uint32_t);
    169   1.1     matt STATIC void gfe_tx_cleanup(struct gfe_softc *, enum gfe_txprio, int);
    170   1.1     matt STATIC int gfe_tx_start(struct gfe_softc *, enum gfe_txprio);
    171   1.1     matt STATIC void gfe_tx_stop(struct gfe_softc *, enum gfe_whack_op);
    172   1.1     matt 
    173   1.1     matt STATIC void gfe_rx_cleanup(struct gfe_softc *, enum gfe_rxprio);
    174   1.1     matt STATIC void gfe_rx_get(struct gfe_softc *, enum gfe_rxprio);
    175   1.1     matt STATIC int gfe_rx_prime(struct gfe_softc *);
    176   1.1     matt STATIC uint32_t gfe_rx_process(struct gfe_softc *, uint32_t, uint32_t);
    177   1.1     matt STATIC int gfe_rx_rxqalloc(struct gfe_softc *, enum gfe_rxprio);
    178   1.1     matt STATIC void gfe_rx_stop(struct gfe_softc *, enum gfe_whack_op);
    179   1.1     matt 
    180   1.1     matt STATIC int gfe_intr(void *);
    181   1.1     matt 
    182   1.1     matt STATIC int gfe_whack(struct gfe_softc *, enum gfe_whack_op);
    183   1.1     matt 
    184   1.6     matt STATIC int gfe_hash_compute(struct gfe_softc *, const uint8_t [ETHER_ADDR_LEN]);
    185   1.1     matt STATIC int gfe_hash_entry_op(struct gfe_softc *, enum gfe_hash_op,
    186   1.6     matt 	enum gfe_rxprio, const uint8_t [ETHER_ADDR_LEN]);
    187   1.1     matt STATIC int gfe_hash_multichg(struct ethercom *, const struct ether_multi *,
    188   1.1     matt 	u_long);
    189   1.1     matt STATIC int gfe_hash_fill(struct gfe_softc *);
    190   1.1     matt STATIC int gfe_hash_alloc(struct gfe_softc *);
    191   1.1     matt 
    192   1.1     matt /* Linkup to the rest of the kernel */
    193   1.1     matt CFATTACH_DECL(gfe, sizeof(struct gfe_softc),
    194   1.1     matt     gfe_match, gfe_attach, NULL, NULL);
    195   1.1     matt 
    196   1.2     matt extern struct cfdriver gfe_cd;
    197   1.2     matt 
    198   1.1     matt int
    199   1.1     matt gfe_match(struct device *parent, struct cfdata *cf, void *aux)
    200   1.1     matt {
    201   1.1     matt 	struct gt_softc *gt = (struct gt_softc *) parent;
    202   1.1     matt 	struct gt_attach_args *ga = aux;
    203   1.1     matt 	uint8_t enaddr[6];
    204   1.1     matt 
    205   1.2     matt 	if (!GT_ETHEROK(gt, ga, &gfe_cd))
    206   1.1     matt 		return 0;
    207   1.1     matt 
    208   1.1     matt 	if (gtget_macaddr(gt, ga->ga_unit, enaddr) < 0)
    209   1.1     matt 		return 0;
    210   1.1     matt 
    211   1.1     matt 	if (enaddr[0] == 0 && enaddr[1] == 0 && enaddr[2] == 0 &&
    212   1.1     matt 	    enaddr[3] == 0 && enaddr[4] == 0 && enaddr[5] == 0)
    213   1.1     matt 		return 0;
    214   1.1     matt 
    215   1.1     matt 	return 1;
    216   1.1     matt }
    217   1.1     matt 
    218   1.1     matt /*
    219   1.1     matt  * Attach this instance, and then all the sub-devices
    220   1.1     matt  */
    221   1.1     matt void
    222   1.1     matt gfe_attach(struct device *parent, struct device *self, void *aux)
    223   1.1     matt {
    224   1.5     matt 	struct gt_attach_args * const ga = aux;
    225   1.5     matt 	struct gt_softc * const gt = (struct gt_softc *) parent;
    226   1.5     matt 	struct gfe_softc * const sc = (struct gfe_softc *) self;
    227   1.5     matt 	struct ifnet * const ifp = &sc->sc_ec.ec_if;
    228   1.1     matt 	uint32_t data;
    229   1.1     matt 	uint8_t enaddr[6];
    230   1.1     matt 	int phyaddr;
    231   1.1     matt 	uint32_t sdcr;
    232   1.1     matt 
    233   1.2     matt 	GT_ETHERFOUND(gt, ga);
    234   1.2     matt 
    235   1.2     matt 	sc->sc_gt_memt = ga->ga_memt;
    236   1.2     matt 	sc->sc_gt_memh = ga->ga_memh;
    237   1.1     matt 	sc->sc_dmat = ga->ga_dmat;
    238   1.1     matt 	sc->sc_macno = ga->ga_unit;
    239   1.3     matt 
    240   1.3     matt 	if (bus_space_subregion(sc->sc_gt_memt, sc->sc_gt_memh,
    241   1.3     matt 		    ETH_BASE(sc->sc_macno), ETH_SIZE, &sc->sc_memh)) {
    242   1.3     matt 		aprint_error(": failed to map registers\n");
    243   1.3     matt 	}
    244   1.1     matt 
    245   1.1     matt 	callout_init(&sc->sc_co);
    246   1.1     matt 
    247   1.2     matt 	data = bus_space_read_4(sc->sc_gt_memt, sc->sc_gt_memh, ETH_EPAR);
    248   1.1     matt 	phyaddr = ETH_EPAR_PhyAD_GET(data, sc->sc_macno);
    249   1.1     matt 
    250   1.1     matt 	gtget_macaddr(gt, sc->sc_macno, enaddr);
    251   1.1     matt 
    252   1.1     matt 	sc->sc_pcr = GE_READ(sc, EPCR);
    253   1.1     matt 	sc->sc_pcxr = GE_READ(sc, EPCXR);
    254   1.1     matt 	sc->sc_intrmask = GE_READ(sc, EIMR) | ETH_IR_MIIPhySTC;
    255   1.1     matt 
    256   1.2     matt 	aprint_normal(": address %s", ether_sprintf(enaddr));
    257   1.1     matt 
    258   1.1     matt #if defined(DEBUG)
    259   1.2     matt 	aprint_normal(", pcr %#x, pcxr %#x", sc->sc_pcr, sc->sc_pcxr);
    260   1.1     matt #endif
    261   1.1     matt 
    262   1.1     matt 	sc->sc_pcxr &= ~ETH_EPCXR_PRIOrx_Override;
    263   1.2     matt 	if (sc->sc_dev.dv_cfdata->cf_flags & 1) {
    264   1.2     matt 		aprint_normal(", phy %d (rmii)", phyaddr);
    265   1.2     matt 		sc->sc_pcxr |= ETH_EPCXR_RMIIEn;
    266   1.2     matt 	} else {
    267   1.2     matt 		aprint_normal(", phy %d (mii)", phyaddr);
    268   1.2     matt 		sc->sc_pcxr &= ~ETH_EPCXR_RMIIEn;
    269   1.2     matt 	}
    270   1.1     matt 	sc->sc_pcxr &= ~(3 << 14);
    271   1.1     matt 	sc->sc_pcxr |= (ETH_EPCXR_MFL_1536 << 14);
    272   1.1     matt 
    273   1.1     matt 	if (sc->sc_pcr & ETH_EPCR_EN) {
    274   1.1     matt 		int tries = 1000;
    275   1.1     matt 		/*
    276   1.1     matt 		 * Abort transmitter and receiver and wait for them to quiese
    277   1.1     matt 		 */
    278   1.1     matt 		GE_WRITE(sc, ESDCMR, ETH_ESDCMR_AR|ETH_ESDCMR_AT);
    279   1.1     matt 		do {
    280   1.1     matt 			delay(100);
    281   1.1     matt 		} while (tries-- > 0 && (GE_READ(sc, ESDCMR) & (ETH_ESDCMR_AR|ETH_ESDCMR_AT)));
    282   1.1     matt 	}
    283   1.1     matt 
    284   1.8      scw 	sc->sc_pcr &= ~(ETH_EPCR_EN | ETH_EPCR_RBM | ETH_EPCR_PM | ETH_EPCR_PBF);
    285   1.1     matt 
    286   1.1     matt #if defined(DEBUG)
    287   1.2     matt 	aprint_normal(", pcr %#x, pcxr %#x", sc->sc_pcr, sc->sc_pcxr);
    288   1.1     matt #endif
    289   1.1     matt 
    290   1.1     matt 	/*
    291   1.1     matt 	 * Now turn off the GT.  If it didn't quiese, too ***ing bad.
    292   1.1     matt 	 */
    293   1.1     matt 	GE_WRITE(sc, EPCR, sc->sc_pcr);
    294   1.1     matt 	GE_WRITE(sc, EIMR, sc->sc_intrmask);
    295   1.1     matt 	sdcr = GE_READ(sc, ESDCR);
    296   1.1     matt 	ETH_ESDCR_BSZ_SET(sdcr, ETH_ESDCR_BSZ_4);
    297   1.1     matt 	sdcr |= ETH_ESDCR_RIFB;
    298   1.1     matt 	GE_WRITE(sc, ESDCR, sdcr);
    299   1.1     matt 	sc->sc_max_frame_length = 1536;
    300   1.1     matt 
    301   1.2     matt 	aprint_normal("\n");
    302   1.5     matt 	sc->sc_mii.mii_ifp = ifp;
    303   1.1     matt 	sc->sc_mii.mii_readreg = gfe_mii_read;
    304   1.1     matt 	sc->sc_mii.mii_writereg = gfe_mii_write;
    305   1.1     matt 	sc->sc_mii.mii_statchg = gfe_mii_statchg;
    306   1.1     matt 
    307   1.1     matt 	ifmedia_init(&sc->sc_mii.mii_media, 0, gfe_mii_mediachange,
    308   1.1     matt 		gfe_mii_mediastatus);
    309   1.1     matt 
    310   1.1     matt 	mii_attach(&sc->sc_dev, &sc->sc_mii, 0xffffffff, phyaddr,
    311   1.1     matt 		MII_OFFSET_ANY, MIIF_NOISOLATE);
    312   1.1     matt 	if (LIST_FIRST(&sc->sc_mii.mii_phys) == NULL) {
    313   1.1     matt 		ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
    314   1.1     matt 		ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE);
    315   1.1     matt 	} else {
    316   1.1     matt 		ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_AUTO);
    317   1.1     matt 	}
    318   1.1     matt 
    319   1.1     matt 	strcpy(ifp->if_xname, sc->sc_dev.dv_xname);
    320   1.1     matt 	ifp->if_softc = sc;
    321   1.2     matt 	/* ifp->if_mowner = &sc->sc_mowner; */
    322   1.1     matt 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
    323   1.1     matt #if 0
    324   1.1     matt 	ifp->if_flags |= IFF_DEBUG;
    325   1.1     matt #endif
    326   1.1     matt 	ifp->if_ioctl = gfe_ifioctl;
    327   1.1     matt 	ifp->if_start = gfe_ifstart;
    328   1.1     matt 	ifp->if_watchdog = gfe_ifwatchdog;
    329   1.1     matt 
    330   1.1     matt 	if_attach(ifp);
    331   1.1     matt 	ether_ifattach(ifp, enaddr);
    332   1.1     matt #if NBPFILTER > 0
    333   1.5     matt 	bpfattach(ifp, DLT_EN10MB, sizeof(struct ether_header));
    334   1.1     matt #endif
    335   1.1     matt #if NRND > 0
    336   1.1     matt 	rnd_attach_source(&sc->sc_rnd_source, self->dv_xname, RND_TYPE_NET, 0);
    337   1.1     matt #endif
    338   1.1     matt 	intr_establish(IRQ_ETH0 + sc->sc_macno, IST_LEVEL, IPL_NET,
    339   1.1     matt 	    gfe_intr, sc);
    340   1.1     matt }
    341   1.1     matt 
    342   1.1     matt int
    343   1.1     matt gfe_dmamem_alloc(struct gfe_softc *sc, struct gfe_dmamem *gdm, int maxsegs,
    344   1.2     matt 	size_t size, int flags)
    345   1.1     matt {
    346   1.1     matt 	int error = 0;
    347   1.1     matt 	GE_FUNC_ENTER(sc, "gfe_dmamem_alloc");
    348   1.1     matt 	gdm->gdm_size = size;
    349   1.1     matt 	gdm->gdm_maxsegs = maxsegs;
    350   1.1     matt 
    351   1.7  thorpej 	error = bus_dmamem_alloc(sc->sc_dmat, gdm->gdm_size, PAGE_SIZE,
    352   1.1     matt 	    gdm->gdm_size, gdm->gdm_segs, gdm->gdm_maxsegs, &gdm->gdm_nsegs,
    353   1.1     matt 	    BUS_DMA_NOWAIT);
    354   1.1     matt 	if (error)
    355   1.1     matt 		goto fail;
    356   1.1     matt 
    357   1.1     matt 	error = bus_dmamem_map(sc->sc_dmat, gdm->gdm_segs, gdm->gdm_nsegs,
    358   1.2     matt 	    gdm->gdm_size, &gdm->gdm_kva, flags | BUS_DMA_NOWAIT);
    359   1.1     matt 	if (error)
    360   1.1     matt 		goto fail;
    361   1.1     matt 
    362   1.1     matt 	error = bus_dmamap_create(sc->sc_dmat, gdm->gdm_size, gdm->gdm_nsegs,
    363   1.1     matt 	    gdm->gdm_size, 0, BUS_DMA_ALLOCNOW|BUS_DMA_NOWAIT, &gdm->gdm_map);
    364   1.1     matt 	if (error)
    365   1.1     matt 		goto fail;
    366   1.1     matt 
    367   1.1     matt 	error = bus_dmamap_load(sc->sc_dmat, gdm->gdm_map, gdm->gdm_kva,
    368   1.1     matt 	    gdm->gdm_size, NULL, BUS_DMA_NOWAIT);
    369   1.2     matt 	if (error)
    370   1.2     matt 		goto fail;
    371   1.1     matt 
    372   1.2     matt 	/* invalidate from cache */
    373   1.2     matt 	bus_dmamap_sync(sc->sc_dmat, gdm->gdm_map, 0, gdm->gdm_size,
    374   1.2     matt 	    BUS_DMASYNC_PREREAD);
    375   1.1     matt fail:
    376   1.1     matt 	if (error) {
    377   1.1     matt 		gfe_dmamem_free(sc, gdm);
    378   1.1     matt 		GE_DPRINTF(sc, (":err=%d", error));
    379   1.1     matt 	}
    380   1.2     matt 	GE_DPRINTF(sc, (":kva=%p/%#x,map=%p,nsegs=%d,pa=%x/%x",
    381   1.2     matt 	    gdm->gdm_kva, gdm->gdm_size, gdm->gdm_map, gdm->gdm_map->dm_nsegs,
    382   1.2     matt 	    gdm->gdm_map->dm_segs->ds_addr, gdm->gdm_map->dm_segs->ds_len));
    383   1.1     matt 	GE_FUNC_EXIT(sc, "");
    384   1.1     matt 	return error;
    385   1.1     matt }
    386   1.1     matt 
    387   1.1     matt void
    388   1.1     matt gfe_dmamem_free(struct gfe_softc *sc, struct gfe_dmamem *gdm)
    389   1.1     matt {
    390   1.1     matt 	GE_FUNC_ENTER(sc, "gfe_dmamem_free");
    391   1.1     matt 	if (gdm->gdm_map)
    392   1.1     matt 		bus_dmamap_destroy(sc->sc_dmat, gdm->gdm_map);
    393   1.1     matt 	if (gdm->gdm_kva)
    394   1.1     matt 		bus_dmamem_unmap(sc->sc_dmat, gdm->gdm_kva, gdm->gdm_size);
    395   1.1     matt 	if (gdm->gdm_nsegs > 0)
    396   1.1     matt 		bus_dmamem_free(sc->sc_dmat, gdm->gdm_segs, gdm->gdm_nsegs);
    397   1.1     matt 	gdm->gdm_map = NULL;
    398   1.1     matt 	gdm->gdm_kva = NULL;
    399   1.1     matt 	gdm->gdm_nsegs = 0;
    400   1.1     matt 	GE_FUNC_EXIT(sc, "");
    401   1.1     matt }
    402   1.1     matt 
    403   1.1     matt int
    404   1.1     matt gfe_ifioctl(struct ifnet *ifp, u_long cmd, caddr_t data)
    405   1.1     matt {
    406   1.1     matt 	struct gfe_softc * const sc = ifp->if_softc;
    407   1.1     matt 	struct ifreq *ifr = (struct ifreq *) data;
    408   1.1     matt 	struct ifaddr *ifa = (struct ifaddr *) data;
    409   1.1     matt 	int s, error = 0;
    410   1.1     matt 
    411   1.1     matt 	GE_FUNC_ENTER(sc, "gfe_ifioctl");
    412   1.1     matt 	s = splnet();
    413   1.1     matt 
    414   1.1     matt 	switch (cmd) {
    415   1.1     matt 	case SIOCSIFADDR:
    416   1.1     matt 		ifp->if_flags |= IFF_UP;
    417   1.1     matt 		switch (ifa->ifa_addr->sa_family) {
    418   1.1     matt #ifdef INET
    419   1.1     matt 		case AF_INET:
    420   1.1     matt 			error = gfe_whack(sc, GE_WHACK_START);
    421   1.1     matt 			if (error == 0)
    422   1.1     matt 				arp_ifinit(ifp, ifa);
    423   1.1     matt 			break;
    424   1.1     matt #endif
    425   1.1     matt 		default:
    426   1.1     matt 			error = gfe_whack(sc, GE_WHACK_START);
    427   1.1     matt 			break;
    428   1.1     matt 		}
    429   1.1     matt 		break;
    430   1.1     matt 
    431   1.1     matt 	case SIOCSIFFLAGS:
    432   1.1     matt 		switch (ifp->if_flags & (IFF_UP|IFF_RUNNING)) {
    433   1.1     matt 		case IFF_UP|IFF_RUNNING:/* active->active, update */
    434   1.1     matt 			error = gfe_whack(sc, GE_WHACK_CHANGE);
    435   1.1     matt 			break;
    436   1.1     matt 		case IFF_RUNNING:	/* not up, so we stop */
    437   1.1     matt 			error = gfe_whack(sc, GE_WHACK_STOP);
    438   1.1     matt 			break;
    439   1.1     matt 		case IFF_UP:		/* not running, so we start */
    440   1.1     matt 			error = gfe_whack(sc, GE_WHACK_START);
    441   1.1     matt 			break;
    442   1.1     matt 		case 0:			/* idle->idle: do nothing */
    443   1.1     matt 			break;
    444   1.1     matt 		}
    445   1.1     matt 		break;
    446   1.1     matt 
    447   1.1     matt 	case SIOCADDMULTI:
    448   1.1     matt 	case SIOCDELMULTI:
    449   1.1     matt 		error = (cmd == SIOCADDMULTI)
    450   1.1     matt 		    ? ether_addmulti(ifr, &sc->sc_ec)
    451   1.1     matt 		    : ether_delmulti(ifr, &sc->sc_ec);
    452   1.1     matt 		if (error == ENETRESET) {
    453   1.1     matt 			if (ifp->if_flags & IFF_RUNNING)
    454   1.1     matt 				error = gfe_whack(sc, GE_WHACK_CHANGE);
    455   1.1     matt 			else
    456   1.1     matt 				error = 0;
    457   1.1     matt 		}
    458   1.1     matt 		break;
    459   1.1     matt 
    460   1.1     matt 	case SIOCSIFMTU:
    461   1.1     matt 		if (ifr->ifr_mtu > ETHERMTU || ifr->ifr_mtu < ETHERMIN) {
    462   1.1     matt 			error = EINVAL;
    463   1.1     matt 			break;
    464   1.1     matt 		}
    465   1.1     matt 		ifp->if_mtu = ifr->ifr_mtu;
    466   1.1     matt 		break;
    467   1.1     matt 
    468   1.1     matt 	case SIOCSIFMEDIA:
    469   1.1     matt 	case SIOCGIFMEDIA:
    470   1.1     matt 		error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii.mii_media, cmd);
    471   1.1     matt 		break;
    472   1.1     matt 
    473   1.1     matt 	default:
    474   1.1     matt 		error = EINVAL;
    475   1.1     matt 		break;
    476   1.1     matt 	}
    477   1.1     matt 	splx(s);
    478   1.1     matt 	GE_FUNC_EXIT(sc, "");
    479   1.1     matt 	return error;
    480   1.1     matt }
    481   1.1     matt 
    482   1.1     matt void
    483   1.1     matt gfe_ifstart(struct ifnet *ifp)
    484   1.1     matt {
    485   1.1     matt 	struct gfe_softc * const sc = ifp->if_softc;
    486   1.1     matt 	struct mbuf *m;
    487   1.1     matt 
    488   1.1     matt 	GE_FUNC_ENTER(sc, "gfe_ifstart");
    489   1.1     matt 
    490   1.1     matt 	if ((ifp->if_flags & IFF_RUNNING) == 0) {
    491   1.1     matt 		GE_FUNC_EXIT(sc, "$");
    492   1.1     matt 		return;
    493   1.1     matt 	}
    494   1.1     matt 
    495   1.1     matt 	if (sc->sc_txq[GE_TXPRIO_HI] == NULL) {
    496   1.1     matt 		ifp->if_flags |= IFF_OACTIVE;
    497   1.1     matt #if defined(DEBUG) || defined(DIAGNOSTIC)
    498   1.1     matt 		printf("%s: ifstart: txq not yet created\n", ifp->if_xname);
    499   1.1     matt #endif
    500   1.1     matt 		GE_FUNC_EXIT(sc, "");
    501   1.1     matt 		return;
    502   1.1     matt 	}
    503   1.1     matt 
    504   1.1     matt 	for (;;) {
    505   1.1     matt 		IF_DEQUEUE(&ifp->if_snd, m);
    506   1.1     matt 		if (m == NULL) {
    507   1.1     matt 			ifp->if_flags &= ~IFF_OACTIVE;
    508   1.1     matt 			GE_FUNC_EXIT(sc, "");
    509   1.1     matt 			return;
    510   1.1     matt 		}
    511   1.1     matt 
    512   1.1     matt 		/*
    513   1.1     matt 		 * No space in the pending queue?  try later.
    514   1.1     matt 		 */
    515   1.1     matt 		if (IF_QFULL(&sc->sc_txq[GE_TXPRIO_HI]->txq_pendq))
    516   1.1     matt 			break;
    517   1.1     matt 
    518   1.1     matt 		/*
    519   1.1     matt 		 * Try to enqueue a mbuf to the device. If that fails, we
    520   1.1     matt 		 * can always try to map the next mbuf.
    521   1.1     matt 		 */
    522   1.1     matt 		IF_ENQUEUE(&sc->sc_txq[GE_TXPRIO_HI]->txq_pendq, m);
    523   1.1     matt 		GE_DPRINTF(sc, (">"));
    524   1.1     matt #ifndef GE_NOTX
    525   1.1     matt 		(void) gfe_tx_enqueue(sc, GE_TXPRIO_HI);
    526   1.1     matt #endif
    527   1.1     matt 	}
    528   1.1     matt 
    529   1.1     matt 	/*
    530   1.1     matt 	 * Attempt to queue the mbuf for send failed.
    531   1.1     matt 	 */
    532   1.1     matt 	IF_PREPEND(&ifp->if_snd, m);
    533   1.1     matt 	ifp->if_flags |= IFF_OACTIVE;
    534   1.1     matt 	GE_FUNC_EXIT(sc, "%%");
    535   1.1     matt }
    536   1.1     matt 
    537   1.1     matt void
    538   1.1     matt gfe_ifwatchdog(struct ifnet *ifp)
    539   1.1     matt {
    540   1.1     matt 	struct gfe_softc * const sc = ifp->if_softc;
    541   1.1     matt 	struct gfe_txqueue *txq;
    542   1.1     matt 
    543   1.1     matt 	GE_FUNC_ENTER(sc, "gfe_ifwatchdog");
    544   1.6     matt 	printf("%s: device timeout", sc->sc_dev.dv_xname);
    545   1.1     matt 	if ((txq = sc->sc_txq[GE_TXPRIO_HI]) != NULL) {
    546   1.6     matt 		uint32_t curtxdnum = (bus_space_read_4(sc->sc_gt_memt, sc->sc_gt_memh, txq->txq_ectdp) - txq->txq_desc_busaddr) / sizeof(txq->txq_descs[0]);
    547   1.6     matt 		GE_TXDPOSTSYNC(sc, txq, txq->txq_fi);
    548   1.6     matt 		GE_TXDPOSTSYNC(sc, txq, curtxdnum);
    549   1.6     matt 		printf(" (fi=%d(%#x),lo=%d,cur=%d(%#x),icm=%#x) ",
    550   1.6     matt 		    txq->txq_fi, txq->txq_descs[txq->txq_fi].ed_cmdsts,
    551   1.6     matt 		    txq->txq_lo, curtxdnum, txq->txq_descs[curtxdnum].ed_cmdsts,
    552   1.1     matt 		    GE_READ(sc, EICR));
    553   1.6     matt 		GE_TXDPRESYNC(sc, txq, txq->txq_fi);
    554   1.6     matt 		GE_TXDPRESYNC(sc, txq, curtxdnum);
    555   1.1     matt 	}
    556   1.1     matt 	printf("\n");
    557   1.1     matt 	ifp->if_oerrors++;
    558   1.1     matt 	(void) gfe_whack(sc, GE_WHACK_RESTART);
    559   1.1     matt 	GE_FUNC_EXIT(sc, "");
    560   1.1     matt }
    561   1.1     matt 
    562   1.1     matt int
    564   1.1     matt gfe_rx_rxqalloc(struct gfe_softc *sc, enum gfe_rxprio rxprio)
    565   1.1     matt {
    566   1.1     matt 	struct gfe_rxqueue *rxq;
    567   1.1     matt 	volatile struct gt_eth_desc *rxd;
    568   1.1     matt 	const bus_dma_segment_t *ds;
    569   1.1     matt 	int error;
    570   1.1     matt 	int idx;
    571   1.1     matt 	bus_addr_t nxtaddr;
    572   1.1     matt 	bus_size_t boff;
    573   1.1     matt 
    574   1.2     matt 	GE_FUNC_ENTER(sc, "gfe_rx_rxqalloc");
    575   1.1     matt 	GE_DPRINTF(sc, ("(%d)", rxprio));
    576   1.1     matt 	if (sc->sc_rxq[rxprio] != NULL) {
    577   1.1     matt 		GE_FUNC_EXIT(sc, "");
    578   1.1     matt 		return 0;
    579   1.1     matt 	}
    580   1.1     matt 
    581   1.1     matt 	rxq = (struct gfe_rxqueue *) malloc(sizeof(*rxq), M_DEVBUF, M_NOWAIT);
    582   1.1     matt 	if (rxq == NULL) {
    583   1.1     matt 		GE_FUNC_EXIT(sc, "!");
    584   1.1     matt 		return ENOMEM;
    585   1.1     matt 	}
    586   1.1     matt 
    587   1.1     matt 	memset(rxq, 0, sizeof(*rxq));
    588   1.2     matt 
    589   1.5     matt 	error = gfe_dmamem_alloc(sc, &rxq->rxq_desc_mem, 1,
    590   1.1     matt 	    GE_RXDESC_MEMSIZE, BUS_DMA_NOCACHE);
    591   1.1     matt 	if (error) {
    592   1.1     matt 		free(rxq, M_DEVBUF);
    593   1.1     matt 		GE_FUNC_EXIT(sc, "!!");
    594   1.1     matt 		return error;
    595   1.1     matt 	}
    596   1.2     matt 	error = gfe_dmamem_alloc(sc, &rxq->rxq_buf_mem, GE_RXBUF_NSEGS,
    597   1.1     matt 	    GE_RXBUF_MEMSIZE, 0);
    598   1.1     matt 	if (error) {
    599   1.1     matt 		gfe_dmamem_free(sc, &rxq->rxq_desc_mem);
    600   1.1     matt 		free(rxq, M_DEVBUF);
    601   1.1     matt 		GE_FUNC_EXIT(sc, "!!!");
    602   1.1     matt 		return error;
    603   1.1     matt 	}
    604   1.1     matt 
    605   1.1     matt 	memset(rxq->rxq_desc_mem.gdm_kva, 0, GE_TXMEM_SIZE);
    606   1.1     matt 
    607   1.1     matt 	sc->sc_rxq[rxprio] = rxq;
    608   1.1     matt 	rxq->rxq_descs =
    609   1.1     matt 	    (volatile struct gt_eth_desc *) rxq->rxq_desc_mem.gdm_kva;
    610   1.1     matt 	rxq->rxq_desc_busaddr = rxq->rxq_desc_mem.gdm_map->dm_segs[0].ds_addr;
    611   1.1     matt 	rxq->rxq_bufs = (struct gfe_rxbuf *) rxq->rxq_buf_mem.gdm_kva;
    612   1.1     matt 	rxq->rxq_fi = 0;
    613   1.1     matt 	rxq->rxq_active = GE_RXDESC_MAX;
    614   1.1     matt 	for (idx = 0, rxd = rxq->rxq_descs,
    615   1.1     matt 		boff = 0, ds = rxq->rxq_buf_mem.gdm_map->dm_segs,
    616   1.1     matt 		nxtaddr = rxq->rxq_desc_busaddr + sizeof(*rxd);
    617   1.1     matt 	     idx < GE_RXDESC_MAX;
    618   1.2     matt 	     idx++, rxd++, nxtaddr += sizeof(*rxd)) {
    619   1.2     matt 		rxd->ed_lencnt = htogt32(GE_RXBUF_SIZE << 16);
    620   1.2     matt 		rxd->ed_cmdsts = htogt32(RX_CMD_F|RX_CMD_L|RX_CMD_O|RX_CMD_EI);
    621   1.1     matt 		rxd->ed_bufptr = htogt32(ds->ds_addr + boff);
    622   1.1     matt 		/*
    623   1.1     matt 		 * update the nxtptr to point to the next txd.
    624   1.1     matt 		 */
    625   1.1     matt 		if (idx == GE_RXDESC_MAX - 1)
    626   1.2     matt 			nxtaddr = rxq->rxq_desc_busaddr;
    627   1.1     matt 		rxd->ed_nxtptr = htogt32(nxtaddr);
    628   1.1     matt 		boff += GE_RXBUF_SIZE;
    629   1.1     matt 		if (boff == ds->ds_len) {
    630   1.1     matt 			ds++;
    631   1.1     matt 			boff = 0;
    632   1.1     matt 		}
    633   1.1     matt 	}
    634   1.1     matt 	bus_dmamap_sync(sc->sc_dmat, rxq->rxq_desc_mem.gdm_map, 0,
    635   1.1     matt 			rxq->rxq_desc_mem.gdm_map->dm_mapsize,
    636   1.1     matt 			BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    637   1.1     matt 	bus_dmamap_sync(sc->sc_dmat, rxq->rxq_buf_mem.gdm_map, 0,
    638   1.2     matt 			rxq->rxq_buf_mem.gdm_map->dm_mapsize,
    639   1.1     matt 			BUS_DMASYNC_PREREAD);
    640   1.1     matt 
    641   1.1     matt 	rxq->rxq_intrbits = ETH_IR_RxBuffer|ETH_IR_RxError;
    642   1.1     matt 	switch (rxprio) {
    643   1.1     matt 	case GE_RXPRIO_HI:
    644   1.1     matt 		rxq->rxq_intrbits |= ETH_IR_RxBuffer_3|ETH_IR_RxError_3;
    645   1.1     matt 		rxq->rxq_efrdp = ETH_EFRDP3(sc->sc_macno);
    646   1.1     matt 		rxq->rxq_ecrdp = ETH_ECRDP3(sc->sc_macno);
    647   1.1     matt 		break;
    648   1.1     matt 	case GE_RXPRIO_MEDHI:
    649   1.1     matt 		rxq->rxq_intrbits |= ETH_IR_RxBuffer_2|ETH_IR_RxError_2;
    650   1.1     matt 		rxq->rxq_efrdp = ETH_EFRDP2(sc->sc_macno);
    651   1.1     matt 		rxq->rxq_ecrdp = ETH_ECRDP2(sc->sc_macno);
    652   1.1     matt 		break;
    653   1.1     matt 	case GE_RXPRIO_MEDLO:
    654   1.1     matt 		rxq->rxq_intrbits |= ETH_IR_RxBuffer_1|ETH_IR_RxError_1;
    655   1.1     matt 		rxq->rxq_efrdp = ETH_EFRDP1(sc->sc_macno);
    656   1.1     matt 		rxq->rxq_ecrdp = ETH_ECRDP1(sc->sc_macno);
    657   1.1     matt 		break;
    658   1.1     matt 	case GE_RXPRIO_LO:
    659   1.1     matt 		rxq->rxq_intrbits |= ETH_IR_RxBuffer_0|ETH_IR_RxError_0;
    660   1.1     matt 		rxq->rxq_efrdp = ETH_EFRDP0(sc->sc_macno);
    661   1.1     matt 		rxq->rxq_ecrdp = ETH_ECRDP0(sc->sc_macno);
    662   1.1     matt 		break;
    663   1.1     matt 	}
    664   1.1     matt 	GE_FUNC_EXIT(sc, "");
    665   1.1     matt 	return error;
    666   1.1     matt }
    667   1.1     matt 
    668   1.1     matt void
    669   1.1     matt gfe_rx_get(struct gfe_softc *sc, enum gfe_rxprio rxprio)
    670   1.1     matt {
    671   1.1     matt 	struct ifnet * const ifp = &sc->sc_ec.ec_if;
    672   1.1     matt 	struct gfe_rxqueue * const rxq = sc->sc_rxq[rxprio];
    673   1.1     matt 	struct mbuf *m = rxq->rxq_curpkt;
    674   1.1     matt 
    675   1.1     matt 	GE_FUNC_ENTER(sc, "gfe_rx_get");
    676   1.1     matt 	GE_DPRINTF(sc, ("(%d)", rxprio));
    677   1.1     matt 
    678   1.1     matt 	while (rxq->rxq_active > 0) {
    679   1.1     matt 		volatile struct gt_eth_desc *rxd = &rxq->rxq_descs[rxq->rxq_fi];
    680   1.1     matt 		struct gfe_rxbuf *rxb = &rxq->rxq_bufs[rxq->rxq_fi];
    681   1.1     matt 		const struct ether_header *eh;
    682   1.1     matt 		unsigned int cmdsts;
    683   1.1     matt 		size_t buflen;
    684   1.6     matt 
    685   1.2     matt 		GE_RXDPOSTSYNC(sc, rxq, rxq->rxq_fi);
    686   1.1     matt 		cmdsts = gt32toh(rxd->ed_cmdsts);
    687   1.1     matt 		GE_DPRINTF(sc, (":%d=%#x", rxq->rxq_fi, cmdsts));
    688   1.1     matt 		rxq->rxq_cmdsts = cmdsts;
    689   1.1     matt 		/*
    690   1.1     matt 		 * Sometimes the GE "forgets" to reset the ownership bit.
    691   1.1     matt 		 * But if the length has been rewritten, the packet is ours
    692   1.1     matt 		 * so pretend the O bit is set.
    693   1.2     matt 		 */
    694   1.1     matt 		buflen = gt32toh(rxd->ed_lencnt) & 0xffff;
    695   1.6     matt 		if ((cmdsts & RX_CMD_O) && buflen == 0) {
    696   1.1     matt 			GE_RXDPRESYNC(sc, rxq, rxq->rxq_fi);
    697   1.1     matt 			break;
    698   1.1     matt 		}
    699   1.1     matt 
    700   1.1     matt 		/*
    701   1.1     matt 		 * If this is not a single buffer packet with no errors
    702   1.1     matt 		 * or for some reason it's bigger than our frame size,
    703   1.1     matt 		 * ignore it and go to the next packet.
    704   1.1     matt 		 */
    705   1.1     matt 		if ((cmdsts & (RX_CMD_F|RX_CMD_L|RX_STS_ES)) !=
    706   1.1     matt 			    (RX_CMD_F|RX_CMD_L) ||
    707   1.1     matt 		    buflen > sc->sc_max_frame_length) {
    708   1.1     matt 			GE_DPRINTF(sc, ("!"));
    709   1.1     matt 			--rxq->rxq_active;
    710   1.1     matt 			ifp->if_ipackets++;
    711   1.1     matt 			ifp->if_ierrors++;
    712   1.1     matt 			goto give_it_back;
    713   1.1     matt 		}
    714  1.14  thorpej 
    715  1.14  thorpej 		/* CRC is included with the packet; trim it off. */
    716  1.14  thorpej 		buflen -= ETHER_CRC_LEN;
    717   1.1     matt 
    718   1.1     matt 		if (m == NULL) {
    719   1.1     matt 			MGETHDR(m, M_DONTWAIT, MT_DATA);
    720   1.1     matt 			if (m == NULL) {
    721   1.1     matt 				GE_DPRINTF(sc, ("?"));
    722   1.1     matt 				break;
    723   1.1     matt 			}
    724   1.1     matt 		}
    725   1.1     matt 		if ((m->m_flags & M_EXT) == 0 && buflen > MHLEN - 2) {
    726   1.1     matt 			MCLGET(m, M_DONTWAIT);
    727   1.1     matt 			if ((m->m_flags & M_EXT) == 0) {
    728   1.1     matt 				GE_DPRINTF(sc, ("?"));
    729   1.1     matt 				break;
    730   1.1     matt 			}
    731   1.5     matt 		}
    732   1.1     matt 		m->m_data += 2;
    733   1.1     matt 		m->m_len = 0;
    734   1.5     matt 		m->m_pkthdr.len = 0;
    735   1.1     matt 		m->m_pkthdr.rcvif = ifp;
    736   1.1     matt 		rxq->rxq_cmdsts = cmdsts;
    737   1.1     matt 		--rxq->rxq_active;
    738   1.1     matt 
    739   1.2     matt 		bus_dmamap_sync(sc->sc_dmat, rxq->rxq_buf_mem.gdm_map,
    740   1.1     matt 		    rxq->rxq_fi * sizeof(*rxb), buflen, BUS_DMASYNC_POSTREAD);
    741   1.1     matt 
    742   1.1     matt 		KASSERT(m->m_len == 0 && m->m_pkthdr.len == 0);
    743   1.1     matt 		memcpy(m->m_data + m->m_len, rxb->rb_data, buflen);
    744   1.1     matt 		m->m_len = buflen;
    745   1.1     matt 		m->m_pkthdr.len = buflen;
    746   1.1     matt 
    747   1.1     matt 		ifp->if_ipackets++;
    748   1.1     matt #if NBPFILTER > 0
    749   1.1     matt 		if (ifp->if_bpf != NULL)
    750   1.1     matt 			bpf_mtap(ifp->if_bpf, m);
    751   1.1     matt #endif
    752   1.1     matt 
    753   1.1     matt 		eh = (const struct ether_header *) m->m_data;
    754   1.1     matt 		if ((ifp->if_flags & IFF_PROMISC) ||
    755   1.1     matt 		    (rxq->rxq_cmdsts & RX_STS_M) == 0 ||
    756   1.1     matt 		    (rxq->rxq_cmdsts & RX_STS_HE) ||
    757   1.1     matt 		    (eh->ether_dhost[0] & 1) != 0 ||
    758   1.1     matt 		    memcmp(eh->ether_dhost, LLADDR(ifp->if_sadl),
    759   1.1     matt 			ETHER_ADDR_LEN) == 0) {
    760   1.1     matt 			(*ifp->if_input)(ifp, m);
    761   1.1     matt 			m = NULL;
    762   1.1     matt 			GE_DPRINTF(sc, (">"));
    763   1.1     matt 		} else {
    764   1.1     matt 			m->m_len = 0;
    765   1.1     matt 			m->m_pkthdr.len = 0;
    766   1.1     matt 			GE_DPRINTF(sc, ("+"));
    767   1.1     matt 		}
    768   1.1     matt 		rxq->rxq_cmdsts = 0;
    769   1.1     matt 
    770   1.1     matt 	   give_it_back:
    771   1.2     matt 		rxd->ed_lencnt &= ~0xffff;	/* zero out length */
    772   1.2     matt 		rxd->ed_cmdsts = htogt32(RX_CMD_F|RX_CMD_L|RX_CMD_O|RX_CMD_EI);
    773   1.2     matt #if 0
    774   1.2     matt 		GE_DPRINTF(sc, ("([%d]->%08lx.%08lx.%08lx.%08lx)",
    775   1.2     matt 		    rxq->rxq_fi,
    776   1.2     matt 		    ((unsigned long *)rxd)[0], ((unsigned long *)rxd)[1],
    777   1.2     matt 		    ((unsigned long *)rxd)[2], ((unsigned long *)rxd)[3]));
    778   1.6     matt #endif
    779   1.1     matt 		GE_RXDPRESYNC(sc, rxq, rxq->rxq_fi);
    780   1.1     matt 		if (++rxq->rxq_fi == GE_RXDESC_MAX)
    781   1.1     matt 			rxq->rxq_fi = 0;
    782   1.1     matt 		rxq->rxq_active++;
    783   1.1     matt 	}
    784   1.1     matt 	rxq->rxq_curpkt = m;
    785   1.1     matt 	GE_FUNC_EXIT(sc, "");
    786   1.1     matt }
    787   1.1     matt 
    788   1.1     matt uint32_t
    789   1.1     matt gfe_rx_process(struct gfe_softc *sc, uint32_t cause, uint32_t intrmask)
    790   1.5     matt {
    791   1.1     matt 	struct ifnet * const ifp = &sc->sc_ec.ec_if;
    792   1.1     matt 	struct gfe_rxqueue *rxq;
    793   1.1     matt 	uint32_t rxbits;
    794   1.1     matt #define	RXPRIO_DECODER	0xffffaa50
    795   1.1     matt 	GE_FUNC_ENTER(sc, "gfe_rx_process");
    796   1.1     matt 
    797   1.1     matt 	rxbits = ETH_IR_RxBuffer_GET(cause);
    798   1.1     matt 	while (rxbits) {
    799   1.1     matt 		enum gfe_rxprio rxprio = (RXPRIO_DECODER >> (rxbits * 2)) & 3;
    800   1.1     matt 		GE_DPRINTF(sc, ("%1x", rxbits));
    801   1.1     matt 		rxbits &= ~(1 << rxprio);
    802   1.1     matt 		gfe_rx_get(sc, rxprio);
    803   1.1     matt 	}
    804   1.1     matt 
    805   1.1     matt 	rxbits = ETH_IR_RxError_GET(cause);
    806   1.1     matt 	while (rxbits) {
    807   1.1     matt 		enum gfe_rxprio rxprio = (RXPRIO_DECODER >> (rxbits * 2)) & 3;
    808   1.1     matt 		uint32_t masks[(GE_RXDESC_MAX + 31) / 32];
    809   1.1     matt 		int idx;
    810   1.1     matt 		rxbits &= ~(1 << rxprio);
    811   1.1     matt 		rxq = sc->sc_rxq[rxprio];
    812   1.1     matt 		sc->sc_idlemask |= (rxq->rxq_intrbits & ETH_IR_RxBits);
    813   1.1     matt 		intrmask &= ~(rxq->rxq_intrbits & ETH_IR_RxBits);
    814   1.1     matt 		if ((sc->sc_tickflags & GE_TICK_RX_RESTART) == 0) {
    815   1.1     matt 			sc->sc_tickflags |= GE_TICK_RX_RESTART;
    816   1.1     matt 			callout_reset(&sc->sc_co, 1, gfe_tick, sc);
    817   1.5     matt 		}
    818   1.1     matt 		ifp->if_ierrors++;
    819   1.1     matt 		GE_DPRINTF(sc, ("%s: rx queue %d filled at %u\n",
    820   1.1     matt 		    sc->sc_dev.dv_xname, rxprio, rxq->rxq_fi));
    821   1.2     matt 		memset(masks, 0, sizeof(masks));
    822   1.2     matt 		bus_dmamap_sync(sc->sc_dmat, rxq->rxq_desc_mem.gdm_map,
    823   1.2     matt 		    0, rxq->rxq_desc_mem.gdm_size,
    824   1.1     matt 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
    825   1.1     matt 		for (idx = 0; idx < GE_RXDESC_MAX; idx++) {
    826   1.1     matt 			volatile struct gt_eth_desc *rxd = &rxq->rxq_descs[idx];
    827   1.2     matt 
    828   1.1     matt 			if (RX_CMD_O & gt32toh(rxd->ed_cmdsts))
    829   1.1     matt 				masks[idx/32] |= 1 << (idx & 31);
    830   1.2     matt 		}
    831   1.2     matt 		bus_dmamap_sync(sc->sc_dmat, rxq->rxq_desc_mem.gdm_map,
    832   1.2     matt 		    0, rxq->rxq_desc_mem.gdm_size,
    833   1.1     matt 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    834   1.1     matt #if defined(DEBUG)
    835   1.1     matt 		printf("%s: rx queue %d filled at %u=%#x(%#x/%#x)\n",
    836   1.1     matt 		    sc->sc_dev.dv_xname, rxprio, rxq->rxq_fi,
    837   1.1     matt 		    rxq->rxq_cmdsts, masks[0], masks[1]);
    838   1.1     matt #endif
    839   1.1     matt 	}
    840   1.1     matt 	if ((intrmask & ETH_IR_RxBits) == 0)
    841   1.1     matt 		intrmask &= ~(ETH_IR_RxBuffer|ETH_IR_RxError);
    842   1.1     matt 
    843   1.1     matt 	GE_FUNC_EXIT(sc, "");
    844   1.1     matt 	return intrmask;
    845   1.1     matt }
    846   1.1     matt 
    847   1.1     matt int
    848   1.1     matt gfe_rx_prime(struct gfe_softc *sc)
    849   1.1     matt {
    850   1.1     matt 	struct gfe_rxqueue *rxq;
    851   1.1     matt 	int error;
    852   1.1     matt 
    853   1.1     matt 	GE_FUNC_ENTER(sc, "gfe_rx_prime");
    854   1.1     matt 
    855   1.1     matt 	error = gfe_rx_rxqalloc(sc, GE_RXPRIO_HI);
    856   1.1     matt 	if (error)
    857   1.1     matt 		goto bail;
    858   1.1     matt 	rxq = sc->sc_rxq[GE_RXPRIO_HI];
    859   1.1     matt 	if ((sc->sc_flags & GE_RXACTIVE) == 0) {
    860   1.1     matt 		GE_WRITE(sc, EFRDP3, rxq->rxq_desc_busaddr);
    861   1.1     matt 		GE_WRITE(sc, ECRDP3, rxq->rxq_desc_busaddr);
    862   1.1     matt 	}
    863   1.1     matt 	sc->sc_intrmask |= rxq->rxq_intrbits;
    864   1.1     matt 
    865   1.1     matt 	error = gfe_rx_rxqalloc(sc, GE_RXPRIO_MEDHI);
    866   1.1     matt 	if (error)
    867   1.1     matt 		goto bail;
    868   1.1     matt 	if ((sc->sc_flags & GE_RXACTIVE) == 0) {
    869   1.1     matt 		rxq = sc->sc_rxq[GE_RXPRIO_MEDHI];
    870   1.1     matt 		GE_WRITE(sc, EFRDP2, rxq->rxq_desc_busaddr);
    871   1.1     matt 		GE_WRITE(sc, ECRDP2, rxq->rxq_desc_busaddr);
    872   1.1     matt 		sc->sc_intrmask |= rxq->rxq_intrbits;
    873   1.1     matt 	}
    874   1.1     matt 
    875   1.1     matt 	error = gfe_rx_rxqalloc(sc, GE_RXPRIO_MEDLO);
    876   1.1     matt 	if (error)
    877   1.1     matt 		goto bail;
    878   1.1     matt 	if ((sc->sc_flags & GE_RXACTIVE) == 0) {
    879   1.1     matt 		rxq = sc->sc_rxq[GE_RXPRIO_MEDLO];
    880   1.1     matt 		GE_WRITE(sc, EFRDP1, rxq->rxq_desc_busaddr);
    881   1.1     matt 		GE_WRITE(sc, ECRDP1, rxq->rxq_desc_busaddr);
    882   1.1     matt 		sc->sc_intrmask |= rxq->rxq_intrbits;
    883   1.1     matt 	}
    884   1.1     matt 
    885   1.1     matt 	error = gfe_rx_rxqalloc(sc, GE_RXPRIO_LO);
    886   1.1     matt 	if (error)
    887   1.1     matt 		goto bail;
    888   1.1     matt 	if ((sc->sc_flags & GE_RXACTIVE) == 0) {
    889   1.1     matt 		rxq = sc->sc_rxq[GE_RXPRIO_LO];
    890   1.1     matt 		GE_WRITE(sc, EFRDP0, rxq->rxq_desc_busaddr);
    891   1.1     matt 		GE_WRITE(sc, ECRDP0, rxq->rxq_desc_busaddr);
    892   1.1     matt 		sc->sc_intrmask |= rxq->rxq_intrbits;
    893   1.1     matt 	}
    894   1.1     matt 
    895   1.1     matt   bail:
    896   1.1     matt 	GE_FUNC_EXIT(sc, "");
    897   1.1     matt 	return error;
    898   1.1     matt }
    899   1.1     matt 
    900   1.1     matt void
    901   1.1     matt gfe_rx_cleanup(struct gfe_softc *sc, enum gfe_rxprio rxprio)
    902   1.1     matt {
    903   1.1     matt 	struct gfe_rxqueue *rxq = sc->sc_rxq[rxprio];
    904   1.1     matt 	GE_FUNC_ENTER(sc, "gfe_rx_cleanup");
    905   1.1     matt 	if (rxq == NULL) {
    906   1.1     matt 		GE_FUNC_EXIT(sc, "");
    907   1.1     matt 		return;
    908   1.1     matt 	}
    909   1.1     matt 
    910   1.1     matt 	if (rxq->rxq_curpkt)
    911   1.1     matt 		m_freem(rxq->rxq_curpkt);
    912   1.1     matt 	gfe_dmamem_free(sc, &rxq->rxq_desc_mem);
    913   1.1     matt 	gfe_dmamem_free(sc, &rxq->rxq_buf_mem);
    914   1.1     matt 	free(rxq, M_DEVBUF);
    915   1.1     matt 	sc->sc_rxq[rxprio] = NULL;
    916   1.1     matt 	GE_FUNC_EXIT(sc, "");
    917   1.1     matt }
    918   1.1     matt 
    919   1.1     matt void
    920   1.1     matt gfe_rx_stop(struct gfe_softc *sc, enum gfe_whack_op op)
    921   1.1     matt {
    922   1.1     matt 	GE_FUNC_ENTER(sc, "gfe_rx_stop");
    923   1.1     matt 	sc->sc_flags &= ~GE_RXACTIVE;
    924   1.1     matt 	sc->sc_idlemask &= ~(ETH_IR_RxBits|ETH_IR_RxBuffer|ETH_IR_RxError);
    925   1.1     matt 	sc->sc_intrmask &= ~(ETH_IR_RxBits|ETH_IR_RxBuffer|ETH_IR_RxError);
    926   1.1     matt 	GE_WRITE(sc, EIMR, sc->sc_intrmask);
    927   1.1     matt 	GE_WRITE(sc, ESDCMR, ETH_ESDCMR_AR);
    928   1.1     matt 	do {
    929   1.1     matt 		delay(10);
    930   1.1     matt 	} while (GE_READ(sc, ESDCMR) & ETH_ESDCMR_AR);
    931   1.1     matt 	gfe_rx_cleanup(sc, GE_RXPRIO_HI);
    932   1.1     matt 	gfe_rx_cleanup(sc, GE_RXPRIO_MEDHI);
    933   1.1     matt 	gfe_rx_cleanup(sc, GE_RXPRIO_MEDLO);
    934   1.1     matt 	gfe_rx_cleanup(sc, GE_RXPRIO_LO);
    935   1.1     matt 	GE_FUNC_EXIT(sc, "");
    936   1.1     matt }
    937   1.1     matt 
    938   1.1     matt void
    940   1.1     matt gfe_tick(void *arg)
    941   1.1     matt {
    942   1.1     matt 	struct gfe_softc * const sc = arg;
    943   1.1     matt 	uint32_t intrmask;
    944   1.1     matt 	unsigned int tickflags;
    945   1.1     matt 	int s;
    946   1.1     matt 
    947   1.1     matt 	GE_FUNC_ENTER(sc, "gfe_tick");
    948   1.1     matt 
    949   1.1     matt 	s = splnet();
    950   1.1     matt 
    951   1.1     matt 	tickflags = sc->sc_tickflags;
    952   1.1     matt 	sc->sc_tickflags = 0;
    953   1.1     matt 	intrmask = sc->sc_intrmask;
    954   1.1     matt 	if (tickflags & GE_TICK_TX_IFSTART)
    955   1.1     matt 		gfe_ifstart(&sc->sc_ec.ec_if);
    956   1.1     matt 	if (tickflags & GE_TICK_RX_RESTART) {
    957   1.1     matt 		intrmask |= sc->sc_idlemask;
    958   1.1     matt 		if (sc->sc_idlemask & (ETH_IR_RxBuffer_3|ETH_IR_RxError_3)) {
    959   1.1     matt 			struct gfe_rxqueue *rxq = sc->sc_rxq[GE_RXPRIO_HI];
    960   1.1     matt 			rxq->rxq_fi = 0;
    961   1.1     matt 			GE_WRITE(sc, EFRDP3, rxq->rxq_desc_busaddr);
    962   1.1     matt 			GE_WRITE(sc, ECRDP3, rxq->rxq_desc_busaddr);
    963   1.1     matt 		}
    964   1.1     matt 		if (sc->sc_idlemask & (ETH_IR_RxBuffer_2|ETH_IR_RxError_2)) {
    965   1.1     matt 			struct gfe_rxqueue *rxq = sc->sc_rxq[GE_RXPRIO_MEDHI];
    966   1.1     matt 			rxq->rxq_fi = 0;
    967   1.1     matt 			GE_WRITE(sc, EFRDP2, rxq->rxq_desc_busaddr);
    968   1.1     matt 			GE_WRITE(sc, ECRDP2, rxq->rxq_desc_busaddr);
    969   1.1     matt 		}
    970   1.1     matt 		if (sc->sc_idlemask & (ETH_IR_RxBuffer_1|ETH_IR_RxError_1)) {
    971   1.1     matt 			struct gfe_rxqueue *rxq = sc->sc_rxq[GE_RXPRIO_MEDLO];
    972   1.1     matt 			rxq->rxq_fi = 0;
    973   1.1     matt 			GE_WRITE(sc, EFRDP1, rxq->rxq_desc_busaddr);
    974   1.1     matt 			GE_WRITE(sc, ECRDP1, rxq->rxq_desc_busaddr);
    975   1.1     matt 		}
    976   1.1     matt 		if (sc->sc_idlemask & (ETH_IR_RxBuffer_0|ETH_IR_RxError_0)) {
    977   1.1     matt 			struct gfe_rxqueue *rxq = sc->sc_rxq[GE_RXPRIO_LO];
    978   1.1     matt 			rxq->rxq_fi = 0;
    979   1.1     matt 			GE_WRITE(sc, EFRDP0, rxq->rxq_desc_busaddr);
    980   1.1     matt 			GE_WRITE(sc, ECRDP0, rxq->rxq_desc_busaddr);
    981   1.1     matt 		}
    982   1.1     matt 		sc->sc_idlemask = 0;
    983   1.1     matt 	}
    984   1.1     matt 	if (intrmask != sc->sc_intrmask) {
    985   1.1     matt 		sc->sc_intrmask = intrmask;
    986   1.1     matt 		GE_WRITE(sc, EIMR, sc->sc_intrmask);
    987   1.1     matt 	}
    988   1.1     matt 	gfe_intr(sc);
    989   1.1     matt 	splx(s);
    990   1.1     matt 
    991   1.1     matt 	GE_FUNC_EXIT(sc, "");
    992   1.1     matt }
    993   1.1     matt 
    994   1.1     matt int
    995   1.5     matt gfe_tx_enqueue(struct gfe_softc *sc, enum gfe_txprio txprio)
    996   1.5     matt {
    997   1.1     matt 	const int dcache_line_size = curcpu()->ci_ci.dcache_line_size;
    998   1.1     matt 	struct ifnet * const ifp = &sc->sc_ec.ec_if;
    999   1.1     matt 	struct gfe_txqueue * const txq = sc->sc_txq[txprio];
   1000   1.9     matt 	volatile struct gt_eth_desc * const txd = &txq->txq_descs[txq->txq_lo];
   1001   1.1     matt 	uint32_t intrmask = sc->sc_intrmask;
   1002   1.1     matt 	size_t buflen;
   1003   1.1     matt 	struct mbuf *m;
   1004   1.1     matt 
   1005   1.1     matt 	GE_FUNC_ENTER(sc, "gfe_tx_enqueue");
   1006  1.13      scw 
   1007  1.13      scw 	/*
   1008   1.1     matt 	 * Anything in the pending queue to enqueue?  if not, punt. Likewise
   1009   1.1     matt 	 * if the txq is not yet created.
   1010  1.13      scw 	 * otherwise grab its dmamap.
   1011   1.1     matt 	 */
   1012   1.1     matt 	if (txq == NULL || (m = txq->txq_pendq.ifq_head) == NULL) {
   1013   1.1     matt 		GE_FUNC_EXIT(sc, "-");
   1014   1.1     matt 		return 0;
   1015   1.1     matt 	}
   1016   1.1     matt 
   1017   1.1     matt 	/*
   1018   1.1     matt 	 * Have we [over]consumed our limit of descriptors?
   1019   1.6     matt 	 * Do we have enough free descriptors?
   1020   1.1     matt 	 */
   1021   1.1     matt 	if (GE_TXDESC_MAX == txq->txq_nactive + 2) {
   1022   1.1     matt 		volatile struct gt_eth_desc * const txd2 = &txq->txq_descs[txq->txq_fi];
   1023   1.6     matt 		uint32_t cmdsts;
   1024   1.2     matt 		size_t pktlen;
   1025   1.1     matt 		GE_TXDPOSTSYNC(sc, txq, txq->txq_fi);
   1026   1.6     matt 		cmdsts = gt32toh(txd2->ed_cmdsts);
   1027   1.6     matt 		if (cmdsts & TX_CMD_O) {
   1028   1.6     matt 			int nextin;
   1029   1.6     matt 			/*
   1030   1.6     matt 			 * Sometime the Discovery forgets to update the
   1031   1.6     matt 			 * last descriptor.  See if we own the descriptor
   1032   1.6     matt 			 * after it (since we know we've turned that to
   1033   1.6     matt 			 * the discovery and if we owned it, the Discovery
   1034   1.6     matt 			 * gave it back).  If we do, we know the Discovery
   1035   1.6     matt 			 * gave back this one but forgot to mark it as ours.
   1036   1.6     matt 			 */
   1037   1.6     matt 			nextin = txq->txq_fi + 1;
   1038   1.6     matt 			if (nextin == GE_TXDESC_MAX)
   1039   1.6     matt 				nextin = 0;
   1040   1.6     matt 			GE_TXDPOSTSYNC(sc, txq, nextin);
   1041   1.6     matt 			if (gt32toh(txq->txq_descs[nextin].ed_cmdsts) & TX_CMD_O) {
   1042   1.6     matt 				GE_TXDPRESYNC(sc, txq, txq->txq_fi);
   1043   1.6     matt 				GE_TXDPRESYNC(sc, txq, nextin);
   1044   1.6     matt 				GE_FUNC_EXIT(sc, "@");
   1045   1.6     matt 				return 0;
   1046   1.6     matt 			}
   1047   1.6     matt #ifdef DEBUG
   1048   1.6     matt 			printf("%s: txenqueue: transmitter resynced at %d\n",
   1049   1.1     matt 			    sc->sc_dev.dv_xname, txq->txq_fi);
   1050   1.1     matt #endif
   1051   1.1     matt 		}
   1052   1.2     matt 		if (++txq->txq_fi == GE_TXDESC_MAX)
   1053   1.2     matt 			txq->txq_fi = 0;
   1054   1.5     matt 		txq->txq_inptr = gt32toh(txd2->ed_bufptr) - txq->txq_buf_busaddr;
   1055   1.1     matt 		pktlen = (gt32toh(txd2->ed_lencnt) >> 16) & 0xffff;
   1056   1.1     matt 		txq->txq_inptr += roundup(pktlen, dcache_line_size);
   1057   1.1     matt 		txq->txq_nactive--;
   1058   1.5     matt 
   1059   1.1     matt 		/* statistics */
   1060   1.5     matt 		ifp->if_opackets++;
   1061   1.1     matt 		if (cmdsts & TX_STS_ES)
   1062   1.1     matt 			ifp->if_oerrors++;
   1063   1.1     matt 		GE_DPRINTF(sc, ("%%"));
   1064   1.9     matt 	}
   1065   1.9     matt 
   1066   1.1     matt 	buflen = roundup(m->m_pkthdr.len, dcache_line_size);
   1067   1.1     matt 
   1068   1.1     matt 	/*
   1069   1.1     matt 	 * If this packet would wrap around the end of the buffer, reset back
   1070   1.9     matt 	 * to the beginning.
   1071   1.1     matt 	 */
   1072   1.1     matt 	if (txq->txq_outptr + buflen > GE_TXBUF_SIZE) {
   1073   1.1     matt 		txq->txq_ei_gapcount += GE_TXBUF_SIZE - txq->txq_outptr;
   1074   1.1     matt 		txq->txq_outptr = 0;
   1075   1.1     matt 	}
   1076   1.1     matt 
   1077   1.1     matt 	/*
   1078   1.1     matt 	 * Make sure the output packet doesn't run over the beginning of
   1079   1.5     matt 	 * what we've already given the GT.
   1080   1.9     matt 	 */
   1081   1.1     matt 	if (txq->txq_nactive > 0 && txq->txq_outptr <= txq->txq_inptr &&
   1082   1.1     matt 	    txq->txq_outptr + buflen > txq->txq_inptr) {
   1083   1.1     matt 		intrmask |= txq->txq_intrbits &
   1084   1.1     matt 		    (ETH_IR_TxBufferHigh|ETH_IR_TxBufferLow);
   1085   1.1     matt 		if (sc->sc_intrmask != intrmask) {
   1086   1.1     matt 			sc->sc_intrmask = intrmask;
   1087   1.1     matt 			GE_WRITE(sc, EIMR, sc->sc_intrmask);
   1088   1.1     matt 		}
   1089   1.1     matt 		GE_FUNC_EXIT(sc, "#");
   1090   1.1     matt 		return 0;
   1091   1.1     matt 	}
   1092   1.1     matt 
   1093   1.1     matt 	/*
   1094   1.1     matt 	 * The end-of-list descriptor we put on last time is the starting point
   1095   1.1     matt 	 * for this packet.  The GT is supposed to terminate list processing on
   1096   1.1     matt 	 * a NULL nxtptr but that currently is broken so a CPU-owned descriptor
   1097   1.1     matt 	 * must terminate the list.
   1098   1.1     matt 	 */
   1099   1.1     matt 	intrmask = sc->sc_intrmask;
   1100   1.1     matt 
   1101   1.1     matt 	m_copydata(m, 0, m->m_pkthdr.len,
   1102   1.9     matt 	    txq->txq_buf_mem.gdm_kva + txq->txq_outptr);
   1103   1.2     matt 	bus_dmamap_sync(sc->sc_dmat, txq->txq_buf_mem.gdm_map,
   1104   1.2     matt 	    txq->txq_outptr, buflen, BUS_DMASYNC_PREWRITE);
   1105   1.6     matt 	txd->ed_bufptr = htogt32(txq->txq_buf_busaddr + txq->txq_outptr);
   1106   1.2     matt 	txd->ed_lencnt = htogt32(m->m_pkthdr.len << 16);
   1107   1.1     matt 	GE_TXDPRESYNC(sc, txq, txq->txq_lo);
   1108   1.1     matt 
   1109   1.1     matt 	/*
   1110   1.1     matt 	 * Request a buffer interrupt every 2/3 of the way thru the transmit
   1111   1.9     matt 	 * buffer.
   1112   1.1     matt 	 */
   1113   1.2     matt 	txq->txq_ei_gapcount += buflen;
   1114   1.1     matt 	if (txq->txq_ei_gapcount > 2 * GE_TXBUF_SIZE / 3) {
   1115   1.1     matt 		txd->ed_cmdsts = htogt32(TX_CMD_FIRST|TX_CMD_LAST|TX_CMD_EI);
   1116   1.2     matt 		txq->txq_ei_gapcount = 0;
   1117   1.1     matt 	} else {
   1118   1.2     matt 		txd->ed_cmdsts = htogt32(TX_CMD_FIRST|TX_CMD_LAST);
   1119   1.2     matt 	}
   1120   1.2     matt #if 0
   1121   1.2     matt 	GE_DPRINTF(sc, ("([%d]->%08lx.%08lx.%08lx.%08lx)", txq->txq_lo,
   1122   1.2     matt 	    ((unsigned long *)txd)[0], ((unsigned long *)txd)[1],
   1123   1.6     matt 	    ((unsigned long *)txd)[2], ((unsigned long *)txd)[3]));
   1124   1.1     matt #endif
   1125   1.9     matt 	GE_TXDPRESYNC(sc, txq, txq->txq_lo);
   1126   1.1     matt 
   1127   1.1     matt 	txq->txq_outptr += buflen;
   1128   1.1     matt 	/*
   1129   1.1     matt 	 * Tell the SDMA engine to "Fetch!"
   1130   1.1     matt 	 */
   1131   1.1     matt 	GE_WRITE(sc, ESDCMR,
   1132   1.1     matt 		 txq->txq_esdcmrbits & (ETH_ESDCMR_TXDH|ETH_ESDCMR_TXDL));
   1133   1.1     matt 
   1134   1.1     matt 	GE_DPRINTF(sc, ("(%d)", txq->txq_lo));
   1135   1.1     matt 
   1136   1.1     matt 	/*
   1137   1.5     matt 	 * Update the last out appropriately.
   1138   1.1     matt 	 */
   1139   1.1     matt 	txq->txq_nactive++;
   1140   1.1     matt 	if (++txq->txq_lo == GE_TXDESC_MAX)
   1141   1.1     matt 		txq->txq_lo = 0;
   1142   1.1     matt 
   1143   1.1     matt 	/*
   1144   1.1     matt 	 * Move mbuf from the pending queue to the snd queue.
   1145   1.1     matt 	 */
   1146   1.5     matt 	IF_DEQUEUE(&txq->txq_pendq, m);
   1147   1.5     matt #if NBPFILTER > 0
   1148   1.1     matt 	if (ifp->if_bpf != NULL)
   1149   1.1     matt 		bpf_mtap(ifp->if_bpf, m);
   1150   1.5     matt #endif
   1151   1.1     matt 	m_freem(m);
   1152   1.1     matt 	ifp->if_flags &= ~IFF_OACTIVE;
   1153   1.1     matt 
   1154   1.1     matt 	/*
   1155   1.1     matt 	 * Since we have put an item into the packet queue, we now want
   1156   1.1     matt 	 * an interrupt when the transmit queue finishes processing the
   1157   1.1     matt 	 * list.  But only update the mask if needs changing.
   1158   1.1     matt 	 */
   1159   1.1     matt 	intrmask |= txq->txq_intrbits & (ETH_IR_TxEndHigh|ETH_IR_TxEndLow);
   1160   1.1     matt 	if (sc->sc_intrmask != intrmask) {
   1161   1.1     matt 		sc->sc_intrmask = intrmask;
   1162   1.5     matt 		GE_WRITE(sc, EIMR, sc->sc_intrmask);
   1163   1.5     matt 	}
   1164   1.1     matt 	if (ifp->if_timer == 0)
   1165   1.1     matt 		ifp->if_timer = 5;
   1166   1.1     matt 	GE_FUNC_EXIT(sc, "*");
   1167   1.1     matt 	return 1;
   1168   1.1     matt }
   1169   1.1     matt 
   1170   1.1     matt uint32_t
   1171   1.1     matt gfe_tx_done(struct gfe_softc *sc, enum gfe_txprio txprio, uint32_t intrmask)
   1172   1.5     matt {
   1173   1.1     matt 	struct gfe_txqueue * const txq = sc->sc_txq[txprio];
   1174   1.1     matt 	struct ifnet * const ifp = &sc->sc_ec.ec_if;
   1175   1.1     matt 
   1176   1.1     matt 	GE_FUNC_ENTER(sc, "gfe_tx_done");
   1177   1.1     matt 
   1178   1.1     matt 	if (txq == NULL) {
   1179   1.1     matt 		GE_FUNC_EXIT(sc, "");
   1180   1.1     matt 		return intrmask;
   1181   1.1     matt 	}
   1182   1.5     matt 
   1183   1.2     matt 	while (txq->txq_nactive > 0) {
   1184   1.1     matt 		const int dcache_line_size = curcpu()->ci_ci.dcache_line_size;
   1185   1.1     matt 		volatile struct gt_eth_desc *txd = &txq->txq_descs[txq->txq_fi];
   1186   1.1     matt 		uint32_t cmdsts;
   1187   1.6     matt 		size_t pktlen;
   1188   1.2     matt 
   1189   1.6     matt 		GE_TXDPOSTSYNC(sc, txq, txq->txq_fi);
   1190   1.6     matt 		if ((cmdsts = gt32toh(txd->ed_cmdsts)) & TX_CMD_O) {
   1191   1.6     matt 			int nextin;
   1192   1.6     matt 
   1193   1.6     matt 			if (txq->txq_nactive == 1) {
   1194   1.6     matt 				GE_TXDPRESYNC(sc, txq, txq->txq_fi);
   1195   1.6     matt 				GE_FUNC_EXIT(sc, "");
   1196   1.1     matt 				return intrmask;
   1197   1.6     matt 			}
   1198   1.6     matt 			/*
   1199   1.6     matt 			 * Sometimes the Discovery forgets to update the
   1200   1.6     matt 			 * ownership bit in the descriptor.  See if we own the
   1201   1.6     matt 			 * descriptor after it (since we know we've turned
   1202   1.6     matt 			 * that to the Discovery and if we own it now then the
   1203   1.6     matt 			 * Discovery gave it back).  If we do, we know the
   1204   1.1     matt 			 * Discovery gave back this one but forgot to mark it
   1205   1.6     matt 			 * as ours.
   1206   1.6     matt 			 */
   1207   1.6     matt 			nextin = txq->txq_fi + 1;
   1208   1.6     matt 			if (nextin == GE_TXDESC_MAX)
   1209   1.6     matt 				nextin = 0;
   1210   1.6     matt 			GE_TXDPOSTSYNC(sc, txq, nextin);
   1211   1.6     matt 			if (gt32toh(txq->txq_descs[nextin].ed_cmdsts) & TX_CMD_O) {
   1212   1.6     matt 				GE_TXDPRESYNC(sc, txq, txq->txq_fi);
   1213   1.6     matt 				GE_TXDPRESYNC(sc, txq, nextin);
   1214   1.1     matt 				GE_FUNC_EXIT(sc, "");
   1215   1.6     matt 				return intrmask;
   1216   1.6     matt 			}
   1217   1.6     matt #ifdef DEBUG
   1218   1.1     matt 			printf("%s: txdone: transmitter resynced at %d\n",
   1219   1.1     matt 			    sc->sc_dev.dv_xname, txq->txq_fi);
   1220   1.2     matt #endif
   1221   1.2     matt 		}
   1222   1.2     matt #if 0
   1223   1.2     matt 		GE_DPRINTF(sc, ("([%d]<-%08lx.%08lx.%08lx.%08lx)",
   1224   1.2     matt 		    txq->txq_lo,
   1225   1.2     matt 		    ((unsigned long *)txd)[0], ((unsigned long *)txd)[1],
   1226   1.1     matt 		    ((unsigned long *)txd)[2], ((unsigned long *)txd)[3]));
   1227   1.1     matt #endif
   1228   1.1     matt 		GE_DPRINTF(sc, ("(%d)", txq->txq_fi));
   1229   1.2     matt 		if (++txq->txq_fi == GE_TXDESC_MAX)
   1230   1.2     matt 			txq->txq_fi = 0;
   1231   1.2     matt 		txq->txq_inptr = gt32toh(txd->ed_bufptr) - txq->txq_buf_busaddr;
   1232   1.2     matt 		pktlen = (gt32toh(txd->ed_lencnt) >> 16) & 0xffff;
   1233  1.10     matt 		bus_dmamap_sync(sc->sc_dmat, txq->txq_buf_mem.gdm_map,
   1234   1.1     matt 		    txq->txq_inptr, pktlen, BUS_DMASYNC_POSTWRITE);
   1235   1.1     matt 		txq->txq_inptr += roundup(pktlen, dcache_line_size);
   1236   1.5     matt 
   1237   1.1     matt 		/* statistics */
   1238   1.5     matt 		ifp->if_opackets++;
   1239   1.1     matt 		if (cmdsts & TX_STS_ES)
   1240   1.6     matt 			ifp->if_oerrors++;
   1241   1.1     matt 
   1242   1.5     matt 		/* txd->ed_bufptr = 0; */
   1243   1.1     matt 
   1244   1.1     matt 		ifp->if_timer = 5;
   1245   1.1     matt 		--txq->txq_nactive;
   1246   1.1     matt 	}
   1247   1.1     matt 	if (txq->txq_nactive != 0)
   1248   1.5     matt 		panic("%s: transmit fifo%d empty but active count (%d) > 0!",
   1249   1.1     matt 		    sc->sc_dev.dv_xname, txprio, txq->txq_nactive);
   1250   1.1     matt 	ifp->if_timer = 0;
   1251   1.1     matt 	intrmask &= ~(txq->txq_intrbits & (ETH_IR_TxEndHigh|ETH_IR_TxEndLow));
   1252   1.1     matt 	intrmask &= ~(txq->txq_intrbits & (ETH_IR_TxBufferHigh|ETH_IR_TxBufferLow));
   1253   1.1     matt 	GE_FUNC_EXIT(sc, "");
   1254   1.1     matt 	return intrmask;
   1255   1.1     matt }
   1256   1.1     matt 
   1257   1.1     matt int
   1258   1.1     matt gfe_tx_start(struct gfe_softc *sc, enum gfe_txprio txprio)
   1259   1.1     matt {
   1260   1.1     matt 	struct gfe_txqueue *txq;
   1261   1.1     matt 	volatile struct gt_eth_desc *txd;
   1262   1.1     matt 	unsigned int i;
   1263   1.1     matt 	bus_addr_t addr;
   1264   1.1     matt 
   1265   1.1     matt 	GE_FUNC_ENTER(sc, "gfe_tx_start");
   1266   1.1     matt 
   1267   1.1     matt 	sc->sc_intrmask &= ~(ETH_IR_TxEndHigh|ETH_IR_TxBufferHigh|
   1268   1.1     matt 			     ETH_IR_TxEndLow |ETH_IR_TxBufferLow);
   1269   1.1     matt 
   1270   1.1     matt 	if ((txq = sc->sc_txq[txprio]) == NULL) {
   1271   1.1     matt 		int error;
   1272   1.1     matt 		txq = (struct gfe_txqueue *) malloc(sizeof(*txq),
   1273   1.1     matt 		    M_DEVBUF, M_NOWAIT);
   1274   1.1     matt 		if (txq == NULL) {
   1275   1.1     matt 			GE_FUNC_EXIT(sc, "");
   1276   1.1     matt 			return ENOMEM;
   1277   1.1     matt 		}
   1278   1.5     matt 		memset(txq, 0, sizeof(*txq));
   1279   1.1     matt 		error = gfe_dmamem_alloc(sc, &txq->txq_desc_mem, 1,
   1280   1.1     matt 		    GE_TXMEM_SIZE, BUS_DMA_NOCACHE);
   1281   1.1     matt 		if (error) {
   1282   1.1     matt 			free(txq, M_DEVBUF);
   1283   1.1     matt 			GE_FUNC_EXIT(sc, "");
   1284   1.1     matt 			return error;
   1285   1.2     matt 		}
   1286   1.1     matt 		error = gfe_dmamem_alloc(sc, &txq->txq_buf_mem, 1,
   1287   1.1     matt 		    GE_TXBUF_SIZE, 0);
   1288   1.1     matt 		if (error) {
   1289   1.1     matt 			gfe_dmamem_free(sc, &txq->txq_desc_mem);
   1290   1.1     matt 			free(txq, M_DEVBUF);
   1291   1.1     matt 			GE_FUNC_EXIT(sc, "");
   1292   1.1     matt 			return error;
   1293   1.1     matt 		}
   1294   1.1     matt 		sc->sc_txq[txprio] = txq;
   1295   1.1     matt 	}
   1296   1.1     matt 
   1297   1.1     matt 	txq->txq_descs =
   1298   1.1     matt 	    (volatile struct gt_eth_desc *) txq->txq_desc_mem.gdm_kva;
   1299   1.1     matt 	txq->txq_desc_busaddr = txq->txq_desc_mem.gdm_map->dm_segs[0].ds_addr;
   1300   1.1     matt 	txq->txq_buf_busaddr = txq->txq_buf_mem.gdm_map->dm_segs[0].ds_addr;
   1301   1.1     matt 
   1302   1.1     matt 	txq->txq_pendq.ifq_maxlen = 10;
   1303   1.1     matt 	txq->txq_ei_gapcount = 0;
   1304   1.1     matt 	txq->txq_nactive = 0;
   1305   1.1     matt 	txq->txq_fi = 0;
   1306   1.1     matt 	txq->txq_lo = 0;
   1307   1.1     matt 	txq->txq_inptr = GE_TXBUF_SIZE;
   1308   1.1     matt 	txq->txq_outptr = 0;
   1309   1.1     matt 	for (i = 0, txd = txq->txq_descs,
   1310   1.1     matt 	     addr = txq->txq_desc_busaddr + sizeof(*txd);
   1311   1.1     matt 			i < GE_TXDESC_MAX - 1;
   1312   1.1     matt 			i++, txd++, addr += sizeof(*txd)) {
   1313   1.1     matt 		/*
   1314   1.1     matt 		 * update the nxtptr to point to the next txd.
   1315   1.2     matt 		 */
   1316   1.1     matt 		txd->ed_cmdsts = 0;
   1317   1.1     matt 		txd->ed_nxtptr = htogt32(addr);
   1318   1.2     matt 	}
   1319   1.1     matt 	txq->txq_descs[GE_TXDESC_MAX-1].ed_nxtptr =
   1320   1.2     matt 	    htogt32(txq->txq_desc_busaddr);
   1321   1.1     matt 	bus_dmamap_sync(sc->sc_dmat, txq->txq_desc_mem.gdm_map, 0,
   1322   1.1     matt 	    GE_TXMEM_SIZE, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1323   1.1     matt 
   1324   1.1     matt 	switch (txprio) {
   1325   1.1     matt 	case GE_TXPRIO_HI:
   1326   1.1     matt 		txq->txq_intrbits = ETH_IR_TxEndHigh|ETH_IR_TxBufferHigh;
   1327   1.1     matt 		txq->txq_esdcmrbits = ETH_ESDCMR_TXDH;
   1328   1.1     matt 		txq->txq_epsrbits = ETH_EPSR_TxHigh;
   1329   1.1     matt 		txq->txq_ectdp = ETH_ECTDP1(sc->sc_macno);
   1330   1.1     matt 		GE_WRITE(sc, ECTDP1, txq->txq_desc_busaddr);
   1331   1.1     matt 		break;
   1332   1.1     matt 
   1333   1.1     matt 	case GE_TXPRIO_LO:
   1334   1.1     matt 		txq->txq_intrbits = ETH_IR_TxEndLow|ETH_IR_TxBufferLow;
   1335   1.1     matt 		txq->txq_esdcmrbits = ETH_ESDCMR_TXDL;
   1336   1.1     matt 		txq->txq_epsrbits = ETH_EPSR_TxLow;
   1337   1.1     matt 		txq->txq_ectdp = ETH_ECTDP0(sc->sc_macno);
   1338   1.1     matt 		GE_WRITE(sc, ECTDP0, txq->txq_desc_busaddr);
   1339   1.1     matt 		break;
   1340   1.1     matt 
   1341   1.1     matt 	case GE_TXPRIO_NONE:
   1342   1.1     matt 		break;
   1343   1.1     matt 	}
   1344   1.1     matt #if 0
   1345   1.1     matt 	GE_DPRINTF(sc, ("(ectdp=%#x", txq->txq_ectdp));
   1346   1.1     matt 	gt_write(sc->sc_dev.dv_parent, txq->txq_ectdp, txq->txq_desc_busaddr);
   1347   1.1     matt 	GE_DPRINTF(sc, (")"));
   1348   1.1     matt #endif
   1349   1.1     matt 
   1350   1.1     matt 	/*
   1351   1.1     matt 	 * If we are restarting, there may be packets in the pending queue
   1352   1.1     matt 	 * waiting to be enqueued.  Try enqueuing packets from both priority
   1353   1.1     matt 	 * queues until the pending queue is empty or there no room for them
   1354   1.1     matt 	 * on the device.
   1355   1.1     matt 	 */
   1356   1.1     matt 	while (gfe_tx_enqueue(sc, txprio))
   1357   1.1     matt 		continue;
   1358   1.1     matt 
   1359   1.1     matt 	GE_FUNC_EXIT(sc, "");
   1360   1.1     matt 	return 0;
   1361   1.1     matt }
   1362   1.1     matt 
   1363   1.1     matt void
   1364   1.1     matt gfe_tx_cleanup(struct gfe_softc *sc, enum gfe_txprio txprio, int flush)
   1365   1.1     matt {
   1366   1.1     matt 	struct gfe_txqueue * const txq = sc->sc_txq[txprio];
   1367   1.1     matt 
   1368   1.1     matt 	GE_FUNC_ENTER(sc, "gfe_tx_cleanup");
   1369   1.1     matt 	if (txq == NULL) {
   1370   1.1     matt 		GE_FUNC_EXIT(sc, "");
   1371   1.1     matt 		return;
   1372   1.1     matt 	}
   1373   1.1     matt 
   1374   1.1     matt 	if (!flush) {
   1375   1.1     matt 		GE_FUNC_EXIT(sc, "");
   1376   1.1     matt 		return;
   1377   1.1     matt 	}
   1378   1.1     matt 
   1379   1.1     matt 	gfe_dmamem_free(sc, &txq->txq_desc_mem);
   1380   1.1     matt 	gfe_dmamem_free(sc, &txq->txq_buf_mem);
   1381   1.1     matt 	free(txq, M_DEVBUF);
   1382   1.1     matt 	sc->sc_txq[txprio] = NULL;
   1383   1.1     matt 	GE_FUNC_EXIT(sc, "-F");
   1384   1.1     matt }
   1385   1.1     matt 
   1386   1.1     matt void
   1387   1.1     matt gfe_tx_stop(struct gfe_softc *sc, enum gfe_whack_op op)
   1388   1.1     matt {
   1389   1.1     matt 	GE_FUNC_ENTER(sc, "gfe_tx_stop");
   1390   1.1     matt 
   1391   1.1     matt 	GE_WRITE(sc, ESDCMR, ETH_ESDCMR_STDH|ETH_ESDCMR_STDL);
   1392   1.1     matt 
   1393   1.1     matt 	sc->sc_intrmask = gfe_tx_done(sc, GE_TXPRIO_HI, sc->sc_intrmask);
   1394   1.1     matt 	sc->sc_intrmask = gfe_tx_done(sc, GE_TXPRIO_LO, sc->sc_intrmask);
   1395   1.1     matt 	sc->sc_intrmask &= ~(ETH_IR_TxEndHigh|ETH_IR_TxBufferHigh|
   1396   1.1     matt 			     ETH_IR_TxEndLow |ETH_IR_TxBufferLow);
   1397   1.1     matt 
   1398   1.1     matt 	gfe_tx_cleanup(sc, GE_TXPRIO_HI, op == GE_WHACK_STOP);
   1399   1.1     matt 	gfe_tx_cleanup(sc, GE_TXPRIO_LO, op == GE_WHACK_STOP);
   1400   1.1     matt 
   1401   1.1     matt 	sc->sc_ec.ec_if.if_timer = 0;
   1402   1.1     matt 	GE_FUNC_EXIT(sc, "");
   1403   1.1     matt }
   1404   1.1     matt 
   1405   1.1     matt int
   1407   1.1     matt gfe_intr(void *arg)
   1408   1.1     matt {
   1409   1.1     matt 	struct gfe_softc * const sc = arg;
   1410   1.1     matt 	uint32_t cause;
   1411   1.1     matt 	uint32_t intrmask = sc->sc_intrmask;
   1412   1.1     matt 	int claim = 0;
   1413   1.1     matt 	int cnt;
   1414   1.1     matt 
   1415   1.1     matt 	GE_FUNC_ENTER(sc, "gfe_intr");
   1416   1.1     matt 
   1417   1.1     matt 	for (cnt = 0; cnt < 4; cnt++) {
   1418   1.1     matt 		if (sc->sc_intrmask != intrmask) {
   1419   1.1     matt 			sc->sc_intrmask = intrmask;
   1420   1.1     matt 			GE_WRITE(sc, EIMR, sc->sc_intrmask);
   1421   1.1     matt 		}
   1422   1.1     matt 		cause = GE_READ(sc, EICR);
   1423   1.1     matt 		cause &= sc->sc_intrmask;
   1424   1.1     matt 		GE_DPRINTF(sc, (".%#x", cause));
   1425   1.1     matt 		if (cause == 0)
   1426   1.1     matt 			break;
   1427   1.1     matt 
   1428   1.1     matt 		claim = 1;
   1429   1.1     matt 
   1430   1.1     matt 		GE_WRITE(sc, EICR, ~cause);
   1431   1.1     matt #ifndef GE_NORX
   1432   1.1     matt 		if (cause & (ETH_IR_RxBuffer|ETH_IR_RxError))
   1433   1.1     matt 			intrmask = gfe_rx_process(sc, cause, intrmask);
   1434   1.1     matt #endif
   1435   1.1     matt 
   1436   1.1     matt #ifndef GE_NOTX
   1437   1.1     matt 		if (cause & (ETH_IR_TxBufferHigh|ETH_IR_TxEndHigh))
   1438   1.1     matt 			intrmask = gfe_tx_done(sc, GE_TXPRIO_HI, intrmask);
   1439   1.1     matt 		if (cause & (ETH_IR_TxBufferLow|ETH_IR_TxEndLow))
   1440   1.1     matt 			intrmask = gfe_tx_done(sc, GE_TXPRIO_LO, intrmask);
   1441   1.1     matt #endif
   1442   1.1     matt 		if (cause & ETH_IR_MIIPhySTC) {
   1443   1.1     matt 			sc->sc_flags |= GE_PHYSTSCHG;
   1444  1.13      scw 			/* intrmask &= ~ETH_IR_MIIPhySTC; */
   1445  1.13      scw 		}
   1446  1.13      scw 	}
   1447  1.13      scw 
   1448  1.13      scw 	while (gfe_tx_enqueue(sc, GE_TXPRIO_HI))
   1449   1.1     matt 		continue;
   1450   1.1     matt 	while (gfe_tx_enqueue(sc, GE_TXPRIO_LO))
   1451   1.1     matt 		continue;
   1452   1.1     matt 
   1453   1.1     matt 	GE_FUNC_EXIT(sc, "");
   1454   1.1     matt 	return claim;
   1455   1.1     matt }
   1456   1.1     matt 
   1457   1.1     matt int
   1459   1.1     matt gfe_mii_mediachange (struct ifnet *ifp)
   1460   1.1     matt {
   1461   1.1     matt 	struct gfe_softc *sc = ifp->if_softc;
   1462   1.1     matt 
   1463   1.1     matt 	if (ifp->if_flags & IFF_UP)
   1464   1.1     matt 		mii_mediachg(&sc->sc_mii);
   1465   1.1     matt 
   1466   1.1     matt 	return (0);
   1467   1.1     matt }
   1468   1.1     matt void
   1469   1.1     matt gfe_mii_mediastatus (struct ifnet *ifp, struct ifmediareq *ifmr)
   1470   1.1     matt {
   1471   1.1     matt 	struct gfe_softc *sc = ifp->if_softc;
   1472   1.1     matt 
   1473   1.1     matt 	if (sc->sc_flags & GE_PHYSTSCHG) {
   1474   1.1     matt 		sc->sc_flags &= ~GE_PHYSTSCHG;
   1475   1.1     matt 		mii_pollstat(&sc->sc_mii);
   1476   1.1     matt 	}
   1477   1.1     matt 	ifmr->ifm_status = sc->sc_mii.mii_media_status;
   1478   1.1     matt 	ifmr->ifm_active = sc->sc_mii.mii_media_active;
   1479   1.1     matt }
   1480   1.1     matt 
   1481   1.1     matt int
   1482   1.1     matt gfe_mii_read (struct device *self, int phy, int reg)
   1483   1.1     matt {
   1484   1.1     matt 	return gt_mii_read(self, self->dv_parent, phy, reg);
   1485   1.1     matt }
   1486   1.1     matt 
   1487   1.1     matt void
   1488   1.1     matt gfe_mii_write (struct device *self, int phy, int reg, int value)
   1489   1.1     matt {
   1490   1.1     matt 	gt_mii_write(self, self->dv_parent, phy, reg, value);
   1491   1.1     matt }
   1492   1.1     matt 
   1493   1.1     matt void
   1494   1.1     matt gfe_mii_statchg (struct device *self)
   1495   1.1     matt {
   1496   1.1     matt 	/* struct gfe_softc *sc = (struct gfe_softc *) self; */
   1497   1.1     matt 	/* do nothing? */
   1498   1.1     matt }
   1499   1.1     matt 
   1500   1.1     matt int
   1502   1.1     matt gfe_whack(struct gfe_softc *sc, enum gfe_whack_op op)
   1503   1.1     matt {
   1504   1.1     matt 	int error = 0;
   1505   1.1     matt 	GE_FUNC_ENTER(sc, "gfe_whack");
   1506   1.1     matt 
   1507   1.1     matt 	switch (op) {
   1508   1.1     matt 	case GE_WHACK_RESTART:
   1509   1.1     matt #ifndef GE_NOTX
   1510   1.1     matt 		gfe_tx_stop(sc, op);
   1511   1.1     matt #endif
   1512   1.1     matt 		/* sc->sc_ec.ec_if.if_flags &= ~IFF_RUNNING; */
   1513   1.1     matt 		/* FALLTHROUGH */
   1514   1.1     matt 	case GE_WHACK_START:
   1515   1.1     matt #ifndef GE_NOHASH
   1516   1.1     matt 		if (error == 0 && sc->sc_hashtable == NULL) {
   1517   1.1     matt 			error = gfe_hash_alloc(sc);
   1518   1.1     matt 			if (error)
   1519   1.1     matt 				break;
   1520   1.1     matt 		}
   1521   1.1     matt 		if (op != GE_WHACK_RESTART)
   1522   1.1     matt 			gfe_hash_fill(sc);
   1523   1.1     matt #endif
   1524   1.1     matt #ifndef GE_NORX
   1525   1.1     matt 		if (op != GE_WHACK_RESTART) {
   1526   1.1     matt 			error = gfe_rx_prime(sc);
   1527   1.1     matt 			if (error)
   1528   1.1     matt 				break;
   1529   1.1     matt 		}
   1530   1.1     matt #endif
   1531   1.1     matt #ifndef GE_NOTX
   1532   1.1     matt 		error = gfe_tx_start(sc, GE_TXPRIO_HI);
   1533   1.1     matt 		if (error)
   1534   1.1     matt 			break;
   1535   1.1     matt #endif
   1536   1.1     matt 		sc->sc_ec.ec_if.if_flags |= IFF_RUNNING;
   1537   1.1     matt 		GE_WRITE(sc, EPCR, sc->sc_pcr | ETH_EPCR_EN);
   1538   1.1     matt 		GE_WRITE(sc, EPCXR, sc->sc_pcxr);
   1539   1.1     matt 		GE_WRITE(sc, EICR, 0);
   1540   1.1     matt 		GE_WRITE(sc, EIMR, sc->sc_intrmask);
   1541   1.1     matt #ifndef GE_NOHASH
   1542   1.1     matt 		GE_WRITE(sc, EHTPR, sc->sc_hash_mem.gdm_map->dm_segs->ds_addr);
   1543   1.1     matt #endif
   1544   1.1     matt #ifndef GE_NORX
   1545   1.1     matt 		GE_WRITE(sc, ESDCMR, ETH_ESDCMR_ERD);
   1546   1.1     matt 		sc->sc_flags |= GE_RXACTIVE;
   1547   1.1     matt #endif
   1548   1.1     matt 		/* FALLTHROUGH */
   1549   1.1     matt 	case GE_WHACK_CHANGE:
   1550   1.2     matt 		GE_DPRINTF(sc, ("(pcr=%#x,imr=%#x)",
   1551   1.2     matt 		    GE_READ(sc, EPCR), GE_READ(sc, EIMR)));
   1552   1.2     matt 		GE_WRITE(sc, EPCR, sc->sc_pcr | ETH_EPCR_EN);
   1553   1.1     matt 		GE_WRITE(sc, EIMR, sc->sc_intrmask);
   1554   1.1     matt 		gfe_ifstart(&sc->sc_ec.ec_if);
   1555   1.1     matt 		GE_DPRINTF(sc, ("(ectdp0=%#x, ectdp1=%#x)",
   1556   1.1     matt 		    GE_READ(sc, ECTDP0), GE_READ(sc, ECTDP1)));
   1557   1.1     matt 		GE_FUNC_EXIT(sc, "");
   1558   1.1     matt 		return error;
   1559   1.1     matt 	case GE_WHACK_STOP:
   1560   1.1     matt 		break;
   1561   1.1     matt 	}
   1562   1.1     matt 
   1563   1.1     matt #ifdef GE_DEBUG
   1564   1.1     matt 	if (error)
   1565   1.1     matt 		GE_DPRINTF(sc, (" failed: %d\n", error));
   1566   1.1     matt #endif
   1567   1.1     matt 	GE_WRITE(sc, EPCR, sc->sc_pcr);
   1568   1.1     matt 	GE_WRITE(sc, EIMR, 0);
   1569   1.1     matt 	sc->sc_ec.ec_if.if_flags &= ~IFF_RUNNING;
   1570   1.1     matt #ifndef GE_NOTX
   1571   1.1     matt 	gfe_tx_stop(sc, GE_WHACK_STOP);
   1572   1.1     matt #endif
   1573   1.1     matt #ifndef GE_NORX
   1574   1.1     matt 	gfe_rx_stop(sc, GE_WHACK_STOP);
   1575   1.1     matt #endif
   1576   1.1     matt #ifndef GE_NOHASH
   1577   1.1     matt 	gfe_dmamem_free(sc, &sc->sc_hash_mem);
   1578   1.1     matt 	sc->sc_hashtable = NULL;
   1579   1.1     matt #endif
   1580   1.1     matt 
   1581   1.1     matt 	GE_FUNC_EXIT(sc, "");
   1582   1.1     matt 	return error;
   1583   1.1     matt }
   1584   1.1     matt 
   1585   1.1     matt int
   1587   1.1     matt gfe_hash_compute(struct gfe_softc *sc, const uint8_t eaddr[ETHER_ADDR_LEN])
   1588   1.1     matt {
   1589   1.1     matt 	uint32_t w0, add0, add1;
   1590   1.1     matt 	uint32_t result;
   1591   1.1     matt 
   1592   1.1     matt 	GE_FUNC_ENTER(sc, "gfe_hash_compute");
   1593   1.1     matt 	add0 = ((uint32_t) eaddr[5] <<  0) |
   1594   1.1     matt 	       ((uint32_t) eaddr[4] <<  8) |
   1595   1.1     matt 	       ((uint32_t) eaddr[3] << 16);
   1596   1.1     matt 
   1597   1.1     matt 	add0 = ((add0 & 0x00f0f0f0) >> 4) | ((add0 & 0x000f0f0f) << 4);
   1598   1.1     matt 	add0 = ((add0 & 0x00cccccc) >> 2) | ((add0 & 0x00333333) << 2);
   1599   1.1     matt 	add0 = ((add0 & 0x00aaaaaa) >> 1) | ((add0 & 0x00555555) << 1);
   1600   1.1     matt 
   1601   1.1     matt 	add1 = ((uint32_t) eaddr[2] <<  0) |
   1602   1.1     matt 	       ((uint32_t) eaddr[1] <<  8) |
   1603   1.1     matt 	       ((uint32_t) eaddr[0] << 16);
   1604   1.1     matt 
   1605   1.1     matt 	add1 = ((add1 & 0x00f0f0f0) >> 4) | ((add1 & 0x000f0f0f) << 4);
   1606   1.1     matt 	add1 = ((add1 & 0x00cccccc) >> 2) | ((add1 & 0x00333333) << 2);
   1607   1.1     matt 	add1 = ((add1 & 0x00aaaaaa) >> 1) | ((add1 & 0x00555555) << 1);
   1608   1.1     matt 
   1609   1.1     matt 	GE_DPRINTF(sc, ("%s=", ether_sprintf(eaddr)));
   1610   1.1     matt 	/*
   1611   1.1     matt 	 * hashResult is the 15 bits Hash entry address.
   1612   1.1     matt 	 * ethernetADD is a 48 bit number, which is derived from the Ethernet
   1613   1.1     matt 	 *	MAC address, by nibble swapping in every byte (i.e MAC address
   1614   1.1     matt 	 *	of 0x123456789abc translates to ethernetADD of 0x21436587a9cb).
   1615   1.1     matt 	 */
   1616   1.1     matt 
   1617   1.1     matt 	if ((sc->sc_pcr & ETH_EPCR_HM) == 0) {
   1618   1.1     matt 		/*
   1619   1.1     matt 		 * hashResult[14:0] = hashFunc0(ethernetADD[47:0])
   1620   1.1     matt 		 *
   1621   1.1     matt 		 * hashFunc0 calculates the hashResult in the following manner:
   1622   1.1     matt 		 *   hashResult[ 8:0] = ethernetADD[14:8,1,0]
   1623   1.1     matt 		 *		XOR ethernetADD[23:15] XOR ethernetADD[32:24]
   1624   1.1     matt 		 */
   1625   1.1     matt 		result = (add0 & 3) | ((add0 >> 6) & ~3);
   1626   1.1     matt 		result ^= (add0 >> 15) ^ (add1 >>  0);
   1627   1.1     matt 		result &= 0x1ff;
   1628   1.1     matt 		/*
   1629   1.1     matt 		 *   hashResult[14:9] = ethernetADD[7:2]
   1630   1.1     matt 		 */
   1631   1.1     matt 		result |= (add0 & ~3) << 7;	/* excess bits will be masked */
   1632   1.1     matt 		GE_DPRINTF(sc, ("0(%#x)", result & 0x7fff));
   1633   1.1     matt 	} else {
   1634   1.1     matt #define	TRIBITFLIP	073516240	/* yes its in octal */
   1635   1.1     matt 		/*
   1636   1.1     matt 		 * hashResult[14:0] = hashFunc1(ethernetADD[47:0])
   1637   1.1     matt 		 *
   1638   1.1     matt 		 * hashFunc1 calculates the hashResult in the following manner:
   1639   1.1     matt 		 *   hashResult[08:00] = ethernetADD[06:14]
   1640   1.1     matt 		 *		XOR ethernetADD[15:23] XOR ethernetADD[24:32]
   1641   1.1     matt 		 */
   1642   1.1     matt 		w0 = ((add0 >> 6) ^ (add0 >> 15) ^ (add1)) & 0x1ff;
   1643   1.1     matt 		/*
   1644   1.1     matt 		 * Now bitswap those 9 bits
   1645   1.1     matt 		 */
   1646   1.1     matt 		result = 0;
   1647   1.1     matt 		result |= ((TRIBITFLIP >> (((w0 >> 0) & 7) * 3)) & 7) << 6;
   1648   1.1     matt 		result |= ((TRIBITFLIP >> (((w0 >> 3) & 7) * 3)) & 7) << 3;
   1649   1.1     matt 		result |= ((TRIBITFLIP >> (((w0 >> 6) & 7) * 3)) & 7) << 0;
   1650   1.1     matt 
   1651   1.1     matt 		/*
   1652   1.1     matt 		 *   hashResult[14:09] = ethernetADD[00:05]
   1653   1.1     matt 		 */
   1654   1.1     matt 		result |= ((TRIBITFLIP >> (((add0 >> 0) & 7) * 3)) & 7) << 12;
   1655   1.1     matt 		result |= ((TRIBITFLIP >> (((add0 >> 3) & 7) * 3)) & 7) << 9;
   1656   1.1     matt 		GE_DPRINTF(sc, ("1(%#x)", result));
   1657   1.1     matt 	}
   1658   1.6     matt 	GE_FUNC_EXIT(sc, "");
   1659   1.1     matt 	return result & ((sc->sc_pcr & ETH_EPCR_HS_512) ? 0x7ff : 0x7fff);
   1660   1.1     matt }
   1661   1.1     matt 
   1662   1.1     matt int
   1663   1.1     matt gfe_hash_entry_op(struct gfe_softc *sc, enum gfe_hash_op op,
   1664   1.1     matt 	enum gfe_rxprio prio, const uint8_t eaddr[ETHER_ADDR_LEN])
   1665   1.1     matt {
   1666   1.1     matt 	uint64_t he;
   1667   1.1     matt 	uint64_t *maybe_he_p = NULL;
   1668   1.1     matt 	int limit;
   1669   1.1     matt 	int hash;
   1670   1.1     matt 	int maybe_hash = 0;
   1671   1.1     matt 
   1672   1.1     matt 	GE_FUNC_ENTER(sc, "gfe_hash_entry_op");
   1673   1.1     matt 
   1674   1.1     matt 	hash = gfe_hash_compute(sc, eaddr);
   1675   1.1     matt 
   1676   1.1     matt 	if (sc->sc_hashtable == NULL) {
   1677   1.1     matt 		panic("%s:%d: hashtable == NULL!", sc->sc_dev.dv_xname,
   1678   1.1     matt 			__LINE__);
   1679   1.1     matt 	}
   1680   1.1     matt 
   1681   1.1     matt 	/*
   1682   1.1     matt 	 * Assume we are going to insert so create the hash entry we
   1683   1.1     matt 	 * are going to insert.  We also use it to match entries we
   1684   1.1     matt 	 * will be removing.
   1685   1.1     matt 	 */
   1686   1.1     matt 	he = ((uint64_t) eaddr[5] << 43) |
   1687   1.1     matt 	     ((uint64_t) eaddr[4] << 35) |
   1688   1.1     matt 	     ((uint64_t) eaddr[3] << 27) |
   1689   1.1     matt 	     ((uint64_t) eaddr[2] << 19) |
   1690   1.1     matt 	     ((uint64_t) eaddr[1] << 11) |
   1691   1.1     matt 	     ((uint64_t) eaddr[0] <<  3) |
   1692   1.1     matt 	     HSH_PRIO_INS(prio) | HSH_V | HSH_R;
   1693   1.1     matt 
   1694   1.1     matt 	/*
   1695   1.1     matt 	 * The GT will search upto 12 entries for a hit, so we must mimic that.
   1696   1.1     matt 	 */
   1697   1.1     matt 	hash &= sc->sc_hashmask / sizeof(he);
   1698   1.1     matt 	for (limit = HSH_LIMIT; limit > 0 ; --limit) {
   1699   1.1     matt 		/*
   1700   1.1     matt 		 * Does the GT wrap at the end, stop at the, or overrun the
   1701   1.1     matt 		 * end?  Assume it wraps for now.  Stash a copy of the
   1702   1.1     matt 		 * current hash entry.
   1703   1.1     matt 		 */
   1704   1.1     matt 		uint64_t *he_p = &sc->sc_hashtable[hash];
   1705   1.1     matt 		uint64_t thishe = *he_p;
   1706   1.1     matt 
   1707   1.1     matt 		/*
   1708   1.1     matt 		 * If the hash entry isn't valid, that break the chain.  And
   1709   1.1     matt 		 * this entry a good candidate for reuse.
   1710   1.1     matt 		 */
   1711   1.1     matt 		if ((thishe & HSH_V) == 0) {
   1712   1.1     matt 			maybe_he_p = he_p;
   1713   1.1     matt 			break;
   1714   1.1     matt 		}
   1715   1.1     matt 
   1716   1.1     matt 		/*
   1717   1.1     matt 		 * If the hash entry has the same address we are looking for
   1718   1.1     matt 		 * then ...  if we are removing and the skip bit is set, its
   1719   1.1     matt 		 * already been removed.  if are adding and the skip bit is
   1720   1.1     matt 		 * clear, then its already added.  In either return EBUSY
   1721   1.1     matt 		 * indicating the op has already been done.  Otherwise flip
   1722   1.1     matt 		 * the skip bit and return 0.
   1723   1.1     matt 		 */
   1724   1.2     matt 		if (((he ^ thishe) & HSH_ADDR_MASK) == 0) {
   1725   1.2     matt 			if (((op == GE_HASH_REMOVE) && (thishe & HSH_S)) ||
   1726   1.1     matt 			    ((op == GE_HASH_ADD) && (thishe & HSH_S) == 0))
   1727   1.1     matt 				return EBUSY;
   1728   1.1     matt 			*he_p = thishe ^ HSH_S;
   1729   1.1     matt 			bus_dmamap_sync(sc->sc_dmat, sc->sc_hash_mem.gdm_map,
   1730   1.1     matt 			    hash * sizeof(he), sizeof(he),
   1731   1.1     matt 			    BUS_DMASYNC_PREWRITE);
   1732   1.1     matt 			GE_FUNC_EXIT(sc, "^");
   1733   1.1     matt 			return 0;
   1734   1.1     matt 		}
   1735   1.1     matt 
   1736   1.1     matt 		/*
   1737   1.1     matt 		 * If we haven't found a slot for the entry and this entry
   1738   1.1     matt 		 * is currently being skipped, return this entry.
   1739   1.1     matt 		 */
   1740   1.1     matt 		if (maybe_he_p == NULL && (thishe & HSH_S)) {
   1741   1.1     matt 			maybe_he_p = he_p;
   1742   1.1     matt 			maybe_hash = hash;
   1743   1.1     matt 		}
   1744   1.1     matt 
   1745   1.1     matt 		hash = (hash + 1) & (sc->sc_hashmask / sizeof(he));
   1746   1.1     matt 	}
   1747   1.1     matt 
   1748   1.1     matt 	/*
   1749   1.1     matt 	 * If we got here, then there was no entry to remove.
   1750   1.1     matt 	 */
   1751   1.1     matt 	if (op == GE_HASH_REMOVE) {
   1752   1.1     matt 		GE_FUNC_EXIT(sc, "?");
   1753   1.1     matt 		return ENOENT;
   1754   1.1     matt 	}
   1755   1.1     matt 
   1756   1.1     matt 	/*
   1757   1.1     matt 	 * If we couldn't find a slot, return an error.
   1758   1.1     matt 	 */
   1759   1.1     matt 	if (maybe_he_p == NULL) {
   1760   1.1     matt 		GE_FUNC_EXIT(sc, "!");
   1761   1.1     matt 		return ENOSPC;
   1762   1.2     matt 	}
   1763   1.1     matt 
   1764   1.1     matt 	/* Update the entry.
   1765   1.1     matt 	 */
   1766   1.1     matt 	*maybe_he_p = he;
   1767   1.1     matt 	bus_dmamap_sync(sc->sc_dmat, sc->sc_hash_mem.gdm_map,
   1768   1.1     matt 	    maybe_hash * sizeof(he), sizeof(he), BUS_DMASYNC_PREWRITE);
   1769   1.1     matt 	GE_FUNC_EXIT(sc, "+");
   1770   1.1     matt 	return 0;
   1771   1.1     matt }
   1772   1.1     matt 
   1773   1.1     matt int
   1774   1.1     matt gfe_hash_multichg(struct ethercom *ec, const struct ether_multi *enm, u_long cmd)
   1775   1.1     matt {
   1776   1.1     matt 	struct gfe_softc * const sc = ec->ec_if.if_softc;
   1777   1.1     matt 	int error;
   1778   1.1     matt 	enum gfe_hash_op op;
   1779   1.1     matt 	enum gfe_rxprio prio;
   1780   1.1     matt 
   1781   1.1     matt 	GE_FUNC_ENTER(sc, "hash_multichg");
   1782   1.1     matt 	/*
   1783   1.1     matt 	 * Is this a wildcard entry?  If so and its being removed, recompute.
   1784   1.1     matt 	 */
   1785   1.1     matt 	if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN) != 0) {
   1786   1.1     matt 		if (cmd == SIOCDELMULTI) {
   1787   1.1     matt 			GE_FUNC_EXIT(sc, "");
   1788   1.1     matt 			return ENETRESET;
   1789   1.1     matt 		}
   1790   1.1     matt 
   1791   1.1     matt 		/*
   1792   1.1     matt 		 * Switch in
   1793   1.1     matt 		 */
   1794   1.1     matt 		sc->sc_flags |= GE_ALLMULTI;
   1795   1.1     matt 		if ((sc->sc_pcr & ETH_EPCR_PM) == 0) {
   1796   1.1     matt 			sc->sc_pcr |= ETH_EPCR_PM;
   1797   1.1     matt 			GE_WRITE(sc, EPCR, sc->sc_pcr);
   1798   1.1     matt 			GE_FUNC_EXIT(sc, "");
   1799   1.1     matt 			return 0;
   1800   1.1     matt 		}
   1801   1.1     matt 		GE_FUNC_EXIT(sc, "");
   1802   1.1     matt 		return ENETRESET;
   1803   1.1     matt 	}
   1804   1.1     matt 
   1805   1.1     matt 	prio = GE_RXPRIO_MEDLO;
   1806   1.1     matt 	op = (cmd == SIOCDELMULTI ? GE_HASH_REMOVE : GE_HASH_ADD);
   1807   1.1     matt 
   1808   1.1     matt 	if (sc->sc_hashtable == NULL) {
   1809   1.1     matt 		GE_FUNC_EXIT(sc, "");
   1810   1.1     matt 		return 0;
   1811   1.1     matt 	}
   1812   1.1     matt 
   1813   1.1     matt 	error = gfe_hash_entry_op(sc, op, prio, enm->enm_addrlo);
   1814   1.1     matt 	if (error == EBUSY) {
   1815   1.1     matt 		printf("%s: multichg: tried to %s %s again\n",
   1816   1.1     matt 		       sc->sc_dev.dv_xname,
   1817   1.1     matt 		       cmd == SIOCDELMULTI ? "remove" : "add",
   1818   1.1     matt 		       ether_sprintf(enm->enm_addrlo));
   1819   1.1     matt 		GE_FUNC_EXIT(sc, "");
   1820   1.1     matt 		return 0;
   1821   1.1     matt 	}
   1822   1.1     matt 
   1823   1.1     matt 	if (error == ENOENT) {
   1824   1.1     matt 		printf("%s: multichg: failed to remove %s: not in table\n",
   1825   1.1     matt 		       sc->sc_dev.dv_xname,
   1826   1.1     matt 		       ether_sprintf(enm->enm_addrlo));
   1827   1.1     matt 		GE_FUNC_EXIT(sc, "");
   1828   1.1     matt 		return 0;
   1829   1.1     matt 	}
   1830   1.1     matt 
   1831   1.1     matt 	if (error == ENOSPC) {
   1832   1.1     matt 		printf("%s: multichg: failed to add %s: no space; regenerating table\n",
   1833   1.1     matt 		       sc->sc_dev.dv_xname,
   1834   1.1     matt 		       ether_sprintf(enm->enm_addrlo));
   1835   1.1     matt 		GE_FUNC_EXIT(sc, "");
   1836   1.1     matt 		return ENETRESET;
   1837   1.1     matt 	}
   1838   1.1     matt 	GE_DPRINTF(sc, ("%s: multichg: %s: %s succeeded\n",
   1839   1.1     matt 	       sc->sc_dev.dv_xname,
   1840   1.1     matt 	       cmd == SIOCDELMULTI ? "remove" : "add",
   1841   1.1     matt 	       ether_sprintf(enm->enm_addrlo)));
   1842   1.1     matt 	GE_FUNC_EXIT(sc, "");
   1843   1.1     matt 	return 0;
   1844   1.1     matt }
   1845   1.1     matt 
   1846   1.1     matt int
   1847   1.1     matt gfe_hash_fill(struct gfe_softc *sc)
   1848   1.1     matt {
   1849   1.1     matt 	struct ether_multistep step;
   1850   1.1     matt 	struct ether_multi *enm;
   1851   1.1     matt 	int error;
   1852   1.1     matt 
   1853   1.1     matt 	GE_FUNC_ENTER(sc, "gfe_hash_fill");
   1854   1.1     matt 
   1855   1.1     matt 	error = gfe_hash_entry_op(sc, GE_HASH_ADD, GE_RXPRIO_HI,
   1856   1.1     matt 	    LLADDR(sc->sc_ec.ec_if.if_sadl));
   1857   1.1     matt 	if (error)
   1858   1.1     matt 		GE_FUNC_EXIT(sc, "!");
   1859   1.1     matt 		return error;
   1860   1.1     matt 
   1861   1.1     matt 	sc->sc_flags &= ~GE_ALLMULTI;
   1862   1.1     matt 	if ((sc->sc_ec.ec_if.if_flags & IFF_PROMISC) == 0)
   1863   1.1     matt 		sc->sc_pcr &= ~ETH_EPCR_PM;
   1864   1.1     matt 	ETHER_FIRST_MULTI(step, &sc->sc_ec, enm);
   1865   1.1     matt 	while (enm != NULL) {
   1866   1.1     matt 		if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
   1867   1.1     matt 			sc->sc_flags |= GE_ALLMULTI;
   1868   1.1     matt 			sc->sc_pcr |= ETH_EPCR_PM;
   1869   1.1     matt 		} else {
   1870   1.1     matt 			error = gfe_hash_entry_op(sc, GE_HASH_ADD,
   1871   1.1     matt 			    GE_RXPRIO_MEDLO, enm->enm_addrlo);
   1872   1.1     matt 			if (error == ENOSPC)
   1873   1.1     matt 				break;
   1874   1.1     matt 		}
   1875   1.1     matt 		ETHER_NEXT_MULTI(step, enm);
   1876   1.1     matt 	}
   1877   1.1     matt 
   1878   1.1     matt 	GE_FUNC_EXIT(sc, "");
   1879   1.1     matt 	return error;
   1880   1.1     matt }
   1881   1.1     matt 
   1882   1.2     matt int
   1883   1.2     matt gfe_hash_alloc(struct gfe_softc *sc)
   1884   1.1     matt {
   1885   1.1     matt 	int error;
   1886   1.1     matt 	GE_FUNC_ENTER(sc, "gfe_hash_alloc");
   1887   1.1     matt 	sc->sc_hashmask = (sc->sc_pcr & ETH_EPCR_HS_512 ? 16 : 256)*1024 - 1;
   1888   1.1     matt 	error = gfe_dmamem_alloc(sc, &sc->sc_hash_mem, 1, sc->sc_hashmask + 1,
   1889   1.1     matt 	    BUS_DMA_NOCACHE);
   1890   1.1     matt 	if (error) {
   1891   1.1     matt 		printf("%s: failed to allocate %d bytes for hash table: %d\n",
   1892   1.1     matt 		    sc->sc_dev.dv_xname, sc->sc_hashmask + 1, error);
   1893   1.2     matt 		GE_FUNC_EXIT(sc, "");
   1894   1.1     matt 		return error;
   1895   1.1     matt 	}
   1896   1.1     matt 	sc->sc_hashtable = (uint64_t *) sc->sc_hash_mem.gdm_kva;
   1897                	memset(sc->sc_hashtable, 0, sc->sc_hashmask + 1);
   1898                	bus_dmamap_sync(sc->sc_dmat, sc->sc_hash_mem.gdm_map,
   1899                	    0, sc->sc_hashmask + 1, BUS_DMASYNC_PREWRITE);
   1900                	GE_FUNC_EXIT(sc, "");
   1901                	return 0;
   1902                }
   1903