Home | History | Annotate | Line # | Download | only in marvell
if_gfe.c revision 1.29.4.4
      1  1.29.4.4      yamt /*	$NetBSD: if_gfe.c,v 1.29.4.4 2010/08/11 22:53:38 yamt Exp $	*/
      2       1.1      matt 
      3       1.1      matt /*
      4       1.1      matt  * Copyright (c) 2002 Allegro Networks, Inc., Wasabi Systems, Inc.
      5       1.1      matt  * All rights reserved.
      6       1.1      matt  *
      7       1.1      matt  * Redistribution and use in source and binary forms, with or without
      8       1.1      matt  * modification, are permitted provided that the following conditions
      9       1.1      matt  * are met:
     10       1.1      matt  * 1. Redistributions of source code must retain the above copyright
     11       1.1      matt  *    notice, this list of conditions and the following disclaimer.
     12       1.1      matt  * 2. Redistributions in binary form must reproduce the above copyright
     13       1.1      matt  *    notice, this list of conditions and the following disclaimer in the
     14       1.1      matt  *    documentation and/or other materials provided with the distribution.
     15       1.1      matt  * 3. All advertising materials mentioning features or use of this software
     16       1.1      matt  *    must display the following acknowledgement:
     17       1.1      matt  *      This product includes software developed for the NetBSD Project by
     18       1.1      matt  *      Allegro Networks, Inc., and Wasabi Systems, Inc.
     19       1.1      matt  * 4. The name of Allegro Networks, Inc. may not be used to endorse
     20       1.1      matt  *    or promote products derived from this software without specific prior
     21       1.1      matt  *    written permission.
     22       1.1      matt  * 5. The name of Wasabi Systems, Inc. may not be used to endorse
     23       1.1      matt  *    or promote products derived from this software without specific prior
     24       1.1      matt  *    written permission.
     25       1.1      matt  *
     26       1.1      matt  * THIS SOFTWARE IS PROVIDED BY ALLEGRO NETWORKS, INC. AND
     27       1.1      matt  * WASABI SYSTEMS, INC. ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES,
     28       1.1      matt  * INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY
     29       1.1      matt  * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     30       1.1      matt  * IN NO EVENT SHALL EITHER ALLEGRO NETWORKS, INC. OR WASABI SYSTEMS, INC.
     31       1.1      matt  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     32       1.1      matt  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     33       1.1      matt  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     34       1.1      matt  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     35       1.1      matt  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     36       1.1      matt  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     37       1.1      matt  * POSSIBILITY OF SUCH DAMAGE.
     38       1.1      matt  */
     39       1.1      matt 
     40       1.1      matt /*
     41       1.1      matt  * if_gfe.c -- GT ethernet MAC driver
     42       1.1      matt  */
     43      1.12     lukem 
     44      1.12     lukem #include <sys/cdefs.h>
     45  1.29.4.4      yamt __KERNEL_RCSID(0, "$NetBSD: if_gfe.c,v 1.29.4.4 2010/08/11 22:53:38 yamt Exp $");
     46       1.1      matt 
     47       1.1      matt #include "opt_inet.h"
     48  1.29.4.4      yamt #include "rnd.h"
     49       1.1      matt 
     50       1.1      matt #include <sys/param.h>
     51  1.29.4.4      yamt #include <sys/bus.h>
     52       1.1      matt #include <sys/callout.h>
     53       1.1      matt #include <sys/device.h>
     54       1.1      matt #include <sys/errno.h>
     55       1.1      matt #include <sys/ioctl.h>
     56       1.1      matt #include <sys/mbuf.h>
     57  1.29.4.4      yamt #include <sys/mutex.h>
     58       1.1      matt #include <sys/socket.h>
     59       1.1      matt 
     60  1.29.4.4      yamt #include <uvm/uvm.h>
     61  1.29.4.4      yamt #include <uvm/uvm_extern.h>
     62       1.1      matt 
     63       1.1      matt #include <net/if.h>
     64       1.1      matt #include <net/if_dl.h>
     65       1.1      matt #include <net/if_ether.h>
     66       1.1      matt #include <net/if_media.h>
     67       1.1      matt 
     68       1.1      matt #ifdef INET
     69       1.1      matt #include <netinet/in.h>
     70       1.1      matt #include <netinet/if_inarp.h>
     71       1.1      matt #endif
     72       1.1      matt #include <net/bpf.h>
     73  1.29.4.4      yamt #if NRND > 0
     74  1.29.4.4      yamt #include <sys/rnd.h>
     75  1.29.4.4      yamt #endif
     76       1.1      matt 
     77  1.29.4.4      yamt #include <dev/mii/mii.h>
     78       1.1      matt #include <dev/mii/miivar.h>
     79       1.1      matt 
     80  1.29.4.4      yamt #include <dev/marvell/gtreg.h>
     81       1.1      matt #include <dev/marvell/gtvar.h>
     82  1.29.4.4      yamt #include <dev/marvell/gtethreg.h>
     83       1.1      matt #include <dev/marvell/if_gfevar.h>
     84  1.29.4.4      yamt #include <dev/marvell/marvellreg.h>
     85  1.29.4.4      yamt #include <dev/marvell/marvellvar.h>
     86  1.29.4.4      yamt 
     87  1.29.4.4      yamt #include <prop/proplib.h>
     88  1.29.4.4      yamt 
     89  1.29.4.4      yamt #include "locators.h"
     90  1.29.4.4      yamt 
     91       1.1      matt 
     92       1.1      matt #define	GE_READ(sc, reg) \
     93  1.29.4.4      yamt 	bus_space_read_4((sc)->sc_memt, (sc)->sc_memh, (reg))
     94       1.1      matt #define	GE_WRITE(sc, reg, v) \
     95  1.29.4.4      yamt 	bus_space_write_4((sc)->sc_memt, (sc)->sc_memh, (reg), (v))
     96       1.1      matt 
     97       1.1      matt #define	GE_DEBUG
     98       1.1      matt #if 0
     99       1.1      matt #define	GE_NOHASH
    100       1.1      matt #define	GE_NORX
    101       1.1      matt #endif
    102       1.1      matt 
    103       1.1      matt #ifdef GE_DEBUG
    104  1.29.4.4      yamt #define	GE_DPRINTF(sc, a)					\
    105  1.29.4.4      yamt 	do {							\
    106  1.29.4.4      yamt 		if ((sc)->sc_ec.ec_if.if_flags & IFF_DEBUG)	\
    107  1.29.4.4      yamt 			printf a;				\
    108  1.29.4.4      yamt 	} while (0 /* CONSTCOND */)
    109       1.1      matt #define	GE_FUNC_ENTER(sc, func)	GE_DPRINTF(sc, ("[" func))
    110       1.1      matt #define	GE_FUNC_EXIT(sc, str)	GE_DPRINTF(sc, (str "]"))
    111       1.1      matt #else
    112       1.1      matt #define	GE_DPRINTF(sc, a)	do { } while (0)
    113       1.1      matt #define	GE_FUNC_ENTER(sc, func)	do { } while (0)
    114       1.1      matt #define	GE_FUNC_EXIT(sc, str)	do { } while (0)
    115       1.1      matt #endif
    116       1.1      matt enum gfe_whack_op {
    117       1.1      matt 	GE_WHACK_START,		GE_WHACK_RESTART,
    118       1.1      matt 	GE_WHACK_CHANGE,	GE_WHACK_STOP
    119       1.1      matt };
    120       1.1      matt 
    121       1.1      matt enum gfe_hash_op {
    122       1.1      matt 	GE_HASH_ADD,		GE_HASH_REMOVE,
    123       1.1      matt };
    124       1.1      matt 
    125       1.2      matt #if 1
    126       1.2      matt #define	htogt32(a)		htobe32(a)
    127       1.2      matt #define	gt32toh(a)		be32toh(a)
    128       1.2      matt #else
    129       1.2      matt #define	htogt32(a)		htole32(a)
    130       1.2      matt #define	gt32toh(a)		le32toh(a)
    131       1.2      matt #endif
    132       1.2      matt 
    133       1.6      matt #define GE_RXDSYNC(sc, rxq, n, ops) \
    134       1.6      matt 	bus_dmamap_sync((sc)->sc_dmat, (rxq)->rxq_desc_mem.gdm_map, \
    135       1.6      matt 	    (n) * sizeof((rxq)->rxq_descs[0]), sizeof((rxq)->rxq_descs[0]), \
    136       1.6      matt 	    (ops))
    137       1.6      matt #define	GE_RXDPRESYNC(sc, rxq, n) \
    138       1.6      matt 	GE_RXDSYNC(sc, rxq, n, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE)
    139       1.6      matt #define	GE_RXDPOSTSYNC(sc, rxq, n) \
    140       1.6      matt 	GE_RXDSYNC(sc, rxq, n, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE)
    141       1.6      matt 
    142       1.6      matt #define GE_TXDSYNC(sc, txq, n, ops) \
    143       1.6      matt 	bus_dmamap_sync((sc)->sc_dmat, (txq)->txq_desc_mem.gdm_map, \
    144       1.6      matt 	    (n) * sizeof((txq)->txq_descs[0]), sizeof((txq)->txq_descs[0]), \
    145       1.6      matt 	    (ops))
    146       1.6      matt #define	GE_TXDPRESYNC(sc, txq, n) \
    147       1.6      matt 	GE_TXDSYNC(sc, txq, n, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE)
    148       1.6      matt #define	GE_TXDPOSTSYNC(sc, txq, n) \
    149       1.6      matt 	GE_TXDSYNC(sc, txq, n, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE)
    150       1.6      matt 
    151       1.1      matt #define	STATIC
    152       1.1      matt 
    153  1.29.4.4      yamt 
    154  1.29.4.4      yamt STATIC int gfec_match(device_t, cfdata_t, void *);
    155  1.29.4.4      yamt STATIC void gfec_attach(device_t, device_t, void *);
    156  1.29.4.4      yamt 
    157  1.29.4.4      yamt STATIC int gfec_print(void *, const char *);
    158  1.29.4.4      yamt STATIC int gfec_search(device_t, cfdata_t, const int *, void *);
    159  1.29.4.4      yamt 
    160  1.29.4.4      yamt STATIC int gfec_enet_phy(device_t, int);
    161  1.29.4.4      yamt STATIC int gfec_mii_read(device_t, int, int);
    162  1.29.4.4      yamt STATIC void gfec_mii_write(device_t, int, int, int);
    163  1.29.4.4      yamt STATIC void gfec_mii_statchg(device_t);
    164  1.29.4.4      yamt 
    165  1.29.4.4      yamt STATIC int gfe_match(device_t, cfdata_t, void *);
    166  1.29.4.4      yamt STATIC void gfe_attach(device_t, device_t, void *);
    167       1.1      matt 
    168       1.2      matt STATIC int gfe_dmamem_alloc(struct gfe_softc *, struct gfe_dmamem *, int,
    169       1.2      matt 	size_t, int);
    170       1.1      matt STATIC void gfe_dmamem_free(struct gfe_softc *, struct gfe_dmamem *);
    171       1.1      matt 
    172  1.29.4.4      yamt STATIC int gfe_ifioctl(struct ifnet *, u_long, void *);
    173  1.29.4.4      yamt STATIC void gfe_ifstart(struct ifnet *);
    174  1.29.4.4      yamt STATIC void gfe_ifwatchdog(struct ifnet *);
    175       1.1      matt 
    176       1.1      matt STATIC void gfe_tick(void *arg);
    177       1.1      matt 
    178       1.1      matt STATIC void gfe_tx_restart(void *);
    179       1.1      matt STATIC int gfe_tx_enqueue(struct gfe_softc *, enum gfe_txprio);
    180       1.1      matt STATIC uint32_t gfe_tx_done(struct gfe_softc *, enum gfe_txprio, uint32_t);
    181       1.1      matt STATIC void gfe_tx_cleanup(struct gfe_softc *, enum gfe_txprio, int);
    182      1.15      matt STATIC int gfe_tx_txqalloc(struct gfe_softc *, enum gfe_txprio);
    183       1.1      matt STATIC int gfe_tx_start(struct gfe_softc *, enum gfe_txprio);
    184       1.1      matt STATIC void gfe_tx_stop(struct gfe_softc *, enum gfe_whack_op);
    185       1.1      matt 
    186       1.1      matt STATIC void gfe_rx_cleanup(struct gfe_softc *, enum gfe_rxprio);
    187       1.1      matt STATIC void gfe_rx_get(struct gfe_softc *, enum gfe_rxprio);
    188       1.1      matt STATIC int gfe_rx_prime(struct gfe_softc *);
    189       1.1      matt STATIC uint32_t gfe_rx_process(struct gfe_softc *, uint32_t, uint32_t);
    190       1.1      matt STATIC int gfe_rx_rxqalloc(struct gfe_softc *, enum gfe_rxprio);
    191      1.15      matt STATIC int gfe_rx_rxqinit(struct gfe_softc *, enum gfe_rxprio);
    192       1.1      matt STATIC void gfe_rx_stop(struct gfe_softc *, enum gfe_whack_op);
    193       1.1      matt 
    194       1.1      matt STATIC int gfe_intr(void *);
    195       1.1      matt 
    196       1.1      matt STATIC int gfe_whack(struct gfe_softc *, enum gfe_whack_op);
    197       1.1      matt 
    198       1.6      matt STATIC int gfe_hash_compute(struct gfe_softc *, const uint8_t [ETHER_ADDR_LEN]);
    199       1.1      matt STATIC int gfe_hash_entry_op(struct gfe_softc *, enum gfe_hash_op,
    200       1.6      matt 	enum gfe_rxprio, const uint8_t [ETHER_ADDR_LEN]);
    201       1.1      matt STATIC int gfe_hash_multichg(struct ethercom *, const struct ether_multi *,
    202       1.1      matt 	u_long);
    203       1.1      matt STATIC int gfe_hash_fill(struct gfe_softc *);
    204       1.1      matt STATIC int gfe_hash_alloc(struct gfe_softc *);
    205       1.1      matt 
    206  1.29.4.4      yamt 
    207  1.29.4.4      yamt CFATTACH_DECL_NEW(gfec, sizeof(struct gfec_softc),
    208  1.29.4.4      yamt     gfec_match, gfec_attach, NULL, NULL);
    209  1.29.4.4      yamt CFATTACH_DECL_NEW(gfe, sizeof(struct gfe_softc),
    210       1.1      matt     gfe_match, gfe_attach, NULL, NULL);
    211       1.1      matt 
    212       1.2      matt 
    213  1.29.4.4      yamt /* ARGSUSED */
    214       1.1      matt int
    215  1.29.4.4      yamt gfec_match(device_t parent, cfdata_t cf, void *aux)
    216       1.1      matt {
    217  1.29.4.4      yamt 	struct marvell_attach_args *mva = aux;
    218       1.1      matt 
    219  1.29.4.4      yamt 	if (strcmp(mva->mva_name, cf->cf_name) != 0)
    220       1.1      matt 		return 0;
    221  1.29.4.4      yamt 	if (mva->mva_offset == MVA_OFFSET_DEFAULT)
    222       1.1      matt 		return 0;
    223       1.1      matt 
    224  1.29.4.4      yamt 	mva->mva_size = ETHC_SIZE;
    225  1.29.4.4      yamt 	return 1;
    226  1.29.4.4      yamt }
    227  1.29.4.4      yamt 
    228  1.29.4.4      yamt /* ARGSUSED */
    229  1.29.4.4      yamt void
    230  1.29.4.4      yamt gfec_attach(device_t parent, device_t self, void *aux)
    231  1.29.4.4      yamt {
    232  1.29.4.4      yamt 	struct gfec_softc *sc = device_private(self);
    233  1.29.4.4      yamt 	struct marvell_attach_args *mva = aux, gfea;
    234  1.29.4.4      yamt 	static int gfe_irqs[] = { 32, 33, 34 };
    235  1.29.4.4      yamt 	int i;
    236  1.29.4.4      yamt 
    237  1.29.4.4      yamt 	aprint_naive("\n");
    238  1.29.4.4      yamt 	aprint_normal(": Ethernet Controller\n");
    239  1.29.4.4      yamt 
    240  1.29.4.4      yamt 	sc->sc_dev = self;
    241  1.29.4.4      yamt 	sc->sc_iot = mva->mva_iot;
    242  1.29.4.4      yamt 	if (bus_space_subregion(mva->mva_iot, mva->mva_ioh, mva->mva_offset,
    243  1.29.4.4      yamt 	    mva->mva_size, &sc->sc_ioh)) {
    244  1.29.4.4      yamt 		aprint_error_dev(self, "Cannot map registers\n");
    245  1.29.4.4      yamt 		return;
    246  1.29.4.4      yamt 	}
    247  1.29.4.4      yamt 
    248  1.29.4.4      yamt 	mutex_init(&sc->sc_mtx, MUTEX_DEFAULT, IPL_NET);
    249  1.29.4.4      yamt 
    250  1.29.4.4      yamt 	for (i = 0; i < ETH_NUM; i++) {
    251  1.29.4.4      yamt 		gfea.mva_name = "gfe";
    252  1.29.4.4      yamt 		gfea.mva_model = mva->mva_model;
    253  1.29.4.4      yamt 		gfea.mva_iot = sc->sc_iot;
    254  1.29.4.4      yamt 		gfea.mva_ioh = sc->sc_ioh;
    255  1.29.4.4      yamt 		gfea.mva_unit = i;
    256  1.29.4.4      yamt 		gfea.mva_dmat = mva->mva_dmat;
    257  1.29.4.4      yamt 		gfea.mva_irq = gfe_irqs[i];
    258  1.29.4.4      yamt 		config_found_sm_loc(sc->sc_dev, "gfec", NULL, &gfea,
    259  1.29.4.4      yamt 		    gfec_print, gfec_search);
    260  1.29.4.4      yamt 	}
    261  1.29.4.4      yamt }
    262  1.29.4.4      yamt 
    263  1.29.4.4      yamt int
    264  1.29.4.4      yamt gfec_print(void *aux, const char *pnp)
    265  1.29.4.4      yamt {
    266  1.29.4.4      yamt 	struct marvell_attach_args *gfea = aux;
    267  1.29.4.4      yamt 
    268  1.29.4.4      yamt 	if (pnp)
    269  1.29.4.4      yamt 		aprint_normal("%s at %s port %d",
    270  1.29.4.4      yamt 		    gfea->mva_name, pnp, gfea->mva_unit);
    271  1.29.4.4      yamt 	else {
    272  1.29.4.4      yamt 		if (gfea->mva_unit != GFECCF_PORT_DEFAULT)
    273  1.29.4.4      yamt 			aprint_normal(" port %d", gfea->mva_unit);
    274  1.29.4.4      yamt 		if (gfea->mva_irq != GFECCF_IRQ_DEFAULT)
    275  1.29.4.4      yamt 			aprint_normal(" irq %d", gfea->mva_irq);
    276  1.29.4.4      yamt 	}
    277  1.29.4.4      yamt 	return UNCONF;
    278  1.29.4.4      yamt }
    279  1.29.4.4      yamt 
    280  1.29.4.4      yamt /* ARGSUSED */
    281  1.29.4.4      yamt int
    282  1.29.4.4      yamt gfec_search(device_t parent, cfdata_t cf, const int *ldesc, void *aux)
    283  1.29.4.4      yamt {
    284  1.29.4.4      yamt 	struct marvell_attach_args *gfea = aux;
    285  1.29.4.4      yamt 
    286  1.29.4.4      yamt 	if (cf->cf_loc[GFECCF_PORT] == gfea->mva_unit &&
    287  1.29.4.4      yamt 	    cf->cf_loc[GFECCF_IRQ] != GFECCF_IRQ_DEFAULT)
    288  1.29.4.4      yamt 		gfea->mva_irq = cf->cf_loc[GFECCF_IRQ];
    289  1.29.4.4      yamt 
    290  1.29.4.4      yamt 	return config_match(parent, cf, aux);
    291  1.29.4.4      yamt }
    292  1.29.4.4      yamt 
    293  1.29.4.4      yamt int
    294  1.29.4.4      yamt gfec_enet_phy(device_t dev, int unit)
    295  1.29.4.4      yamt {
    296  1.29.4.4      yamt 	struct gfec_softc *sc = device_private(dev);
    297  1.29.4.4      yamt 	uint32_t epar;
    298  1.29.4.4      yamt 
    299  1.29.4.4      yamt 	epar = bus_space_read_4(sc->sc_iot, sc->sc_ioh, ETH_EPAR);
    300  1.29.4.4      yamt 	return ETH_EPAR_PhyAD_GET(epar, unit);
    301  1.29.4.4      yamt }
    302  1.29.4.4      yamt 
    303  1.29.4.4      yamt int
    304  1.29.4.4      yamt gfec_mii_read(device_t dev, int phy, int reg)
    305  1.29.4.4      yamt {
    306  1.29.4.4      yamt 	struct gfec_softc *csc = device_private(device_parent(dev));
    307  1.29.4.4      yamt 	uint32_t data;
    308  1.29.4.4      yamt 	int count = 10000;
    309  1.29.4.4      yamt 
    310  1.29.4.4      yamt 	mutex_enter(&csc->sc_mtx);
    311  1.29.4.4      yamt 
    312  1.29.4.4      yamt 	do {
    313  1.29.4.4      yamt 		DELAY(10);
    314  1.29.4.4      yamt 		data = bus_space_read_4(csc->sc_iot, csc->sc_ioh, ETH_ESMIR);
    315  1.29.4.4      yamt 	} while ((data & ETH_ESMIR_Busy) && count-- > 0);
    316  1.29.4.4      yamt 
    317  1.29.4.4      yamt 	if (count == 0) {
    318  1.29.4.4      yamt 		aprint_error_dev(dev,
    319  1.29.4.4      yamt 		    "mii read for phy %d reg %d busied out\n", phy, reg);
    320  1.29.4.4      yamt 		mutex_exit(&csc->sc_mtx);
    321  1.29.4.4      yamt 		return ETH_ESMIR_Value_GET(data);
    322  1.29.4.4      yamt 	}
    323  1.29.4.4      yamt 
    324  1.29.4.4      yamt 	bus_space_write_4(csc->sc_iot, csc->sc_ioh, ETH_ESMIR,
    325  1.29.4.4      yamt 	    ETH_ESMIR_READ(phy, reg));
    326  1.29.4.4      yamt 
    327  1.29.4.4      yamt 	count = 10000;
    328  1.29.4.4      yamt 	do {
    329  1.29.4.4      yamt 		DELAY(10);
    330  1.29.4.4      yamt 		data = bus_space_read_4(csc->sc_iot, csc->sc_ioh, ETH_ESMIR);
    331  1.29.4.4      yamt 	} while ((data & ETH_ESMIR_ReadValid) == 0 && count-- > 0);
    332  1.29.4.4      yamt 
    333  1.29.4.4      yamt 	mutex_exit(&csc->sc_mtx);
    334  1.29.4.4      yamt 
    335  1.29.4.4      yamt 	if (count == 0)
    336  1.29.4.4      yamt 		aprint_error_dev(dev,
    337  1.29.4.4      yamt 		    "mii read for phy %d reg %d timed out\n", phy, reg);
    338  1.29.4.4      yamt #if defined(GTMIIDEBUG)
    339  1.29.4.4      yamt 	aprint_normal_dev(dev, "mii_read(%d, %d): %#x data %#x\n",
    340  1.29.4.4      yamt 	    phy, reg, data, ETH_ESMIR_Value_GET(data));
    341  1.29.4.4      yamt #endif
    342  1.29.4.4      yamt 	return ETH_ESMIR_Value_GET(data);
    343  1.29.4.4      yamt }
    344  1.29.4.4      yamt 
    345  1.29.4.4      yamt void
    346  1.29.4.4      yamt gfec_mii_write (device_t dev, int phy, int reg, int value)
    347  1.29.4.4      yamt {
    348  1.29.4.4      yamt 	struct gfec_softc *csc = device_private(device_parent(dev));
    349  1.29.4.4      yamt 	uint32_t data;
    350  1.29.4.4      yamt 	int count = 10000;
    351  1.29.4.4      yamt 
    352  1.29.4.4      yamt 	mutex_enter(&csc->sc_mtx);
    353  1.29.4.4      yamt 
    354  1.29.4.4      yamt 	do {
    355  1.29.4.4      yamt 		DELAY(10);
    356  1.29.4.4      yamt 		data = bus_space_read_4(csc->sc_iot, csc->sc_ioh, ETH_ESMIR);
    357  1.29.4.4      yamt 	} while ((data & ETH_ESMIR_Busy) && count-- > 0);
    358  1.29.4.4      yamt 
    359  1.29.4.4      yamt 	if (count == 0) {
    360  1.29.4.4      yamt 		aprint_error_dev(dev,
    361  1.29.4.4      yamt 		    "mii write for phy %d reg %d busied out (busy)\n",
    362  1.29.4.4      yamt 		    phy, reg);
    363  1.29.4.4      yamt 		mutex_exit(&csc->sc_mtx);
    364  1.29.4.4      yamt 		return;
    365  1.29.4.4      yamt 	}
    366  1.29.4.4      yamt 
    367  1.29.4.4      yamt 	bus_space_write_4(csc->sc_iot, csc->sc_ioh, ETH_ESMIR,
    368  1.29.4.4      yamt 	    ETH_ESMIR_WRITE(phy, reg, value));
    369  1.29.4.4      yamt 
    370  1.29.4.4      yamt 	count = 10000;
    371  1.29.4.4      yamt 	do {
    372  1.29.4.4      yamt 		DELAY(10);
    373  1.29.4.4      yamt 		data = bus_space_read_4(csc->sc_iot, csc->sc_ioh, ETH_ESMIR);
    374  1.29.4.4      yamt 	} while ((data & ETH_ESMIR_Busy) && count-- > 0);
    375  1.29.4.4      yamt 
    376  1.29.4.4      yamt 	mutex_exit(&csc->sc_mtx);
    377  1.29.4.4      yamt 
    378  1.29.4.4      yamt 	if (count == 0)
    379  1.29.4.4      yamt 		aprint_error_dev(dev,
    380  1.29.4.4      yamt 		    "mii write for phy %d reg %d timed out\n", phy, reg);
    381  1.29.4.4      yamt #if defined(GTMIIDEBUG)
    382  1.29.4.4      yamt 	aprint_normal_dev(dev, "mii_write(%d, %d, %#x)\n", phy, reg, value);
    383  1.29.4.4      yamt #endif
    384  1.29.4.4      yamt }
    385  1.29.4.4      yamt 
    386  1.29.4.4      yamt void
    387  1.29.4.4      yamt gfec_mii_statchg(device_t dev)
    388  1.29.4.4      yamt {
    389  1.29.4.4      yamt 	/* struct gfe_softc *sc = device_private(self); */
    390  1.29.4.4      yamt 	/* do nothing? */
    391  1.29.4.4      yamt }
    392  1.29.4.4      yamt 
    393  1.29.4.4      yamt /* ARGSUSED */
    394  1.29.4.4      yamt int
    395  1.29.4.4      yamt gfe_match(device_t parent, cfdata_t cf, void *aux)
    396  1.29.4.4      yamt {
    397       1.1      matt 
    398       1.1      matt 	return 1;
    399      1.16     perry }
    400       1.1      matt 
    401  1.29.4.4      yamt /* ARGSUSED */
    402       1.1      matt void
    403  1.29.4.2      yamt gfe_attach(device_t parent, device_t self, void *aux)
    404       1.1      matt {
    405  1.29.4.4      yamt 	struct marvell_attach_args *mva = aux;
    406      1.20   thorpej 	struct gfe_softc * const sc = device_private(self);
    407       1.5      matt 	struct ifnet * const ifp = &sc->sc_ec.ec_if;
    408       1.1      matt 	uint32_t sdcr;
    409  1.29.4.4      yamt 	int phyaddr, error;
    410  1.29.4.4      yamt 	prop_data_t ea;
    411  1.29.4.4      yamt 	uint8_t enaddr[6];
    412       1.1      matt 
    413  1.29.4.4      yamt 	aprint_naive("\n");
    414  1.29.4.4      yamt 	aprint_normal(": Ethernet Controller\n");
    415       1.2      matt 
    416  1.29.4.4      yamt 	if (bus_space_subregion(mva->mva_iot, mva->mva_ioh,
    417  1.29.4.4      yamt 	    mva->mva_offset, mva->mva_size, &sc->sc_memh)) {
    418  1.29.4.4      yamt 		aprint_error_dev(self, "failed to map registers\n");
    419  1.29.4.4      yamt 		return;
    420       1.3      matt 	}
    421  1.29.4.4      yamt 	sc->sc_dev = self;
    422  1.29.4.4      yamt 	sc->sc_memt = mva->mva_iot;
    423  1.29.4.4      yamt 	sc->sc_dmat = mva->mva_dmat;
    424  1.29.4.4      yamt 	sc->sc_macno = (mva->mva_offset == ETH_BASE(0)) ? 0 :
    425  1.29.4.4      yamt 	    ((mva->mva_offset == ETH_BASE(1)) ? 1 : 2);
    426       1.1      matt 
    427      1.23        ad 	callout_init(&sc->sc_co, 0);
    428       1.1      matt 
    429  1.29.4.4      yamt 	phyaddr = gfec_enet_phy(parent, sc->sc_macno);
    430       1.1      matt 
    431  1.29.4.4      yamt 	ea = prop_dictionary_get(device_properties(sc->sc_dev), "mac-addr");
    432  1.29.4.4      yamt 	if (ea != NULL) {
    433  1.29.4.4      yamt 		KASSERT(prop_object_type(ea) == PROP_TYPE_DATA);
    434  1.29.4.4      yamt 		KASSERT(prop_data_size(ea) == ETHER_ADDR_LEN);
    435  1.29.4.4      yamt 		memcpy(enaddr, prop_data_data_nocopy(ea), ETHER_ADDR_LEN);
    436  1.29.4.4      yamt 	}
    437       1.1      matt 
    438  1.29.4.4      yamt 	sc->sc_pcr = GE_READ(sc, ETH_EPCR);
    439  1.29.4.4      yamt 	sc->sc_pcxr = GE_READ(sc, ETH_EPCXR);
    440  1.29.4.4      yamt 	sc->sc_intrmask = GE_READ(sc, ETH_EIMR) | ETH_IR_MIIPhySTC;
    441       1.1      matt 
    442  1.29.4.4      yamt 	aprint_normal_dev(self, "Ethernet address %s\n", ether_sprintf(enaddr));
    443       1.1      matt 
    444       1.1      matt #if defined(DEBUG)
    445  1.29.4.4      yamt 	printf("pcr %#x, pcxr %#x\n", sc->sc_pcr, sc->sc_pcxr);
    446       1.1      matt #endif
    447       1.1      matt 
    448       1.1      matt 	sc->sc_pcxr &= ~ETH_EPCXR_PRIOrx_Override;
    449  1.29.4.4      yamt 	if (device_cfdata(self)->cf_flags & 1) {
    450  1.29.4.4      yamt 		aprint_normal_dev(self, "phy %d (rmii)\n", phyaddr);
    451       1.2      matt 		sc->sc_pcxr |= ETH_EPCXR_RMIIEn;
    452       1.2      matt 	} else {
    453  1.29.4.4      yamt 		aprint_normal_dev(self, "phy %d (mii)\n", phyaddr);
    454       1.2      matt 		sc->sc_pcxr &= ~ETH_EPCXR_RMIIEn;
    455       1.2      matt 	}
    456  1.29.4.4      yamt 	if (device_cfdata(self)->cf_flags & 2)
    457      1.15      matt 		sc->sc_flags |= GE_NOFREE;
    458  1.29.4.4      yamt 	/* Set Max Frame Length is 1536 */
    459  1.29.4.4      yamt 	sc->sc_pcxr &= ~ETH_EPCXR_MFL_SET(ETH_EPCXR_MFL_MASK);
    460  1.29.4.4      yamt 	sc->sc_pcxr |= ETH_EPCXR_MFL_SET(ETH_EPCXR_MFL_1536);
    461  1.29.4.4      yamt 	sc->sc_max_frame_length = 1536;
    462       1.1      matt 
    463       1.1      matt 	if (sc->sc_pcr & ETH_EPCR_EN) {
    464       1.1      matt 		int tries = 1000;
    465       1.1      matt 		/*
    466       1.1      matt 		 * Abort transmitter and receiver and wait for them to quiese
    467       1.1      matt 		 */
    468  1.29.4.4      yamt 		GE_WRITE(sc, ETH_ESDCMR, ETH_ESDCMR_AR | ETH_ESDCMR_AT);
    469       1.1      matt 		do {
    470       1.1      matt 			delay(100);
    471  1.29.4.4      yamt 			if (tries-- <= 0) {
    472  1.29.4.4      yamt 				aprint_error_dev(self, "Abort TX/RX failed\n");
    473  1.29.4.4      yamt 				break;
    474  1.29.4.4      yamt 			}
    475  1.29.4.4      yamt 		} while (GE_READ(sc, ETH_ESDCMR) &
    476  1.29.4.4      yamt 		    (ETH_ESDCMR_AR | ETH_ESDCMR_AT));
    477       1.1      matt 	}
    478       1.1      matt 
    479  1.29.4.4      yamt 	sc->sc_pcr &=
    480  1.29.4.4      yamt 	    ~(ETH_EPCR_EN | ETH_EPCR_RBM | ETH_EPCR_PM | ETH_EPCR_PBF);
    481       1.1      matt 
    482       1.1      matt #if defined(DEBUG)
    483  1.29.4.4      yamt 	printf("pcr %#x, pcxr %#x\n", sc->sc_pcr, sc->sc_pcxr);
    484       1.1      matt #endif
    485       1.1      matt 
    486       1.1      matt 	/*
    487       1.1      matt 	 * Now turn off the GT.  If it didn't quiese, too ***ing bad.
    488       1.1      matt 	 */
    489  1.29.4.4      yamt 	GE_WRITE(sc, ETH_EPCR, sc->sc_pcr);
    490  1.29.4.4      yamt 	GE_WRITE(sc, ETH_EIMR, sc->sc_intrmask);
    491  1.29.4.4      yamt 	sdcr = GE_READ(sc, ETH_ESDCR);
    492       1.1      matt 	ETH_ESDCR_BSZ_SET(sdcr, ETH_ESDCR_BSZ_4);
    493       1.1      matt 	sdcr |= ETH_ESDCR_RIFB;
    494  1.29.4.4      yamt 	GE_WRITE(sc, ETH_ESDCR, sdcr);
    495       1.1      matt 
    496       1.5      matt 	sc->sc_mii.mii_ifp = ifp;
    497  1.29.4.4      yamt 	sc->sc_mii.mii_readreg = gfec_mii_read;
    498  1.29.4.4      yamt 	sc->sc_mii.mii_writereg = gfec_mii_write;
    499  1.29.4.4      yamt 	sc->sc_mii.mii_statchg = gfec_mii_statchg;
    500       1.1      matt 
    501      1.27    dyoung 	sc->sc_ec.ec_mii = &sc->sc_mii;
    502      1.27    dyoung 	ifmedia_init(&sc->sc_mii.mii_media, 0, ether_mediachange,
    503      1.27    dyoung 		ether_mediastatus);
    504       1.1      matt 
    505  1.29.4.4      yamt 	mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff, phyaddr,
    506       1.1      matt 		MII_OFFSET_ANY, MIIF_NOISOLATE);
    507       1.1      matt 	if (LIST_FIRST(&sc->sc_mii.mii_phys) == NULL) {
    508       1.1      matt 		ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
    509       1.1      matt 		ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE);
    510       1.1      matt 	} else {
    511       1.1      matt 		ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_AUTO);
    512       1.1      matt 	}
    513       1.1      matt 
    514  1.29.4.4      yamt 	strlcpy(ifp->if_xname, device_xname(sc->sc_dev), IFNAMSIZ);
    515       1.1      matt 	ifp->if_softc = sc;
    516       1.1      matt 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
    517       1.1      matt #if 0
    518       1.1      matt 	ifp->if_flags |= IFF_DEBUG;
    519       1.1      matt #endif
    520       1.1      matt 	ifp->if_ioctl = gfe_ifioctl;
    521       1.1      matt 	ifp->if_start = gfe_ifstart;
    522       1.1      matt 	ifp->if_watchdog = gfe_ifwatchdog;
    523       1.1      matt 
    524      1.15      matt 	if (sc->sc_flags & GE_NOFREE) {
    525      1.15      matt 		error = gfe_rx_rxqalloc(sc, GE_RXPRIO_HI);
    526      1.15      matt 		if (!error)
    527      1.15      matt 			error = gfe_rx_rxqalloc(sc, GE_RXPRIO_MEDHI);
    528      1.15      matt 		if (!error)
    529      1.15      matt 			error = gfe_rx_rxqalloc(sc, GE_RXPRIO_MEDLO);
    530      1.15      matt 		if (!error)
    531      1.15      matt 			error = gfe_rx_rxqalloc(sc, GE_RXPRIO_LO);
    532      1.15      matt 		if (!error)
    533      1.15      matt 			error = gfe_tx_txqalloc(sc, GE_TXPRIO_HI);
    534      1.15      matt 		if (!error)
    535      1.15      matt 			error = gfe_hash_alloc(sc);
    536      1.15      matt 		if (error)
    537  1.29.4.4      yamt 			aprint_error_dev(self,
    538  1.29.4.4      yamt 			    "failed to allocate resources: %d\n", error);
    539      1.15      matt 	}
    540      1.15      matt 
    541       1.1      matt 	if_attach(ifp);
    542       1.1      matt 	ether_ifattach(ifp, enaddr);
    543  1.29.4.4      yamt 	bpf_attach(ifp, DLT_EN10MB, sizeof(struct ether_header));
    544       1.1      matt #if NRND > 0
    545  1.29.4.4      yamt 	rnd_attach_source(&sc->sc_rnd_source, device_xname(self), RND_TYPE_NET,
    546  1.29.4.4      yamt 	    0);
    547       1.1      matt #endif
    548  1.29.4.4      yamt 	marvell_intr_establish(mva->mva_irq, IPL_NET, gfe_intr, sc);
    549       1.1      matt }
    550       1.1      matt 
    551       1.1      matt int
    552       1.1      matt gfe_dmamem_alloc(struct gfe_softc *sc, struct gfe_dmamem *gdm, int maxsegs,
    553       1.2      matt 	size_t size, int flags)
    554       1.1      matt {
    555       1.1      matt 	int error = 0;
    556       1.1      matt 	GE_FUNC_ENTER(sc, "gfe_dmamem_alloc");
    557      1.15      matt 
    558      1.15      matt 	KASSERT(gdm->gdm_kva == NULL);
    559       1.1      matt 	gdm->gdm_size = size;
    560       1.1      matt 	gdm->gdm_maxsegs = maxsegs;
    561       1.1      matt 
    562       1.7   thorpej 	error = bus_dmamem_alloc(sc->sc_dmat, gdm->gdm_size, PAGE_SIZE,
    563       1.1      matt 	    gdm->gdm_size, gdm->gdm_segs, gdm->gdm_maxsegs, &gdm->gdm_nsegs,
    564       1.1      matt 	    BUS_DMA_NOWAIT);
    565       1.1      matt 	if (error)
    566       1.1      matt 		goto fail;
    567       1.1      matt 
    568       1.1      matt 	error = bus_dmamem_map(sc->sc_dmat, gdm->gdm_segs, gdm->gdm_nsegs,
    569       1.2      matt 	    gdm->gdm_size, &gdm->gdm_kva, flags | BUS_DMA_NOWAIT);
    570       1.1      matt 	if (error)
    571       1.1      matt 		goto fail;
    572       1.1      matt 
    573       1.1      matt 	error = bus_dmamap_create(sc->sc_dmat, gdm->gdm_size, gdm->gdm_nsegs,
    574       1.1      matt 	    gdm->gdm_size, 0, BUS_DMA_ALLOCNOW|BUS_DMA_NOWAIT, &gdm->gdm_map);
    575       1.1      matt 	if (error)
    576       1.1      matt 		goto fail;
    577       1.1      matt 
    578       1.1      matt 	error = bus_dmamap_load(sc->sc_dmat, gdm->gdm_map, gdm->gdm_kva,
    579       1.1      matt 	    gdm->gdm_size, NULL, BUS_DMA_NOWAIT);
    580       1.2      matt 	if (error)
    581       1.2      matt 		goto fail;
    582       1.1      matt 
    583       1.2      matt 	/* invalidate from cache */
    584       1.2      matt 	bus_dmamap_sync(sc->sc_dmat, gdm->gdm_map, 0, gdm->gdm_size,
    585       1.2      matt 	    BUS_DMASYNC_PREREAD);
    586       1.1      matt fail:
    587       1.1      matt 	if (error) {
    588       1.1      matt 		gfe_dmamem_free(sc, gdm);
    589       1.1      matt 		GE_DPRINTF(sc, (":err=%d", error));
    590       1.1      matt 	}
    591       1.2      matt 	GE_DPRINTF(sc, (":kva=%p/%#x,map=%p,nsegs=%d,pa=%x/%x",
    592       1.2      matt 	    gdm->gdm_kva, gdm->gdm_size, gdm->gdm_map, gdm->gdm_map->dm_nsegs,
    593       1.2      matt 	    gdm->gdm_map->dm_segs->ds_addr, gdm->gdm_map->dm_segs->ds_len));
    594       1.1      matt 	GE_FUNC_EXIT(sc, "");
    595       1.1      matt 	return error;
    596       1.1      matt }
    597       1.1      matt 
    598       1.1      matt void
    599       1.1      matt gfe_dmamem_free(struct gfe_softc *sc, struct gfe_dmamem *gdm)
    600       1.1      matt {
    601       1.1      matt 	GE_FUNC_ENTER(sc, "gfe_dmamem_free");
    602       1.1      matt 	if (gdm->gdm_map)
    603       1.1      matt 		bus_dmamap_destroy(sc->sc_dmat, gdm->gdm_map);
    604       1.1      matt 	if (gdm->gdm_kva)
    605       1.1      matt 		bus_dmamem_unmap(sc->sc_dmat, gdm->gdm_kva, gdm->gdm_size);
    606       1.1      matt 	if (gdm->gdm_nsegs > 0)
    607       1.1      matt 		bus_dmamem_free(sc->sc_dmat, gdm->gdm_segs, gdm->gdm_nsegs);
    608       1.1      matt 	gdm->gdm_map = NULL;
    609       1.1      matt 	gdm->gdm_kva = NULL;
    610       1.1      matt 	gdm->gdm_nsegs = 0;
    611       1.1      matt 	GE_FUNC_EXIT(sc, "");
    612       1.1      matt }
    613       1.1      matt 
    614       1.1      matt int
    615      1.21  christos gfe_ifioctl(struct ifnet *ifp, u_long cmd, void *data)
    616       1.1      matt {
    617       1.1      matt 	struct gfe_softc * const sc = ifp->if_softc;
    618       1.1      matt 	struct ifreq *ifr = (struct ifreq *) data;
    619       1.1      matt 	struct ifaddr *ifa = (struct ifaddr *) data;
    620       1.1      matt 	int s, error = 0;
    621       1.1      matt 
    622       1.1      matt 	GE_FUNC_ENTER(sc, "gfe_ifioctl");
    623       1.1      matt 	s = splnet();
    624       1.1      matt 
    625       1.1      matt 	switch (cmd) {
    626  1.29.4.1      yamt 	case SIOCINITIFADDR:
    627       1.1      matt 		ifp->if_flags |= IFF_UP;
    628  1.29.4.1      yamt 		error = gfe_whack(sc, GE_WHACK_START);
    629       1.1      matt 		switch (ifa->ifa_addr->sa_family) {
    630       1.1      matt #ifdef INET
    631       1.1      matt 		case AF_INET:
    632       1.1      matt 			if (error == 0)
    633       1.1      matt 				arp_ifinit(ifp, ifa);
    634       1.1      matt 			break;
    635       1.1      matt #endif
    636       1.1      matt 		default:
    637       1.1      matt 			break;
    638       1.1      matt 		}
    639       1.1      matt 		break;
    640       1.1      matt 
    641       1.1      matt 	case SIOCSIFFLAGS:
    642  1.29.4.1      yamt 		if ((error = ifioctl_common(ifp, cmd, data)) != 0)
    643  1.29.4.1      yamt 			break;
    644  1.29.4.1      yamt 		/* XXX re-use ether_ioctl() */
    645       1.1      matt 		switch (ifp->if_flags & (IFF_UP|IFF_RUNNING)) {
    646       1.1      matt 		case IFF_UP|IFF_RUNNING:/* active->active, update */
    647       1.1      matt 			error = gfe_whack(sc, GE_WHACK_CHANGE);
    648       1.1      matt 			break;
    649       1.1      matt 		case IFF_RUNNING:	/* not up, so we stop */
    650       1.1      matt 			error = gfe_whack(sc, GE_WHACK_STOP);
    651       1.1      matt 			break;
    652       1.1      matt 		case IFF_UP:		/* not running, so we start */
    653       1.1      matt 			error = gfe_whack(sc, GE_WHACK_START);
    654       1.1      matt 			break;
    655       1.1      matt 		case 0:			/* idle->idle: do nothing */
    656       1.1      matt 			break;
    657       1.1      matt 		}
    658       1.1      matt 		break;
    659       1.1      matt 
    660      1.27    dyoung 	case SIOCSIFMEDIA:
    661      1.27    dyoung 	case SIOCGIFMEDIA:
    662       1.1      matt 	case SIOCADDMULTI:
    663       1.1      matt 	case SIOCDELMULTI:
    664      1.25    dyoung 		if ((error = ether_ioctl(ifp, cmd, data)) == ENETRESET) {
    665       1.1      matt 			if (ifp->if_flags & IFF_RUNNING)
    666       1.1      matt 				error = gfe_whack(sc, GE_WHACK_CHANGE);
    667       1.1      matt 			else
    668       1.1      matt 				error = 0;
    669       1.1      matt 		}
    670       1.1      matt 		break;
    671       1.1      matt 
    672       1.1      matt 	case SIOCSIFMTU:
    673       1.1      matt 		if (ifr->ifr_mtu > ETHERMTU || ifr->ifr_mtu < ETHERMIN) {
    674       1.1      matt 			error = EINVAL;
    675       1.1      matt 			break;
    676       1.1      matt 		}
    677      1.28    dyoung 		if ((error = ifioctl_common(ifp, cmd, data)) == ENETRESET)
    678      1.28    dyoung 			error = 0;
    679       1.1      matt 		break;
    680       1.1      matt 
    681       1.1      matt 	default:
    682  1.29.4.1      yamt 		error = ether_ioctl(ifp, cmd, data);
    683       1.1      matt 		break;
    684       1.1      matt 	}
    685       1.1      matt 	splx(s);
    686       1.1      matt 	GE_FUNC_EXIT(sc, "");
    687       1.1      matt 	return error;
    688       1.1      matt }
    689       1.1      matt 
    690       1.1      matt void
    691       1.1      matt gfe_ifstart(struct ifnet *ifp)
    692       1.1      matt {
    693       1.1      matt 	struct gfe_softc * const sc = ifp->if_softc;
    694       1.1      matt 	struct mbuf *m;
    695       1.1      matt 
    696       1.1      matt 	GE_FUNC_ENTER(sc, "gfe_ifstart");
    697       1.1      matt 
    698       1.1      matt 	if ((ifp->if_flags & IFF_RUNNING) == 0) {
    699       1.1      matt 		GE_FUNC_EXIT(sc, "$");
    700       1.1      matt 		return;
    701       1.1      matt 	}
    702       1.1      matt 
    703       1.1      matt 	for (;;) {
    704       1.1      matt 		IF_DEQUEUE(&ifp->if_snd, m);
    705       1.1      matt 		if (m == NULL) {
    706       1.1      matt 			ifp->if_flags &= ~IFF_OACTIVE;
    707       1.1      matt 			GE_FUNC_EXIT(sc, "");
    708       1.1      matt 			return;
    709       1.1      matt 		}
    710       1.1      matt 
    711       1.1      matt 		/*
    712       1.1      matt 		 * No space in the pending queue?  try later.
    713       1.1      matt 		 */
    714      1.15      matt 		if (IF_QFULL(&sc->sc_txq[GE_TXPRIO_HI].txq_pendq))
    715       1.1      matt 			break;
    716       1.1      matt 
    717       1.1      matt 		/*
    718       1.1      matt 		 * Try to enqueue a mbuf to the device. If that fails, we
    719       1.1      matt 		 * can always try to map the next mbuf.
    720       1.1      matt 		 */
    721      1.15      matt 		IF_ENQUEUE(&sc->sc_txq[GE_TXPRIO_HI].txq_pendq, m);
    722       1.1      matt 		GE_DPRINTF(sc, (">"));
    723       1.1      matt #ifndef GE_NOTX
    724       1.1      matt 		(void) gfe_tx_enqueue(sc, GE_TXPRIO_HI);
    725       1.1      matt #endif
    726       1.1      matt 	}
    727       1.1      matt 
    728       1.1      matt 	/*
    729       1.1      matt 	 * Attempt to queue the mbuf for send failed.
    730       1.1      matt 	 */
    731       1.1      matt 	IF_PREPEND(&ifp->if_snd, m);
    732       1.1      matt 	ifp->if_flags |= IFF_OACTIVE;
    733       1.1      matt 	GE_FUNC_EXIT(sc, "%%");
    734       1.1      matt }
    735       1.1      matt 
    736       1.1      matt void
    737       1.1      matt gfe_ifwatchdog(struct ifnet *ifp)
    738       1.1      matt {
    739       1.1      matt 	struct gfe_softc * const sc = ifp->if_softc;
    740      1.15      matt 	struct gfe_txqueue * const txq = &sc->sc_txq[GE_TXPRIO_HI];
    741       1.1      matt 
    742       1.1      matt 	GE_FUNC_ENTER(sc, "gfe_ifwatchdog");
    743  1.29.4.4      yamt 	aprint_error_dev(sc->sc_dev, "device timeout");
    744      1.15      matt 	if (ifp->if_flags & IFF_RUNNING) {
    745  1.29.4.4      yamt 		uint32_t curtxdnum;
    746  1.29.4.4      yamt 
    747  1.29.4.4      yamt 		curtxdnum = (GE_READ(sc, txq->txq_ectdp) -
    748  1.29.4.4      yamt 		    txq->txq_desc_busaddr) / sizeof(txq->txq_descs[0]);
    749       1.6      matt 		GE_TXDPOSTSYNC(sc, txq, txq->txq_fi);
    750       1.6      matt 		GE_TXDPOSTSYNC(sc, txq, curtxdnum);
    751  1.29.4.4      yamt 		aprint_error(" (fi=%d(%#x),lo=%d,cur=%d(%#x),icm=%#x) ",
    752       1.6      matt 		    txq->txq_fi, txq->txq_descs[txq->txq_fi].ed_cmdsts,
    753       1.6      matt 		    txq->txq_lo, curtxdnum, txq->txq_descs[curtxdnum].ed_cmdsts,
    754  1.29.4.4      yamt 		    GE_READ(sc, ETH_EICR));
    755       1.6      matt 		GE_TXDPRESYNC(sc, txq, txq->txq_fi);
    756       1.6      matt 		GE_TXDPRESYNC(sc, txq, curtxdnum);
    757       1.1      matt 	}
    758  1.29.4.4      yamt 	aprint_error("\n");
    759       1.1      matt 	ifp->if_oerrors++;
    760       1.1      matt 	(void) gfe_whack(sc, GE_WHACK_RESTART);
    761       1.1      matt 	GE_FUNC_EXIT(sc, "");
    762       1.1      matt }
    763  1.29.4.4      yamt 
    764       1.1      matt int
    765       1.1      matt gfe_rx_rxqalloc(struct gfe_softc *sc, enum gfe_rxprio rxprio)
    766       1.1      matt {
    767      1.15      matt 	struct gfe_rxqueue * const rxq = &sc->sc_rxq[rxprio];
    768       1.1      matt 	int error;
    769       1.1      matt 
    770       1.1      matt 	GE_FUNC_ENTER(sc, "gfe_rx_rxqalloc");
    771       1.2      matt 	GE_DPRINTF(sc, ("(%d)", rxprio));
    772       1.1      matt 
    773       1.2      matt 	error = gfe_dmamem_alloc(sc, &rxq->rxq_desc_mem, 1,
    774       1.5      matt 	    GE_RXDESC_MEMSIZE, BUS_DMA_NOCACHE);
    775       1.1      matt 	if (error) {
    776       1.1      matt 		GE_FUNC_EXIT(sc, "!!");
    777       1.1      matt 		return error;
    778       1.1      matt 	}
    779      1.15      matt 
    780       1.1      matt 	error = gfe_dmamem_alloc(sc, &rxq->rxq_buf_mem, GE_RXBUF_NSEGS,
    781       1.2      matt 	    GE_RXBUF_MEMSIZE, 0);
    782       1.1      matt 	if (error) {
    783       1.1      matt 		GE_FUNC_EXIT(sc, "!!!");
    784       1.1      matt 		return error;
    785       1.1      matt 	}
    786      1.15      matt 	GE_FUNC_EXIT(sc, "");
    787      1.15      matt 	return error;
    788      1.15      matt }
    789       1.1      matt 
    790      1.15      matt int
    791      1.15      matt gfe_rx_rxqinit(struct gfe_softc *sc, enum gfe_rxprio rxprio)
    792      1.15      matt {
    793      1.15      matt 	struct gfe_rxqueue * const rxq = &sc->sc_rxq[rxprio];
    794      1.15      matt 	volatile struct gt_eth_desc *rxd;
    795      1.15      matt 	const bus_dma_segment_t *ds;
    796      1.15      matt 	int idx;
    797      1.15      matt 	bus_addr_t nxtaddr;
    798      1.15      matt 	bus_size_t boff;
    799      1.15      matt 
    800      1.15      matt 	GE_FUNC_ENTER(sc, "gfe_rx_rxqinit");
    801      1.15      matt 	GE_DPRINTF(sc, ("(%d)", rxprio));
    802      1.15      matt 
    803      1.15      matt 	if ((sc->sc_flags & GE_NOFREE) == 0) {
    804      1.15      matt 		int error = gfe_rx_rxqalloc(sc, rxprio);
    805      1.15      matt 		if (error) {
    806      1.15      matt 			GE_FUNC_EXIT(sc, "!");
    807      1.15      matt 			return error;
    808      1.15      matt 		}
    809      1.15      matt 	} else {
    810      1.15      matt 		KASSERT(rxq->rxq_desc_mem.gdm_kva != NULL);
    811      1.15      matt 		KASSERT(rxq->rxq_buf_mem.gdm_kva != NULL);
    812      1.15      matt 	}
    813      1.15      matt 
    814      1.15      matt 	memset(rxq->rxq_desc_mem.gdm_kva, 0, GE_RXDESC_MEMSIZE);
    815       1.1      matt 
    816       1.1      matt 	rxq->rxq_descs =
    817       1.1      matt 	    (volatile struct gt_eth_desc *) rxq->rxq_desc_mem.gdm_kva;
    818       1.1      matt 	rxq->rxq_desc_busaddr = rxq->rxq_desc_mem.gdm_map->dm_segs[0].ds_addr;
    819       1.1      matt 	rxq->rxq_bufs = (struct gfe_rxbuf *) rxq->rxq_buf_mem.gdm_kva;
    820       1.1      matt 	rxq->rxq_fi = 0;
    821       1.1      matt 	rxq->rxq_active = GE_RXDESC_MAX;
    822  1.29.4.4      yamt 	boff = 0;
    823  1.29.4.4      yamt 	ds = rxq->rxq_buf_mem.gdm_map->dm_segs;
    824  1.29.4.4      yamt 	nxtaddr = rxq->rxq_desc_busaddr + sizeof(*rxd);
    825  1.29.4.4      yamt 	for (idx = 0, rxd = rxq->rxq_descs; idx < GE_RXDESC_MAX;
    826  1.29.4.4      yamt 	    idx++, nxtaddr += sizeof(*(++rxd))) {
    827       1.2      matt 		rxd->ed_lencnt = htogt32(GE_RXBUF_SIZE << 16);
    828       1.2      matt 		rxd->ed_cmdsts = htogt32(RX_CMD_F|RX_CMD_L|RX_CMD_O|RX_CMD_EI);
    829       1.2      matt 		rxd->ed_bufptr = htogt32(ds->ds_addr + boff);
    830       1.1      matt 		/*
    831       1.1      matt 		 * update the nxtptr to point to the next txd.
    832       1.1      matt 		 */
    833       1.1      matt 		if (idx == GE_RXDESC_MAX - 1)
    834       1.1      matt 			nxtaddr = rxq->rxq_desc_busaddr;
    835       1.2      matt 		rxd->ed_nxtptr = htogt32(nxtaddr);
    836       1.1      matt 		boff += GE_RXBUF_SIZE;
    837       1.1      matt 		if (boff == ds->ds_len) {
    838       1.1      matt 			ds++;
    839       1.1      matt 			boff = 0;
    840       1.1      matt 		}
    841       1.1      matt 	}
    842       1.1      matt 	bus_dmamap_sync(sc->sc_dmat, rxq->rxq_desc_mem.gdm_map, 0,
    843       1.1      matt 			rxq->rxq_desc_mem.gdm_map->dm_mapsize,
    844       1.1      matt 			BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    845       1.1      matt 	bus_dmamap_sync(sc->sc_dmat, rxq->rxq_buf_mem.gdm_map, 0,
    846       1.1      matt 			rxq->rxq_buf_mem.gdm_map->dm_mapsize,
    847       1.2      matt 			BUS_DMASYNC_PREREAD);
    848       1.1      matt 
    849       1.1      matt 	rxq->rxq_intrbits = ETH_IR_RxBuffer|ETH_IR_RxError;
    850       1.1      matt 	switch (rxprio) {
    851       1.1      matt 	case GE_RXPRIO_HI:
    852       1.1      matt 		rxq->rxq_intrbits |= ETH_IR_RxBuffer_3|ETH_IR_RxError_3;
    853  1.29.4.4      yamt 		rxq->rxq_efrdp = ETH_EFRDP3;
    854  1.29.4.4      yamt 		rxq->rxq_ecrdp = ETH_ECRDP3;
    855       1.1      matt 		break;
    856       1.1      matt 	case GE_RXPRIO_MEDHI:
    857       1.1      matt 		rxq->rxq_intrbits |= ETH_IR_RxBuffer_2|ETH_IR_RxError_2;
    858  1.29.4.4      yamt 		rxq->rxq_efrdp = ETH_EFRDP2;
    859  1.29.4.4      yamt 		rxq->rxq_ecrdp = ETH_ECRDP2;
    860       1.1      matt 		break;
    861       1.1      matt 	case GE_RXPRIO_MEDLO:
    862       1.1      matt 		rxq->rxq_intrbits |= ETH_IR_RxBuffer_1|ETH_IR_RxError_1;
    863  1.29.4.4      yamt 		rxq->rxq_efrdp = ETH_EFRDP1;
    864  1.29.4.4      yamt 		rxq->rxq_ecrdp = ETH_ECRDP1;
    865       1.1      matt 		break;
    866       1.1      matt 	case GE_RXPRIO_LO:
    867       1.1      matt 		rxq->rxq_intrbits |= ETH_IR_RxBuffer_0|ETH_IR_RxError_0;
    868  1.29.4.4      yamt 		rxq->rxq_efrdp = ETH_EFRDP0;
    869  1.29.4.4      yamt 		rxq->rxq_ecrdp = ETH_ECRDP0;
    870       1.1      matt 		break;
    871       1.1      matt 	}
    872       1.1      matt 	GE_FUNC_EXIT(sc, "");
    873      1.15      matt 	return 0;
    874       1.1      matt }
    875       1.1      matt 
    876       1.1      matt void
    877       1.1      matt gfe_rx_get(struct gfe_softc *sc, enum gfe_rxprio rxprio)
    878       1.1      matt {
    879       1.1      matt 	struct ifnet * const ifp = &sc->sc_ec.ec_if;
    880      1.15      matt 	struct gfe_rxqueue * const rxq = &sc->sc_rxq[rxprio];
    881       1.1      matt 	struct mbuf *m = rxq->rxq_curpkt;
    882       1.1      matt 
    883       1.1      matt 	GE_FUNC_ENTER(sc, "gfe_rx_get");
    884       1.1      matt 	GE_DPRINTF(sc, ("(%d)", rxprio));
    885       1.1      matt 
    886       1.1      matt 	while (rxq->rxq_active > 0) {
    887       1.1      matt 		volatile struct gt_eth_desc *rxd = &rxq->rxq_descs[rxq->rxq_fi];
    888       1.1      matt 		struct gfe_rxbuf *rxb = &rxq->rxq_bufs[rxq->rxq_fi];
    889       1.1      matt 		const struct ether_header *eh;
    890       1.1      matt 		unsigned int cmdsts;
    891       1.1      matt 		size_t buflen;
    892       1.1      matt 
    893       1.6      matt 		GE_RXDPOSTSYNC(sc, rxq, rxq->rxq_fi);
    894       1.2      matt 		cmdsts = gt32toh(rxd->ed_cmdsts);
    895       1.1      matt 		GE_DPRINTF(sc, (":%d=%#x", rxq->rxq_fi, cmdsts));
    896       1.1      matt 		rxq->rxq_cmdsts = cmdsts;
    897       1.1      matt 		/*
    898       1.1      matt 		 * Sometimes the GE "forgets" to reset the ownership bit.
    899       1.1      matt 		 * But if the length has been rewritten, the packet is ours
    900       1.1      matt 		 * so pretend the O bit is set.
    901       1.1      matt 		 */
    902       1.2      matt 		buflen = gt32toh(rxd->ed_lencnt) & 0xffff;
    903       1.1      matt 		if ((cmdsts & RX_CMD_O) && buflen == 0) {
    904       1.6      matt 			GE_RXDPRESYNC(sc, rxq, rxq->rxq_fi);
    905       1.1      matt 			break;
    906       1.1      matt 		}
    907       1.1      matt 
    908       1.1      matt 		/*
    909       1.1      matt 		 * If this is not a single buffer packet with no errors
    910       1.1      matt 		 * or for some reason it's bigger than our frame size,
    911       1.1      matt 		 * ignore it and go to the next packet.
    912       1.1      matt 		 */
    913       1.1      matt 		if ((cmdsts & (RX_CMD_F|RX_CMD_L|RX_STS_ES)) !=
    914  1.29.4.4      yamt 							(RX_CMD_F|RX_CMD_L) ||
    915       1.1      matt 		    buflen > sc->sc_max_frame_length) {
    916       1.1      matt 			GE_DPRINTF(sc, ("!"));
    917       1.1      matt 			--rxq->rxq_active;
    918       1.1      matt 			ifp->if_ipackets++;
    919       1.1      matt 			ifp->if_ierrors++;
    920       1.1      matt 			goto give_it_back;
    921       1.1      matt 		}
    922       1.1      matt 
    923      1.14   thorpej 		/* CRC is included with the packet; trim it off. */
    924      1.14   thorpej 		buflen -= ETHER_CRC_LEN;
    925      1.14   thorpej 
    926       1.1      matt 		if (m == NULL) {
    927       1.1      matt 			MGETHDR(m, M_DONTWAIT, MT_DATA);
    928       1.1      matt 			if (m == NULL) {
    929       1.1      matt 				GE_DPRINTF(sc, ("?"));
    930       1.1      matt 				break;
    931       1.1      matt 			}
    932       1.1      matt 		}
    933       1.1      matt 		if ((m->m_flags & M_EXT) == 0 && buflen > MHLEN - 2) {
    934       1.1      matt 			MCLGET(m, M_DONTWAIT);
    935       1.1      matt 			if ((m->m_flags & M_EXT) == 0) {
    936       1.1      matt 				GE_DPRINTF(sc, ("?"));
    937       1.1      matt 				break;
    938       1.1      matt 			}
    939       1.1      matt 		}
    940       1.5      matt 		m->m_data += 2;
    941       1.1      matt 		m->m_len = 0;
    942       1.1      matt 		m->m_pkthdr.len = 0;
    943       1.5      matt 		m->m_pkthdr.rcvif = ifp;
    944       1.1      matt 		rxq->rxq_cmdsts = cmdsts;
    945       1.1      matt 		--rxq->rxq_active;
    946       1.1      matt 
    947       1.1      matt 		bus_dmamap_sync(sc->sc_dmat, rxq->rxq_buf_mem.gdm_map,
    948       1.2      matt 		    rxq->rxq_fi * sizeof(*rxb), buflen, BUS_DMASYNC_POSTREAD);
    949       1.1      matt 
    950       1.1      matt 		KASSERT(m->m_len == 0 && m->m_pkthdr.len == 0);
    951  1.29.4.1      yamt 		memcpy(m->m_data + m->m_len, rxb->rxb_data, buflen);
    952       1.1      matt 		m->m_len = buflen;
    953       1.1      matt 		m->m_pkthdr.len = buflen;
    954       1.1      matt 
    955       1.1      matt 		ifp->if_ipackets++;
    956  1.29.4.4      yamt 		bpf_mtap(ifp, m);
    957       1.1      matt 
    958       1.1      matt 		eh = (const struct ether_header *) m->m_data;
    959       1.1      matt 		if ((ifp->if_flags & IFF_PROMISC) ||
    960       1.1      matt 		    (rxq->rxq_cmdsts & RX_STS_M) == 0 ||
    961       1.1      matt 		    (rxq->rxq_cmdsts & RX_STS_HE) ||
    962       1.1      matt 		    (eh->ether_dhost[0] & 1) != 0 ||
    963      1.24    dyoung 		    memcmp(eh->ether_dhost, CLLADDR(ifp->if_sadl),
    964  1.29.4.4      yamt 							ETHER_ADDR_LEN) == 0) {
    965       1.1      matt 			(*ifp->if_input)(ifp, m);
    966       1.1      matt 			m = NULL;
    967       1.1      matt 			GE_DPRINTF(sc, (">"));
    968       1.1      matt 		} else {
    969       1.1      matt 			m->m_len = 0;
    970       1.1      matt 			m->m_pkthdr.len = 0;
    971       1.1      matt 			GE_DPRINTF(sc, ("+"));
    972       1.1      matt 		}
    973       1.1      matt 		rxq->rxq_cmdsts = 0;
    974       1.1      matt 
    975       1.1      matt 	   give_it_back:
    976       1.1      matt 		rxd->ed_lencnt &= ~0xffff;	/* zero out length */
    977       1.2      matt 		rxd->ed_cmdsts = htogt32(RX_CMD_F|RX_CMD_L|RX_CMD_O|RX_CMD_EI);
    978       1.2      matt #if 0
    979       1.2      matt 		GE_DPRINTF(sc, ("([%d]->%08lx.%08lx.%08lx.%08lx)",
    980       1.2      matt 		    rxq->rxq_fi,
    981       1.2      matt 		    ((unsigned long *)rxd)[0], ((unsigned long *)rxd)[1],
    982       1.2      matt 		    ((unsigned long *)rxd)[2], ((unsigned long *)rxd)[3]));
    983       1.2      matt #endif
    984       1.6      matt 		GE_RXDPRESYNC(sc, rxq, rxq->rxq_fi);
    985       1.1      matt 		if (++rxq->rxq_fi == GE_RXDESC_MAX)
    986       1.1      matt 			rxq->rxq_fi = 0;
    987       1.1      matt 		rxq->rxq_active++;
    988       1.1      matt 	}
    989       1.1      matt 	rxq->rxq_curpkt = m;
    990       1.1      matt 	GE_FUNC_EXIT(sc, "");
    991       1.1      matt }
    992       1.1      matt 
    993       1.1      matt uint32_t
    994       1.1      matt gfe_rx_process(struct gfe_softc *sc, uint32_t cause, uint32_t intrmask)
    995       1.1      matt {
    996       1.5      matt 	struct ifnet * const ifp = &sc->sc_ec.ec_if;
    997       1.1      matt 	struct gfe_rxqueue *rxq;
    998       1.1      matt 	uint32_t rxbits;
    999       1.1      matt #define	RXPRIO_DECODER	0xffffaa50
   1000       1.1      matt 	GE_FUNC_ENTER(sc, "gfe_rx_process");
   1001       1.1      matt 
   1002       1.1      matt 	rxbits = ETH_IR_RxBuffer_GET(cause);
   1003       1.1      matt 	while (rxbits) {
   1004       1.1      matt 		enum gfe_rxprio rxprio = (RXPRIO_DECODER >> (rxbits * 2)) & 3;
   1005       1.1      matt 		GE_DPRINTF(sc, ("%1x", rxbits));
   1006       1.1      matt 		rxbits &= ~(1 << rxprio);
   1007       1.1      matt 		gfe_rx_get(sc, rxprio);
   1008       1.1      matt 	}
   1009       1.1      matt 
   1010       1.1      matt 	rxbits = ETH_IR_RxError_GET(cause);
   1011       1.1      matt 	while (rxbits) {
   1012       1.1      matt 		enum gfe_rxprio rxprio = (RXPRIO_DECODER >> (rxbits * 2)) & 3;
   1013       1.1      matt 		uint32_t masks[(GE_RXDESC_MAX + 31) / 32];
   1014       1.1      matt 		int idx;
   1015       1.1      matt 		rxbits &= ~(1 << rxprio);
   1016      1.15      matt 		rxq = &sc->sc_rxq[rxprio];
   1017       1.1      matt 		sc->sc_idlemask |= (rxq->rxq_intrbits & ETH_IR_RxBits);
   1018       1.1      matt 		intrmask &= ~(rxq->rxq_intrbits & ETH_IR_RxBits);
   1019       1.1      matt 		if ((sc->sc_tickflags & GE_TICK_RX_RESTART) == 0) {
   1020       1.1      matt 			sc->sc_tickflags |= GE_TICK_RX_RESTART;
   1021       1.1      matt 			callout_reset(&sc->sc_co, 1, gfe_tick, sc);
   1022       1.1      matt 		}
   1023       1.5      matt 		ifp->if_ierrors++;
   1024       1.1      matt 		GE_DPRINTF(sc, ("%s: rx queue %d filled at %u\n",
   1025  1.29.4.4      yamt 		    device_xname(sc->sc_dev), rxprio, rxq->rxq_fi));
   1026       1.1      matt 		memset(masks, 0, sizeof(masks));
   1027       1.2      matt 		bus_dmamap_sync(sc->sc_dmat, rxq->rxq_desc_mem.gdm_map,
   1028       1.2      matt 		    0, rxq->rxq_desc_mem.gdm_size,
   1029       1.2      matt 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1030       1.1      matt 		for (idx = 0; idx < GE_RXDESC_MAX; idx++) {
   1031       1.1      matt 			volatile struct gt_eth_desc *rxd = &rxq->rxq_descs[idx];
   1032       1.1      matt 
   1033       1.2      matt 			if (RX_CMD_O & gt32toh(rxd->ed_cmdsts))
   1034       1.1      matt 				masks[idx/32] |= 1 << (idx & 31);
   1035       1.1      matt 		}
   1036       1.2      matt 		bus_dmamap_sync(sc->sc_dmat, rxq->rxq_desc_mem.gdm_map,
   1037       1.2      matt 		    0, rxq->rxq_desc_mem.gdm_size,
   1038       1.2      matt 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1039       1.1      matt #if defined(DEBUG)
   1040       1.1      matt 		printf("%s: rx queue %d filled at %u=%#x(%#x/%#x)\n",
   1041  1.29.4.4      yamt 		    device_xname(sc->sc_dev), rxprio, rxq->rxq_fi,
   1042       1.1      matt 		    rxq->rxq_cmdsts, masks[0], masks[1]);
   1043       1.1      matt #endif
   1044       1.1      matt 	}
   1045       1.1      matt 	if ((intrmask & ETH_IR_RxBits) == 0)
   1046       1.1      matt 		intrmask &= ~(ETH_IR_RxBuffer|ETH_IR_RxError);
   1047       1.1      matt 
   1048       1.1      matt 	GE_FUNC_EXIT(sc, "");
   1049       1.1      matt 	return intrmask;
   1050       1.1      matt }
   1051       1.1      matt 
   1052       1.1      matt int
   1053       1.1      matt gfe_rx_prime(struct gfe_softc *sc)
   1054       1.1      matt {
   1055       1.1      matt 	struct gfe_rxqueue *rxq;
   1056       1.1      matt 	int error;
   1057       1.1      matt 
   1058       1.1      matt 	GE_FUNC_ENTER(sc, "gfe_rx_prime");
   1059       1.1      matt 
   1060      1.15      matt 	error = gfe_rx_rxqinit(sc, GE_RXPRIO_HI);
   1061       1.1      matt 	if (error)
   1062       1.1      matt 		goto bail;
   1063      1.15      matt 	rxq = &sc->sc_rxq[GE_RXPRIO_HI];
   1064       1.1      matt 	if ((sc->sc_flags & GE_RXACTIVE) == 0) {
   1065  1.29.4.4      yamt 		GE_WRITE(sc, ETH_EFRDP3, rxq->rxq_desc_busaddr);
   1066  1.29.4.4      yamt 		GE_WRITE(sc, ETH_ECRDP3, rxq->rxq_desc_busaddr);
   1067       1.1      matt 	}
   1068       1.1      matt 	sc->sc_intrmask |= rxq->rxq_intrbits;
   1069       1.1      matt 
   1070      1.15      matt 	error = gfe_rx_rxqinit(sc, GE_RXPRIO_MEDHI);
   1071       1.1      matt 	if (error)
   1072       1.1      matt 		goto bail;
   1073       1.1      matt 	if ((sc->sc_flags & GE_RXACTIVE) == 0) {
   1074      1.15      matt 		rxq = &sc->sc_rxq[GE_RXPRIO_MEDHI];
   1075  1.29.4.4      yamt 		GE_WRITE(sc, ETH_EFRDP2, rxq->rxq_desc_busaddr);
   1076  1.29.4.4      yamt 		GE_WRITE(sc, ETH_ECRDP2, rxq->rxq_desc_busaddr);
   1077       1.1      matt 		sc->sc_intrmask |= rxq->rxq_intrbits;
   1078       1.1      matt 	}
   1079       1.1      matt 
   1080      1.15      matt 	error = gfe_rx_rxqinit(sc, GE_RXPRIO_MEDLO);
   1081       1.1      matt 	if (error)
   1082       1.1      matt 		goto bail;
   1083       1.1      matt 	if ((sc->sc_flags & GE_RXACTIVE) == 0) {
   1084      1.15      matt 		rxq = &sc->sc_rxq[GE_RXPRIO_MEDLO];
   1085  1.29.4.4      yamt 		GE_WRITE(sc, ETH_EFRDP1, rxq->rxq_desc_busaddr);
   1086  1.29.4.4      yamt 		GE_WRITE(sc, ETH_ECRDP1, rxq->rxq_desc_busaddr);
   1087       1.1      matt 		sc->sc_intrmask |= rxq->rxq_intrbits;
   1088       1.1      matt 	}
   1089       1.1      matt 
   1090      1.15      matt 	error = gfe_rx_rxqinit(sc, GE_RXPRIO_LO);
   1091       1.1      matt 	if (error)
   1092       1.1      matt 		goto bail;
   1093       1.1      matt 	if ((sc->sc_flags & GE_RXACTIVE) == 0) {
   1094      1.15      matt 		rxq = &sc->sc_rxq[GE_RXPRIO_LO];
   1095  1.29.4.4      yamt 		GE_WRITE(sc, ETH_EFRDP0, rxq->rxq_desc_busaddr);
   1096  1.29.4.4      yamt 		GE_WRITE(sc, ETH_ECRDP0, rxq->rxq_desc_busaddr);
   1097       1.1      matt 		sc->sc_intrmask |= rxq->rxq_intrbits;
   1098       1.1      matt 	}
   1099       1.1      matt 
   1100       1.1      matt   bail:
   1101       1.1      matt 	GE_FUNC_EXIT(sc, "");
   1102       1.1      matt 	return error;
   1103       1.1      matt }
   1104       1.1      matt 
   1105       1.1      matt void
   1106       1.1      matt gfe_rx_cleanup(struct gfe_softc *sc, enum gfe_rxprio rxprio)
   1107       1.1      matt {
   1108      1.15      matt 	struct gfe_rxqueue *rxq = &sc->sc_rxq[rxprio];
   1109       1.1      matt 	GE_FUNC_ENTER(sc, "gfe_rx_cleanup");
   1110       1.1      matt 	if (rxq == NULL) {
   1111       1.1      matt 		GE_FUNC_EXIT(sc, "");
   1112       1.1      matt 		return;
   1113       1.1      matt 	}
   1114       1.1      matt 
   1115       1.1      matt 	if (rxq->rxq_curpkt)
   1116       1.1      matt 		m_freem(rxq->rxq_curpkt);
   1117      1.15      matt 	if ((sc->sc_flags & GE_NOFREE) == 0) {
   1118      1.15      matt 		gfe_dmamem_free(sc, &rxq->rxq_desc_mem);
   1119      1.15      matt 		gfe_dmamem_free(sc, &rxq->rxq_buf_mem);
   1120      1.15      matt 	}
   1121       1.1      matt 	GE_FUNC_EXIT(sc, "");
   1122       1.1      matt }
   1123       1.1      matt 
   1124       1.1      matt void
   1125       1.1      matt gfe_rx_stop(struct gfe_softc *sc, enum gfe_whack_op op)
   1126       1.1      matt {
   1127       1.1      matt 	GE_FUNC_ENTER(sc, "gfe_rx_stop");
   1128       1.1      matt 	sc->sc_flags &= ~GE_RXACTIVE;
   1129       1.1      matt 	sc->sc_idlemask &= ~(ETH_IR_RxBits|ETH_IR_RxBuffer|ETH_IR_RxError);
   1130       1.1      matt 	sc->sc_intrmask &= ~(ETH_IR_RxBits|ETH_IR_RxBuffer|ETH_IR_RxError);
   1131  1.29.4.4      yamt 	GE_WRITE(sc, ETH_EIMR, sc->sc_intrmask);
   1132  1.29.4.4      yamt 	GE_WRITE(sc, ETH_ESDCMR, ETH_ESDCMR_AR);
   1133       1.1      matt 	do {
   1134       1.1      matt 		delay(10);
   1135  1.29.4.4      yamt 	} while (GE_READ(sc, ETH_ESDCMR) & ETH_ESDCMR_AR);
   1136       1.1      matt 	gfe_rx_cleanup(sc, GE_RXPRIO_HI);
   1137       1.1      matt 	gfe_rx_cleanup(sc, GE_RXPRIO_MEDHI);
   1138       1.1      matt 	gfe_rx_cleanup(sc, GE_RXPRIO_MEDLO);
   1139       1.1      matt 	gfe_rx_cleanup(sc, GE_RXPRIO_LO);
   1140       1.1      matt 	GE_FUNC_EXIT(sc, "");
   1141       1.1      matt }
   1142  1.29.4.4      yamt 
   1143       1.1      matt void
   1144       1.1      matt gfe_tick(void *arg)
   1145       1.1      matt {
   1146       1.1      matt 	struct gfe_softc * const sc = arg;
   1147       1.1      matt 	uint32_t intrmask;
   1148       1.1      matt 	unsigned int tickflags;
   1149       1.1      matt 	int s;
   1150       1.1      matt 
   1151       1.1      matt 	GE_FUNC_ENTER(sc, "gfe_tick");
   1152       1.1      matt 
   1153       1.1      matt 	s = splnet();
   1154       1.1      matt 
   1155       1.1      matt 	tickflags = sc->sc_tickflags;
   1156       1.1      matt 	sc->sc_tickflags = 0;
   1157       1.1      matt 	intrmask = sc->sc_intrmask;
   1158       1.1      matt 	if (tickflags & GE_TICK_TX_IFSTART)
   1159       1.1      matt 		gfe_ifstart(&sc->sc_ec.ec_if);
   1160       1.1      matt 	if (tickflags & GE_TICK_RX_RESTART) {
   1161       1.1      matt 		intrmask |= sc->sc_idlemask;
   1162       1.1      matt 		if (sc->sc_idlemask & (ETH_IR_RxBuffer_3|ETH_IR_RxError_3)) {
   1163      1.15      matt 			struct gfe_rxqueue *rxq = &sc->sc_rxq[GE_RXPRIO_HI];
   1164       1.1      matt 			rxq->rxq_fi = 0;
   1165  1.29.4.4      yamt 			GE_WRITE(sc, ETH_EFRDP3, rxq->rxq_desc_busaddr);
   1166  1.29.4.4      yamt 			GE_WRITE(sc, ETH_ECRDP3, rxq->rxq_desc_busaddr);
   1167       1.1      matt 		}
   1168       1.1      matt 		if (sc->sc_idlemask & (ETH_IR_RxBuffer_2|ETH_IR_RxError_2)) {
   1169      1.15      matt 			struct gfe_rxqueue *rxq = &sc->sc_rxq[GE_RXPRIO_MEDHI];
   1170       1.1      matt 			rxq->rxq_fi = 0;
   1171  1.29.4.4      yamt 			GE_WRITE(sc, ETH_EFRDP2, rxq->rxq_desc_busaddr);
   1172  1.29.4.4      yamt 			GE_WRITE(sc, ETH_ECRDP2, rxq->rxq_desc_busaddr);
   1173       1.1      matt 		}
   1174       1.1      matt 		if (sc->sc_idlemask & (ETH_IR_RxBuffer_1|ETH_IR_RxError_1)) {
   1175      1.15      matt 			struct gfe_rxqueue *rxq = &sc->sc_rxq[GE_RXPRIO_MEDLO];
   1176       1.1      matt 			rxq->rxq_fi = 0;
   1177  1.29.4.4      yamt 			GE_WRITE(sc, ETH_EFRDP1, rxq->rxq_desc_busaddr);
   1178  1.29.4.4      yamt 			GE_WRITE(sc, ETH_ECRDP1, rxq->rxq_desc_busaddr);
   1179       1.1      matt 		}
   1180       1.1      matt 		if (sc->sc_idlemask & (ETH_IR_RxBuffer_0|ETH_IR_RxError_0)) {
   1181      1.15      matt 			struct gfe_rxqueue *rxq = &sc->sc_rxq[GE_RXPRIO_LO];
   1182       1.1      matt 			rxq->rxq_fi = 0;
   1183  1.29.4.4      yamt 			GE_WRITE(sc, ETH_EFRDP0, rxq->rxq_desc_busaddr);
   1184  1.29.4.4      yamt 			GE_WRITE(sc, ETH_ECRDP0, rxq->rxq_desc_busaddr);
   1185       1.1      matt 		}
   1186       1.1      matt 		sc->sc_idlemask = 0;
   1187       1.1      matt 	}
   1188       1.1      matt 	if (intrmask != sc->sc_intrmask) {
   1189       1.1      matt 		sc->sc_intrmask = intrmask;
   1190  1.29.4.4      yamt 		GE_WRITE(sc, ETH_EIMR, sc->sc_intrmask);
   1191       1.1      matt 	}
   1192       1.1      matt 	gfe_intr(sc);
   1193       1.1      matt 	splx(s);
   1194       1.1      matt 
   1195       1.1      matt 	GE_FUNC_EXIT(sc, "");
   1196       1.1      matt }
   1197       1.1      matt 
   1198       1.1      matt int
   1199       1.1      matt gfe_tx_enqueue(struct gfe_softc *sc, enum gfe_txprio txprio)
   1200       1.1      matt {
   1201       1.5      matt 	const int dcache_line_size = curcpu()->ci_ci.dcache_line_size;
   1202       1.5      matt 	struct ifnet * const ifp = &sc->sc_ec.ec_if;
   1203      1.15      matt 	struct gfe_txqueue * const txq = &sc->sc_txq[txprio];
   1204       1.1      matt 	volatile struct gt_eth_desc * const txd = &txq->txq_descs[txq->txq_lo];
   1205       1.1      matt 	uint32_t intrmask = sc->sc_intrmask;
   1206       1.9      matt 	size_t buflen;
   1207       1.1      matt 	struct mbuf *m;
   1208       1.1      matt 
   1209       1.1      matt 	GE_FUNC_ENTER(sc, "gfe_tx_enqueue");
   1210       1.1      matt 
   1211       1.1      matt 	/*
   1212      1.13       scw 	 * Anything in the pending queue to enqueue?  if not, punt. Likewise
   1213      1.13       scw 	 * if the txq is not yet created.
   1214       1.1      matt 	 * otherwise grab its dmamap.
   1215       1.1      matt 	 */
   1216      1.13       scw 	if (txq == NULL || (m = txq->txq_pendq.ifq_head) == NULL) {
   1217       1.1      matt 		GE_FUNC_EXIT(sc, "-");
   1218       1.1      matt 		return 0;
   1219       1.1      matt 	}
   1220       1.1      matt 
   1221       1.1      matt 	/*
   1222       1.1      matt 	 * Have we [over]consumed our limit of descriptors?
   1223       1.1      matt 	 * Do we have enough free descriptors?
   1224       1.1      matt 	 */
   1225       1.6      matt 	if (GE_TXDESC_MAX == txq->txq_nactive + 2) {
   1226       1.1      matt 		volatile struct gt_eth_desc * const txd2 = &txq->txq_descs[txq->txq_fi];
   1227       1.1      matt 		uint32_t cmdsts;
   1228       1.1      matt 		size_t pktlen;
   1229       1.6      matt 		GE_TXDPOSTSYNC(sc, txq, txq->txq_fi);
   1230       1.2      matt 		cmdsts = gt32toh(txd2->ed_cmdsts);
   1231       1.1      matt 		if (cmdsts & TX_CMD_O) {
   1232       1.6      matt 			int nextin;
   1233       1.6      matt 			/*
   1234       1.6      matt 			 * Sometime the Discovery forgets to update the
   1235       1.6      matt 			 * last descriptor.  See if we own the descriptor
   1236       1.6      matt 			 * after it (since we know we've turned that to
   1237       1.6      matt 			 * the discovery and if we owned it, the Discovery
   1238       1.6      matt 			 * gave it back).  If we do, we know the Discovery
   1239       1.6      matt 			 * gave back this one but forgot to mark it as ours.
   1240       1.6      matt 			 */
   1241       1.6      matt 			nextin = txq->txq_fi + 1;
   1242       1.6      matt 			if (nextin == GE_TXDESC_MAX)
   1243       1.6      matt 				nextin = 0;
   1244       1.6      matt 			GE_TXDPOSTSYNC(sc, txq, nextin);
   1245       1.6      matt 			if (gt32toh(txq->txq_descs[nextin].ed_cmdsts) & TX_CMD_O) {
   1246       1.6      matt 				GE_TXDPRESYNC(sc, txq, txq->txq_fi);
   1247       1.6      matt 				GE_TXDPRESYNC(sc, txq, nextin);
   1248       1.6      matt 				GE_FUNC_EXIT(sc, "@");
   1249       1.6      matt 				return 0;
   1250       1.6      matt 			}
   1251       1.6      matt #ifdef DEBUG
   1252       1.6      matt 			printf("%s: txenqueue: transmitter resynced at %d\n",
   1253  1.29.4.4      yamt 			    device_xname(sc->sc_dev), txq->txq_fi);
   1254       1.6      matt #endif
   1255       1.1      matt 		}
   1256       1.1      matt 		if (++txq->txq_fi == GE_TXDESC_MAX)
   1257       1.1      matt 			txq->txq_fi = 0;
   1258       1.2      matt 		txq->txq_inptr = gt32toh(txd2->ed_bufptr) - txq->txq_buf_busaddr;
   1259       1.2      matt 		pktlen = (gt32toh(txd2->ed_lencnt) >> 16) & 0xffff;
   1260       1.5      matt 		txq->txq_inptr += roundup(pktlen, dcache_line_size);
   1261       1.1      matt 		txq->txq_nactive--;
   1262       1.1      matt 
   1263       1.1      matt 		/* statistics */
   1264       1.5      matt 		ifp->if_opackets++;
   1265       1.1      matt 		if (cmdsts & TX_STS_ES)
   1266       1.5      matt 			ifp->if_oerrors++;
   1267       1.1      matt 		GE_DPRINTF(sc, ("%%"));
   1268       1.1      matt 	}
   1269       1.1      matt 
   1270       1.9      matt 	buflen = roundup(m->m_pkthdr.len, dcache_line_size);
   1271       1.9      matt 
   1272       1.1      matt 	/*
   1273       1.1      matt 	 * If this packet would wrap around the end of the buffer, reset back
   1274       1.1      matt 	 * to the beginning.
   1275       1.1      matt 	 */
   1276       1.9      matt 	if (txq->txq_outptr + buflen > GE_TXBUF_SIZE) {
   1277       1.1      matt 		txq->txq_ei_gapcount += GE_TXBUF_SIZE - txq->txq_outptr;
   1278       1.1      matt 		txq->txq_outptr = 0;
   1279       1.1      matt 	}
   1280       1.1      matt 
   1281       1.1      matt 	/*
   1282       1.1      matt 	 * Make sure the output packet doesn't run over the beginning of
   1283       1.1      matt 	 * what we've already given the GT.
   1284       1.1      matt 	 */
   1285       1.5      matt 	if (txq->txq_nactive > 0 && txq->txq_outptr <= txq->txq_inptr &&
   1286       1.9      matt 	    txq->txq_outptr + buflen > txq->txq_inptr) {
   1287       1.1      matt 		intrmask |= txq->txq_intrbits &
   1288       1.1      matt 		    (ETH_IR_TxBufferHigh|ETH_IR_TxBufferLow);
   1289       1.1      matt 		if (sc->sc_intrmask != intrmask) {
   1290       1.1      matt 			sc->sc_intrmask = intrmask;
   1291  1.29.4.4      yamt 			GE_WRITE(sc, ETH_EIMR, sc->sc_intrmask);
   1292       1.1      matt 		}
   1293       1.1      matt 		GE_FUNC_EXIT(sc, "#");
   1294       1.1      matt 		return 0;
   1295       1.1      matt 	}
   1296       1.1      matt 
   1297      1.16     perry 	/*
   1298       1.1      matt 	 * The end-of-list descriptor we put on last time is the starting point
   1299       1.1      matt 	 * for this packet.  The GT is supposed to terminate list processing on
   1300       1.1      matt 	 * a NULL nxtptr but that currently is broken so a CPU-owned descriptor
   1301       1.1      matt 	 * must terminate the list.
   1302       1.1      matt 	 */
   1303       1.1      matt 	intrmask = sc->sc_intrmask;
   1304       1.1      matt 
   1305       1.1      matt 	m_copydata(m, 0, m->m_pkthdr.len,
   1306      1.22        he 	    (char *)txq->txq_buf_mem.gdm_kva + (int)txq->txq_outptr);
   1307       1.1      matt 	bus_dmamap_sync(sc->sc_dmat, txq->txq_buf_mem.gdm_map,
   1308       1.9      matt 	    txq->txq_outptr, buflen, BUS_DMASYNC_PREWRITE);
   1309       1.2      matt 	txd->ed_bufptr = htogt32(txq->txq_buf_busaddr + txq->txq_outptr);
   1310       1.2      matt 	txd->ed_lencnt = htogt32(m->m_pkthdr.len << 16);
   1311       1.6      matt 	GE_TXDPRESYNC(sc, txq, txq->txq_lo);
   1312       1.2      matt 
   1313       1.1      matt 	/*
   1314       1.1      matt 	 * Request a buffer interrupt every 2/3 of the way thru the transmit
   1315       1.1      matt 	 * buffer.
   1316       1.1      matt 	 */
   1317       1.9      matt 	txq->txq_ei_gapcount += buflen;
   1318       1.1      matt 	if (txq->txq_ei_gapcount > 2 * GE_TXBUF_SIZE / 3) {
   1319       1.2      matt 		txd->ed_cmdsts = htogt32(TX_CMD_FIRST|TX_CMD_LAST|TX_CMD_EI);
   1320       1.1      matt 		txq->txq_ei_gapcount = 0;
   1321       1.1      matt 	} else {
   1322       1.2      matt 		txd->ed_cmdsts = htogt32(TX_CMD_FIRST|TX_CMD_LAST);
   1323       1.1      matt 	}
   1324       1.2      matt #if 0
   1325       1.2      matt 	GE_DPRINTF(sc, ("([%d]->%08lx.%08lx.%08lx.%08lx)", txq->txq_lo,
   1326       1.2      matt 	    ((unsigned long *)txd)[0], ((unsigned long *)txd)[1],
   1327       1.2      matt 	    ((unsigned long *)txd)[2], ((unsigned long *)txd)[3]));
   1328       1.2      matt #endif
   1329       1.6      matt 	GE_TXDPRESYNC(sc, txq, txq->txq_lo);
   1330       1.1      matt 
   1331       1.9      matt 	txq->txq_outptr += buflen;
   1332       1.1      matt 	/*
   1333       1.1      matt 	 * Tell the SDMA engine to "Fetch!"
   1334       1.1      matt 	 */
   1335  1.29.4.4      yamt 	GE_WRITE(sc, ETH_ESDCMR,
   1336       1.1      matt 		 txq->txq_esdcmrbits & (ETH_ESDCMR_TXDH|ETH_ESDCMR_TXDL));
   1337       1.1      matt 
   1338       1.1      matt 	GE_DPRINTF(sc, ("(%d)", txq->txq_lo));
   1339       1.1      matt 
   1340       1.1      matt 	/*
   1341       1.1      matt 	 * Update the last out appropriately.
   1342       1.1      matt 	 */
   1343       1.5      matt 	txq->txq_nactive++;
   1344       1.1      matt 	if (++txq->txq_lo == GE_TXDESC_MAX)
   1345       1.1      matt 		txq->txq_lo = 0;
   1346       1.1      matt 
   1347       1.1      matt 	/*
   1348       1.1      matt 	 * Move mbuf from the pending queue to the snd queue.
   1349       1.1      matt 	 */
   1350       1.1      matt 	IF_DEQUEUE(&txq->txq_pendq, m);
   1351  1.29.4.4      yamt 	bpf_mtap(ifp, m);
   1352       1.1      matt 	m_freem(m);
   1353       1.5      matt 	ifp->if_flags &= ~IFF_OACTIVE;
   1354       1.1      matt 
   1355       1.1      matt 	/*
   1356       1.1      matt 	 * Since we have put an item into the packet queue, we now want
   1357       1.1      matt 	 * an interrupt when the transmit queue finishes processing the
   1358       1.1      matt 	 * list.  But only update the mask if needs changing.
   1359       1.1      matt 	 */
   1360       1.1      matt 	intrmask |= txq->txq_intrbits & (ETH_IR_TxEndHigh|ETH_IR_TxEndLow);
   1361       1.1      matt 	if (sc->sc_intrmask != intrmask) {
   1362       1.1      matt 		sc->sc_intrmask = intrmask;
   1363  1.29.4.4      yamt 		GE_WRITE(sc, ETH_EIMR, sc->sc_intrmask);
   1364       1.1      matt 	}
   1365       1.5      matt 	if (ifp->if_timer == 0)
   1366       1.5      matt 		ifp->if_timer = 5;
   1367       1.1      matt 	GE_FUNC_EXIT(sc, "*");
   1368       1.1      matt 	return 1;
   1369       1.1      matt }
   1370       1.1      matt 
   1371       1.1      matt uint32_t
   1372       1.1      matt gfe_tx_done(struct gfe_softc *sc, enum gfe_txprio txprio, uint32_t intrmask)
   1373       1.1      matt {
   1374      1.15      matt 	struct gfe_txqueue * const txq = &sc->sc_txq[txprio];
   1375       1.5      matt 	struct ifnet * const ifp = &sc->sc_ec.ec_if;
   1376       1.1      matt 
   1377       1.1      matt 	GE_FUNC_ENTER(sc, "gfe_tx_done");
   1378       1.1      matt 
   1379       1.1      matt 	if (txq == NULL) {
   1380       1.1      matt 		GE_FUNC_EXIT(sc, "");
   1381       1.1      matt 		return intrmask;
   1382       1.1      matt 	}
   1383       1.1      matt 
   1384       1.1      matt 	while (txq->txq_nactive > 0) {
   1385       1.5      matt 		const int dcache_line_size = curcpu()->ci_ci.dcache_line_size;
   1386       1.2      matt 		volatile struct gt_eth_desc *txd = &txq->txq_descs[txq->txq_fi];
   1387       1.1      matt 		uint32_t cmdsts;
   1388       1.1      matt 		size_t pktlen;
   1389       1.1      matt 
   1390       1.6      matt 		GE_TXDPOSTSYNC(sc, txq, txq->txq_fi);
   1391       1.2      matt 		if ((cmdsts = gt32toh(txd->ed_cmdsts)) & TX_CMD_O) {
   1392       1.6      matt 			int nextin;
   1393       1.6      matt 
   1394       1.6      matt 			if (txq->txq_nactive == 1) {
   1395       1.6      matt 				GE_TXDPRESYNC(sc, txq, txq->txq_fi);
   1396       1.6      matt 				GE_FUNC_EXIT(sc, "");
   1397       1.6      matt 				return intrmask;
   1398       1.6      matt 			}
   1399       1.1      matt 			/*
   1400       1.6      matt 			 * Sometimes the Discovery forgets to update the
   1401       1.6      matt 			 * ownership bit in the descriptor.  See if we own the
   1402       1.6      matt 			 * descriptor after it (since we know we've turned
   1403       1.6      matt 			 * that to the Discovery and if we own it now then the
   1404       1.6      matt 			 * Discovery gave it back).  If we do, we know the
   1405       1.6      matt 			 * Discovery gave back this one but forgot to mark it
   1406       1.6      matt 			 * as ours.
   1407       1.1      matt 			 */
   1408       1.6      matt 			nextin = txq->txq_fi + 1;
   1409       1.6      matt 			if (nextin == GE_TXDESC_MAX)
   1410       1.6      matt 				nextin = 0;
   1411       1.6      matt 			GE_TXDPOSTSYNC(sc, txq, nextin);
   1412       1.6      matt 			if (gt32toh(txq->txq_descs[nextin].ed_cmdsts) & TX_CMD_O) {
   1413       1.6      matt 				GE_TXDPRESYNC(sc, txq, txq->txq_fi);
   1414       1.6      matt 				GE_TXDPRESYNC(sc, txq, nextin);
   1415       1.6      matt 				GE_FUNC_EXIT(sc, "");
   1416       1.6      matt 				return intrmask;
   1417       1.1      matt 			}
   1418       1.6      matt #ifdef DEBUG
   1419       1.6      matt 			printf("%s: txdone: transmitter resynced at %d\n",
   1420  1.29.4.4      yamt 			    device_xname(sc->sc_dev), txq->txq_fi);
   1421       1.1      matt #endif
   1422       1.1      matt 		}
   1423       1.2      matt #if 0
   1424       1.2      matt 		GE_DPRINTF(sc, ("([%d]<-%08lx.%08lx.%08lx.%08lx)",
   1425       1.2      matt 		    txq->txq_lo,
   1426       1.2      matt 		    ((unsigned long *)txd)[0], ((unsigned long *)txd)[1],
   1427       1.2      matt 		    ((unsigned long *)txd)[2], ((unsigned long *)txd)[3]));
   1428       1.2      matt #endif
   1429       1.1      matt 		GE_DPRINTF(sc, ("(%d)", txq->txq_fi));
   1430       1.1      matt 		if (++txq->txq_fi == GE_TXDESC_MAX)
   1431       1.1      matt 			txq->txq_fi = 0;
   1432       1.2      matt 		txq->txq_inptr = gt32toh(txd->ed_bufptr) - txq->txq_buf_busaddr;
   1433       1.2      matt 		pktlen = (gt32toh(txd->ed_lencnt) >> 16) & 0xffff;
   1434       1.2      matt 		bus_dmamap_sync(sc->sc_dmat, txq->txq_buf_mem.gdm_map,
   1435       1.2      matt 		    txq->txq_inptr, pktlen, BUS_DMASYNC_POSTWRITE);
   1436      1.10      matt 		txq->txq_inptr += roundup(pktlen, dcache_line_size);
   1437       1.1      matt 
   1438       1.1      matt 		/* statistics */
   1439       1.5      matt 		ifp->if_opackets++;
   1440       1.1      matt 		if (cmdsts & TX_STS_ES)
   1441       1.5      matt 			ifp->if_oerrors++;
   1442       1.1      matt 
   1443       1.6      matt 		/* txd->ed_bufptr = 0; */
   1444       1.1      matt 
   1445       1.5      matt 		ifp->if_timer = 5;
   1446       1.1      matt 		--txq->txq_nactive;
   1447       1.1      matt 	}
   1448       1.1      matt 	if (txq->txq_nactive != 0)
   1449       1.1      matt 		panic("%s: transmit fifo%d empty but active count (%d) > 0!",
   1450  1.29.4.4      yamt 		    device_xname(sc->sc_dev), txprio, txq->txq_nactive);
   1451       1.5      matt 	ifp->if_timer = 0;
   1452       1.1      matt 	intrmask &= ~(txq->txq_intrbits & (ETH_IR_TxEndHigh|ETH_IR_TxEndLow));
   1453       1.1      matt 	intrmask &= ~(txq->txq_intrbits & (ETH_IR_TxBufferHigh|ETH_IR_TxBufferLow));
   1454       1.1      matt 	GE_FUNC_EXIT(sc, "");
   1455       1.1      matt 	return intrmask;
   1456       1.1      matt }
   1457       1.1      matt 
   1458       1.1      matt int
   1459      1.15      matt gfe_tx_txqalloc(struct gfe_softc *sc, enum gfe_txprio txprio)
   1460      1.15      matt {
   1461      1.15      matt 	struct gfe_txqueue * const txq = &sc->sc_txq[txprio];
   1462      1.15      matt 	int error;
   1463      1.15      matt 
   1464      1.15      matt 	GE_FUNC_ENTER(sc, "gfe_tx_txqalloc");
   1465      1.15      matt 
   1466      1.15      matt 	error = gfe_dmamem_alloc(sc, &txq->txq_desc_mem, 1,
   1467      1.15      matt 	    GE_TXDESC_MEMSIZE, BUS_DMA_NOCACHE);
   1468      1.15      matt 	if (error) {
   1469      1.15      matt 		GE_FUNC_EXIT(sc, "");
   1470      1.15      matt 		return error;
   1471      1.15      matt 	}
   1472      1.15      matt 	error = gfe_dmamem_alloc(sc, &txq->txq_buf_mem, 1, GE_TXBUF_SIZE, 0);
   1473      1.15      matt 	if (error) {
   1474      1.15      matt 		gfe_dmamem_free(sc, &txq->txq_desc_mem);
   1475      1.15      matt 		GE_FUNC_EXIT(sc, "");
   1476      1.15      matt 		return error;
   1477      1.15      matt 	}
   1478      1.15      matt 	GE_FUNC_EXIT(sc, "");
   1479      1.15      matt 	return 0;
   1480      1.15      matt }
   1481      1.15      matt 
   1482      1.15      matt int
   1483       1.1      matt gfe_tx_start(struct gfe_softc *sc, enum gfe_txprio txprio)
   1484       1.1      matt {
   1485      1.15      matt 	struct gfe_txqueue * const txq = &sc->sc_txq[txprio];
   1486       1.1      matt 	volatile struct gt_eth_desc *txd;
   1487       1.1      matt 	unsigned int i;
   1488       1.1      matt 	bus_addr_t addr;
   1489       1.1      matt 
   1490       1.1      matt 	GE_FUNC_ENTER(sc, "gfe_tx_start");
   1491       1.1      matt 
   1492  1.29.4.4      yamt 	sc->sc_intrmask &=
   1493  1.29.4.4      yamt 	    ~(ETH_IR_TxEndHigh		|
   1494  1.29.4.4      yamt 	      ETH_IR_TxBufferHigh	|
   1495  1.29.4.4      yamt 	      ETH_IR_TxEndLow		|
   1496  1.29.4.4      yamt 	      ETH_IR_TxBufferLow);
   1497       1.1      matt 
   1498      1.15      matt 	if (sc->sc_flags & GE_NOFREE) {
   1499      1.15      matt 		KASSERT(txq->txq_desc_mem.gdm_kva != NULL);
   1500      1.15      matt 		KASSERT(txq->txq_buf_mem.gdm_kva != NULL);
   1501      1.15      matt 	} else {
   1502      1.15      matt 		int error = gfe_tx_txqalloc(sc, txprio);
   1503       1.1      matt 		if (error) {
   1504      1.15      matt 			GE_FUNC_EXIT(sc, "!");
   1505       1.1      matt 			return error;
   1506       1.1      matt 		}
   1507       1.1      matt 	}
   1508       1.1      matt 
   1509       1.1      matt 	txq->txq_descs =
   1510       1.1      matt 	    (volatile struct gt_eth_desc *) txq->txq_desc_mem.gdm_kva;
   1511       1.1      matt 	txq->txq_desc_busaddr = txq->txq_desc_mem.gdm_map->dm_segs[0].ds_addr;
   1512       1.1      matt 	txq->txq_buf_busaddr = txq->txq_buf_mem.gdm_map->dm_segs[0].ds_addr;
   1513       1.1      matt 
   1514       1.1      matt 	txq->txq_pendq.ifq_maxlen = 10;
   1515       1.1      matt 	txq->txq_ei_gapcount = 0;
   1516       1.1      matt 	txq->txq_nactive = 0;
   1517       1.1      matt 	txq->txq_fi = 0;
   1518       1.1      matt 	txq->txq_lo = 0;
   1519       1.1      matt 	txq->txq_inptr = GE_TXBUF_SIZE;
   1520       1.1      matt 	txq->txq_outptr = 0;
   1521       1.1      matt 	for (i = 0, txd = txq->txq_descs,
   1522  1.29.4.4      yamt 	    addr = txq->txq_desc_busaddr + sizeof(*txd);
   1523  1.29.4.4      yamt 	    i < GE_TXDESC_MAX - 1; i++, txd++, addr += sizeof(*txd)) {
   1524       1.1      matt 		/*
   1525       1.1      matt 		 * update the nxtptr to point to the next txd.
   1526       1.1      matt 		 */
   1527       1.1      matt 		txd->ed_cmdsts = 0;
   1528       1.2      matt 		txd->ed_nxtptr = htogt32(addr);
   1529       1.1      matt 	}
   1530       1.1      matt 	txq->txq_descs[GE_TXDESC_MAX-1].ed_nxtptr =
   1531       1.2      matt 	    htogt32(txq->txq_desc_busaddr);
   1532       1.1      matt 	bus_dmamap_sync(sc->sc_dmat, txq->txq_desc_mem.gdm_map, 0,
   1533      1.15      matt 	    GE_TXDESC_MEMSIZE, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1534       1.1      matt 
   1535       1.1      matt 	switch (txprio) {
   1536       1.1      matt 	case GE_TXPRIO_HI:
   1537       1.1      matt 		txq->txq_intrbits = ETH_IR_TxEndHigh|ETH_IR_TxBufferHigh;
   1538       1.1      matt 		txq->txq_esdcmrbits = ETH_ESDCMR_TXDH;
   1539       1.1      matt 		txq->txq_epsrbits = ETH_EPSR_TxHigh;
   1540  1.29.4.4      yamt 		txq->txq_ectdp = ETH_ECTDP1;
   1541  1.29.4.4      yamt 		GE_WRITE(sc, ETH_ECTDP1, txq->txq_desc_busaddr);
   1542       1.1      matt 		break;
   1543       1.1      matt 
   1544       1.1      matt 	case GE_TXPRIO_LO:
   1545       1.1      matt 		txq->txq_intrbits = ETH_IR_TxEndLow|ETH_IR_TxBufferLow;
   1546       1.1      matt 		txq->txq_esdcmrbits = ETH_ESDCMR_TXDL;
   1547       1.1      matt 		txq->txq_epsrbits = ETH_EPSR_TxLow;
   1548  1.29.4.4      yamt 		txq->txq_ectdp = ETH_ECTDP0;
   1549  1.29.4.4      yamt 		GE_WRITE(sc, ETH_ECTDP0, txq->txq_desc_busaddr);
   1550       1.1      matt 		break;
   1551       1.1      matt 
   1552       1.1      matt 	case GE_TXPRIO_NONE:
   1553       1.1      matt 		break;
   1554       1.1      matt 	}
   1555       1.1      matt #if 0
   1556       1.1      matt 	GE_DPRINTF(sc, ("(ectdp=%#x", txq->txq_ectdp));
   1557  1.29.4.4      yamt 	GE_WRITE(sc->sc_dev, txq->txq_ectdp, txq->txq_desc_busaddr);
   1558       1.1      matt 	GE_DPRINTF(sc, (")"));
   1559       1.1      matt #endif
   1560       1.1      matt 
   1561       1.1      matt 	/*
   1562       1.1      matt 	 * If we are restarting, there may be packets in the pending queue
   1563       1.1      matt 	 * waiting to be enqueued.  Try enqueuing packets from both priority
   1564       1.1      matt 	 * queues until the pending queue is empty or there no room for them
   1565       1.1      matt 	 * on the device.
   1566       1.1      matt 	 */
   1567       1.1      matt 	while (gfe_tx_enqueue(sc, txprio))
   1568       1.1      matt 		continue;
   1569       1.1      matt 
   1570       1.1      matt 	GE_FUNC_EXIT(sc, "");
   1571       1.1      matt 	return 0;
   1572       1.1      matt }
   1573       1.1      matt 
   1574       1.1      matt void
   1575       1.1      matt gfe_tx_cleanup(struct gfe_softc *sc, enum gfe_txprio txprio, int flush)
   1576       1.1      matt {
   1577      1.15      matt 	struct gfe_txqueue * const txq = &sc->sc_txq[txprio];
   1578       1.1      matt 
   1579       1.1      matt 	GE_FUNC_ENTER(sc, "gfe_tx_cleanup");
   1580       1.1      matt 	if (txq == NULL) {
   1581       1.1      matt 		GE_FUNC_EXIT(sc, "");
   1582       1.1      matt 		return;
   1583       1.1      matt 	}
   1584       1.1      matt 
   1585       1.1      matt 	if (!flush) {
   1586       1.1      matt 		GE_FUNC_EXIT(sc, "");
   1587       1.1      matt 		return;
   1588       1.1      matt 	}
   1589       1.1      matt 
   1590      1.15      matt 	if ((sc->sc_flags & GE_NOFREE) == 0) {
   1591      1.15      matt 		gfe_dmamem_free(sc, &txq->txq_desc_mem);
   1592      1.15      matt 		gfe_dmamem_free(sc, &txq->txq_buf_mem);
   1593      1.15      matt 	}
   1594       1.1      matt 	GE_FUNC_EXIT(sc, "-F");
   1595       1.1      matt }
   1596       1.1      matt 
   1597       1.1      matt void
   1598       1.1      matt gfe_tx_stop(struct gfe_softc *sc, enum gfe_whack_op op)
   1599       1.1      matt {
   1600       1.1      matt 	GE_FUNC_ENTER(sc, "gfe_tx_stop");
   1601       1.1      matt 
   1602  1.29.4.4      yamt 	GE_WRITE(sc, ETH_ESDCMR, ETH_ESDCMR_STDH|ETH_ESDCMR_STDL);
   1603       1.1      matt 
   1604       1.1      matt 	sc->sc_intrmask = gfe_tx_done(sc, GE_TXPRIO_HI, sc->sc_intrmask);
   1605       1.1      matt 	sc->sc_intrmask = gfe_tx_done(sc, GE_TXPRIO_LO, sc->sc_intrmask);
   1606  1.29.4.4      yamt 	sc->sc_intrmask &=
   1607  1.29.4.4      yamt 	    ~(ETH_IR_TxEndHigh		|
   1608  1.29.4.4      yamt 	      ETH_IR_TxBufferHigh	|
   1609  1.29.4.4      yamt 	      ETH_IR_TxEndLow		|
   1610  1.29.4.4      yamt 	      ETH_IR_TxBufferLow);
   1611       1.1      matt 
   1612       1.1      matt 	gfe_tx_cleanup(sc, GE_TXPRIO_HI, op == GE_WHACK_STOP);
   1613       1.1      matt 	gfe_tx_cleanup(sc, GE_TXPRIO_LO, op == GE_WHACK_STOP);
   1614       1.1      matt 
   1615       1.1      matt 	sc->sc_ec.ec_if.if_timer = 0;
   1616       1.1      matt 	GE_FUNC_EXIT(sc, "");
   1617       1.1      matt }
   1618  1.29.4.4      yamt 
   1619       1.1      matt int
   1620       1.1      matt gfe_intr(void *arg)
   1621       1.1      matt {
   1622       1.1      matt 	struct gfe_softc * const sc = arg;
   1623       1.1      matt 	uint32_t cause;
   1624       1.1      matt 	uint32_t intrmask = sc->sc_intrmask;
   1625       1.1      matt 	int claim = 0;
   1626       1.1      matt 	int cnt;
   1627       1.1      matt 
   1628       1.1      matt 	GE_FUNC_ENTER(sc, "gfe_intr");
   1629       1.1      matt 
   1630       1.1      matt 	for (cnt = 0; cnt < 4; cnt++) {
   1631       1.1      matt 		if (sc->sc_intrmask != intrmask) {
   1632       1.1      matt 			sc->sc_intrmask = intrmask;
   1633  1.29.4.4      yamt 			GE_WRITE(sc, ETH_EIMR, sc->sc_intrmask);
   1634       1.1      matt 		}
   1635  1.29.4.4      yamt 		cause = GE_READ(sc, ETH_EICR);
   1636       1.1      matt 		cause &= sc->sc_intrmask;
   1637       1.1      matt 		GE_DPRINTF(sc, (".%#x", cause));
   1638       1.1      matt 		if (cause == 0)
   1639       1.1      matt 			break;
   1640       1.1      matt 
   1641       1.1      matt 		claim = 1;
   1642       1.1      matt 
   1643  1.29.4.4      yamt 		GE_WRITE(sc, ETH_EICR, ~cause);
   1644       1.1      matt #ifndef GE_NORX
   1645       1.1      matt 		if (cause & (ETH_IR_RxBuffer|ETH_IR_RxError))
   1646       1.1      matt 			intrmask = gfe_rx_process(sc, cause, intrmask);
   1647       1.1      matt #endif
   1648       1.1      matt 
   1649       1.1      matt #ifndef GE_NOTX
   1650       1.1      matt 		if (cause & (ETH_IR_TxBufferHigh|ETH_IR_TxEndHigh))
   1651       1.1      matt 			intrmask = gfe_tx_done(sc, GE_TXPRIO_HI, intrmask);
   1652       1.1      matt 		if (cause & (ETH_IR_TxBufferLow|ETH_IR_TxEndLow))
   1653       1.1      matt 			intrmask = gfe_tx_done(sc, GE_TXPRIO_LO, intrmask);
   1654       1.1      matt #endif
   1655       1.1      matt 		if (cause & ETH_IR_MIIPhySTC) {
   1656       1.1      matt 			sc->sc_flags |= GE_PHYSTSCHG;
   1657       1.1      matt 			/* intrmask &= ~ETH_IR_MIIPhySTC; */
   1658       1.1      matt 		}
   1659       1.1      matt 	}
   1660      1.13       scw 
   1661      1.13       scw 	while (gfe_tx_enqueue(sc, GE_TXPRIO_HI))
   1662      1.13       scw 		continue;
   1663      1.13       scw 	while (gfe_tx_enqueue(sc, GE_TXPRIO_LO))
   1664      1.13       scw 		continue;
   1665       1.1      matt 
   1666       1.1      matt 	GE_FUNC_EXIT(sc, "");
   1667       1.1      matt 	return claim;
   1668       1.1      matt }
   1669       1.1      matt 
   1670       1.1      matt int
   1671       1.1      matt gfe_whack(struct gfe_softc *sc, enum gfe_whack_op op)
   1672       1.1      matt {
   1673       1.1      matt 	int error = 0;
   1674       1.1      matt 	GE_FUNC_ENTER(sc, "gfe_whack");
   1675       1.1      matt 
   1676       1.1      matt 	switch (op) {
   1677       1.1      matt 	case GE_WHACK_RESTART:
   1678       1.1      matt #ifndef GE_NOTX
   1679       1.1      matt 		gfe_tx_stop(sc, op);
   1680       1.1      matt #endif
   1681       1.1      matt 		/* sc->sc_ec.ec_if.if_flags &= ~IFF_RUNNING; */
   1682       1.1      matt 		/* FALLTHROUGH */
   1683       1.1      matt 	case GE_WHACK_START:
   1684       1.1      matt #ifndef GE_NOHASH
   1685       1.1      matt 		if (error == 0 && sc->sc_hashtable == NULL) {
   1686       1.1      matt 			error = gfe_hash_alloc(sc);
   1687       1.1      matt 			if (error)
   1688       1.1      matt 				break;
   1689       1.1      matt 		}
   1690       1.1      matt 		if (op != GE_WHACK_RESTART)
   1691       1.1      matt 			gfe_hash_fill(sc);
   1692       1.1      matt #endif
   1693       1.1      matt #ifndef GE_NORX
   1694       1.1      matt 		if (op != GE_WHACK_RESTART) {
   1695       1.1      matt 			error = gfe_rx_prime(sc);
   1696       1.1      matt 			if (error)
   1697       1.1      matt 				break;
   1698       1.1      matt 		}
   1699       1.1      matt #endif
   1700       1.1      matt #ifndef GE_NOTX
   1701       1.1      matt 		error = gfe_tx_start(sc, GE_TXPRIO_HI);
   1702       1.1      matt 		if (error)
   1703       1.1      matt 			break;
   1704       1.1      matt #endif
   1705       1.1      matt 		sc->sc_ec.ec_if.if_flags |= IFF_RUNNING;
   1706  1.29.4.4      yamt 		GE_WRITE(sc, ETH_EPCR, sc->sc_pcr | ETH_EPCR_EN);
   1707  1.29.4.4      yamt 		GE_WRITE(sc, ETH_EPCXR, sc->sc_pcxr);
   1708  1.29.4.4      yamt 		GE_WRITE(sc, ETH_EICR, 0);
   1709  1.29.4.4      yamt 		GE_WRITE(sc, ETH_EIMR, sc->sc_intrmask);
   1710       1.1      matt #ifndef GE_NOHASH
   1711  1.29.4.4      yamt 		GE_WRITE(sc, ETH_EHTPR,
   1712  1.29.4.4      yamt 		    sc->sc_hash_mem.gdm_map->dm_segs->ds_addr);
   1713       1.1      matt #endif
   1714       1.1      matt #ifndef GE_NORX
   1715  1.29.4.4      yamt 		GE_WRITE(sc, ETH_ESDCMR, ETH_ESDCMR_ERD);
   1716       1.1      matt 		sc->sc_flags |= GE_RXACTIVE;
   1717       1.1      matt #endif
   1718       1.1      matt 		/* FALLTHROUGH */
   1719       1.1      matt 	case GE_WHACK_CHANGE:
   1720       1.1      matt 		GE_DPRINTF(sc, ("(pcr=%#x,imr=%#x)",
   1721  1.29.4.4      yamt 		    GE_READ(sc, ETH_EPCR), GE_READ(sc, ETH_EIMR)));
   1722  1.29.4.4      yamt 		GE_WRITE(sc, ETH_EPCR, sc->sc_pcr | ETH_EPCR_EN);
   1723  1.29.4.4      yamt 		GE_WRITE(sc, ETH_EIMR, sc->sc_intrmask);
   1724       1.1      matt 		gfe_ifstart(&sc->sc_ec.ec_if);
   1725       1.2      matt 		GE_DPRINTF(sc, ("(ectdp0=%#x, ectdp1=%#x)",
   1726  1.29.4.4      yamt 		    GE_READ(sc, ETH_ECTDP0), GE_READ(sc, ETH_ECTDP1)));
   1727       1.2      matt 		GE_FUNC_EXIT(sc, "");
   1728       1.1      matt 		return error;
   1729       1.1      matt 	case GE_WHACK_STOP:
   1730       1.1      matt 		break;
   1731       1.1      matt 	}
   1732       1.1      matt 
   1733       1.1      matt #ifdef GE_DEBUG
   1734       1.1      matt 	if (error)
   1735       1.1      matt 		GE_DPRINTF(sc, (" failed: %d\n", error));
   1736       1.1      matt #endif
   1737  1.29.4.4      yamt 	GE_WRITE(sc, ETH_EPCR, sc->sc_pcr);
   1738  1.29.4.4      yamt 	GE_WRITE(sc, ETH_EIMR, 0);
   1739       1.1      matt 	sc->sc_ec.ec_if.if_flags &= ~IFF_RUNNING;
   1740       1.1      matt #ifndef GE_NOTX
   1741       1.1      matt 	gfe_tx_stop(sc, GE_WHACK_STOP);
   1742       1.1      matt #endif
   1743       1.1      matt #ifndef GE_NORX
   1744       1.1      matt 	gfe_rx_stop(sc, GE_WHACK_STOP);
   1745       1.1      matt #endif
   1746       1.1      matt #ifndef GE_NOHASH
   1747      1.15      matt 	if ((sc->sc_flags & GE_NOFREE) == 0) {
   1748      1.15      matt 		gfe_dmamem_free(sc, &sc->sc_hash_mem);
   1749      1.15      matt 		sc->sc_hashtable = NULL;
   1750      1.15      matt 	}
   1751       1.1      matt #endif
   1752       1.1      matt 
   1753       1.1      matt 	GE_FUNC_EXIT(sc, "");
   1754       1.1      matt 	return error;
   1755       1.1      matt }
   1756  1.29.4.4      yamt 
   1757       1.1      matt int
   1758       1.1      matt gfe_hash_compute(struct gfe_softc *sc, const uint8_t eaddr[ETHER_ADDR_LEN])
   1759       1.1      matt {
   1760       1.1      matt 	uint32_t w0, add0, add1;
   1761       1.1      matt 	uint32_t result;
   1762       1.1      matt 
   1763       1.1      matt 	GE_FUNC_ENTER(sc, "gfe_hash_compute");
   1764       1.1      matt 	add0 = ((uint32_t) eaddr[5] <<  0) |
   1765       1.1      matt 	       ((uint32_t) eaddr[4] <<  8) |
   1766       1.1      matt 	       ((uint32_t) eaddr[3] << 16);
   1767       1.1      matt 
   1768       1.1      matt 	add0 = ((add0 & 0x00f0f0f0) >> 4) | ((add0 & 0x000f0f0f) << 4);
   1769       1.1      matt 	add0 = ((add0 & 0x00cccccc) >> 2) | ((add0 & 0x00333333) << 2);
   1770       1.1      matt 	add0 = ((add0 & 0x00aaaaaa) >> 1) | ((add0 & 0x00555555) << 1);
   1771       1.1      matt 
   1772       1.1      matt 	add1 = ((uint32_t) eaddr[2] <<  0) |
   1773       1.1      matt 	       ((uint32_t) eaddr[1] <<  8) |
   1774       1.1      matt 	       ((uint32_t) eaddr[0] << 16);
   1775       1.1      matt 
   1776       1.1      matt 	add1 = ((add1 & 0x00f0f0f0) >> 4) | ((add1 & 0x000f0f0f) << 4);
   1777       1.1      matt 	add1 = ((add1 & 0x00cccccc) >> 2) | ((add1 & 0x00333333) << 2);
   1778       1.1      matt 	add1 = ((add1 & 0x00aaaaaa) >> 1) | ((add1 & 0x00555555) << 1);
   1779       1.1      matt 
   1780       1.1      matt 	GE_DPRINTF(sc, ("%s=", ether_sprintf(eaddr)));
   1781       1.1      matt 	/*
   1782       1.1      matt 	 * hashResult is the 15 bits Hash entry address.
   1783       1.1      matt 	 * ethernetADD is a 48 bit number, which is derived from the Ethernet
   1784       1.1      matt 	 *	MAC address, by nibble swapping in every byte (i.e MAC address
   1785       1.1      matt 	 *	of 0x123456789abc translates to ethernetADD of 0x21436587a9cb).
   1786       1.1      matt 	 */
   1787       1.1      matt 
   1788       1.1      matt 	if ((sc->sc_pcr & ETH_EPCR_HM) == 0) {
   1789       1.1      matt 		/*
   1790       1.1      matt 		 * hashResult[14:0] = hashFunc0(ethernetADD[47:0])
   1791       1.1      matt 		 *
   1792       1.1      matt 		 * hashFunc0 calculates the hashResult in the following manner:
   1793       1.1      matt 		 *   hashResult[ 8:0] = ethernetADD[14:8,1,0]
   1794       1.1      matt 		 *		XOR ethernetADD[23:15] XOR ethernetADD[32:24]
   1795       1.1      matt 		 */
   1796       1.1      matt 		result = (add0 & 3) | ((add0 >> 6) & ~3);
   1797       1.1      matt 		result ^= (add0 >> 15) ^ (add1 >>  0);
   1798       1.1      matt 		result &= 0x1ff;
   1799       1.1      matt 		/*
   1800       1.1      matt 		 *   hashResult[14:9] = ethernetADD[7:2]
   1801       1.1      matt 		 */
   1802       1.1      matt 		result |= (add0 & ~3) << 7;	/* excess bits will be masked */
   1803       1.1      matt 		GE_DPRINTF(sc, ("0(%#x)", result & 0x7fff));
   1804       1.1      matt 	} else {
   1805       1.1      matt #define	TRIBITFLIP	073516240	/* yes its in octal */
   1806       1.1      matt 		/*
   1807       1.1      matt 		 * hashResult[14:0] = hashFunc1(ethernetADD[47:0])
   1808       1.1      matt 		 *
   1809       1.1      matt 		 * hashFunc1 calculates the hashResult in the following manner:
   1810       1.1      matt 		 *   hashResult[08:00] = ethernetADD[06:14]
   1811       1.1      matt 		 *		XOR ethernetADD[15:23] XOR ethernetADD[24:32]
   1812       1.1      matt 		 */
   1813       1.1      matt 		w0 = ((add0 >> 6) ^ (add0 >> 15) ^ (add1)) & 0x1ff;
   1814       1.1      matt 		/*
   1815       1.1      matt 		 * Now bitswap those 9 bits
   1816       1.1      matt 		 */
   1817       1.1      matt 		result = 0;
   1818       1.1      matt 		result |= ((TRIBITFLIP >> (((w0 >> 0) & 7) * 3)) & 7) << 6;
   1819       1.1      matt 		result |= ((TRIBITFLIP >> (((w0 >> 3) & 7) * 3)) & 7) << 3;
   1820       1.1      matt 		result |= ((TRIBITFLIP >> (((w0 >> 6) & 7) * 3)) & 7) << 0;
   1821       1.1      matt 
   1822       1.1      matt 		/*
   1823       1.1      matt 		 *   hashResult[14:09] = ethernetADD[00:05]
   1824       1.1      matt 		 */
   1825       1.1      matt 		result |= ((TRIBITFLIP >> (((add0 >> 0) & 7) * 3)) & 7) << 12;
   1826       1.1      matt 		result |= ((TRIBITFLIP >> (((add0 >> 3) & 7) * 3)) & 7) << 9;
   1827       1.1      matt 		GE_DPRINTF(sc, ("1(%#x)", result));
   1828       1.1      matt 	}
   1829       1.1      matt 	GE_FUNC_EXIT(sc, "");
   1830       1.1      matt 	return result & ((sc->sc_pcr & ETH_EPCR_HS_512) ? 0x7ff : 0x7fff);
   1831       1.1      matt }
   1832       1.1      matt 
   1833       1.1      matt int
   1834       1.1      matt gfe_hash_entry_op(struct gfe_softc *sc, enum gfe_hash_op op,
   1835       1.6      matt 	enum gfe_rxprio prio, const uint8_t eaddr[ETHER_ADDR_LEN])
   1836       1.1      matt {
   1837       1.1      matt 	uint64_t he;
   1838       1.1      matt 	uint64_t *maybe_he_p = NULL;
   1839       1.1      matt 	int limit;
   1840       1.1      matt 	int hash;
   1841       1.1      matt 	int maybe_hash = 0;
   1842       1.1      matt 
   1843       1.1      matt 	GE_FUNC_ENTER(sc, "gfe_hash_entry_op");
   1844       1.1      matt 
   1845       1.1      matt 	hash = gfe_hash_compute(sc, eaddr);
   1846       1.1      matt 
   1847       1.1      matt 	if (sc->sc_hashtable == NULL) {
   1848  1.29.4.4      yamt 		panic("%s:%d: hashtable == NULL!", device_xname(sc->sc_dev),
   1849       1.1      matt 			__LINE__);
   1850       1.1      matt 	}
   1851       1.1      matt 
   1852       1.1      matt 	/*
   1853       1.1      matt 	 * Assume we are going to insert so create the hash entry we
   1854       1.1      matt 	 * are going to insert.  We also use it to match entries we
   1855       1.1      matt 	 * will be removing.
   1856       1.1      matt 	 */
   1857       1.1      matt 	he = ((uint64_t) eaddr[5] << 43) |
   1858       1.1      matt 	     ((uint64_t) eaddr[4] << 35) |
   1859       1.1      matt 	     ((uint64_t) eaddr[3] << 27) |
   1860       1.1      matt 	     ((uint64_t) eaddr[2] << 19) |
   1861       1.1      matt 	     ((uint64_t) eaddr[1] << 11) |
   1862       1.1      matt 	     ((uint64_t) eaddr[0] <<  3) |
   1863       1.1      matt 	     HSH_PRIO_INS(prio) | HSH_V | HSH_R;
   1864       1.1      matt 
   1865       1.1      matt 	/*
   1866       1.1      matt 	 * The GT will search upto 12 entries for a hit, so we must mimic that.
   1867       1.1      matt 	 */
   1868       1.1      matt 	hash &= sc->sc_hashmask / sizeof(he);
   1869       1.1      matt 	for (limit = HSH_LIMIT; limit > 0 ; --limit) {
   1870       1.1      matt 		/*
   1871       1.1      matt 		 * Does the GT wrap at the end, stop at the, or overrun the
   1872      1.16     perry 		 * end?  Assume it wraps for now.  Stash a copy of the
   1873       1.1      matt 		 * current hash entry.
   1874       1.1      matt 		 */
   1875       1.1      matt 		uint64_t *he_p = &sc->sc_hashtable[hash];
   1876       1.1      matt 		uint64_t thishe = *he_p;
   1877       1.1      matt 
   1878       1.1      matt 		/*
   1879       1.1      matt 		 * If the hash entry isn't valid, that break the chain.  And
   1880       1.1      matt 		 * this entry a good candidate for reuse.
   1881       1.1      matt 		 */
   1882       1.1      matt 		if ((thishe & HSH_V) == 0) {
   1883       1.1      matt 			maybe_he_p = he_p;
   1884       1.1      matt 			break;
   1885       1.1      matt 		}
   1886       1.1      matt 
   1887       1.1      matt 		/*
   1888       1.1      matt 		 * If the hash entry has the same address we are looking for
   1889       1.1      matt 		 * then ...  if we are removing and the skip bit is set, its
   1890       1.1      matt 		 * already been removed.  if are adding and the skip bit is
   1891       1.1      matt 		 * clear, then its already added.  In either return EBUSY
   1892       1.1      matt 		 * indicating the op has already been done.  Otherwise flip
   1893       1.1      matt 		 * the skip bit and return 0.
   1894       1.1      matt 		 */
   1895       1.1      matt 		if (((he ^ thishe) & HSH_ADDR_MASK) == 0) {
   1896       1.1      matt 			if (((op == GE_HASH_REMOVE) && (thishe & HSH_S)) ||
   1897       1.1      matt 			    ((op == GE_HASH_ADD) && (thishe & HSH_S) == 0))
   1898       1.1      matt 				return EBUSY;
   1899       1.1      matt 			*he_p = thishe ^ HSH_S;
   1900       1.1      matt 			bus_dmamap_sync(sc->sc_dmat, sc->sc_hash_mem.gdm_map,
   1901       1.2      matt 			    hash * sizeof(he), sizeof(he),
   1902       1.2      matt 			    BUS_DMASYNC_PREWRITE);
   1903       1.1      matt 			GE_FUNC_EXIT(sc, "^");
   1904       1.1      matt 			return 0;
   1905       1.1      matt 		}
   1906       1.1      matt 
   1907       1.1      matt 		/*
   1908       1.1      matt 		 * If we haven't found a slot for the entry and this entry
   1909       1.1      matt 		 * is currently being skipped, return this entry.
   1910       1.1      matt 		 */
   1911       1.1      matt 		if (maybe_he_p == NULL && (thishe & HSH_S)) {
   1912       1.1      matt 			maybe_he_p = he_p;
   1913       1.1      matt 			maybe_hash = hash;
   1914       1.1      matt 		}
   1915      1.16     perry 
   1916       1.1      matt 		hash = (hash + 1) & (sc->sc_hashmask / sizeof(he));
   1917       1.1      matt 	}
   1918       1.1      matt 
   1919       1.1      matt 	/*
   1920       1.1      matt 	 * If we got here, then there was no entry to remove.
   1921       1.1      matt 	 */
   1922       1.1      matt 	if (op == GE_HASH_REMOVE) {
   1923       1.1      matt 		GE_FUNC_EXIT(sc, "?");
   1924       1.1      matt 		return ENOENT;
   1925       1.1      matt 	}
   1926       1.1      matt 
   1927       1.1      matt 	/*
   1928       1.1      matt 	 * If we couldn't find a slot, return an error.
   1929       1.1      matt 	 */
   1930       1.1      matt 	if (maybe_he_p == NULL) {
   1931       1.1      matt 		GE_FUNC_EXIT(sc, "!");
   1932       1.1      matt 		return ENOSPC;
   1933       1.1      matt 	}
   1934       1.1      matt 
   1935       1.1      matt 	/* Update the entry.
   1936       1.1      matt 	 */
   1937       1.1      matt 	*maybe_he_p = he;
   1938       1.1      matt 	bus_dmamap_sync(sc->sc_dmat, sc->sc_hash_mem.gdm_map,
   1939       1.2      matt 	    maybe_hash * sizeof(he), sizeof(he), BUS_DMASYNC_PREWRITE);
   1940       1.1      matt 	GE_FUNC_EXIT(sc, "+");
   1941       1.1      matt 	return 0;
   1942       1.1      matt }
   1943       1.1      matt 
   1944       1.1      matt int
   1945  1.29.4.4      yamt gfe_hash_multichg(struct ethercom *ec, const struct ether_multi *enm,
   1946  1.29.4.4      yamt 		  u_long cmd)
   1947       1.1      matt {
   1948  1.29.4.4      yamt 	struct gfe_softc *sc = ec->ec_if.if_softc;
   1949       1.1      matt 	int error;
   1950       1.1      matt 	enum gfe_hash_op op;
   1951       1.1      matt 	enum gfe_rxprio prio;
   1952       1.1      matt 
   1953       1.1      matt 	GE_FUNC_ENTER(sc, "hash_multichg");
   1954       1.1      matt 	/*
   1955       1.1      matt 	 * Is this a wildcard entry?  If so and its being removed, recompute.
   1956       1.1      matt 	 */
   1957       1.1      matt 	if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN) != 0) {
   1958       1.1      matt 		if (cmd == SIOCDELMULTI) {
   1959       1.1      matt 			GE_FUNC_EXIT(sc, "");
   1960       1.1      matt 			return ENETRESET;
   1961       1.1      matt 		}
   1962       1.1      matt 
   1963       1.1      matt 		/*
   1964       1.1      matt 		 * Switch in
   1965       1.1      matt 		 */
   1966       1.1      matt 		sc->sc_flags |= GE_ALLMULTI;
   1967       1.1      matt 		if ((sc->sc_pcr & ETH_EPCR_PM) == 0) {
   1968       1.1      matt 			sc->sc_pcr |= ETH_EPCR_PM;
   1969  1.29.4.4      yamt 			GE_WRITE(sc, ETH_EPCR, sc->sc_pcr);
   1970       1.1      matt 			GE_FUNC_EXIT(sc, "");
   1971       1.1      matt 			return 0;
   1972       1.1      matt 		}
   1973       1.1      matt 		GE_FUNC_EXIT(sc, "");
   1974       1.1      matt 		return ENETRESET;
   1975       1.1      matt 	}
   1976       1.1      matt 
   1977       1.1      matt 	prio = GE_RXPRIO_MEDLO;
   1978       1.1      matt 	op = (cmd == SIOCDELMULTI ? GE_HASH_REMOVE : GE_HASH_ADD);
   1979       1.1      matt 
   1980       1.1      matt 	if (sc->sc_hashtable == NULL) {
   1981       1.1      matt 		GE_FUNC_EXIT(sc, "");
   1982       1.1      matt 		return 0;
   1983       1.1      matt 	}
   1984       1.1      matt 
   1985       1.1      matt 	error = gfe_hash_entry_op(sc, op, prio, enm->enm_addrlo);
   1986       1.1      matt 	if (error == EBUSY) {
   1987  1.29.4.4      yamt 		aprint_error_dev(sc->sc_dev, "multichg: tried to %s %s again\n",
   1988  1.29.4.4      yamt 		   cmd == SIOCDELMULTI ? "remove" : "add",
   1989  1.29.4.4      yamt 		   ether_sprintf(enm->enm_addrlo));
   1990       1.1      matt 		GE_FUNC_EXIT(sc, "");
   1991       1.1      matt 		return 0;
   1992       1.1      matt 	}
   1993       1.1      matt 
   1994       1.1      matt 	if (error == ENOENT) {
   1995  1.29.4.4      yamt 		aprint_error_dev(sc->sc_dev,
   1996  1.29.4.4      yamt 		    "multichg: failed to remove %s: not in table\n",
   1997  1.29.4.4      yamt 		    ether_sprintf(enm->enm_addrlo));
   1998       1.1      matt 		GE_FUNC_EXIT(sc, "");
   1999       1.1      matt 		return 0;
   2000       1.1      matt 	}
   2001       1.1      matt 
   2002       1.1      matt 	if (error == ENOSPC) {
   2003  1.29.4.4      yamt 		aprint_error_dev(sc->sc_dev, "multichg:"
   2004  1.29.4.4      yamt 		    " failed to add %s: no space; regenerating table\n",
   2005  1.29.4.4      yamt 		    ether_sprintf(enm->enm_addrlo));
   2006       1.1      matt 		GE_FUNC_EXIT(sc, "");
   2007       1.1      matt 		return ENETRESET;
   2008       1.1      matt 	}
   2009       1.1      matt 	GE_DPRINTF(sc, ("%s: multichg: %s: %s succeeded\n",
   2010  1.29.4.4      yamt 	    device_xname(sc->sc_dev),
   2011  1.29.4.4      yamt 	    cmd == SIOCDELMULTI ? "remove" : "add",
   2012  1.29.4.4      yamt 	    ether_sprintf(enm->enm_addrlo)));
   2013       1.1      matt 	GE_FUNC_EXIT(sc, "");
   2014       1.1      matt 	return 0;
   2015       1.1      matt }
   2016       1.1      matt 
   2017       1.1      matt int
   2018       1.1      matt gfe_hash_fill(struct gfe_softc *sc)
   2019       1.1      matt {
   2020       1.1      matt 	struct ether_multistep step;
   2021       1.1      matt 	struct ether_multi *enm;
   2022       1.1      matt 	int error;
   2023       1.1      matt 
   2024       1.1      matt 	GE_FUNC_ENTER(sc, "gfe_hash_fill");
   2025       1.1      matt 
   2026       1.1      matt 	error = gfe_hash_entry_op(sc, GE_HASH_ADD, GE_RXPRIO_HI,
   2027      1.24    dyoung 	    CLLADDR(sc->sc_ec.ec_if.if_sadl));
   2028       1.1      matt 	if (error)
   2029       1.1      matt 		GE_FUNC_EXIT(sc, "!");
   2030       1.1      matt 		return error;
   2031       1.1      matt 
   2032       1.1      matt 	sc->sc_flags &= ~GE_ALLMULTI;
   2033       1.1      matt 	if ((sc->sc_ec.ec_if.if_flags & IFF_PROMISC) == 0)
   2034       1.1      matt 		sc->sc_pcr &= ~ETH_EPCR_PM;
   2035       1.1      matt 	ETHER_FIRST_MULTI(step, &sc->sc_ec, enm);
   2036       1.1      matt 	while (enm != NULL) {
   2037       1.1      matt 		if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
   2038       1.1      matt 			sc->sc_flags |= GE_ALLMULTI;
   2039       1.1      matt 			sc->sc_pcr |= ETH_EPCR_PM;
   2040       1.1      matt 		} else {
   2041       1.1      matt 			error = gfe_hash_entry_op(sc, GE_HASH_ADD,
   2042       1.1      matt 			    GE_RXPRIO_MEDLO, enm->enm_addrlo);
   2043       1.1      matt 			if (error == ENOSPC)
   2044       1.1      matt 				break;
   2045       1.1      matt 		}
   2046       1.1      matt 		ETHER_NEXT_MULTI(step, enm);
   2047       1.1      matt 	}
   2048       1.1      matt 
   2049       1.1      matt 	GE_FUNC_EXIT(sc, "");
   2050       1.1      matt 	return error;
   2051       1.1      matt }
   2052       1.1      matt 
   2053       1.1      matt int
   2054       1.1      matt gfe_hash_alloc(struct gfe_softc *sc)
   2055       1.1      matt {
   2056       1.1      matt 	int error;
   2057       1.1      matt 	GE_FUNC_ENTER(sc, "gfe_hash_alloc");
   2058       1.1      matt 	sc->sc_hashmask = (sc->sc_pcr & ETH_EPCR_HS_512 ? 16 : 256)*1024 - 1;
   2059       1.2      matt 	error = gfe_dmamem_alloc(sc, &sc->sc_hash_mem, 1, sc->sc_hashmask + 1,
   2060       1.2      matt 	    BUS_DMA_NOCACHE);
   2061       1.1      matt 	if (error) {
   2062  1.29.4.4      yamt 		aprint_error_dev(sc->sc_dev,
   2063  1.29.4.4      yamt 		    "failed to allocate %d bytes for hash table: %d\n",
   2064  1.29.4.4      yamt 		    sc->sc_hashmask + 1, error);
   2065       1.1      matt 		GE_FUNC_EXIT(sc, "");
   2066       1.1      matt 		return error;
   2067       1.1      matt 	}
   2068       1.1      matt 	sc->sc_hashtable = (uint64_t *) sc->sc_hash_mem.gdm_kva;
   2069       1.1      matt 	memset(sc->sc_hashtable, 0, sc->sc_hashmask + 1);
   2070       1.1      matt 	bus_dmamap_sync(sc->sc_dmat, sc->sc_hash_mem.gdm_map,
   2071       1.2      matt 	    0, sc->sc_hashmask + 1, BUS_DMASYNC_PREWRITE);
   2072       1.1      matt 	GE_FUNC_EXIT(sc, "");
   2073       1.1      matt 	return 0;
   2074       1.1      matt }
   2075