Home | History | Annotate | Line # | Download | only in marvell
if_gfe.c revision 1.5
      1  1.5  matt /*	$NetBSD: if_gfe.c,v 1.5 2003/03/24 17:00:54 matt Exp $	*/
      2  1.1  matt 
      3  1.1  matt /*
      4  1.1  matt  * Copyright (c) 2002 Allegro Networks, Inc., Wasabi Systems, Inc.
      5  1.1  matt  * All rights reserved.
      6  1.1  matt  *
      7  1.1  matt  * Redistribution and use in source and binary forms, with or without
      8  1.1  matt  * modification, are permitted provided that the following conditions
      9  1.1  matt  * are met:
     10  1.1  matt  * 1. Redistributions of source code must retain the above copyright
     11  1.1  matt  *    notice, this list of conditions and the following disclaimer.
     12  1.1  matt  * 2. Redistributions in binary form must reproduce the above copyright
     13  1.1  matt  *    notice, this list of conditions and the following disclaimer in the
     14  1.1  matt  *    documentation and/or other materials provided with the distribution.
     15  1.1  matt  * 3. All advertising materials mentioning features or use of this software
     16  1.1  matt  *    must display the following acknowledgement:
     17  1.1  matt  *      This product includes software developed for the NetBSD Project by
     18  1.1  matt  *      Allegro Networks, Inc., and Wasabi Systems, Inc.
     19  1.1  matt  * 4. The name of Allegro Networks, Inc. may not be used to endorse
     20  1.1  matt  *    or promote products derived from this software without specific prior
     21  1.1  matt  *    written permission.
     22  1.1  matt  * 5. The name of Wasabi Systems, Inc. may not be used to endorse
     23  1.1  matt  *    or promote products derived from this software without specific prior
     24  1.1  matt  *    written permission.
     25  1.1  matt  *
     26  1.1  matt  * THIS SOFTWARE IS PROVIDED BY ALLEGRO NETWORKS, INC. AND
     27  1.1  matt  * WASABI SYSTEMS, INC. ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES,
     28  1.1  matt  * INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY
     29  1.1  matt  * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     30  1.1  matt  * IN NO EVENT SHALL EITHER ALLEGRO NETWORKS, INC. OR WASABI SYSTEMS, INC.
     31  1.1  matt  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     32  1.1  matt  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     33  1.1  matt  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     34  1.1  matt  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     35  1.1  matt  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     36  1.1  matt  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     37  1.1  matt  * POSSIBILITY OF SUCH DAMAGE.
     38  1.1  matt  */
     39  1.1  matt 
     40  1.1  matt /*
     41  1.1  matt  * if_gfe.c -- GT ethernet MAC driver
     42  1.1  matt  */
     43  1.1  matt 
     44  1.1  matt #include "opt_inet.h"
     45  1.1  matt #include "bpfilter.h"
     46  1.1  matt 
     47  1.1  matt #include <sys/param.h>
     48  1.1  matt #include <sys/types.h>
     49  1.1  matt #include <sys/inttypes.h>
     50  1.1  matt #include <sys/queue.h>
     51  1.1  matt 
     52  1.1  matt #include <sys/callout.h>
     53  1.1  matt #include <sys/device.h>
     54  1.1  matt #include <sys/errno.h>
     55  1.1  matt #include <sys/ioctl.h>
     56  1.1  matt #include <sys/mbuf.h>
     57  1.1  matt #include <sys/socket.h>
     58  1.1  matt 
     59  1.1  matt #include <machine/bus.h>
     60  1.1  matt 
     61  1.1  matt #include <net/if.h>
     62  1.1  matt #include <net/if_dl.h>
     63  1.1  matt #include <net/if_ether.h>
     64  1.1  matt #include <net/if_media.h>
     65  1.1  matt 
     66  1.1  matt #ifdef INET
     67  1.1  matt #include <netinet/in.h>
     68  1.1  matt #include <netinet/if_inarp.h>
     69  1.1  matt #endif
     70  1.1  matt #if NBPFILTER > 0
     71  1.1  matt #include <net/bpf.h>
     72  1.1  matt #endif
     73  1.1  matt 
     74  1.1  matt #include <dev/mii/miivar.h>
     75  1.1  matt 
     76  1.1  matt #include <dev/marvell/gtintrreg.h>
     77  1.1  matt #include <dev/marvell/gtethreg.h>
     78  1.1  matt 
     79  1.1  matt #include <dev/marvell/gtvar.h>
     80  1.1  matt #include <dev/marvell/if_gfevar.h>
     81  1.1  matt 
     82  1.1  matt #define	GE_READ(sc, reg) \
     83  1.3  matt 	bus_space_read_4((sc)->sc_gt_memt, (sc)->sc_memh, ETH__ ## reg)
     84  1.1  matt #define	GE_WRITE(sc, reg, v) \
     85  1.3  matt 	bus_space_write_4((sc)->sc_gt_memt, (sc)->sc_memh, ETH__ ## reg, (v))
     86  1.1  matt 
     87  1.1  matt #define	GE_DEBUG
     88  1.1  matt #if 0
     89  1.1  matt #define	GE_NOHASH
     90  1.1  matt #define	GE_NORX
     91  1.1  matt #endif
     92  1.1  matt 
     93  1.1  matt #ifdef GE_DEBUG
     94  1.1  matt #define	GE_DPRINTF(sc, a)	do \
     95  1.1  matt 				  if ((sc)->sc_ec.ec_if.if_flags & IFF_DEBUG) \
     96  1.1  matt 				    printf a; \
     97  1.1  matt 				while (0)
     98  1.1  matt #define	GE_FUNC_ENTER(sc, func)	GE_DPRINTF(sc, ("[" func))
     99  1.1  matt #define	GE_FUNC_EXIT(sc, str)	GE_DPRINTF(sc, (str "]"))
    100  1.1  matt #else
    101  1.1  matt #define	GE_DPRINTF(sc, a)	do { } while (0)
    102  1.1  matt #define	GE_FUNC_ENTER(sc, func)	do { } while (0)
    103  1.1  matt #define	GE_FUNC_EXIT(sc, str)	do { } while (0)
    104  1.1  matt #endif
    105  1.1  matt enum gfe_whack_op {
    106  1.1  matt 	GE_WHACK_START,		GE_WHACK_RESTART,
    107  1.1  matt 	GE_WHACK_CHANGE,	GE_WHACK_STOP
    108  1.1  matt };
    109  1.1  matt 
    110  1.1  matt enum gfe_hash_op {
    111  1.1  matt 	GE_HASH_ADD,		GE_HASH_REMOVE,
    112  1.1  matt };
    113  1.1  matt 
    114  1.2  matt #if 1
    115  1.2  matt #define	htogt32(a)		htobe32(a)
    116  1.2  matt #define	gt32toh(a)		be32toh(a)
    117  1.2  matt #else
    118  1.2  matt #define	htogt32(a)		htole32(a)
    119  1.2  matt #define	gt32toh(a)		le32toh(a)
    120  1.2  matt #endif
    121  1.2  matt 
    122  1.1  matt #define	STATIC
    123  1.1  matt 
    124  1.1  matt STATIC int gfe_match (struct device *, struct cfdata *, void *);
    125  1.1  matt STATIC void gfe_attach (struct device *, struct device *, void *);
    126  1.1  matt 
    127  1.2  matt STATIC int gfe_dmamem_alloc(struct gfe_softc *, struct gfe_dmamem *, int,
    128  1.2  matt 	size_t, int);
    129  1.1  matt STATIC void gfe_dmamem_free(struct gfe_softc *, struct gfe_dmamem *);
    130  1.1  matt 
    131  1.1  matt STATIC int gfe_ifioctl (struct ifnet *, u_long, caddr_t);
    132  1.1  matt STATIC void gfe_ifstart (struct ifnet *);
    133  1.1  matt STATIC void gfe_ifwatchdog (struct ifnet *);
    134  1.1  matt 
    135  1.1  matt STATIC int gfe_mii_mediachange (struct ifnet *);
    136  1.1  matt STATIC void gfe_mii_mediastatus (struct ifnet *, struct ifmediareq *);
    137  1.1  matt STATIC int gfe_mii_read (struct device *, int, int);
    138  1.1  matt STATIC void gfe_mii_write (struct device *, int, int, int);
    139  1.1  matt STATIC void gfe_mii_statchg (struct device *);
    140  1.1  matt 
    141  1.1  matt STATIC void gfe_tick(void *arg);
    142  1.1  matt 
    143  1.1  matt STATIC void gfe_tx_restart(void *);
    144  1.1  matt STATIC int gfe_tx_enqueue(struct gfe_softc *, enum gfe_txprio);
    145  1.1  matt STATIC uint32_t gfe_tx_done(struct gfe_softc *, enum gfe_txprio, uint32_t);
    146  1.1  matt STATIC void gfe_tx_cleanup(struct gfe_softc *, enum gfe_txprio, int);
    147  1.1  matt STATIC int gfe_tx_start(struct gfe_softc *, enum gfe_txprio);
    148  1.1  matt STATIC void gfe_tx_stop(struct gfe_softc *, enum gfe_whack_op);
    149  1.1  matt 
    150  1.1  matt STATIC void gfe_rx_cleanup(struct gfe_softc *, enum gfe_rxprio);
    151  1.1  matt STATIC void gfe_rx_get(struct gfe_softc *, enum gfe_rxprio);
    152  1.1  matt STATIC int gfe_rx_prime(struct gfe_softc *);
    153  1.1  matt STATIC uint32_t gfe_rx_process(struct gfe_softc *, uint32_t, uint32_t);
    154  1.1  matt STATIC int gfe_rx_rxqalloc(struct gfe_softc *, enum gfe_rxprio);
    155  1.1  matt STATIC void gfe_rx_stop(struct gfe_softc *, enum gfe_whack_op);
    156  1.1  matt 
    157  1.1  matt STATIC int gfe_intr(void *);
    158  1.1  matt 
    159  1.1  matt STATIC int gfe_whack(struct gfe_softc *, enum gfe_whack_op);
    160  1.1  matt 
    161  1.1  matt STATIC int gfe_hash_compute(struct gfe_softc *, const u_int8_t [ETHER_ADDR_LEN]);
    162  1.1  matt STATIC int gfe_hash_entry_op(struct gfe_softc *, enum gfe_hash_op,
    163  1.1  matt 	enum gfe_rxprio, const u_int8_t [ETHER_ADDR_LEN]);
    164  1.1  matt STATIC int gfe_hash_multichg(struct ethercom *, const struct ether_multi *,
    165  1.1  matt 	u_long);
    166  1.1  matt STATIC int gfe_hash_fill(struct gfe_softc *);
    167  1.1  matt STATIC int gfe_hash_alloc(struct gfe_softc *);
    168  1.1  matt 
    169  1.1  matt /* Linkup to the rest of the kernel */
    170  1.1  matt CFATTACH_DECL(gfe, sizeof(struct gfe_softc),
    171  1.1  matt     gfe_match, gfe_attach, NULL, NULL);
    172  1.1  matt 
    173  1.2  matt extern struct cfdriver gfe_cd;
    174  1.2  matt 
    175  1.1  matt int
    176  1.1  matt gfe_match(struct device *parent, struct cfdata *cf, void *aux)
    177  1.1  matt {
    178  1.1  matt 	struct gt_softc *gt = (struct gt_softc *) parent;
    179  1.1  matt 	struct gt_attach_args *ga = aux;
    180  1.1  matt 	uint8_t enaddr[6];
    181  1.1  matt 
    182  1.2  matt 	if (!GT_ETHEROK(gt, ga, &gfe_cd))
    183  1.1  matt 		return 0;
    184  1.1  matt 
    185  1.1  matt 	if (gtget_macaddr(gt, ga->ga_unit, enaddr) < 0)
    186  1.1  matt 		return 0;
    187  1.1  matt 
    188  1.1  matt 	if (enaddr[0] == 0 && enaddr[1] == 0 && enaddr[2] == 0 &&
    189  1.1  matt 	    enaddr[3] == 0 && enaddr[4] == 0 && enaddr[5] == 0)
    190  1.1  matt 		return 0;
    191  1.1  matt 
    192  1.1  matt 	return 1;
    193  1.1  matt }
    194  1.1  matt 
    195  1.1  matt /*
    196  1.1  matt  * Attach this instance, and then all the sub-devices
    197  1.1  matt  */
    198  1.1  matt void
    199  1.1  matt gfe_attach(struct device *parent, struct device *self, void *aux)
    200  1.1  matt {
    201  1.5  matt 	struct gt_attach_args * const ga = aux;
    202  1.5  matt 	struct gt_softc * const gt = (struct gt_softc *) parent;
    203  1.5  matt 	struct gfe_softc * const sc = (struct gfe_softc *) self;
    204  1.5  matt 	struct ifnet * const ifp = &sc->sc_ec.ec_if;
    205  1.1  matt 	uint32_t data;
    206  1.1  matt 	uint8_t enaddr[6];
    207  1.1  matt 	int phyaddr;
    208  1.1  matt 	uint32_t sdcr;
    209  1.1  matt 
    210  1.2  matt 	GT_ETHERFOUND(gt, ga);
    211  1.2  matt 
    212  1.2  matt 	sc->sc_gt_memt = ga->ga_memt;
    213  1.2  matt 	sc->sc_gt_memh = ga->ga_memh;
    214  1.1  matt 	sc->sc_dmat = ga->ga_dmat;
    215  1.1  matt 	sc->sc_macno = ga->ga_unit;
    216  1.3  matt 
    217  1.3  matt 	if (bus_space_subregion(sc->sc_gt_memt, sc->sc_gt_memh,
    218  1.3  matt 		    ETH_BASE(sc->sc_macno), ETH_SIZE, &sc->sc_memh)) {
    219  1.3  matt 		aprint_error(": failed to map registers\n");
    220  1.3  matt 	}
    221  1.1  matt 
    222  1.1  matt 	callout_init(&sc->sc_co);
    223  1.1  matt 
    224  1.2  matt 	data = bus_space_read_4(sc->sc_gt_memt, sc->sc_gt_memh, ETH_EPAR);
    225  1.1  matt 	phyaddr = ETH_EPAR_PhyAD_GET(data, sc->sc_macno);
    226  1.1  matt 
    227  1.1  matt 	gtget_macaddr(gt, sc->sc_macno, enaddr);
    228  1.1  matt 
    229  1.1  matt 	sc->sc_pcr = GE_READ(sc, EPCR);
    230  1.1  matt 	sc->sc_pcxr = GE_READ(sc, EPCXR);
    231  1.1  matt 	sc->sc_intrmask = GE_READ(sc, EIMR) | ETH_IR_MIIPhySTC;
    232  1.1  matt 
    233  1.2  matt 	aprint_normal(": address %s", ether_sprintf(enaddr));
    234  1.1  matt 
    235  1.1  matt #if defined(DEBUG)
    236  1.2  matt 	aprint_normal(", pcr %#x, pcxr %#x", sc->sc_pcr, sc->sc_pcxr);
    237  1.1  matt #endif
    238  1.1  matt 
    239  1.1  matt 	sc->sc_pcxr &= ~ETH_EPCXR_PRIOrx_Override;
    240  1.2  matt 	if (sc->sc_dev.dv_cfdata->cf_flags & 1) {
    241  1.2  matt 		aprint_normal(", phy %d (rmii)", phyaddr);
    242  1.2  matt 		sc->sc_pcxr |= ETH_EPCXR_RMIIEn;
    243  1.2  matt 	} else {
    244  1.2  matt 		aprint_normal(", phy %d (mii)", phyaddr);
    245  1.2  matt 		sc->sc_pcxr &= ~ETH_EPCXR_RMIIEn;
    246  1.2  matt 	}
    247  1.1  matt 	sc->sc_pcxr &= ~(3 << 14);
    248  1.1  matt 	sc->sc_pcxr |= (ETH_EPCXR_MFL_1536 << 14);
    249  1.1  matt 
    250  1.1  matt 	if (sc->sc_pcr & ETH_EPCR_EN) {
    251  1.1  matt 		int tries = 1000;
    252  1.1  matt 		/*
    253  1.1  matt 		 * Abort transmitter and receiver and wait for them to quiese
    254  1.1  matt 		 */
    255  1.1  matt 		GE_WRITE(sc, ESDCMR, ETH_ESDCMR_AR|ETH_ESDCMR_AT);
    256  1.1  matt 		do {
    257  1.1  matt 			delay(100);
    258  1.1  matt 		} while (tries-- > 0 && (GE_READ(sc, ESDCMR) & (ETH_ESDCMR_AR|ETH_ESDCMR_AT)));
    259  1.1  matt 	}
    260  1.1  matt 
    261  1.1  matt 	sc->sc_pcr &= ~ETH_EPCR_EN;
    262  1.1  matt 
    263  1.1  matt #if defined(DEBUG)
    264  1.2  matt 	aprint_normal(", pcr %#x, pcxr %#x", sc->sc_pcr, sc->sc_pcxr);
    265  1.1  matt #endif
    266  1.1  matt 
    267  1.1  matt 	/*
    268  1.1  matt 	 * Now turn off the GT.  If it didn't quiese, too ***ing bad.
    269  1.1  matt 	 */
    270  1.1  matt 	GE_WRITE(sc, EPCR, sc->sc_pcr);
    271  1.1  matt 	GE_WRITE(sc, EIMR, sc->sc_intrmask);
    272  1.1  matt 	sdcr = GE_READ(sc, ESDCR);
    273  1.1  matt 	ETH_ESDCR_BSZ_SET(sdcr, ETH_ESDCR_BSZ_4);
    274  1.1  matt 	sdcr |= ETH_ESDCR_RIFB;
    275  1.1  matt 	GE_WRITE(sc, ESDCR, sdcr);
    276  1.1  matt 	sc->sc_max_frame_length = 1536;
    277  1.1  matt 
    278  1.2  matt 	aprint_normal("\n");
    279  1.5  matt 	sc->sc_mii.mii_ifp = ifp;
    280  1.1  matt 	sc->sc_mii.mii_readreg = gfe_mii_read;
    281  1.1  matt 	sc->sc_mii.mii_writereg = gfe_mii_write;
    282  1.1  matt 	sc->sc_mii.mii_statchg = gfe_mii_statchg;
    283  1.1  matt 
    284  1.1  matt 	ifmedia_init(&sc->sc_mii.mii_media, 0, gfe_mii_mediachange,
    285  1.1  matt 		gfe_mii_mediastatus);
    286  1.1  matt 
    287  1.1  matt 	mii_attach(&sc->sc_dev, &sc->sc_mii, 0xffffffff, phyaddr,
    288  1.1  matt 		MII_OFFSET_ANY, MIIF_NOISOLATE);
    289  1.1  matt 	if (LIST_FIRST(&sc->sc_mii.mii_phys) == NULL) {
    290  1.1  matt 		ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
    291  1.1  matt 		ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE);
    292  1.1  matt 	} else {
    293  1.1  matt 		ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_AUTO);
    294  1.1  matt 	}
    295  1.1  matt 
    296  1.1  matt 	strcpy(ifp->if_xname, sc->sc_dev.dv_xname);
    297  1.1  matt 	ifp->if_softc = sc;
    298  1.2  matt 	/* ifp->if_mowner = &sc->sc_mowner; */
    299  1.1  matt 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
    300  1.1  matt #if 0
    301  1.1  matt 	ifp->if_flags |= IFF_DEBUG;
    302  1.1  matt #endif
    303  1.1  matt 	ifp->if_ioctl = gfe_ifioctl;
    304  1.1  matt 	ifp->if_start = gfe_ifstart;
    305  1.1  matt 	ifp->if_watchdog = gfe_ifwatchdog;
    306  1.1  matt 
    307  1.1  matt 	if_attach(ifp);
    308  1.1  matt 	ether_ifattach(ifp, enaddr);
    309  1.1  matt #if NBPFILTER > 0
    310  1.5  matt 	bpfattach(ifp, DLT_EN10MB, sizeof(struct ether_header));
    311  1.1  matt #endif
    312  1.1  matt #if NRND > 0
    313  1.1  matt 	rnd_attach_source(&sc->sc_rnd_source, self->dv_xname, RND_TYPE_NET, 0);
    314  1.1  matt #endif
    315  1.1  matt 	intr_establish(IRQ_ETH0 + sc->sc_macno, IST_LEVEL, IPL_NET,
    316  1.1  matt 	    gfe_intr, sc);
    317  1.1  matt }
    318  1.1  matt 
    319  1.1  matt int
    320  1.1  matt gfe_dmamem_alloc(struct gfe_softc *sc, struct gfe_dmamem *gdm, int maxsegs,
    321  1.2  matt 	size_t size, int flags)
    322  1.1  matt {
    323  1.1  matt 	int error = 0;
    324  1.1  matt 	GE_FUNC_ENTER(sc, "gfe_dmamem_alloc");
    325  1.1  matt 	gdm->gdm_size = size;
    326  1.1  matt 	gdm->gdm_maxsegs = maxsegs;
    327  1.1  matt 
    328  1.5  matt #if 0
    329  1.2  matt 	flags |= BUS_DMA_NOCACHE;
    330  1.2  matt #endif
    331  1.2  matt 
    332  1.1  matt 	error = bus_dmamem_alloc(sc->sc_dmat, gdm->gdm_size, NBPG,
    333  1.1  matt 	    gdm->gdm_size, gdm->gdm_segs, gdm->gdm_maxsegs, &gdm->gdm_nsegs,
    334  1.1  matt 	    BUS_DMA_NOWAIT);
    335  1.1  matt 	if (error)
    336  1.1  matt 		goto fail;
    337  1.1  matt 
    338  1.1  matt 	error = bus_dmamem_map(sc->sc_dmat, gdm->gdm_segs, gdm->gdm_nsegs,
    339  1.2  matt 	    gdm->gdm_size, &gdm->gdm_kva, flags | BUS_DMA_NOWAIT);
    340  1.1  matt 	if (error)
    341  1.1  matt 		goto fail;
    342  1.1  matt 
    343  1.1  matt 	error = bus_dmamap_create(sc->sc_dmat, gdm->gdm_size, gdm->gdm_nsegs,
    344  1.1  matt 	    gdm->gdm_size, 0, BUS_DMA_ALLOCNOW|BUS_DMA_NOWAIT, &gdm->gdm_map);
    345  1.1  matt 	if (error)
    346  1.1  matt 		goto fail;
    347  1.1  matt 
    348  1.1  matt 	error = bus_dmamap_load(sc->sc_dmat, gdm->gdm_map, gdm->gdm_kva,
    349  1.1  matt 	    gdm->gdm_size, NULL, BUS_DMA_NOWAIT);
    350  1.2  matt 	if (error)
    351  1.2  matt 		goto fail;
    352  1.1  matt 
    353  1.2  matt 	/* invalidate from cache */
    354  1.2  matt 	bus_dmamap_sync(sc->sc_dmat, gdm->gdm_map, 0, gdm->gdm_size,
    355  1.2  matt 	    BUS_DMASYNC_PREREAD);
    356  1.1  matt fail:
    357  1.1  matt 	if (error) {
    358  1.1  matt 		gfe_dmamem_free(sc, gdm);
    359  1.1  matt 		GE_DPRINTF(sc, (":err=%d", error));
    360  1.1  matt 	}
    361  1.2  matt 	GE_DPRINTF(sc, (":kva=%p/%#x,map=%p,nsegs=%d,pa=%x/%x",
    362  1.2  matt 	    gdm->gdm_kva, gdm->gdm_size, gdm->gdm_map, gdm->gdm_map->dm_nsegs,
    363  1.2  matt 	    gdm->gdm_map->dm_segs->ds_addr, gdm->gdm_map->dm_segs->ds_len));
    364  1.1  matt 	GE_FUNC_EXIT(sc, "");
    365  1.1  matt 	return error;
    366  1.1  matt }
    367  1.1  matt 
    368  1.1  matt void
    369  1.1  matt gfe_dmamem_free(struct gfe_softc *sc, struct gfe_dmamem *gdm)
    370  1.1  matt {
    371  1.1  matt 	GE_FUNC_ENTER(sc, "gfe_dmamem_free");
    372  1.1  matt 	if (gdm->gdm_map)
    373  1.1  matt 		bus_dmamap_destroy(sc->sc_dmat, gdm->gdm_map);
    374  1.1  matt 	if (gdm->gdm_kva)
    375  1.1  matt 		bus_dmamem_unmap(sc->sc_dmat, gdm->gdm_kva, gdm->gdm_size);
    376  1.1  matt 	if (gdm->gdm_nsegs > 0)
    377  1.1  matt 		bus_dmamem_free(sc->sc_dmat, gdm->gdm_segs, gdm->gdm_nsegs);
    378  1.1  matt 	gdm->gdm_map = NULL;
    379  1.1  matt 	gdm->gdm_kva = NULL;
    380  1.1  matt 	gdm->gdm_nsegs = 0;
    381  1.1  matt 	GE_FUNC_EXIT(sc, "");
    382  1.1  matt }
    383  1.1  matt 
    384  1.1  matt int
    385  1.1  matt gfe_ifioctl(struct ifnet *ifp, u_long cmd, caddr_t data)
    386  1.1  matt {
    387  1.1  matt 	struct gfe_softc * const sc = ifp->if_softc;
    388  1.1  matt 	struct ifreq *ifr = (struct ifreq *) data;
    389  1.1  matt 	struct ifaddr *ifa = (struct ifaddr *) data;
    390  1.1  matt 	int s, error = 0;
    391  1.1  matt 
    392  1.1  matt 	GE_FUNC_ENTER(sc, "gfe_ifioctl");
    393  1.1  matt 	s = splnet();
    394  1.1  matt 
    395  1.1  matt 	switch (cmd) {
    396  1.1  matt 	case SIOCSIFADDR:
    397  1.1  matt 		ifp->if_flags |= IFF_UP;
    398  1.1  matt 		switch (ifa->ifa_addr->sa_family) {
    399  1.1  matt #ifdef INET
    400  1.1  matt 		case AF_INET:
    401  1.1  matt 			error = gfe_whack(sc, GE_WHACK_START);
    402  1.1  matt 			if (error == 0)
    403  1.1  matt 				arp_ifinit(ifp, ifa);
    404  1.1  matt 			break;
    405  1.1  matt #endif
    406  1.1  matt 		default:
    407  1.1  matt 			error = gfe_whack(sc, GE_WHACK_START);
    408  1.1  matt 			break;
    409  1.1  matt 		}
    410  1.1  matt 		break;
    411  1.1  matt 
    412  1.1  matt 	case SIOCSIFFLAGS:
    413  1.1  matt 		switch (ifp->if_flags & (IFF_UP|IFF_RUNNING)) {
    414  1.1  matt 		case IFF_UP|IFF_RUNNING:/* active->active, update */
    415  1.1  matt 			error = gfe_whack(sc, GE_WHACK_CHANGE);
    416  1.1  matt 			break;
    417  1.1  matt 		case IFF_RUNNING:	/* not up, so we stop */
    418  1.1  matt 			error = gfe_whack(sc, GE_WHACK_STOP);
    419  1.1  matt 			break;
    420  1.1  matt 		case IFF_UP:		/* not running, so we start */
    421  1.1  matt 			error = gfe_whack(sc, GE_WHACK_START);
    422  1.1  matt 			break;
    423  1.1  matt 		case 0:			/* idle->idle: do nothing */
    424  1.1  matt 			break;
    425  1.1  matt 		}
    426  1.1  matt 		break;
    427  1.1  matt 
    428  1.1  matt 	case SIOCADDMULTI:
    429  1.1  matt 	case SIOCDELMULTI:
    430  1.1  matt 		error = (cmd == SIOCADDMULTI)
    431  1.1  matt 		    ? ether_addmulti(ifr, &sc->sc_ec)
    432  1.1  matt 		    : ether_delmulti(ifr, &sc->sc_ec);
    433  1.1  matt 		if (error == ENETRESET) {
    434  1.1  matt 			if (ifp->if_flags & IFF_RUNNING)
    435  1.1  matt 				error = gfe_whack(sc, GE_WHACK_CHANGE);
    436  1.1  matt 			else
    437  1.1  matt 				error = 0;
    438  1.1  matt 		}
    439  1.1  matt 		break;
    440  1.1  matt 
    441  1.1  matt 	case SIOCSIFMTU:
    442  1.1  matt 		if (ifr->ifr_mtu > ETHERMTU || ifr->ifr_mtu < ETHERMIN) {
    443  1.1  matt 			error = EINVAL;
    444  1.1  matt 			break;
    445  1.1  matt 		}
    446  1.1  matt 		ifp->if_mtu = ifr->ifr_mtu;
    447  1.1  matt 		break;
    448  1.1  matt 
    449  1.1  matt 	case SIOCSIFMEDIA:
    450  1.1  matt 	case SIOCGIFMEDIA:
    451  1.1  matt 		error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii.mii_media, cmd);
    452  1.1  matt 		break;
    453  1.1  matt 
    454  1.1  matt 	default:
    455  1.1  matt 		error = EINVAL;
    456  1.1  matt 		break;
    457  1.1  matt 	}
    458  1.1  matt 	splx(s);
    459  1.1  matt 	GE_FUNC_EXIT(sc, "");
    460  1.1  matt 	return error;
    461  1.1  matt }
    462  1.1  matt 
    463  1.1  matt void
    464  1.1  matt gfe_ifstart(struct ifnet *ifp)
    465  1.1  matt {
    466  1.1  matt 	struct gfe_softc * const sc = ifp->if_softc;
    467  1.1  matt 	struct mbuf *m;
    468  1.1  matt 
    469  1.1  matt 	GE_FUNC_ENTER(sc, "gfe_ifstart");
    470  1.1  matt 
    471  1.1  matt 	if ((ifp->if_flags & IFF_RUNNING) == 0) {
    472  1.1  matt 		GE_FUNC_EXIT(sc, "$");
    473  1.1  matt 		return;
    474  1.1  matt 	}
    475  1.1  matt 
    476  1.1  matt 	if (sc->sc_txq[GE_TXPRIO_HI] == NULL) {
    477  1.1  matt 		ifp->if_flags |= IFF_OACTIVE;
    478  1.1  matt #if defined(DEBUG) || defined(DIAGNOSTIC)
    479  1.1  matt 		printf("%s: ifstart: txq not yet created\n", ifp->if_xname);
    480  1.1  matt #endif
    481  1.1  matt 		GE_FUNC_EXIT(sc, "");
    482  1.1  matt 		return;
    483  1.1  matt 	}
    484  1.1  matt 
    485  1.1  matt 	for (;;) {
    486  1.1  matt 		IF_DEQUEUE(&ifp->if_snd, m);
    487  1.1  matt 		if (m == NULL) {
    488  1.1  matt 			ifp->if_flags &= ~IFF_OACTIVE;
    489  1.1  matt 			GE_FUNC_EXIT(sc, "");
    490  1.1  matt 			return;
    491  1.1  matt 		}
    492  1.1  matt 
    493  1.1  matt 		/*
    494  1.1  matt 		 * No space in the pending queue?  try later.
    495  1.1  matt 		 */
    496  1.1  matt 		if (IF_QFULL(&sc->sc_txq[GE_TXPRIO_HI]->txq_pendq))
    497  1.1  matt 			break;
    498  1.1  matt 
    499  1.1  matt 		/*
    500  1.1  matt 		 * Try to enqueue a mbuf to the device. If that fails, we
    501  1.1  matt 		 * can always try to map the next mbuf.
    502  1.1  matt 		 */
    503  1.1  matt 		IF_ENQUEUE(&sc->sc_txq[GE_TXPRIO_HI]->txq_pendq, m);
    504  1.1  matt 		GE_DPRINTF(sc, (">"));
    505  1.1  matt #ifndef GE_NOTX
    506  1.1  matt 		(void) gfe_tx_enqueue(sc, GE_TXPRIO_HI);
    507  1.1  matt #endif
    508  1.1  matt 	}
    509  1.1  matt 
    510  1.1  matt 	/*
    511  1.1  matt 	 * Attempt to queue the mbuf for send failed.
    512  1.1  matt 	 */
    513  1.1  matt 	IF_PREPEND(&ifp->if_snd, m);
    514  1.1  matt 	ifp->if_flags |= IFF_OACTIVE;
    515  1.1  matt 	GE_FUNC_EXIT(sc, "%%");
    516  1.1  matt }
    517  1.1  matt 
    518  1.1  matt void
    519  1.1  matt gfe_ifwatchdog(struct ifnet *ifp)
    520  1.1  matt {
    521  1.1  matt 	struct gfe_softc * const sc = ifp->if_softc;
    522  1.1  matt 	struct gfe_txqueue *txq;
    523  1.1  matt 
    524  1.1  matt 	GE_FUNC_ENTER(sc, "gfe_ifwatchdog");
    525  1.1  matt 	printf("%s: device timeout",
    526  1.1  matt 		sc->sc_dev.dv_xname);
    527  1.1  matt 	if ((txq = sc->sc_txq[GE_TXPRIO_HI]) != NULL) {
    528  1.2  matt 		unsigned int curtxdnum = (bus_space_read_4(sc->sc_gt_memt, sc->sc_gt_memh, txq->txq_ectdp) - txq->txq_desc_busaddr) / 16;
    529  1.1  matt 		printf(" (fi=%d,lo=%d,cur=%d(%#x),icm=%#x) ",
    530  1.1  matt 		    txq->txq_fi, txq->txq_lo, curtxdnum,
    531  1.1  matt 		    txq->txq_descs[curtxdnum].ed_cmdsts,
    532  1.1  matt 		    GE_READ(sc, EICR));
    533  1.1  matt 	}
    534  1.1  matt 	printf("\n");
    535  1.1  matt 	ifp->if_oerrors++;
    536  1.1  matt 	(void) gfe_whack(sc, GE_WHACK_RESTART);
    537  1.1  matt 	GE_FUNC_EXIT(sc, "");
    538  1.1  matt }
    539  1.1  matt 
    540  1.1  matt int
    542  1.1  matt gfe_rx_rxqalloc(struct gfe_softc *sc, enum gfe_rxprio rxprio)
    543  1.1  matt {
    544  1.1  matt 	struct gfe_rxqueue *rxq;
    545  1.1  matt 	volatile struct gt_eth_desc *rxd;
    546  1.1  matt 	const bus_dma_segment_t *ds;
    547  1.1  matt 	int error;
    548  1.1  matt 	int idx;
    549  1.1  matt 	bus_addr_t nxtaddr;
    550  1.1  matt 	bus_size_t boff;
    551  1.1  matt 
    552  1.2  matt 	GE_FUNC_ENTER(sc, "gfe_rx_rxqalloc");
    553  1.1  matt 	GE_DPRINTF(sc, ("(%d)", rxprio));
    554  1.1  matt 	if (sc->sc_rxq[rxprio] != NULL) {
    555  1.1  matt 		GE_FUNC_EXIT(sc, "");
    556  1.1  matt 		return 0;
    557  1.1  matt 	}
    558  1.1  matt 
    559  1.1  matt 	rxq = (struct gfe_rxqueue *) malloc(sizeof(*rxq), M_DEVBUF, M_NOWAIT);
    560  1.1  matt 	if (rxq == NULL) {
    561  1.1  matt 		GE_FUNC_EXIT(sc, "!");
    562  1.1  matt 		return ENOMEM;
    563  1.1  matt 	}
    564  1.1  matt 
    565  1.1  matt 	memset(rxq, 0, sizeof(*rxq));
    566  1.2  matt 
    567  1.5  matt 	error = gfe_dmamem_alloc(sc, &rxq->rxq_desc_mem, 1,
    568  1.1  matt 	    GE_RXDESC_MEMSIZE, BUS_DMA_NOCACHE);
    569  1.1  matt 	if (error) {
    570  1.1  matt 		free(rxq, M_DEVBUF);
    571  1.1  matt 		GE_FUNC_EXIT(sc, "!!");
    572  1.1  matt 		return error;
    573  1.1  matt 	}
    574  1.2  matt 	error = gfe_dmamem_alloc(sc, &rxq->rxq_buf_mem, GE_RXBUF_NSEGS,
    575  1.1  matt 	    GE_RXBUF_MEMSIZE, 0);
    576  1.1  matt 	if (error) {
    577  1.1  matt 		gfe_dmamem_free(sc, &rxq->rxq_desc_mem);
    578  1.1  matt 		free(rxq, M_DEVBUF);
    579  1.1  matt 		GE_FUNC_EXIT(sc, "!!!");
    580  1.1  matt 		return error;
    581  1.1  matt 	}
    582  1.1  matt 
    583  1.1  matt 	memset(rxq->rxq_desc_mem.gdm_kva, 0, GE_TXMEM_SIZE);
    584  1.1  matt 
    585  1.1  matt 	sc->sc_rxq[rxprio] = rxq;
    586  1.1  matt 	rxq->rxq_descs =
    587  1.1  matt 	    (volatile struct gt_eth_desc *) rxq->rxq_desc_mem.gdm_kva;
    588  1.1  matt 	rxq->rxq_desc_busaddr = rxq->rxq_desc_mem.gdm_map->dm_segs[0].ds_addr;
    589  1.1  matt 	rxq->rxq_bufs = (struct gfe_rxbuf *) rxq->rxq_buf_mem.gdm_kva;
    590  1.1  matt 	rxq->rxq_fi = 0;
    591  1.1  matt 	rxq->rxq_active = GE_RXDESC_MAX;
    592  1.1  matt 	for (idx = 0, rxd = rxq->rxq_descs,
    593  1.1  matt 		boff = 0, ds = rxq->rxq_buf_mem.gdm_map->dm_segs,
    594  1.1  matt 		nxtaddr = rxq->rxq_desc_busaddr + sizeof(*rxd);
    595  1.1  matt 	     idx < GE_RXDESC_MAX;
    596  1.2  matt 	     idx++, rxd++, nxtaddr += sizeof(*rxd)) {
    597  1.2  matt 		rxd->ed_lencnt = htogt32(GE_RXBUF_SIZE << 16);
    598  1.2  matt 		rxd->ed_cmdsts = htogt32(RX_CMD_F|RX_CMD_L|RX_CMD_O|RX_CMD_EI);
    599  1.1  matt 		rxd->ed_bufptr = htogt32(ds->ds_addr + boff);
    600  1.1  matt 		/*
    601  1.1  matt 		 * update the nxtptr to point to the next txd.
    602  1.1  matt 		 */
    603  1.1  matt 		if (idx == GE_RXDESC_MAX - 1)
    604  1.2  matt 			nxtaddr = rxq->rxq_desc_busaddr;
    605  1.1  matt 		rxd->ed_nxtptr = htogt32(nxtaddr);
    606  1.1  matt 		boff += GE_RXBUF_SIZE;
    607  1.1  matt 		if (boff == ds->ds_len) {
    608  1.1  matt 			ds++;
    609  1.1  matt 			boff = 0;
    610  1.1  matt 		}
    611  1.1  matt 	}
    612  1.1  matt 	bus_dmamap_sync(sc->sc_dmat, rxq->rxq_desc_mem.gdm_map, 0,
    613  1.1  matt 			rxq->rxq_desc_mem.gdm_map->dm_mapsize,
    614  1.1  matt 			BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    615  1.1  matt 	bus_dmamap_sync(sc->sc_dmat, rxq->rxq_buf_mem.gdm_map, 0,
    616  1.2  matt 			rxq->rxq_buf_mem.gdm_map->dm_mapsize,
    617  1.1  matt 			BUS_DMASYNC_PREREAD);
    618  1.1  matt 
    619  1.1  matt 	rxq->rxq_intrbits = ETH_IR_RxBuffer|ETH_IR_RxError;
    620  1.1  matt 	switch (rxprio) {
    621  1.1  matt 	case GE_RXPRIO_HI:
    622  1.1  matt 		rxq->rxq_intrbits |= ETH_IR_RxBuffer_3|ETH_IR_RxError_3;
    623  1.1  matt 		rxq->rxq_efrdp = ETH_EFRDP3(sc->sc_macno);
    624  1.1  matt 		rxq->rxq_ecrdp = ETH_ECRDP3(sc->sc_macno);
    625  1.1  matt 		break;
    626  1.1  matt 	case GE_RXPRIO_MEDHI:
    627  1.1  matt 		rxq->rxq_intrbits |= ETH_IR_RxBuffer_2|ETH_IR_RxError_2;
    628  1.1  matt 		rxq->rxq_efrdp = ETH_EFRDP2(sc->sc_macno);
    629  1.1  matt 		rxq->rxq_ecrdp = ETH_ECRDP2(sc->sc_macno);
    630  1.1  matt 		break;
    631  1.1  matt 	case GE_RXPRIO_MEDLO:
    632  1.1  matt 		rxq->rxq_intrbits |= ETH_IR_RxBuffer_1|ETH_IR_RxError_1;
    633  1.1  matt 		rxq->rxq_efrdp = ETH_EFRDP1(sc->sc_macno);
    634  1.1  matt 		rxq->rxq_ecrdp = ETH_ECRDP1(sc->sc_macno);
    635  1.1  matt 		break;
    636  1.1  matt 	case GE_RXPRIO_LO:
    637  1.1  matt 		rxq->rxq_intrbits |= ETH_IR_RxBuffer_0|ETH_IR_RxError_0;
    638  1.1  matt 		rxq->rxq_efrdp = ETH_EFRDP0(sc->sc_macno);
    639  1.1  matt 		rxq->rxq_ecrdp = ETH_ECRDP0(sc->sc_macno);
    640  1.1  matt 		break;
    641  1.1  matt 	}
    642  1.1  matt 	GE_FUNC_EXIT(sc, "");
    643  1.1  matt 	return error;
    644  1.1  matt }
    645  1.1  matt 
    646  1.1  matt void
    647  1.1  matt gfe_rx_get(struct gfe_softc *sc, enum gfe_rxprio rxprio)
    648  1.1  matt {
    649  1.1  matt 	struct ifnet * const ifp = &sc->sc_ec.ec_if;
    650  1.1  matt 	struct gfe_rxqueue * const rxq = sc->sc_rxq[rxprio];
    651  1.1  matt 	struct mbuf *m = rxq->rxq_curpkt;
    652  1.1  matt 
    653  1.1  matt 	GE_FUNC_ENTER(sc, "gfe_rx_get");
    654  1.1  matt 	GE_DPRINTF(sc, ("(%d)", rxprio));
    655  1.1  matt 
    656  1.1  matt 	while (rxq->rxq_active > 0) {
    657  1.1  matt 		volatile struct gt_eth_desc *rxd = &rxq->rxq_descs[rxq->rxq_fi];
    658  1.1  matt 		struct gfe_rxbuf *rxb = &rxq->rxq_bufs[rxq->rxq_fi];
    659  1.1  matt 		const struct ether_header *eh;
    660  1.1  matt 		unsigned int cmdsts;
    661  1.1  matt 		size_t buflen;
    662  1.1  matt 
    663  1.1  matt 		bus_dmamap_sync(sc->sc_dmat, rxq->rxq_desc_mem.gdm_map,
    664  1.1  matt 				rxq->rxq_fi * sizeof(*rxd), sizeof(*rxd),
    665  1.2  matt 				BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
    666  1.1  matt 		cmdsts = gt32toh(rxd->ed_cmdsts);
    667  1.1  matt 		GE_DPRINTF(sc, (":%d=%#x", rxq->rxq_fi, cmdsts));
    668  1.1  matt 		rxq->rxq_cmdsts = cmdsts;
    669  1.1  matt 		/*
    670  1.1  matt 		 * Sometimes the GE "forgets" to reset the ownership bit.
    671  1.1  matt 		 * But if the length has been rewritten, the packet is ours
    672  1.1  matt 		 * so pretend the O bit is set.
    673  1.2  matt 		 */
    674  1.1  matt 		buflen = gt32toh(rxd->ed_lencnt) & 0xffff;
    675  1.2  matt 		if ((cmdsts & RX_CMD_O) && buflen == 0) {
    676  1.2  matt 			bus_dmamap_sync(sc->sc_dmat, rxq->rxq_desc_mem.gdm_map,
    677  1.2  matt 				rxq->rxq_fi * sizeof(*rxd), sizeof(*rxd),
    678  1.1  matt 				BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    679  1.1  matt 			break;
    680  1.1  matt 		}
    681  1.1  matt 
    682  1.1  matt 		/*
    683  1.1  matt 		 * If this is not a single buffer packet with no errors
    684  1.1  matt 		 * or for some reason it's bigger than our frame size,
    685  1.1  matt 		 * ignore it and go to the next packet.
    686  1.1  matt 		 */
    687  1.1  matt 		if ((cmdsts & (RX_CMD_F|RX_CMD_L|RX_STS_ES)) !=
    688  1.1  matt 			    (RX_CMD_F|RX_CMD_L) ||
    689  1.1  matt 		    buflen > sc->sc_max_frame_length) {
    690  1.1  matt 			GE_DPRINTF(sc, ("!"));
    691  1.1  matt 			--rxq->rxq_active;
    692  1.1  matt 			ifp->if_ipackets++;
    693  1.1  matt 			ifp->if_ierrors++;
    694  1.1  matt 			goto give_it_back;
    695  1.1  matt 		}
    696  1.1  matt 
    697  1.1  matt 		if (m == NULL) {
    698  1.1  matt 			MGETHDR(m, M_DONTWAIT, MT_DATA);
    699  1.1  matt 			if (m == NULL) {
    700  1.1  matt 				GE_DPRINTF(sc, ("?"));
    701  1.1  matt 				break;
    702  1.1  matt 			}
    703  1.1  matt 		}
    704  1.1  matt 		if ((m->m_flags & M_EXT) == 0 && buflen > MHLEN - 2) {
    705  1.1  matt 			MCLGET(m, M_DONTWAIT);
    706  1.1  matt 			if ((m->m_flags & M_EXT) == 0) {
    707  1.1  matt 				GE_DPRINTF(sc, ("?"));
    708  1.1  matt 				break;
    709  1.1  matt 			}
    710  1.5  matt 		}
    711  1.1  matt 		m->m_data += 2;
    712  1.1  matt 		m->m_len = 0;
    713  1.5  matt 		m->m_pkthdr.len = 0;
    714  1.1  matt 		m->m_pkthdr.rcvif = ifp;
    715  1.1  matt 		rxq->rxq_cmdsts = cmdsts;
    716  1.1  matt 		--rxq->rxq_active;
    717  1.1  matt 
    718  1.2  matt 		bus_dmamap_sync(sc->sc_dmat, rxq->rxq_buf_mem.gdm_map,
    719  1.1  matt 		    rxq->rxq_fi * sizeof(*rxb), buflen, BUS_DMASYNC_POSTREAD);
    720  1.1  matt 
    721  1.1  matt 		KASSERT(m->m_len == 0 && m->m_pkthdr.len == 0);
    722  1.1  matt 		memcpy(m->m_data + m->m_len, rxb->rb_data, buflen);
    723  1.1  matt 		m->m_len = buflen;
    724  1.4  matt 		m->m_pkthdr.len = buflen;
    725  1.1  matt 		m->m_flags |= M_HASFCS;
    726  1.1  matt 
    727  1.1  matt 		ifp->if_ipackets++;
    728  1.1  matt #if NBPFILTER > 0
    729  1.1  matt 		if (ifp->if_bpf != NULL)
    730  1.1  matt 			bpf_mtap(ifp->if_bpf, m);
    731  1.1  matt #endif
    732  1.1  matt 
    733  1.1  matt 		eh = (const struct ether_header *) m->m_data;
    734  1.1  matt 		if ((ifp->if_flags & IFF_PROMISC) ||
    735  1.1  matt 		    (rxq->rxq_cmdsts & RX_STS_M) == 0 ||
    736  1.1  matt 		    (rxq->rxq_cmdsts & RX_STS_HE) ||
    737  1.1  matt 		    (eh->ether_dhost[0] & 1) != 0 ||
    738  1.1  matt 		    memcmp(eh->ether_dhost, LLADDR(ifp->if_sadl),
    739  1.1  matt 			ETHER_ADDR_LEN) == 0) {
    740  1.1  matt 			(*ifp->if_input)(ifp, m);
    741  1.1  matt 			m = NULL;
    742  1.1  matt 			GE_DPRINTF(sc, (">"));
    743  1.1  matt 		} else {
    744  1.1  matt 			m->m_len = 0;
    745  1.1  matt 			m->m_pkthdr.len = 0;
    746  1.1  matt 			GE_DPRINTF(sc, ("+"));
    747  1.1  matt 		}
    748  1.1  matt 		rxq->rxq_cmdsts = 0;
    749  1.1  matt 
    750  1.1  matt 	   give_it_back:
    751  1.2  matt 		rxd->ed_lencnt &= ~0xffff;	/* zero out length */
    752  1.2  matt 		rxd->ed_cmdsts = htogt32(RX_CMD_F|RX_CMD_L|RX_CMD_O|RX_CMD_EI);
    753  1.2  matt #if 0
    754  1.2  matt 		GE_DPRINTF(sc, ("([%d]->%08lx.%08lx.%08lx.%08lx)",
    755  1.2  matt 		    rxq->rxq_fi,
    756  1.2  matt 		    ((unsigned long *)rxd)[0], ((unsigned long *)rxd)[1],
    757  1.2  matt 		    ((unsigned long *)rxd)[2], ((unsigned long *)rxd)[3]));
    758  1.1  matt #endif
    759  1.1  matt 		bus_dmamap_sync(sc->sc_dmat, rxq->rxq_desc_mem.gdm_map,
    760  1.1  matt 				rxq->rxq_fi * sizeof(*rxd), sizeof(*rxd),
    761  1.1  matt 				BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    762  1.1  matt 		if (++rxq->rxq_fi == GE_RXDESC_MAX)
    763  1.1  matt 			rxq->rxq_fi = 0;
    764  1.1  matt 		rxq->rxq_active++;
    765  1.1  matt 	}
    766  1.1  matt 	rxq->rxq_curpkt = m;
    767  1.1  matt 	GE_FUNC_EXIT(sc, "");
    768  1.1  matt }
    769  1.1  matt 
    770  1.1  matt uint32_t
    771  1.1  matt gfe_rx_process(struct gfe_softc *sc, uint32_t cause, uint32_t intrmask)
    772  1.5  matt {
    773  1.1  matt 	struct ifnet * const ifp = &sc->sc_ec.ec_if;
    774  1.1  matt 	struct gfe_rxqueue *rxq;
    775  1.1  matt 	uint32_t rxbits;
    776  1.1  matt #define	RXPRIO_DECODER	0xffffaa50
    777  1.1  matt 	GE_FUNC_ENTER(sc, "gfe_rx_process");
    778  1.1  matt 
    779  1.1  matt 	rxbits = ETH_IR_RxBuffer_GET(cause);
    780  1.1  matt 	while (rxbits) {
    781  1.1  matt 		enum gfe_rxprio rxprio = (RXPRIO_DECODER >> (rxbits * 2)) & 3;
    782  1.1  matt 		GE_DPRINTF(sc, ("%1x", rxbits));
    783  1.1  matt 		rxbits &= ~(1 << rxprio);
    784  1.1  matt 		gfe_rx_get(sc, rxprio);
    785  1.1  matt 	}
    786  1.1  matt 
    787  1.1  matt 	rxbits = ETH_IR_RxError_GET(cause);
    788  1.1  matt 	while (rxbits) {
    789  1.1  matt 		enum gfe_rxprio rxprio = (RXPRIO_DECODER >> (rxbits * 2)) & 3;
    790  1.1  matt 		uint32_t masks[(GE_RXDESC_MAX + 31) / 32];
    791  1.1  matt 		int idx;
    792  1.1  matt 		rxbits &= ~(1 << rxprio);
    793  1.1  matt 		rxq = sc->sc_rxq[rxprio];
    794  1.1  matt 		sc->sc_idlemask |= (rxq->rxq_intrbits & ETH_IR_RxBits);
    795  1.1  matt 		intrmask &= ~(rxq->rxq_intrbits & ETH_IR_RxBits);
    796  1.1  matt 		if ((sc->sc_tickflags & GE_TICK_RX_RESTART) == 0) {
    797  1.1  matt 			sc->sc_tickflags |= GE_TICK_RX_RESTART;
    798  1.1  matt 			callout_reset(&sc->sc_co, 1, gfe_tick, sc);
    799  1.5  matt 		}
    800  1.1  matt 		ifp->if_ierrors++;
    801  1.1  matt 		GE_DPRINTF(sc, ("%s: rx queue %d filled at %u\n",
    802  1.1  matt 		    sc->sc_dev.dv_xname, rxprio, rxq->rxq_fi));
    803  1.2  matt 		memset(masks, 0, sizeof(masks));
    804  1.2  matt 		bus_dmamap_sync(sc->sc_dmat, rxq->rxq_desc_mem.gdm_map,
    805  1.2  matt 		    0, rxq->rxq_desc_mem.gdm_size,
    806  1.1  matt 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
    807  1.1  matt 		for (idx = 0; idx < GE_RXDESC_MAX; idx++) {
    808  1.1  matt 			volatile struct gt_eth_desc *rxd = &rxq->rxq_descs[idx];
    809  1.2  matt 
    810  1.1  matt 			if (RX_CMD_O & gt32toh(rxd->ed_cmdsts))
    811  1.1  matt 				masks[idx/32] |= 1 << (idx & 31);
    812  1.2  matt 		}
    813  1.2  matt 		bus_dmamap_sync(sc->sc_dmat, rxq->rxq_desc_mem.gdm_map,
    814  1.2  matt 		    0, rxq->rxq_desc_mem.gdm_size,
    815  1.1  matt 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    816  1.1  matt #if defined(DEBUG)
    817  1.1  matt 		printf("%s: rx queue %d filled at %u=%#x(%#x/%#x)\n",
    818  1.1  matt 		    sc->sc_dev.dv_xname, rxprio, rxq->rxq_fi,
    819  1.1  matt 		    rxq->rxq_cmdsts, masks[0], masks[1]);
    820  1.1  matt #endif
    821  1.1  matt 	}
    822  1.1  matt 	if ((intrmask & ETH_IR_RxBits) == 0)
    823  1.1  matt 		intrmask &= ~(ETH_IR_RxBuffer|ETH_IR_RxError);
    824  1.1  matt 
    825  1.1  matt 	GE_FUNC_EXIT(sc, "");
    826  1.1  matt 	return intrmask;
    827  1.1  matt }
    828  1.1  matt 
    829  1.1  matt int
    830  1.1  matt gfe_rx_prime(struct gfe_softc *sc)
    831  1.1  matt {
    832  1.1  matt 	struct gfe_rxqueue *rxq;
    833  1.1  matt 	int error;
    834  1.1  matt 
    835  1.1  matt 	GE_FUNC_ENTER(sc, "gfe_rx_prime");
    836  1.1  matt 
    837  1.1  matt 	error = gfe_rx_rxqalloc(sc, GE_RXPRIO_HI);
    838  1.1  matt 	if (error)
    839  1.1  matt 		goto bail;
    840  1.1  matt 	rxq = sc->sc_rxq[GE_RXPRIO_HI];
    841  1.1  matt 	if ((sc->sc_flags & GE_RXACTIVE) == 0) {
    842  1.1  matt 		GE_WRITE(sc, EFRDP3, rxq->rxq_desc_busaddr);
    843  1.1  matt 		GE_WRITE(sc, ECRDP3, rxq->rxq_desc_busaddr);
    844  1.1  matt 	}
    845  1.1  matt 	sc->sc_intrmask |= rxq->rxq_intrbits;
    846  1.1  matt 
    847  1.1  matt 	error = gfe_rx_rxqalloc(sc, GE_RXPRIO_MEDHI);
    848  1.1  matt 	if (error)
    849  1.1  matt 		goto bail;
    850  1.1  matt 	if ((sc->sc_flags & GE_RXACTIVE) == 0) {
    851  1.1  matt 		rxq = sc->sc_rxq[GE_RXPRIO_MEDHI];
    852  1.1  matt 		GE_WRITE(sc, EFRDP2, rxq->rxq_desc_busaddr);
    853  1.1  matt 		GE_WRITE(sc, ECRDP2, rxq->rxq_desc_busaddr);
    854  1.1  matt 		sc->sc_intrmask |= rxq->rxq_intrbits;
    855  1.1  matt 	}
    856  1.1  matt 
    857  1.1  matt 	error = gfe_rx_rxqalloc(sc, GE_RXPRIO_MEDLO);
    858  1.1  matt 	if (error)
    859  1.1  matt 		goto bail;
    860  1.1  matt 	if ((sc->sc_flags & GE_RXACTIVE) == 0) {
    861  1.1  matt 		rxq = sc->sc_rxq[GE_RXPRIO_MEDLO];
    862  1.1  matt 		GE_WRITE(sc, EFRDP1, rxq->rxq_desc_busaddr);
    863  1.1  matt 		GE_WRITE(sc, ECRDP1, rxq->rxq_desc_busaddr);
    864  1.1  matt 		sc->sc_intrmask |= rxq->rxq_intrbits;
    865  1.1  matt 	}
    866  1.1  matt 
    867  1.1  matt 	error = gfe_rx_rxqalloc(sc, GE_RXPRIO_LO);
    868  1.1  matt 	if (error)
    869  1.1  matt 		goto bail;
    870  1.1  matt 	if ((sc->sc_flags & GE_RXACTIVE) == 0) {
    871  1.1  matt 		rxq = sc->sc_rxq[GE_RXPRIO_LO];
    872  1.1  matt 		GE_WRITE(sc, EFRDP0, rxq->rxq_desc_busaddr);
    873  1.1  matt 		GE_WRITE(sc, ECRDP0, rxq->rxq_desc_busaddr);
    874  1.1  matt 		sc->sc_intrmask |= rxq->rxq_intrbits;
    875  1.1  matt 	}
    876  1.1  matt 
    877  1.1  matt   bail:
    878  1.1  matt 	GE_FUNC_EXIT(sc, "");
    879  1.1  matt 	return error;
    880  1.1  matt }
    881  1.1  matt 
    882  1.1  matt void
    883  1.1  matt gfe_rx_cleanup(struct gfe_softc *sc, enum gfe_rxprio rxprio)
    884  1.1  matt {
    885  1.1  matt 	struct gfe_rxqueue *rxq = sc->sc_rxq[rxprio];
    886  1.1  matt 	GE_FUNC_ENTER(sc, "gfe_rx_cleanup");
    887  1.1  matt 	if (rxq == NULL) {
    888  1.1  matt 		GE_FUNC_EXIT(sc, "");
    889  1.1  matt 		return;
    890  1.1  matt 	}
    891  1.1  matt 
    892  1.1  matt 	if (rxq->rxq_curpkt)
    893  1.1  matt 		m_freem(rxq->rxq_curpkt);
    894  1.1  matt 	gfe_dmamem_free(sc, &rxq->rxq_desc_mem);
    895  1.1  matt 	gfe_dmamem_free(sc, &rxq->rxq_buf_mem);
    896  1.1  matt 	free(rxq, M_DEVBUF);
    897  1.1  matt 	sc->sc_rxq[rxprio] = NULL;
    898  1.1  matt 	GE_FUNC_EXIT(sc, "");
    899  1.1  matt }
    900  1.1  matt 
    901  1.1  matt void
    902  1.1  matt gfe_rx_stop(struct gfe_softc *sc, enum gfe_whack_op op)
    903  1.1  matt {
    904  1.1  matt 	GE_FUNC_ENTER(sc, "gfe_rx_stop");
    905  1.1  matt 	sc->sc_flags &= ~GE_RXACTIVE;
    906  1.1  matt 	sc->sc_idlemask &= ~(ETH_IR_RxBits|ETH_IR_RxBuffer|ETH_IR_RxError);
    907  1.1  matt 	sc->sc_intrmask &= ~(ETH_IR_RxBits|ETH_IR_RxBuffer|ETH_IR_RxError);
    908  1.1  matt 	GE_WRITE(sc, EIMR, sc->sc_intrmask);
    909  1.1  matt 	GE_WRITE(sc, ESDCMR, ETH_ESDCMR_AR);
    910  1.1  matt 	do {
    911  1.1  matt 		delay(10);
    912  1.1  matt 	} while (GE_READ(sc, ESDCMR) & ETH_ESDCMR_AR);
    913  1.1  matt 	gfe_rx_cleanup(sc, GE_RXPRIO_HI);
    914  1.1  matt 	gfe_rx_cleanup(sc, GE_RXPRIO_MEDHI);
    915  1.1  matt 	gfe_rx_cleanup(sc, GE_RXPRIO_MEDLO);
    916  1.1  matt 	gfe_rx_cleanup(sc, GE_RXPRIO_LO);
    917  1.1  matt 	GE_FUNC_EXIT(sc, "");
    918  1.1  matt }
    919  1.1  matt 
    920  1.1  matt void
    922  1.1  matt gfe_tick(void *arg)
    923  1.1  matt {
    924  1.1  matt 	struct gfe_softc * const sc = arg;
    925  1.1  matt 	uint32_t intrmask;
    926  1.1  matt 	unsigned int tickflags;
    927  1.1  matt 	int s;
    928  1.1  matt 
    929  1.1  matt 	GE_FUNC_ENTER(sc, "gfe_tick");
    930  1.1  matt 
    931  1.1  matt 	s = splnet();
    932  1.1  matt 
    933  1.1  matt 	tickflags = sc->sc_tickflags;
    934  1.1  matt 	sc->sc_tickflags = 0;
    935  1.1  matt 	intrmask = sc->sc_intrmask;
    936  1.1  matt 	if (tickflags & GE_TICK_TX_IFSTART)
    937  1.1  matt 		gfe_ifstart(&sc->sc_ec.ec_if);
    938  1.1  matt 	if (tickflags & GE_TICK_RX_RESTART) {
    939  1.1  matt 		intrmask |= sc->sc_idlemask;
    940  1.1  matt 		if (sc->sc_idlemask & (ETH_IR_RxBuffer_3|ETH_IR_RxError_3)) {
    941  1.1  matt 			struct gfe_rxqueue *rxq = sc->sc_rxq[GE_RXPRIO_HI];
    942  1.1  matt 			rxq->rxq_fi = 0;
    943  1.1  matt 			GE_WRITE(sc, EFRDP3, rxq->rxq_desc_busaddr);
    944  1.1  matt 			GE_WRITE(sc, ECRDP3, rxq->rxq_desc_busaddr);
    945  1.1  matt 		}
    946  1.1  matt 		if (sc->sc_idlemask & (ETH_IR_RxBuffer_2|ETH_IR_RxError_2)) {
    947  1.1  matt 			struct gfe_rxqueue *rxq = sc->sc_rxq[GE_RXPRIO_MEDHI];
    948  1.1  matt 			rxq->rxq_fi = 0;
    949  1.1  matt 			GE_WRITE(sc, EFRDP2, rxq->rxq_desc_busaddr);
    950  1.1  matt 			GE_WRITE(sc, ECRDP2, rxq->rxq_desc_busaddr);
    951  1.1  matt 		}
    952  1.1  matt 		if (sc->sc_idlemask & (ETH_IR_RxBuffer_1|ETH_IR_RxError_1)) {
    953  1.1  matt 			struct gfe_rxqueue *rxq = sc->sc_rxq[GE_RXPRIO_MEDLO];
    954  1.1  matt 			rxq->rxq_fi = 0;
    955  1.1  matt 			GE_WRITE(sc, EFRDP1, rxq->rxq_desc_busaddr);
    956  1.1  matt 			GE_WRITE(sc, ECRDP1, rxq->rxq_desc_busaddr);
    957  1.1  matt 		}
    958  1.1  matt 		if (sc->sc_idlemask & (ETH_IR_RxBuffer_0|ETH_IR_RxError_0)) {
    959  1.1  matt 			struct gfe_rxqueue *rxq = sc->sc_rxq[GE_RXPRIO_LO];
    960  1.1  matt 			rxq->rxq_fi = 0;
    961  1.1  matt 			GE_WRITE(sc, EFRDP0, rxq->rxq_desc_busaddr);
    962  1.1  matt 			GE_WRITE(sc, ECRDP0, rxq->rxq_desc_busaddr);
    963  1.1  matt 		}
    964  1.1  matt 		sc->sc_idlemask = 0;
    965  1.1  matt 	}
    966  1.1  matt 	if (intrmask != sc->sc_intrmask) {
    967  1.1  matt 		sc->sc_intrmask = intrmask;
    968  1.1  matt 		GE_WRITE(sc, EIMR, sc->sc_intrmask);
    969  1.1  matt 	}
    970  1.1  matt 	gfe_intr(sc);
    971  1.1  matt 	splx(s);
    972  1.1  matt 
    973  1.1  matt 	GE_FUNC_EXIT(sc, "");
    974  1.1  matt }
    975  1.1  matt 
    976  1.1  matt int
    977  1.5  matt gfe_tx_enqueue(struct gfe_softc *sc, enum gfe_txprio txprio)
    978  1.5  matt {
    979  1.1  matt 	const int dcache_line_size = curcpu()->ci_ci.dcache_line_size;
    980  1.1  matt 	struct ifnet * const ifp = &sc->sc_ec.ec_if;
    981  1.1  matt 	struct gfe_txqueue * const txq = sc->sc_txq[txprio];
    982  1.1  matt 	volatile struct gt_eth_desc * const txd = &txq->txq_descs[txq->txq_lo];
    983  1.1  matt 	uint32_t intrmask = sc->sc_intrmask;
    984  1.1  matt 	struct mbuf *m;
    985  1.1  matt 
    986  1.1  matt 	GE_FUNC_ENTER(sc, "gfe_tx_enqueue");
    987  1.1  matt 
    988  1.1  matt 	/*
    989  1.1  matt 	 * Anything in the pending queue to enqueue?  if not, punt.
    990  1.1  matt 	 * otherwise grab its dmamap.
    991  1.1  matt 	 */
    992  1.1  matt 	if ((m = txq->txq_pendq.ifq_head) == NULL) {
    993  1.1  matt 		GE_FUNC_EXIT(sc, "-");
    994  1.1  matt 		return 0;
    995  1.1  matt 	}
    996  1.1  matt 
    997  1.1  matt 	/*
    998  1.1  matt 	 * Have we [over]consumed our limit of descriptors?
    999  1.1  matt 	 * Do we have enough free descriptors?
   1000  1.1  matt 	 */
   1001  1.1  matt 	if (GE_TXDESC_MAX == txq->txq_nactive + 1) {
   1002  1.1  matt 		volatile struct gt_eth_desc * const txd2 = &txq->txq_descs[txq->txq_fi];
   1003  1.1  matt 		uint32_t cmdsts;
   1004  1.1  matt 		size_t pktlen;
   1005  1.1  matt 		bus_dmamap_sync(sc->sc_dmat, txq->txq_desc_mem.gdm_map,
   1006  1.2  matt 				txq->txq_fi * sizeof(*txd), sizeof(*txd),
   1007  1.1  matt 				BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1008  1.2  matt 		cmdsts = gt32toh(txd2->ed_cmdsts);
   1009  1.2  matt 		if (cmdsts & TX_CMD_O) {
   1010  1.2  matt 			bus_dmamap_sync(sc->sc_dmat, txq->txq_desc_mem.gdm_map,
   1011  1.1  matt 				txq->txq_fi * sizeof(*txd), sizeof(*txd),
   1012  1.1  matt 				BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1013  1.1  matt 			GE_FUNC_EXIT(sc, "@");
   1014  1.1  matt 			return 0;
   1015  1.1  matt 		}
   1016  1.2  matt 		if (++txq->txq_fi == GE_TXDESC_MAX)
   1017  1.2  matt 			txq->txq_fi = 0;
   1018  1.5  matt 		txq->txq_inptr = gt32toh(txd2->ed_bufptr) - txq->txq_buf_busaddr;
   1019  1.1  matt 		pktlen = (gt32toh(txd2->ed_lencnt) >> 16) & 0xffff;
   1020  1.1  matt 		txq->txq_inptr += roundup(pktlen, dcache_line_size);
   1021  1.1  matt 		txq->txq_nactive--;
   1022  1.5  matt 
   1023  1.1  matt 		/* statistics */
   1024  1.5  matt 		ifp->if_opackets++;
   1025  1.1  matt 		if (cmdsts & TX_STS_ES)
   1026  1.1  matt 			ifp->if_oerrors++;
   1027  1.1  matt 		GE_DPRINTF(sc, ("%%"));
   1028  1.1  matt 	}
   1029  1.1  matt 
   1030  1.1  matt 	/*
   1031  1.1  matt 	 * If this packet would wrap around the end of the buffer, reset back
   1032  1.1  matt 	 * to the beginning.
   1033  1.1  matt 	 */
   1034  1.1  matt 	if (txq->txq_outptr + m->m_pkthdr.len > GE_TXBUF_SIZE) {
   1035  1.1  matt 		txq->txq_ei_gapcount += GE_TXBUF_SIZE - txq->txq_outptr;
   1036  1.1  matt 		txq->txq_outptr = 0;
   1037  1.1  matt 	}
   1038  1.1  matt 
   1039  1.1  matt 	/*
   1040  1.1  matt 	 * Make sure the output packet doesn't run over the beginning of
   1041  1.5  matt 	 * what we've already given the GT.
   1042  1.1  matt 	 */
   1043  1.1  matt 	if (txq->txq_nactive > 0 && txq->txq_outptr <= txq->txq_inptr &&
   1044  1.1  matt 	    txq->txq_outptr + m->m_pkthdr.len > txq->txq_inptr) {
   1045  1.1  matt 		intrmask |= txq->txq_intrbits &
   1046  1.1  matt 		    (ETH_IR_TxBufferHigh|ETH_IR_TxBufferLow);
   1047  1.1  matt 		if (sc->sc_intrmask != intrmask) {
   1048  1.1  matt 			sc->sc_intrmask = intrmask;
   1049  1.1  matt 			GE_WRITE(sc, EIMR, sc->sc_intrmask);
   1050  1.1  matt 		}
   1051  1.1  matt 		GE_FUNC_EXIT(sc, "#");
   1052  1.1  matt 		return 0;
   1053  1.1  matt 	}
   1054  1.1  matt 
   1055  1.1  matt 	/*
   1056  1.1  matt 	 * The end-of-list descriptor we put on last time is the starting point
   1057  1.1  matt 	 * for this packet.  The GT is supposed to terminate list processing on
   1058  1.1  matt 	 * a NULL nxtptr but that currently is broken so a CPU-owned descriptor
   1059  1.1  matt 	 * must terminate the list.
   1060  1.1  matt 	 */
   1061  1.1  matt 	intrmask = sc->sc_intrmask;
   1062  1.1  matt 
   1063  1.1  matt 	m_copydata(m, 0, m->m_pkthdr.len,
   1064  1.2  matt 	    txq->txq_buf_mem.gdm_kva + txq->txq_outptr);
   1065  1.2  matt 	bus_dmamap_sync(sc->sc_dmat, txq->txq_buf_mem.gdm_map,
   1066  1.2  matt 	    txq->txq_outptr, m->m_pkthdr.len, BUS_DMASYNC_PREWRITE);
   1067  1.2  matt 	txd->ed_bufptr = htogt32(txq->txq_buf_busaddr + txq->txq_outptr);
   1068  1.1  matt 	txd->ed_lencnt = htogt32(m->m_pkthdr.len << 16);
   1069  1.1  matt #if 0
   1070  1.1  matt 	bus_dmamap_sync(sc->sc_dmat, txq->txq_desc_mem.gdm_map,
   1071  1.2  matt 	    txq->txq_lo * sizeof(*txd), sizeof(*txd),
   1072  1.2  matt 	    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1073  1.1  matt #endif
   1074  1.1  matt 
   1075  1.1  matt 	/*
   1076  1.1  matt 	 * Request a buffer interrupt every 2/3 of the way thru the transmit
   1077  1.1  matt 	 * buffer.
   1078  1.1  matt 	 */
   1079  1.2  matt 	txq->txq_ei_gapcount += m->m_pkthdr.len + 7;
   1080  1.1  matt 	if (txq->txq_ei_gapcount > 2 * GE_TXBUF_SIZE / 3) {
   1081  1.1  matt 		txd->ed_cmdsts = htogt32(TX_CMD_FIRST|TX_CMD_LAST|TX_CMD_EI);
   1082  1.2  matt 		txq->txq_ei_gapcount = 0;
   1083  1.1  matt 	} else {
   1084  1.2  matt 		txd->ed_cmdsts = htogt32(TX_CMD_FIRST|TX_CMD_LAST);
   1085  1.2  matt 	}
   1086  1.2  matt #if 0
   1087  1.2  matt 	GE_DPRINTF(sc, ("([%d]->%08lx.%08lx.%08lx.%08lx)", txq->txq_lo,
   1088  1.2  matt 	    ((unsigned long *)txd)[0], ((unsigned long *)txd)[1],
   1089  1.1  matt 	    ((unsigned long *)txd)[2], ((unsigned long *)txd)[3]));
   1090  1.1  matt #endif
   1091  1.1  matt 	bus_dmamap_sync(sc->sc_dmat, txq->txq_desc_mem.gdm_map,
   1092  1.1  matt 	    txq->txq_lo * sizeof(*txd), sizeof(*txd),
   1093  1.5  matt 	    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1094  1.1  matt 
   1095  1.1  matt 	txq->txq_outptr += roundup(m->m_pkthdr.len, dcache_line_size);
   1096  1.1  matt 	/*
   1097  1.1  matt 	 * Tell the SDMA engine to "Fetch!"
   1098  1.1  matt 	 */
   1099  1.1  matt 	GE_WRITE(sc, ESDCMR,
   1100  1.1  matt 		 txq->txq_esdcmrbits & (ETH_ESDCMR_TXDH|ETH_ESDCMR_TXDL));
   1101  1.1  matt 
   1102  1.1  matt 	GE_DPRINTF(sc, ("(%d)", txq->txq_lo));
   1103  1.1  matt 
   1104  1.1  matt 	/*
   1105  1.5  matt 	 * Update the last out appropriately.
   1106  1.1  matt 	 */
   1107  1.1  matt 	txq->txq_nactive++;
   1108  1.1  matt 	if (++txq->txq_lo == GE_TXDESC_MAX)
   1109  1.1  matt 		txq->txq_lo = 0;
   1110  1.1  matt 
   1111  1.1  matt 	/*
   1112  1.1  matt 	 * Move mbuf from the pending queue to the snd queue.
   1113  1.1  matt 	 */
   1114  1.5  matt 	IF_DEQUEUE(&txq->txq_pendq, m);
   1115  1.5  matt #if NBPFILTER > 0
   1116  1.1  matt 	if (ifp->if_bpf != NULL)
   1117  1.1  matt 		bpf_mtap(ifp->if_bpf, m);
   1118  1.5  matt #endif
   1119  1.1  matt 	m_freem(m);
   1120  1.1  matt 	ifp->if_flags &= ~IFF_OACTIVE;
   1121  1.1  matt 
   1122  1.1  matt 	/*
   1123  1.1  matt 	 * Since we have put an item into the packet queue, we now want
   1124  1.1  matt 	 * an interrupt when the transmit queue finishes processing the
   1125  1.1  matt 	 * list.  But only update the mask if needs changing.
   1126  1.1  matt 	 */
   1127  1.1  matt 	intrmask |= txq->txq_intrbits & (ETH_IR_TxEndHigh|ETH_IR_TxEndLow);
   1128  1.1  matt 	if (sc->sc_intrmask != intrmask) {
   1129  1.1  matt 		sc->sc_intrmask = intrmask;
   1130  1.5  matt 		GE_WRITE(sc, EIMR, sc->sc_intrmask);
   1131  1.5  matt 	}
   1132  1.1  matt 	if (ifp->if_timer == 0)
   1133  1.1  matt 		ifp->if_timer = 5;
   1134  1.1  matt 	GE_FUNC_EXIT(sc, "*");
   1135  1.1  matt 	return 1;
   1136  1.1  matt }
   1137  1.1  matt 
   1138  1.1  matt uint32_t
   1139  1.1  matt gfe_tx_done(struct gfe_softc *sc, enum gfe_txprio txprio, uint32_t intrmask)
   1140  1.5  matt {
   1141  1.1  matt 	struct gfe_txqueue * const txq = sc->sc_txq[txprio];
   1142  1.1  matt 	struct ifnet * const ifp = &sc->sc_ec.ec_if;
   1143  1.1  matt 
   1144  1.1  matt 	GE_FUNC_ENTER(sc, "gfe_tx_done");
   1145  1.1  matt 
   1146  1.1  matt 	if (txq == NULL) {
   1147  1.1  matt 		GE_FUNC_EXIT(sc, "");
   1148  1.1  matt 		return intrmask;
   1149  1.1  matt 	}
   1150  1.5  matt 
   1151  1.2  matt 	while (txq->txq_nactive > 0) {
   1152  1.1  matt 		const int dcache_line_size = curcpu()->ci_ci.dcache_line_size;
   1153  1.1  matt 		volatile struct gt_eth_desc *txd = &txq->txq_descs[txq->txq_fi];
   1154  1.1  matt 		uint32_t cmdsts;
   1155  1.1  matt 		size_t pktlen;
   1156  1.2  matt 
   1157  1.1  matt 		bus_dmamap_sync(sc->sc_dmat, txq->txq_desc_mem.gdm_map,
   1158  1.2  matt 		    txq->txq_fi * sizeof(*txd), sizeof(*txd),
   1159  1.1  matt 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1160  1.1  matt 		if ((cmdsts = gt32toh(txd->ed_cmdsts)) & TX_CMD_O) {
   1161  1.1  matt 			/*
   1162  1.1  matt 			 * If the GT owns this descriptor and according
   1163  1.1  matt 			 * to the status register, the transmit engine
   1164  1.1  matt 			 * is not running, restart it.
   1165  1.1  matt 			 */
   1166  1.1  matt #if 0
   1167  1.1  matt 			if ((GE_READ(sc, EPSR) & txq->txq_epsrbits &
   1168  1.1  matt 			    (ETH_EPSR_TxHigh|ETH_EPSR_TxLow)) == 0) {
   1169  1.1  matt 				/*
   1170  1.1  matt 				 * If the current transmit descriptor isn't
   1171  1.1  matt 				 * pointing at this descriptor, then we've
   1172  1.1  matt 				 * lost synch, reset it to this one before
   1173  1.1  matt 				 * restarting.
   1174  1.1  matt 				 */
   1175  1.1  matt 				unsigned int curtxdnum = (
   1176  1.1  matt 				    gt_read(sc->sc_dev.dv_parent,
   1177  1.1  matt 					txq->txq_ectdp) -
   1178  1.1  matt 				    txq->txq_desc_busaddr) / 16;
   1179  1.1  matt 				if (curtxdnum != txq->txq_fi) {
   1180  1.1  matt 					gt_write(sc->sc_dev.dv_parent,
   1181  1.1  matt 					    txq->txq_ectdp,
   1182  1.1  matt 					    txq->txq_desc_busaddr +
   1183  1.1  matt 					      sizeof(*ed) * txq->txq_fi);
   1184  1.1  matt 					GE_DPRINTF(sc,
   1185  1.1  matt 					    ("(oldcur=%d,newcur=fi(%d))",
   1186  1.1  matt 					     curtxdnum, txq->txq_fi));
   1187  1.1  matt 					printf("%s: transmitter synchronization"
   1188  1.1  matt 					    " lost at %d; repositioning"
   1189  1.1  matt 					    " to %d\n",
   1190  1.1  matt 					    sc->sc_dev.dv_xname,
   1191  1.1  matt 					    curtxdnum, txq->txq_fi);
   1192  1.1  matt 				}
   1193  1.1  matt 				/*
   1194  1.1  matt 				 * [Re-] Kick the transmit engine.
   1195  1.1  matt 				 */
   1196  1.1  matt 				GE_WRITE(sc, ESDCMR,
   1197  1.1  matt 				     txq->txq_esdcmrbits &
   1198  1.1  matt 					    (ETH_ESDCMR_TXDH|ETH_ESDCMR_TXDL));
   1199  1.1  matt 				GE_DPRINTF(sc, ("*"));
   1200  1.2  matt 			}
   1201  1.2  matt #endif
   1202  1.2  matt 			bus_dmamap_sync(sc->sc_dmat, txq->txq_desc_mem.gdm_map,
   1203  1.1  matt 			    txq->txq_fi * sizeof(*txd), sizeof(*txd),
   1204  1.1  matt 			    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1205  1.1  matt 			GE_FUNC_EXIT(sc, "");
   1206  1.2  matt 			return intrmask;
   1207  1.2  matt 		}
   1208  1.2  matt #if 0
   1209  1.2  matt 		GE_DPRINTF(sc, ("([%d]<-%08lx.%08lx.%08lx.%08lx)",
   1210  1.2  matt 		    txq->txq_lo,
   1211  1.2  matt 		    ((unsigned long *)txd)[0], ((unsigned long *)txd)[1],
   1212  1.1  matt 		    ((unsigned long *)txd)[2], ((unsigned long *)txd)[3]));
   1213  1.1  matt #endif
   1214  1.1  matt 		GE_DPRINTF(sc, ("(%d)", txq->txq_fi));
   1215  1.2  matt 		if (++txq->txq_fi == GE_TXDESC_MAX)
   1216  1.2  matt 			txq->txq_fi = 0;
   1217  1.5  matt 		txq->txq_inptr = gt32toh(txd->ed_bufptr) - txq->txq_buf_busaddr;
   1218  1.2  matt 		pktlen = (gt32toh(txd->ed_lencnt) >> 16) & 0xffff;
   1219  1.2  matt 		txq->txq_inptr += roundup(pktlen, dcache_line_size);
   1220  1.1  matt 		bus_dmamap_sync(sc->sc_dmat, txq->txq_buf_mem.gdm_map,
   1221  1.1  matt 		    txq->txq_inptr, pktlen, BUS_DMASYNC_POSTWRITE);
   1222  1.5  matt 
   1223  1.1  matt 		/* statistics */
   1224  1.5  matt 		ifp->if_opackets++;
   1225  1.1  matt 		if (cmdsts & TX_STS_ES)
   1226  1.2  matt 			ifp->if_oerrors++;
   1227  1.1  matt 
   1228  1.5  matt 		txd->ed_bufptr = 0;
   1229  1.1  matt 
   1230  1.1  matt 		ifp->if_timer = 5;
   1231  1.1  matt 		--txq->txq_nactive;
   1232  1.1  matt 	}
   1233  1.1  matt 	if (txq->txq_nactive != 0)
   1234  1.5  matt 		panic("%s: transmit fifo%d empty but active count (%d) > 0!",
   1235  1.1  matt 		    sc->sc_dev.dv_xname, txprio, txq->txq_nactive);
   1236  1.1  matt 	ifp->if_timer = 0;
   1237  1.1  matt 	intrmask &= ~(txq->txq_intrbits & (ETH_IR_TxEndHigh|ETH_IR_TxEndLow));
   1238  1.1  matt 	intrmask &= ~(txq->txq_intrbits & (ETH_IR_TxBufferHigh|ETH_IR_TxBufferLow));
   1239  1.1  matt 	GE_FUNC_EXIT(sc, "");
   1240  1.1  matt 	return intrmask;
   1241  1.1  matt }
   1242  1.1  matt 
   1243  1.1  matt int
   1244  1.1  matt gfe_tx_start(struct gfe_softc *sc, enum gfe_txprio txprio)
   1245  1.1  matt {
   1246  1.1  matt 	struct gfe_txqueue *txq;
   1247  1.1  matt 	volatile struct gt_eth_desc *txd;
   1248  1.1  matt 	unsigned int i;
   1249  1.1  matt 	bus_addr_t addr;
   1250  1.1  matt 
   1251  1.1  matt 	GE_FUNC_ENTER(sc, "gfe_tx_start");
   1252  1.1  matt 
   1253  1.1  matt 	sc->sc_intrmask &= ~(ETH_IR_TxEndHigh|ETH_IR_TxBufferHigh|
   1254  1.1  matt 			     ETH_IR_TxEndLow |ETH_IR_TxBufferLow);
   1255  1.1  matt 
   1256  1.1  matt 	if ((txq = sc->sc_txq[txprio]) == NULL) {
   1257  1.1  matt 		int error;
   1258  1.1  matt 		txq = (struct gfe_txqueue *) malloc(sizeof(*txq),
   1259  1.1  matt 		    M_DEVBUF, M_NOWAIT);
   1260  1.1  matt 		if (txq == NULL) {
   1261  1.1  matt 			GE_FUNC_EXIT(sc, "");
   1262  1.1  matt 			return ENOMEM;
   1263  1.1  matt 		}
   1264  1.5  matt 		memset(txq, 0, sizeof(*txq));
   1265  1.1  matt 		error = gfe_dmamem_alloc(sc, &txq->txq_desc_mem, 1,
   1266  1.1  matt 		    GE_TXMEM_SIZE, BUS_DMA_NOCACHE);
   1267  1.1  matt 		if (error) {
   1268  1.1  matt 			free(txq, M_DEVBUF);
   1269  1.1  matt 			GE_FUNC_EXIT(sc, "");
   1270  1.1  matt 			return error;
   1271  1.2  matt 		}
   1272  1.1  matt 		error = gfe_dmamem_alloc(sc, &txq->txq_buf_mem, 1,
   1273  1.1  matt 		    GE_TXBUF_SIZE, 0);
   1274  1.1  matt 		if (error) {
   1275  1.1  matt 			gfe_dmamem_free(sc, &txq->txq_desc_mem);
   1276  1.1  matt 			free(txq, M_DEVBUF);
   1277  1.1  matt 			GE_FUNC_EXIT(sc, "");
   1278  1.1  matt 			return error;
   1279  1.1  matt 		}
   1280  1.1  matt 		sc->sc_txq[txprio] = txq;
   1281  1.1  matt 	}
   1282  1.1  matt 
   1283  1.1  matt 	txq->txq_descs =
   1284  1.1  matt 	    (volatile struct gt_eth_desc *) txq->txq_desc_mem.gdm_kva;
   1285  1.1  matt 	txq->txq_desc_busaddr = txq->txq_desc_mem.gdm_map->dm_segs[0].ds_addr;
   1286  1.1  matt 	txq->txq_buf_busaddr = txq->txq_buf_mem.gdm_map->dm_segs[0].ds_addr;
   1287  1.1  matt 
   1288  1.1  matt 	txq->txq_pendq.ifq_maxlen = 10;
   1289  1.1  matt 	txq->txq_ei_gapcount = 0;
   1290  1.1  matt 	txq->txq_nactive = 0;
   1291  1.1  matt 	txq->txq_fi = 0;
   1292  1.1  matt 	txq->txq_lo = 0;
   1293  1.1  matt 	txq->txq_inptr = GE_TXBUF_SIZE;
   1294  1.1  matt 	txq->txq_outptr = 0;
   1295  1.1  matt 	for (i = 0, txd = txq->txq_descs,
   1296  1.1  matt 	     addr = txq->txq_desc_busaddr + sizeof(*txd);
   1297  1.1  matt 			i < GE_TXDESC_MAX - 1;
   1298  1.1  matt 			i++, txd++, addr += sizeof(*txd)) {
   1299  1.1  matt 		/*
   1300  1.1  matt 		 * update the nxtptr to point to the next txd.
   1301  1.2  matt 		 */
   1302  1.1  matt 		txd->ed_cmdsts = 0;
   1303  1.1  matt 		txd->ed_nxtptr = htogt32(addr);
   1304  1.2  matt 	}
   1305  1.1  matt 	txq->txq_descs[GE_TXDESC_MAX-1].ed_nxtptr =
   1306  1.2  matt 	    htogt32(txq->txq_desc_busaddr);
   1307  1.1  matt 	bus_dmamap_sync(sc->sc_dmat, txq->txq_desc_mem.gdm_map, 0,
   1308  1.1  matt 	    GE_TXMEM_SIZE, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1309  1.1  matt 
   1310  1.1  matt 	switch (txprio) {
   1311  1.1  matt 	case GE_TXPRIO_HI:
   1312  1.1  matt 		txq->txq_intrbits = ETH_IR_TxEndHigh|ETH_IR_TxBufferHigh;
   1313  1.1  matt 		txq->txq_esdcmrbits = ETH_ESDCMR_TXDH;
   1314  1.1  matt 		txq->txq_epsrbits = ETH_EPSR_TxHigh;
   1315  1.1  matt 		txq->txq_ectdp = ETH_ECTDP1(sc->sc_macno);
   1316  1.1  matt 		GE_WRITE(sc, ECTDP1, txq->txq_desc_busaddr);
   1317  1.1  matt 		break;
   1318  1.1  matt 
   1319  1.1  matt 	case GE_TXPRIO_LO:
   1320  1.1  matt 		txq->txq_intrbits = ETH_IR_TxEndLow|ETH_IR_TxBufferLow;
   1321  1.1  matt 		txq->txq_esdcmrbits = ETH_ESDCMR_TXDL;
   1322  1.1  matt 		txq->txq_epsrbits = ETH_EPSR_TxLow;
   1323  1.1  matt 		txq->txq_ectdp = ETH_ECTDP0(sc->sc_macno);
   1324  1.1  matt 		GE_WRITE(sc, ECTDP0, txq->txq_desc_busaddr);
   1325  1.1  matt 		break;
   1326  1.1  matt 
   1327  1.1  matt 	case GE_TXPRIO_NONE:
   1328  1.1  matt 		break;
   1329  1.1  matt 	}
   1330  1.1  matt #if 0
   1331  1.1  matt 	GE_DPRINTF(sc, ("(ectdp=%#x", txq->txq_ectdp));
   1332  1.1  matt 	gt_write(sc->sc_dev.dv_parent, txq->txq_ectdp, txq->txq_desc_busaddr);
   1333  1.1  matt 	GE_DPRINTF(sc, (")"));
   1334  1.1  matt #endif
   1335  1.1  matt 
   1336  1.1  matt 	/*
   1337  1.1  matt 	 * If we are restarting, there may be packets in the pending queue
   1338  1.1  matt 	 * waiting to be enqueued.  Try enqueuing packets from both priority
   1339  1.1  matt 	 * queues until the pending queue is empty or there no room for them
   1340  1.1  matt 	 * on the device.
   1341  1.1  matt 	 */
   1342  1.1  matt 	while (gfe_tx_enqueue(sc, txprio))
   1343  1.1  matt 		continue;
   1344  1.1  matt 
   1345  1.1  matt 	GE_FUNC_EXIT(sc, "");
   1346  1.1  matt 	return 0;
   1347  1.1  matt }
   1348  1.1  matt 
   1349  1.1  matt void
   1350  1.1  matt gfe_tx_cleanup(struct gfe_softc *sc, enum gfe_txprio txprio, int flush)
   1351  1.1  matt {
   1352  1.1  matt 	struct gfe_txqueue * const txq = sc->sc_txq[txprio];
   1353  1.1  matt 
   1354  1.1  matt 	GE_FUNC_ENTER(sc, "gfe_tx_cleanup");
   1355  1.1  matt 	if (txq == NULL) {
   1356  1.1  matt 		GE_FUNC_EXIT(sc, "");
   1357  1.1  matt 		return;
   1358  1.1  matt 	}
   1359  1.1  matt 
   1360  1.1  matt 	if (!flush) {
   1361  1.1  matt 		GE_FUNC_EXIT(sc, "");
   1362  1.1  matt 		return;
   1363  1.1  matt 	}
   1364  1.1  matt 
   1365  1.1  matt 	gfe_dmamem_free(sc, &txq->txq_desc_mem);
   1366  1.1  matt 	gfe_dmamem_free(sc, &txq->txq_buf_mem);
   1367  1.1  matt 	free(txq, M_DEVBUF);
   1368  1.1  matt 	sc->sc_txq[txprio] = NULL;
   1369  1.1  matt 	GE_FUNC_EXIT(sc, "-F");
   1370  1.1  matt }
   1371  1.1  matt 
   1372  1.1  matt void
   1373  1.1  matt gfe_tx_stop(struct gfe_softc *sc, enum gfe_whack_op op)
   1374  1.1  matt {
   1375  1.1  matt 	GE_FUNC_ENTER(sc, "gfe_tx_stop");
   1376  1.1  matt 
   1377  1.1  matt 	GE_WRITE(sc, ESDCMR, ETH_ESDCMR_STDH|ETH_ESDCMR_STDL);
   1378  1.1  matt 
   1379  1.1  matt 	sc->sc_intrmask = gfe_tx_done(sc, GE_TXPRIO_HI, sc->sc_intrmask);
   1380  1.1  matt 	sc->sc_intrmask = gfe_tx_done(sc, GE_TXPRIO_LO, sc->sc_intrmask);
   1381  1.1  matt 	sc->sc_intrmask &= ~(ETH_IR_TxEndHigh|ETH_IR_TxBufferHigh|
   1382  1.1  matt 			     ETH_IR_TxEndLow |ETH_IR_TxBufferLow);
   1383  1.1  matt 
   1384  1.1  matt 	gfe_tx_cleanup(sc, GE_TXPRIO_HI, op == GE_WHACK_STOP);
   1385  1.1  matt 	gfe_tx_cleanup(sc, GE_TXPRIO_LO, op == GE_WHACK_STOP);
   1386  1.1  matt 
   1387  1.1  matt 	sc->sc_ec.ec_if.if_timer = 0;
   1388  1.1  matt 	GE_FUNC_EXIT(sc, "");
   1389  1.1  matt }
   1390  1.1  matt 
   1391  1.1  matt int
   1393  1.1  matt gfe_intr(void *arg)
   1394  1.1  matt {
   1395  1.1  matt 	struct gfe_softc * const sc = arg;
   1396  1.1  matt 	uint32_t cause;
   1397  1.1  matt 	uint32_t intrmask = sc->sc_intrmask;
   1398  1.1  matt 	int claim = 0;
   1399  1.1  matt 	int cnt;
   1400  1.1  matt 
   1401  1.1  matt 	GE_FUNC_ENTER(sc, "gfe_intr");
   1402  1.1  matt 
   1403  1.1  matt 	for (cnt = 0; cnt < 4; cnt++) {
   1404  1.1  matt 		if (sc->sc_intrmask != intrmask) {
   1405  1.1  matt 			sc->sc_intrmask = intrmask;
   1406  1.1  matt 			GE_WRITE(sc, EIMR, sc->sc_intrmask);
   1407  1.1  matt 		}
   1408  1.1  matt 		cause = GE_READ(sc, EICR);
   1409  1.1  matt 		cause &= sc->sc_intrmask;
   1410  1.1  matt 		GE_DPRINTF(sc, (".%#x", cause));
   1411  1.1  matt 		if (cause == 0)
   1412  1.1  matt 			break;
   1413  1.1  matt 
   1414  1.1  matt 		claim = 1;
   1415  1.1  matt 
   1416  1.1  matt 		GE_WRITE(sc, EICR, ~cause);
   1417  1.1  matt #ifndef GE_NORX
   1418  1.1  matt 		if (cause & (ETH_IR_RxBuffer|ETH_IR_RxError))
   1419  1.1  matt 			intrmask = gfe_rx_process(sc, cause, intrmask);
   1420  1.1  matt #endif
   1421  1.1  matt 
   1422  1.1  matt #ifndef GE_NOTX
   1423  1.1  matt 		if (cause & (ETH_IR_TxBufferHigh|ETH_IR_TxEndHigh))
   1424  1.1  matt 			intrmask = gfe_tx_done(sc, GE_TXPRIO_HI, intrmask);
   1425  1.1  matt 		if (cause & (ETH_IR_TxBufferLow|ETH_IR_TxEndLow))
   1426  1.1  matt 			intrmask = gfe_tx_done(sc, GE_TXPRIO_LO, intrmask);
   1427  1.1  matt #endif
   1428  1.1  matt 		if (cause & ETH_IR_MIIPhySTC) {
   1429  1.1  matt 			sc->sc_flags |= GE_PHYSTSCHG;
   1430  1.1  matt 			/* intrmask &= ~ETH_IR_MIIPhySTC; */
   1431  1.1  matt 		}
   1432  1.1  matt 	}
   1433  1.1  matt 
   1434  1.1  matt 	GE_FUNC_EXIT(sc, "");
   1435  1.1  matt 	return claim;
   1436  1.1  matt }
   1437  1.1  matt 
   1438  1.1  matt int
   1440  1.1  matt gfe_mii_mediachange (struct ifnet *ifp)
   1441  1.1  matt {
   1442  1.1  matt 	struct gfe_softc *sc = ifp->if_softc;
   1443  1.1  matt 
   1444  1.1  matt 	if (ifp->if_flags & IFF_UP)
   1445  1.1  matt 		mii_mediachg(&sc->sc_mii);
   1446  1.1  matt 
   1447  1.1  matt 	return (0);
   1448  1.1  matt }
   1449  1.1  matt void
   1450  1.1  matt gfe_mii_mediastatus (struct ifnet *ifp, struct ifmediareq *ifmr)
   1451  1.1  matt {
   1452  1.1  matt 	struct gfe_softc *sc = ifp->if_softc;
   1453  1.1  matt 
   1454  1.1  matt 	if (sc->sc_flags & GE_PHYSTSCHG) {
   1455  1.1  matt 		sc->sc_flags &= ~GE_PHYSTSCHG;
   1456  1.1  matt 		mii_pollstat(&sc->sc_mii);
   1457  1.1  matt 	}
   1458  1.1  matt 	ifmr->ifm_status = sc->sc_mii.mii_media_status;
   1459  1.1  matt 	ifmr->ifm_active = sc->sc_mii.mii_media_active;
   1460  1.1  matt }
   1461  1.1  matt 
   1462  1.1  matt int
   1463  1.1  matt gfe_mii_read (struct device *self, int phy, int reg)
   1464  1.1  matt {
   1465  1.1  matt 	return gt_mii_read(self, self->dv_parent, phy, reg);
   1466  1.1  matt }
   1467  1.1  matt 
   1468  1.1  matt void
   1469  1.1  matt gfe_mii_write (struct device *self, int phy, int reg, int value)
   1470  1.1  matt {
   1471  1.1  matt 	gt_mii_write(self, self->dv_parent, phy, reg, value);
   1472  1.1  matt }
   1473  1.1  matt 
   1474  1.1  matt void
   1475  1.1  matt gfe_mii_statchg (struct device *self)
   1476  1.1  matt {
   1477  1.1  matt 	/* struct gfe_softc *sc = (struct gfe_softc *) self; */
   1478  1.1  matt 	/* do nothing? */
   1479  1.1  matt }
   1480  1.1  matt 
   1481  1.1  matt int
   1483  1.1  matt gfe_whack(struct gfe_softc *sc, enum gfe_whack_op op)
   1484  1.1  matt {
   1485  1.1  matt 	int error = 0;
   1486  1.1  matt 	GE_FUNC_ENTER(sc, "gfe_whack");
   1487  1.1  matt 
   1488  1.1  matt 	switch (op) {
   1489  1.1  matt 	case GE_WHACK_RESTART:
   1490  1.1  matt #ifndef GE_NOTX
   1491  1.1  matt 		gfe_tx_stop(sc, op);
   1492  1.1  matt #endif
   1493  1.1  matt 		/* sc->sc_ec.ec_if.if_flags &= ~IFF_RUNNING; */
   1494  1.1  matt 		/* FALLTHROUGH */
   1495  1.1  matt 	case GE_WHACK_START:
   1496  1.1  matt #ifndef GE_NOHASH
   1497  1.1  matt 		if (error == 0 && sc->sc_hashtable == NULL) {
   1498  1.1  matt 			error = gfe_hash_alloc(sc);
   1499  1.1  matt 			if (error)
   1500  1.1  matt 				break;
   1501  1.1  matt 		}
   1502  1.1  matt 		if (op != GE_WHACK_RESTART)
   1503  1.1  matt 			gfe_hash_fill(sc);
   1504  1.1  matt #endif
   1505  1.1  matt #ifndef GE_NORX
   1506  1.1  matt 		if (op != GE_WHACK_RESTART) {
   1507  1.1  matt 			error = gfe_rx_prime(sc);
   1508  1.1  matt 			if (error)
   1509  1.1  matt 				break;
   1510  1.1  matt 		}
   1511  1.1  matt #endif
   1512  1.1  matt #ifndef GE_NOTX
   1513  1.1  matt 		error = gfe_tx_start(sc, GE_TXPRIO_HI);
   1514  1.1  matt 		if (error)
   1515  1.1  matt 			break;
   1516  1.1  matt #endif
   1517  1.1  matt 		sc->sc_ec.ec_if.if_flags |= IFF_RUNNING;
   1518  1.1  matt 		GE_WRITE(sc, EPCR, sc->sc_pcr | ETH_EPCR_EN);
   1519  1.1  matt 		GE_WRITE(sc, EPCXR, sc->sc_pcxr);
   1520  1.1  matt 		GE_WRITE(sc, EICR, 0);
   1521  1.1  matt 		GE_WRITE(sc, EIMR, sc->sc_intrmask);
   1522  1.1  matt #ifndef GE_NOHASH
   1523  1.1  matt 		GE_WRITE(sc, EHTPR, sc->sc_hash_mem.gdm_map->dm_segs->ds_addr);
   1524  1.1  matt #endif
   1525  1.1  matt #ifndef GE_NORX
   1526  1.1  matt 		GE_WRITE(sc, ESDCMR, ETH_ESDCMR_ERD);
   1527  1.1  matt 		sc->sc_flags |= GE_RXACTIVE;
   1528  1.1  matt #endif
   1529  1.1  matt 		/* FALLTHROUGH */
   1530  1.1  matt 	case GE_WHACK_CHANGE:
   1531  1.2  matt 		GE_DPRINTF(sc, ("(pcr=%#x,imr=%#x)",
   1532  1.2  matt 		    GE_READ(sc, EPCR), GE_READ(sc, EIMR)));
   1533  1.2  matt 		GE_WRITE(sc, EPCR, sc->sc_pcr | ETH_EPCR_EN);
   1534  1.1  matt 		GE_WRITE(sc, EIMR, sc->sc_intrmask);
   1535  1.1  matt 		gfe_ifstart(&sc->sc_ec.ec_if);
   1536  1.1  matt 		GE_DPRINTF(sc, ("(ectdp0=%#x, ectdp1=%#x)",
   1537  1.1  matt 		    GE_READ(sc, ECTDP0), GE_READ(sc, ECTDP1)));
   1538  1.1  matt 		GE_FUNC_EXIT(sc, "");
   1539  1.1  matt 		return error;
   1540  1.1  matt 	case GE_WHACK_STOP:
   1541  1.1  matt 		break;
   1542  1.1  matt 	}
   1543  1.1  matt 
   1544  1.1  matt #ifdef GE_DEBUG
   1545  1.1  matt 	if (error)
   1546  1.1  matt 		GE_DPRINTF(sc, (" failed: %d\n", error));
   1547  1.1  matt #endif
   1548  1.1  matt 	GE_WRITE(sc, EPCR, sc->sc_pcr);
   1549  1.1  matt 	GE_WRITE(sc, EIMR, 0);
   1550  1.1  matt 	sc->sc_ec.ec_if.if_flags &= ~IFF_RUNNING;
   1551  1.1  matt #ifndef GE_NOTX
   1552  1.1  matt 	gfe_tx_stop(sc, GE_WHACK_STOP);
   1553  1.1  matt #endif
   1554  1.1  matt #ifndef GE_NORX
   1555  1.1  matt 	gfe_rx_stop(sc, GE_WHACK_STOP);
   1556  1.1  matt #endif
   1557  1.1  matt #ifndef GE_NOHASH
   1558  1.1  matt 	gfe_dmamem_free(sc, &sc->sc_hash_mem);
   1559  1.1  matt 	sc->sc_hashtable = NULL;
   1560  1.1  matt #endif
   1561  1.1  matt 
   1562  1.1  matt 	GE_FUNC_EXIT(sc, "");
   1563  1.1  matt 	return error;
   1564  1.1  matt }
   1565  1.1  matt 
   1566  1.1  matt int
   1568  1.1  matt gfe_hash_compute(struct gfe_softc *sc, const uint8_t eaddr[ETHER_ADDR_LEN])
   1569  1.1  matt {
   1570  1.1  matt 	uint32_t w0, add0, add1;
   1571  1.1  matt 	uint32_t result;
   1572  1.1  matt 
   1573  1.1  matt 	GE_FUNC_ENTER(sc, "gfe_hash_compute");
   1574  1.1  matt 	add0 = ((uint32_t) eaddr[5] <<  0) |
   1575  1.1  matt 	       ((uint32_t) eaddr[4] <<  8) |
   1576  1.1  matt 	       ((uint32_t) eaddr[3] << 16);
   1577  1.1  matt 
   1578  1.1  matt 	add0 = ((add0 & 0x00f0f0f0) >> 4) | ((add0 & 0x000f0f0f) << 4);
   1579  1.1  matt 	add0 = ((add0 & 0x00cccccc) >> 2) | ((add0 & 0x00333333) << 2);
   1580  1.1  matt 	add0 = ((add0 & 0x00aaaaaa) >> 1) | ((add0 & 0x00555555) << 1);
   1581  1.1  matt 
   1582  1.1  matt 	add1 = ((uint32_t) eaddr[2] <<  0) |
   1583  1.1  matt 	       ((uint32_t) eaddr[1] <<  8) |
   1584  1.1  matt 	       ((uint32_t) eaddr[0] << 16);
   1585  1.1  matt 
   1586  1.1  matt 	add1 = ((add1 & 0x00f0f0f0) >> 4) | ((add1 & 0x000f0f0f) << 4);
   1587  1.1  matt 	add1 = ((add1 & 0x00cccccc) >> 2) | ((add1 & 0x00333333) << 2);
   1588  1.1  matt 	add1 = ((add1 & 0x00aaaaaa) >> 1) | ((add1 & 0x00555555) << 1);
   1589  1.1  matt 
   1590  1.1  matt 	GE_DPRINTF(sc, ("%s=", ether_sprintf(eaddr)));
   1591  1.1  matt 	/*
   1592  1.1  matt 	 * hashResult is the 15 bits Hash entry address.
   1593  1.1  matt 	 * ethernetADD is a 48 bit number, which is derived from the Ethernet
   1594  1.1  matt 	 *	MAC address, by nibble swapping in every byte (i.e MAC address
   1595  1.1  matt 	 *	of 0x123456789abc translates to ethernetADD of 0x21436587a9cb).
   1596  1.1  matt 	 */
   1597  1.1  matt 
   1598  1.1  matt 	if ((sc->sc_pcr & ETH_EPCR_HM) == 0) {
   1599  1.1  matt 		/*
   1600  1.1  matt 		 * hashResult[14:0] = hashFunc0(ethernetADD[47:0])
   1601  1.1  matt 		 *
   1602  1.1  matt 		 * hashFunc0 calculates the hashResult in the following manner:
   1603  1.1  matt 		 *   hashResult[ 8:0] = ethernetADD[14:8,1,0]
   1604  1.1  matt 		 *		XOR ethernetADD[23:15] XOR ethernetADD[32:24]
   1605  1.1  matt 		 */
   1606  1.1  matt 		result = (add0 & 3) | ((add0 >> 6) & ~3);
   1607  1.1  matt 		result ^= (add0 >> 15) ^ (add1 >>  0);
   1608  1.1  matt 		result &= 0x1ff;
   1609  1.1  matt 		/*
   1610  1.1  matt 		 *   hashResult[14:9] = ethernetADD[7:2]
   1611  1.1  matt 		 */
   1612  1.1  matt 		result |= (add0 & ~3) << 7;	/* excess bits will be masked */
   1613  1.1  matt 		GE_DPRINTF(sc, ("0(%#x)", result & 0x7fff));
   1614  1.1  matt 	} else {
   1615  1.1  matt #define	TRIBITFLIP	073516240	/* yes its in octal */
   1616  1.1  matt 		/*
   1617  1.1  matt 		 * hashResult[14:0] = hashFunc1(ethernetADD[47:0])
   1618  1.1  matt 		 *
   1619  1.1  matt 		 * hashFunc1 calculates the hashResult in the following manner:
   1620  1.1  matt 		 *   hashResult[08:00] = ethernetADD[06:14]
   1621  1.1  matt 		 *		XOR ethernetADD[15:23] XOR ethernetADD[24:32]
   1622  1.1  matt 		 */
   1623  1.1  matt 		w0 = ((add0 >> 6) ^ (add0 >> 15) ^ (add1)) & 0x1ff;
   1624  1.1  matt 		/*
   1625  1.1  matt 		 * Now bitswap those 9 bits
   1626  1.1  matt 		 */
   1627  1.1  matt 		result = 0;
   1628  1.1  matt 		result |= ((TRIBITFLIP >> (((w0 >> 0) & 7) * 3)) & 7) << 6;
   1629  1.1  matt 		result |= ((TRIBITFLIP >> (((w0 >> 3) & 7) * 3)) & 7) << 3;
   1630  1.1  matt 		result |= ((TRIBITFLIP >> (((w0 >> 6) & 7) * 3)) & 7) << 0;
   1631  1.1  matt 
   1632  1.1  matt 		/*
   1633  1.1  matt 		 *   hashResult[14:09] = ethernetADD[00:05]
   1634  1.1  matt 		 */
   1635  1.1  matt 		result |= ((TRIBITFLIP >> (((add0 >> 0) & 7) * 3)) & 7) << 12;
   1636  1.1  matt 		result |= ((TRIBITFLIP >> (((add0 >> 3) & 7) * 3)) & 7) << 9;
   1637  1.1  matt 		GE_DPRINTF(sc, ("1(%#x)", result));
   1638  1.1  matt 	}
   1639  1.1  matt 	GE_FUNC_EXIT(sc, "");
   1640  1.1  matt 	return result & ((sc->sc_pcr & ETH_EPCR_HS_512) ? 0x7ff : 0x7fff);
   1641  1.1  matt }
   1642  1.1  matt 
   1643  1.1  matt int
   1644  1.1  matt gfe_hash_entry_op(struct gfe_softc *sc, enum gfe_hash_op op,
   1645  1.1  matt 	enum gfe_rxprio prio, const u_int8_t eaddr[ETHER_ADDR_LEN])
   1646  1.1  matt {
   1647  1.1  matt 	uint64_t he;
   1648  1.1  matt 	uint64_t *maybe_he_p = NULL;
   1649  1.1  matt 	int limit;
   1650  1.1  matt 	int hash;
   1651  1.1  matt 	int maybe_hash = 0;
   1652  1.1  matt 
   1653  1.1  matt 	GE_FUNC_ENTER(sc, "gfe_hash_entry_op");
   1654  1.1  matt 
   1655  1.1  matt 	hash = gfe_hash_compute(sc, eaddr);
   1656  1.1  matt 
   1657  1.1  matt 	if (sc->sc_hashtable == NULL) {
   1658  1.1  matt 		panic("%s:%d: hashtable == NULL!", sc->sc_dev.dv_xname,
   1659  1.1  matt 			__LINE__);
   1660  1.1  matt 	}
   1661  1.1  matt 
   1662  1.1  matt 	/*
   1663  1.1  matt 	 * Assume we are going to insert so create the hash entry we
   1664  1.1  matt 	 * are going to insert.  We also use it to match entries we
   1665  1.1  matt 	 * will be removing.
   1666  1.1  matt 	 */
   1667  1.1  matt 	he = ((uint64_t) eaddr[5] << 43) |
   1668  1.1  matt 	     ((uint64_t) eaddr[4] << 35) |
   1669  1.1  matt 	     ((uint64_t) eaddr[3] << 27) |
   1670  1.1  matt 	     ((uint64_t) eaddr[2] << 19) |
   1671  1.1  matt 	     ((uint64_t) eaddr[1] << 11) |
   1672  1.1  matt 	     ((uint64_t) eaddr[0] <<  3) |
   1673  1.1  matt 	     HSH_PRIO_INS(prio) | HSH_V | HSH_R;
   1674  1.1  matt 
   1675  1.1  matt 	/*
   1676  1.1  matt 	 * The GT will search upto 12 entries for a hit, so we must mimic that.
   1677  1.1  matt 	 */
   1678  1.1  matt 	hash &= sc->sc_hashmask / sizeof(he);
   1679  1.1  matt 	for (limit = HSH_LIMIT; limit > 0 ; --limit) {
   1680  1.1  matt 		/*
   1681  1.1  matt 		 * Does the GT wrap at the end, stop at the, or overrun the
   1682  1.1  matt 		 * end?  Assume it wraps for now.  Stash a copy of the
   1683  1.1  matt 		 * current hash entry.
   1684  1.1  matt 		 */
   1685  1.1  matt 		uint64_t *he_p = &sc->sc_hashtable[hash];
   1686  1.1  matt 		uint64_t thishe = *he_p;
   1687  1.1  matt 
   1688  1.1  matt 		/*
   1689  1.1  matt 		 * If the hash entry isn't valid, that break the chain.  And
   1690  1.1  matt 		 * this entry a good candidate for reuse.
   1691  1.1  matt 		 */
   1692  1.1  matt 		if ((thishe & HSH_V) == 0) {
   1693  1.1  matt 			maybe_he_p = he_p;
   1694  1.1  matt 			break;
   1695  1.1  matt 		}
   1696  1.1  matt 
   1697  1.1  matt 		/*
   1698  1.1  matt 		 * If the hash entry has the same address we are looking for
   1699  1.1  matt 		 * then ...  if we are removing and the skip bit is set, its
   1700  1.1  matt 		 * already been removed.  if are adding and the skip bit is
   1701  1.1  matt 		 * clear, then its already added.  In either return EBUSY
   1702  1.1  matt 		 * indicating the op has already been done.  Otherwise flip
   1703  1.1  matt 		 * the skip bit and return 0.
   1704  1.1  matt 		 */
   1705  1.2  matt 		if (((he ^ thishe) & HSH_ADDR_MASK) == 0) {
   1706  1.2  matt 			if (((op == GE_HASH_REMOVE) && (thishe & HSH_S)) ||
   1707  1.1  matt 			    ((op == GE_HASH_ADD) && (thishe & HSH_S) == 0))
   1708  1.1  matt 				return EBUSY;
   1709  1.1  matt 			*he_p = thishe ^ HSH_S;
   1710  1.1  matt 			bus_dmamap_sync(sc->sc_dmat, sc->sc_hash_mem.gdm_map,
   1711  1.1  matt 			    hash * sizeof(he), sizeof(he),
   1712  1.1  matt 			    BUS_DMASYNC_PREWRITE);
   1713  1.1  matt 			GE_FUNC_EXIT(sc, "^");
   1714  1.1  matt 			return 0;
   1715  1.1  matt 		}
   1716  1.1  matt 
   1717  1.1  matt 		/*
   1718  1.1  matt 		 * If we haven't found a slot for the entry and this entry
   1719  1.1  matt 		 * is currently being skipped, return this entry.
   1720  1.1  matt 		 */
   1721  1.1  matt 		if (maybe_he_p == NULL && (thishe & HSH_S)) {
   1722  1.1  matt 			maybe_he_p = he_p;
   1723  1.1  matt 			maybe_hash = hash;
   1724  1.1  matt 		}
   1725  1.1  matt 
   1726  1.1  matt 		hash = (hash + 1) & (sc->sc_hashmask / sizeof(he));
   1727  1.1  matt 	}
   1728  1.1  matt 
   1729  1.1  matt 	/*
   1730  1.1  matt 	 * If we got here, then there was no entry to remove.
   1731  1.1  matt 	 */
   1732  1.1  matt 	if (op == GE_HASH_REMOVE) {
   1733  1.1  matt 		GE_FUNC_EXIT(sc, "?");
   1734  1.1  matt 		return ENOENT;
   1735  1.1  matt 	}
   1736  1.1  matt 
   1737  1.1  matt 	/*
   1738  1.1  matt 	 * If we couldn't find a slot, return an error.
   1739  1.1  matt 	 */
   1740  1.1  matt 	if (maybe_he_p == NULL) {
   1741  1.1  matt 		GE_FUNC_EXIT(sc, "!");
   1742  1.1  matt 		return ENOSPC;
   1743  1.2  matt 	}
   1744  1.1  matt 
   1745  1.1  matt 	/* Update the entry.
   1746  1.1  matt 	 */
   1747  1.1  matt 	*maybe_he_p = he;
   1748  1.1  matt 	bus_dmamap_sync(sc->sc_dmat, sc->sc_hash_mem.gdm_map,
   1749  1.1  matt 	    maybe_hash * sizeof(he), sizeof(he), BUS_DMASYNC_PREWRITE);
   1750  1.1  matt 	GE_FUNC_EXIT(sc, "+");
   1751  1.1  matt 	return 0;
   1752  1.1  matt }
   1753  1.1  matt 
   1754  1.1  matt int
   1755  1.1  matt gfe_hash_multichg(struct ethercom *ec, const struct ether_multi *enm, u_long cmd)
   1756  1.1  matt {
   1757  1.1  matt 	struct gfe_softc * const sc = ec->ec_if.if_softc;
   1758  1.1  matt 	int error;
   1759  1.1  matt 	enum gfe_hash_op op;
   1760  1.1  matt 	enum gfe_rxprio prio;
   1761  1.1  matt 
   1762  1.1  matt 	GE_FUNC_ENTER(sc, "hash_multichg");
   1763  1.1  matt 	/*
   1764  1.1  matt 	 * Is this a wildcard entry?  If so and its being removed, recompute.
   1765  1.1  matt 	 */
   1766  1.1  matt 	if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN) != 0) {
   1767  1.1  matt 		if (cmd == SIOCDELMULTI) {
   1768  1.1  matt 			GE_FUNC_EXIT(sc, "");
   1769  1.1  matt 			return ENETRESET;
   1770  1.1  matt 		}
   1771  1.1  matt 
   1772  1.1  matt 		/*
   1773  1.1  matt 		 * Switch in
   1774  1.1  matt 		 */
   1775  1.1  matt 		sc->sc_flags |= GE_ALLMULTI;
   1776  1.1  matt 		if ((sc->sc_pcr & ETH_EPCR_PM) == 0) {
   1777  1.1  matt 			sc->sc_pcr |= ETH_EPCR_PM;
   1778  1.1  matt 			GE_WRITE(sc, EPCR, sc->sc_pcr);
   1779  1.1  matt 			GE_FUNC_EXIT(sc, "");
   1780  1.1  matt 			return 0;
   1781  1.1  matt 		}
   1782  1.1  matt 		GE_FUNC_EXIT(sc, "");
   1783  1.1  matt 		return ENETRESET;
   1784  1.1  matt 	}
   1785  1.1  matt 
   1786  1.1  matt 	prio = GE_RXPRIO_MEDLO;
   1787  1.1  matt 	op = (cmd == SIOCDELMULTI ? GE_HASH_REMOVE : GE_HASH_ADD);
   1788  1.1  matt 
   1789  1.1  matt 	if (sc->sc_hashtable == NULL) {
   1790  1.1  matt 		GE_FUNC_EXIT(sc, "");
   1791  1.1  matt 		return 0;
   1792  1.1  matt 	}
   1793  1.1  matt 
   1794  1.1  matt 	error = gfe_hash_entry_op(sc, op, prio, enm->enm_addrlo);
   1795  1.1  matt 	if (error == EBUSY) {
   1796  1.1  matt 		printf("%s: multichg: tried to %s %s again\n",
   1797  1.1  matt 		       sc->sc_dev.dv_xname,
   1798  1.1  matt 		       cmd == SIOCDELMULTI ? "remove" : "add",
   1799  1.1  matt 		       ether_sprintf(enm->enm_addrlo));
   1800  1.1  matt 		GE_FUNC_EXIT(sc, "");
   1801  1.1  matt 		return 0;
   1802  1.1  matt 	}
   1803  1.1  matt 
   1804  1.1  matt 	if (error == ENOENT) {
   1805  1.1  matt 		printf("%s: multichg: failed to remove %s: not in table\n",
   1806  1.1  matt 		       sc->sc_dev.dv_xname,
   1807  1.1  matt 		       ether_sprintf(enm->enm_addrlo));
   1808  1.1  matt 		GE_FUNC_EXIT(sc, "");
   1809  1.1  matt 		return 0;
   1810  1.1  matt 	}
   1811  1.1  matt 
   1812  1.1  matt 	if (error == ENOSPC) {
   1813  1.1  matt 		printf("%s: multichg: failed to add %s: no space; regenerating table\n",
   1814  1.1  matt 		       sc->sc_dev.dv_xname,
   1815  1.1  matt 		       ether_sprintf(enm->enm_addrlo));
   1816  1.1  matt 		GE_FUNC_EXIT(sc, "");
   1817  1.1  matt 		return ENETRESET;
   1818  1.1  matt 	}
   1819  1.1  matt 	GE_DPRINTF(sc, ("%s: multichg: %s: %s succeeded\n",
   1820  1.1  matt 	       sc->sc_dev.dv_xname,
   1821  1.1  matt 	       cmd == SIOCDELMULTI ? "remove" : "add",
   1822  1.1  matt 	       ether_sprintf(enm->enm_addrlo)));
   1823  1.1  matt 	GE_FUNC_EXIT(sc, "");
   1824  1.1  matt 	return 0;
   1825  1.1  matt }
   1826  1.1  matt 
   1827  1.1  matt int
   1828  1.1  matt gfe_hash_fill(struct gfe_softc *sc)
   1829  1.1  matt {
   1830  1.1  matt 	struct ether_multistep step;
   1831  1.1  matt 	struct ether_multi *enm;
   1832  1.1  matt 	int error;
   1833  1.1  matt 
   1834  1.1  matt 	GE_FUNC_ENTER(sc, "gfe_hash_fill");
   1835  1.1  matt 
   1836  1.1  matt 	error = gfe_hash_entry_op(sc, GE_HASH_ADD, GE_RXPRIO_HI,
   1837  1.1  matt 	    LLADDR(sc->sc_ec.ec_if.if_sadl));
   1838  1.1  matt 	if (error)
   1839  1.1  matt 		GE_FUNC_EXIT(sc, "!");
   1840  1.1  matt 		return error;
   1841  1.1  matt 
   1842  1.1  matt 	sc->sc_flags &= ~GE_ALLMULTI;
   1843  1.1  matt 	if ((sc->sc_ec.ec_if.if_flags & IFF_PROMISC) == 0)
   1844  1.1  matt 		sc->sc_pcr &= ~ETH_EPCR_PM;
   1845  1.1  matt 	ETHER_FIRST_MULTI(step, &sc->sc_ec, enm);
   1846  1.1  matt 	while (enm != NULL) {
   1847  1.1  matt 		if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
   1848  1.1  matt 			sc->sc_flags |= GE_ALLMULTI;
   1849  1.1  matt 			sc->sc_pcr |= ETH_EPCR_PM;
   1850  1.1  matt 		} else {
   1851  1.1  matt 			error = gfe_hash_entry_op(sc, GE_HASH_ADD,
   1852  1.1  matt 			    GE_RXPRIO_MEDLO, enm->enm_addrlo);
   1853  1.1  matt 			if (error == ENOSPC)
   1854  1.1  matt 				break;
   1855  1.1  matt 		}
   1856  1.1  matt 		ETHER_NEXT_MULTI(step, enm);
   1857  1.1  matt 	}
   1858  1.1  matt 
   1859  1.1  matt 	GE_FUNC_EXIT(sc, "");
   1860  1.1  matt 	return error;
   1861  1.1  matt }
   1862  1.1  matt 
   1863  1.2  matt int
   1864  1.2  matt gfe_hash_alloc(struct gfe_softc *sc)
   1865  1.1  matt {
   1866  1.1  matt 	int error;
   1867  1.1  matt 	GE_FUNC_ENTER(sc, "gfe_hash_alloc");
   1868  1.1  matt 	sc->sc_hashmask = (sc->sc_pcr & ETH_EPCR_HS_512 ? 16 : 256)*1024 - 1;
   1869  1.1  matt 	error = gfe_dmamem_alloc(sc, &sc->sc_hash_mem, 1, sc->sc_hashmask + 1,
   1870  1.1  matt 	    BUS_DMA_NOCACHE);
   1871  1.1  matt 	if (error) {
   1872  1.1  matt 		printf("%s: failed to allocate %d bytes for hash table: %d\n",
   1873  1.1  matt 		    sc->sc_dev.dv_xname, sc->sc_hashmask + 1, error);
   1874  1.2  matt 		GE_FUNC_EXIT(sc, "");
   1875  1.1  matt 		return error;
   1876  1.1  matt 	}
   1877  1.1  matt 	sc->sc_hashtable = (uint64_t *) sc->sc_hash_mem.gdm_kva;
   1878            	memset(sc->sc_hashtable, 0, sc->sc_hashmask + 1);
   1879            	bus_dmamap_sync(sc->sc_dmat, sc->sc_hash_mem.gdm_map,
   1880            	    0, sc->sc_hashmask + 1, BUS_DMASYNC_PREWRITE);
   1881            	GE_FUNC_EXIT(sc, "");
   1882            	return 0;
   1883            }
   1884