1 1.69 andvar /* $NetBSD: if_mvgbe.c,v 1.69 2024/12/07 07:52:19 andvar Exp $ */ 2 1.1 kiyohara /* 3 1.35 kiyohara * Copyright (c) 2007, 2008, 2013 KIYOHARA Takashi 4 1.1 kiyohara * All rights reserved. 5 1.1 kiyohara * 6 1.1 kiyohara * Redistribution and use in source and binary forms, with or without 7 1.1 kiyohara * modification, are permitted provided that the following conditions 8 1.1 kiyohara * are met: 9 1.1 kiyohara * 1. Redistributions of source code must retain the above copyright 10 1.1 kiyohara * notice, this list of conditions and the following disclaimer. 11 1.1 kiyohara * 2. Redistributions in binary form must reproduce the above copyright 12 1.1 kiyohara * notice, this list of conditions and the following disclaimer in the 13 1.1 kiyohara * documentation and/or other materials provided with the distribution. 14 1.1 kiyohara * 15 1.1 kiyohara * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 16 1.1 kiyohara * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED 17 1.1 kiyohara * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE 18 1.1 kiyohara * DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, 19 1.1 kiyohara * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES 20 1.1 kiyohara * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR 21 1.1 kiyohara * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 22 1.1 kiyohara * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, 23 1.1 kiyohara * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN 24 1.1 kiyohara * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 25 1.1 kiyohara * POSSIBILITY OF SUCH DAMAGE. 26 1.1 kiyohara */ 27 1.1 kiyohara #include <sys/cdefs.h> 28 1.69 andvar __KERNEL_RCSID(0, "$NetBSD: if_mvgbe.c,v 1.69 2024/12/07 07:52:19 andvar Exp $"); 29 1.35 kiyohara 30 1.35 kiyohara #include "opt_multiprocessor.h" 31 1.35 kiyohara 32 1.35 kiyohara #if defined MULTIPROCESSOR 33 1.43 kiyohara #warning Queue Management Method 'Counters' not support. Please use mvxpe instead of this. 34 1.35 kiyohara #endif 35 1.1 kiyohara 36 1.1 kiyohara #include <sys/param.h> 37 1.1 kiyohara #include <sys/bus.h> 38 1.27 msaitoh #include <sys/callout.h> 39 1.1 kiyohara #include <sys/device.h> 40 1.1 kiyohara #include <sys/endian.h> 41 1.1 kiyohara #include <sys/errno.h> 42 1.32 msaitoh #include <sys/evcnt.h> 43 1.27 msaitoh #include <sys/kernel.h> 44 1.1 kiyohara #include <sys/kmem.h> 45 1.1 kiyohara #include <sys/mutex.h> 46 1.1 kiyohara #include <sys/sockio.h> 47 1.25 msaitoh #include <sys/sysctl.h> 48 1.1 kiyohara 49 1.1 kiyohara #include <dev/marvell/marvellreg.h> 50 1.1 kiyohara #include <dev/marvell/marvellvar.h> 51 1.1 kiyohara #include <dev/marvell/mvgbereg.h> 52 1.1 kiyohara 53 1.1 kiyohara #include <net/if.h> 54 1.1 kiyohara #include <net/if_ether.h> 55 1.1 kiyohara #include <net/if_media.h> 56 1.1 kiyohara 57 1.1 kiyohara #include <netinet/in.h> 58 1.1 kiyohara #include <netinet/in_systm.h> 59 1.1 kiyohara #include <netinet/ip.h> 60 1.1 kiyohara 61 1.1 kiyohara #include <net/bpf.h> 62 1.40 riastrad #include <sys/rndsource.h> 63 1.1 kiyohara 64 1.1 kiyohara #include <dev/mii/mii.h> 65 1.1 kiyohara #include <dev/mii/miivar.h> 66 1.1 kiyohara 67 1.1 kiyohara #include "locators.h" 68 1.1 kiyohara 69 1.1 kiyohara /* #define MVGBE_DEBUG 3 */ 70 1.1 kiyohara #ifdef MVGBE_DEBUG 71 1.1 kiyohara #define DPRINTF(x) if (mvgbe_debug) printf x 72 1.55 msaitoh #define DPRINTFN(n, x) if (mvgbe_debug >= (n)) printf x 73 1.1 kiyohara int mvgbe_debug = MVGBE_DEBUG; 74 1.1 kiyohara #else 75 1.1 kiyohara #define DPRINTF(x) 76 1.55 msaitoh #define DPRINTFN(n, x) 77 1.1 kiyohara #endif 78 1.1 kiyohara 79 1.1 kiyohara 80 1.1 kiyohara #define MVGBE_READ(sc, reg) \ 81 1.1 kiyohara bus_space_read_4((sc)->sc_iot, (sc)->sc_ioh, (reg)) 82 1.1 kiyohara #define MVGBE_WRITE(sc, reg, val) \ 83 1.1 kiyohara bus_space_write_4((sc)->sc_iot, (sc)->sc_ioh, (reg), (val)) 84 1.5 jakllsch #define MVGBE_READ_FILTER(sc, reg, val, c) \ 85 1.5 jakllsch bus_space_read_region_4((sc)->sc_iot, (sc)->sc_dafh, (reg), (val), (c)) 86 1.1 kiyohara #define MVGBE_WRITE_FILTER(sc, reg, val, c) \ 87 1.5 jakllsch bus_space_write_region_4((sc)->sc_iot, (sc)->sc_dafh, (reg), (val), (c)) 88 1.1 kiyohara 89 1.35 kiyohara #define MVGBE_LINKUP_READ(sc) \ 90 1.35 kiyohara bus_space_read_4((sc)->sc_iot, (sc)->sc_linkup.ioh, 0) 91 1.35 kiyohara #define MVGBE_IS_LINKUP(sc) (MVGBE_LINKUP_READ(sc) & (sc)->sc_linkup.bit) 92 1.35 kiyohara 93 1.1 kiyohara #define MVGBE_TX_RING_CNT 256 94 1.4 jakllsch #define MVGBE_TX_RING_MSK (MVGBE_TX_RING_CNT - 1) 95 1.4 jakllsch #define MVGBE_TX_RING_NEXT(x) (((x) + 1) & MVGBE_TX_RING_MSK) 96 1.1 kiyohara #define MVGBE_RX_RING_CNT 256 97 1.4 jakllsch #define MVGBE_RX_RING_MSK (MVGBE_RX_RING_CNT - 1) 98 1.4 jakllsch #define MVGBE_RX_RING_NEXT(x) (((x) + 1) & MVGBE_RX_RING_MSK) 99 1.4 jakllsch 100 1.4 jakllsch CTASSERT(MVGBE_TX_RING_CNT > 1 && MVGBE_TX_RING_NEXT(MVGBE_TX_RING_CNT) == 101 1.4 jakllsch (MVGBE_TX_RING_CNT + 1) % MVGBE_TX_RING_CNT); 102 1.4 jakllsch CTASSERT(MVGBE_RX_RING_CNT > 1 && MVGBE_RX_RING_NEXT(MVGBE_RX_RING_CNT) == 103 1.4 jakllsch (MVGBE_RX_RING_CNT + 1) % MVGBE_RX_RING_CNT); 104 1.1 kiyohara 105 1.1 kiyohara #define MVGBE_JSLOTS 384 /* XXXX */ 106 1.28 msaitoh #define MVGBE_JLEN \ 107 1.31 msaitoh ((MVGBE_MRU + MVGBE_HWHEADER_SIZE + MVGBE_RXBUF_ALIGN - 1) & \ 108 1.31 msaitoh ~MVGBE_RXBUF_MASK) 109 1.1 kiyohara #define MVGBE_NTXSEG 30 110 1.1 kiyohara #define MVGBE_JPAGESZ PAGE_SIZE 111 1.1 kiyohara #define MVGBE_RESID \ 112 1.1 kiyohara (MVGBE_JPAGESZ - (MVGBE_JLEN * MVGBE_JSLOTS) % MVGBE_JPAGESZ) 113 1.1 kiyohara #define MVGBE_JMEM \ 114 1.1 kiyohara ((MVGBE_JLEN * MVGBE_JSLOTS) + MVGBE_RESID) 115 1.1 kiyohara 116 1.1 kiyohara #define MVGBE_TX_RING_ADDR(sc, i) \ 117 1.1 kiyohara ((sc)->sc_ring_map->dm_segs[0].ds_addr + \ 118 1.1 kiyohara offsetof(struct mvgbe_ring_data, mvgbe_tx_ring[(i)])) 119 1.1 kiyohara 120 1.1 kiyohara #define MVGBE_RX_RING_ADDR(sc, i) \ 121 1.1 kiyohara ((sc)->sc_ring_map->dm_segs[0].ds_addr + \ 122 1.1 kiyohara offsetof(struct mvgbe_ring_data, mvgbe_rx_ring[(i)])) 123 1.1 kiyohara 124 1.1 kiyohara #define MVGBE_CDOFF(x) offsetof(struct mvgbe_ring_data, x) 125 1.1 kiyohara #define MVGBE_CDTXOFF(x) MVGBE_CDOFF(mvgbe_tx_ring[(x)]) 126 1.1 kiyohara #define MVGBE_CDRXOFF(x) MVGBE_CDOFF(mvgbe_rx_ring[(x)]) 127 1.1 kiyohara 128 1.1 kiyohara #define MVGBE_CDTXSYNC(sc, x, n, ops) \ 129 1.1 kiyohara do { \ 130 1.1 kiyohara int __x, __n; \ 131 1.1 kiyohara const int __descsize = sizeof(struct mvgbe_tx_desc); \ 132 1.1 kiyohara \ 133 1.1 kiyohara __x = (x); \ 134 1.1 kiyohara __n = (n); \ 135 1.1 kiyohara \ 136 1.1 kiyohara /* If it will wrap around, sync to the end of the ring. */ \ 137 1.1 kiyohara if ((__x + __n) > MVGBE_TX_RING_CNT) { \ 138 1.1 kiyohara bus_dmamap_sync((sc)->sc_dmat, \ 139 1.1 kiyohara (sc)->sc_ring_map, MVGBE_CDTXOFF(__x), \ 140 1.1 kiyohara __descsize * (MVGBE_TX_RING_CNT - __x), (ops)); \ 141 1.1 kiyohara __n -= (MVGBE_TX_RING_CNT - __x); \ 142 1.1 kiyohara __x = 0; \ 143 1.1 kiyohara } \ 144 1.1 kiyohara \ 145 1.1 kiyohara /* Now sync whatever is left. */ \ 146 1.1 kiyohara bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_ring_map, \ 147 1.1 kiyohara MVGBE_CDTXOFF((__x)), __descsize * __n, (ops)); \ 148 1.1 kiyohara } while (0 /*CONSTCOND*/) 149 1.1 kiyohara 150 1.1 kiyohara #define MVGBE_CDRXSYNC(sc, x, ops) \ 151 1.1 kiyohara do { \ 152 1.1 kiyohara bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_ring_map, \ 153 1.1 kiyohara MVGBE_CDRXOFF((x)), sizeof(struct mvgbe_rx_desc), (ops)); \ 154 1.1 kiyohara } while (/*CONSTCOND*/0) 155 1.1 kiyohara 156 1.25 msaitoh #define MVGBE_IPGINTTX_DEFAULT 768 157 1.25 msaitoh #define MVGBE_IPGINTRX_DEFAULT 768 158 1.1 kiyohara 159 1.32 msaitoh #ifdef MVGBE_EVENT_COUNTERS 160 1.32 msaitoh #define MVGBE_EVCNT_INCR(ev) (ev)->ev_count++ 161 1.32 msaitoh #define MVGBE_EVCNT_ADD(ev, val) (ev)->ev_count += (val) 162 1.32 msaitoh #else 163 1.32 msaitoh #define MVGBE_EVCNT_INCR(ev) /* nothing */ 164 1.32 msaitoh #define MVGBE_EVCNT_ADD(ev, val) /* nothing */ 165 1.32 msaitoh #endif 166 1.32 msaitoh 167 1.1 kiyohara struct mvgbe_jpool_entry { 168 1.1 kiyohara int slot; 169 1.1 kiyohara LIST_ENTRY(mvgbe_jpool_entry) jpool_entries; 170 1.1 kiyohara }; 171 1.1 kiyohara 172 1.1 kiyohara struct mvgbe_chain { 173 1.1 kiyohara void *mvgbe_desc; 174 1.1 kiyohara struct mbuf *mvgbe_mbuf; 175 1.1 kiyohara struct mvgbe_chain *mvgbe_next; 176 1.1 kiyohara }; 177 1.1 kiyohara 178 1.1 kiyohara struct mvgbe_txmap_entry { 179 1.1 kiyohara bus_dmamap_t dmamap; 180 1.1 kiyohara SIMPLEQ_ENTRY(mvgbe_txmap_entry) link; 181 1.1 kiyohara }; 182 1.1 kiyohara 183 1.1 kiyohara struct mvgbe_chain_data { 184 1.1 kiyohara struct mvgbe_chain mvgbe_tx_chain[MVGBE_TX_RING_CNT]; 185 1.1 kiyohara struct mvgbe_txmap_entry *mvgbe_tx_map[MVGBE_TX_RING_CNT]; 186 1.1 kiyohara int mvgbe_tx_prod; 187 1.1 kiyohara int mvgbe_tx_cons; 188 1.1 kiyohara int mvgbe_tx_cnt; 189 1.1 kiyohara 190 1.1 kiyohara struct mvgbe_chain mvgbe_rx_chain[MVGBE_RX_RING_CNT]; 191 1.1 kiyohara bus_dmamap_t mvgbe_rx_map[MVGBE_RX_RING_CNT]; 192 1.1 kiyohara bus_dmamap_t mvgbe_rx_jumbo_map; 193 1.1 kiyohara int mvgbe_rx_prod; 194 1.1 kiyohara int mvgbe_rx_cons; 195 1.1 kiyohara int mvgbe_rx_cnt; 196 1.1 kiyohara 197 1.1 kiyohara /* Stick the jumbo mem management stuff here too. */ 198 1.1 kiyohara void *mvgbe_jslots[MVGBE_JSLOTS]; 199 1.1 kiyohara void *mvgbe_jumbo_buf; 200 1.1 kiyohara }; 201 1.1 kiyohara 202 1.1 kiyohara struct mvgbe_ring_data { 203 1.1 kiyohara struct mvgbe_tx_desc mvgbe_tx_ring[MVGBE_TX_RING_CNT]; 204 1.1 kiyohara struct mvgbe_rx_desc mvgbe_rx_ring[MVGBE_RX_RING_CNT]; 205 1.1 kiyohara }; 206 1.1 kiyohara 207 1.1 kiyohara struct mvgbec_softc { 208 1.1 kiyohara device_t sc_dev; 209 1.1 kiyohara 210 1.1 kiyohara bus_space_tag_t sc_iot; 211 1.1 kiyohara bus_space_handle_t sc_ioh; 212 1.1 kiyohara 213 1.1 kiyohara kmutex_t sc_mtx; 214 1.3 kiyohara 215 1.13 rjs int sc_flags; 216 1.1 kiyohara }; 217 1.1 kiyohara 218 1.1 kiyohara struct mvgbe_softc { 219 1.1 kiyohara device_t sc_dev; 220 1.3 kiyohara int sc_port; 221 1.35 kiyohara uint32_t sc_version; 222 1.1 kiyohara 223 1.1 kiyohara bus_space_tag_t sc_iot; 224 1.1 kiyohara bus_space_handle_t sc_ioh; 225 1.27 msaitoh bus_space_handle_t sc_dafh; /* dest address filter handle */ 226 1.1 kiyohara bus_dma_tag_t sc_dmat; 227 1.1 kiyohara 228 1.1 kiyohara struct ethercom sc_ethercom; 229 1.1 kiyohara struct mii_data sc_mii; 230 1.55 msaitoh uint8_t sc_enaddr[ETHER_ADDR_LEN]; /* station addr */ 231 1.1 kiyohara 232 1.27 msaitoh callout_t sc_tick_ch; /* tick callout */ 233 1.27 msaitoh 234 1.1 kiyohara struct mvgbe_chain_data sc_cdata; 235 1.1 kiyohara struct mvgbe_ring_data *sc_rdata; 236 1.1 kiyohara bus_dmamap_t sc_ring_map; 237 1.58 msaitoh u_short sc_if_flags; 238 1.25 msaitoh unsigned int sc_ipginttx; 239 1.25 msaitoh unsigned int sc_ipgintrx; 240 1.20 msaitoh int sc_wdogsoft; 241 1.1 kiyohara 242 1.1 kiyohara LIST_HEAD(__mvgbe_jfreehead, mvgbe_jpool_entry) sc_jfree_listhead; 243 1.1 kiyohara LIST_HEAD(__mvgbe_jinusehead, mvgbe_jpool_entry) sc_jinuse_listhead; 244 1.1 kiyohara SIMPLEQ_HEAD(__mvgbe_txmaphead, mvgbe_txmap_entry) sc_txmap_head; 245 1.1 kiyohara 246 1.35 kiyohara struct { 247 1.35 kiyohara bus_space_handle_t ioh; 248 1.35 kiyohara uint32_t bit; 249 1.35 kiyohara } sc_linkup; 250 1.35 kiyohara uint32_t sc_cmdsts_opts; 251 1.35 kiyohara 252 1.15 tls krndsource_t sc_rnd_source; 253 1.25 msaitoh struct sysctllog *mvgbe_clog; 254 1.32 msaitoh #ifdef MVGBE_EVENT_COUNTERS 255 1.32 msaitoh struct evcnt sc_ev_rxoverrun; 256 1.32 msaitoh struct evcnt sc_ev_wdogsoft; 257 1.32 msaitoh #endif 258 1.1 kiyohara }; 259 1.1 kiyohara 260 1.1 kiyohara 261 1.1 kiyohara /* Gigabit Ethernet Unit Global part functions */ 262 1.1 kiyohara 263 1.1 kiyohara static int mvgbec_match(device_t, struct cfdata *, void *); 264 1.1 kiyohara static void mvgbec_attach(device_t, device_t, void *); 265 1.1 kiyohara 266 1.1 kiyohara static int mvgbec_print(void *, const char *); 267 1.1 kiyohara static int mvgbec_search(device_t, cfdata_t, const int *, void *); 268 1.1 kiyohara 269 1.69 andvar /* MII functions */ 270 1.53 msaitoh static int mvgbec_miibus_readreg(device_t, int, int, uint16_t *); 271 1.53 msaitoh static int mvgbec_miibus_writereg(device_t, int, int, uint16_t); 272 1.18 matt static void mvgbec_miibus_statchg(struct ifnet *); 273 1.1 kiyohara 274 1.38 kiyohara static void mvgbec_wininit(struct mvgbec_softc *, enum marvell_tags *); 275 1.1 kiyohara 276 1.1 kiyohara /* Gigabit Ethernet Port part functions */ 277 1.1 kiyohara 278 1.1 kiyohara static int mvgbe_match(device_t, struct cfdata *, void *); 279 1.1 kiyohara static void mvgbe_attach(device_t, device_t, void *); 280 1.1 kiyohara 281 1.27 msaitoh static void mvgbe_tick(void *); 282 1.1 kiyohara static int mvgbe_intr(void *); 283 1.1 kiyohara 284 1.1 kiyohara static void mvgbe_start(struct ifnet *); 285 1.1 kiyohara static int mvgbe_ioctl(struct ifnet *, u_long, void *); 286 1.1 kiyohara static int mvgbe_init(struct ifnet *); 287 1.1 kiyohara static void mvgbe_stop(struct ifnet *, int); 288 1.1 kiyohara static void mvgbe_watchdog(struct ifnet *); 289 1.1 kiyohara 290 1.5 jakllsch static int mvgbe_ifflags_cb(struct ethercom *); 291 1.5 jakllsch 292 1.5 jakllsch static int mvgbe_mediachange(struct ifnet *); 293 1.5 jakllsch static void mvgbe_mediastatus(struct ifnet *, struct ifmediareq *); 294 1.1 kiyohara 295 1.1 kiyohara static int mvgbe_init_rx_ring(struct mvgbe_softc *); 296 1.1 kiyohara static int mvgbe_init_tx_ring(struct mvgbe_softc *); 297 1.1 kiyohara static int mvgbe_newbuf(struct mvgbe_softc *, int, struct mbuf *, bus_dmamap_t); 298 1.1 kiyohara static int mvgbe_alloc_jumbo_mem(struct mvgbe_softc *); 299 1.1 kiyohara static void *mvgbe_jalloc(struct mvgbe_softc *); 300 1.1 kiyohara static void mvgbe_jfree(struct mbuf *, void *, size_t, void *); 301 1.1 kiyohara static int mvgbe_encap(struct mvgbe_softc *, struct mbuf *, uint32_t *); 302 1.1 kiyohara static void mvgbe_rxeof(struct mvgbe_softc *); 303 1.1 kiyohara static void mvgbe_txeof(struct mvgbe_softc *); 304 1.5 jakllsch static uint8_t mvgbe_crc8(const uint8_t *, size_t); 305 1.5 jakllsch static void mvgbe_filter_setup(struct mvgbe_softc *); 306 1.1 kiyohara #ifdef MVGBE_DEBUG 307 1.1 kiyohara static void mvgbe_dump_txdesc(struct mvgbe_tx_desc *, int); 308 1.1 kiyohara #endif 309 1.28 msaitoh static int mvgbe_ipginttx(struct mvgbec_softc *, struct mvgbe_softc *, 310 1.28 msaitoh unsigned int); 311 1.28 msaitoh static int mvgbe_ipgintrx(struct mvgbec_softc *, struct mvgbe_softc *, 312 1.28 msaitoh unsigned int); 313 1.25 msaitoh static void sysctl_mvgbe_init(struct mvgbe_softc *); 314 1.25 msaitoh static int mvgbe_sysctl_ipginttx(SYSCTLFN_PROTO); 315 1.25 msaitoh static int mvgbe_sysctl_ipgintrx(SYSCTLFN_PROTO); 316 1.1 kiyohara 317 1.1 kiyohara CFATTACH_DECL_NEW(mvgbec_gt, sizeof(struct mvgbec_softc), 318 1.1 kiyohara mvgbec_match, mvgbec_attach, NULL, NULL); 319 1.1 kiyohara CFATTACH_DECL_NEW(mvgbec_mbus, sizeof(struct mvgbec_softc), 320 1.1 kiyohara mvgbec_match, mvgbec_attach, NULL, NULL); 321 1.1 kiyohara 322 1.1 kiyohara CFATTACH_DECL_NEW(mvgbe, sizeof(struct mvgbe_softc), 323 1.1 kiyohara mvgbe_match, mvgbe_attach, NULL, NULL); 324 1.1 kiyohara 325 1.6 christos device_t mvgbec0 = NULL; 326 1.25 msaitoh static int mvgbe_root_num; 327 1.1 kiyohara 328 1.1 kiyohara struct mvgbe_port { 329 1.1 kiyohara int model; 330 1.3 kiyohara int unit; 331 1.1 kiyohara int ports; 332 1.3 kiyohara int irqs[3]; 333 1.3 kiyohara int flags; 334 1.3 kiyohara #define FLAGS_FIX_TQTB (1 << 0) 335 1.13 rjs #define FLAGS_FIX_MTU (1 << 1) 336 1.24 msaitoh #define FLAGS_IPG1 (1 << 2) 337 1.24 msaitoh #define FLAGS_IPG2 (1 << 3) 338 1.35 kiyohara #define FLAGS_HAS_PV (1 << 4) /* Has Port Version Register */ 339 1.1 kiyohara } mvgbe_ports[] = { 340 1.3 kiyohara { MARVELL_DISCOVERY_II, 0, 3, { 32, 33, 34 }, 0 }, 341 1.3 kiyohara { MARVELL_DISCOVERY_III, 0, 3, { 32, 33, 34 }, 0 }, 342 1.1 kiyohara #if 0 343 1.3 kiyohara { MARVELL_DISCOVERY_LT, 0, ?, { }, 0 }, 344 1.3 kiyohara { MARVELL_DISCOVERY_V, 0, ?, { }, 0 }, 345 1.3 kiyohara { MARVELL_DISCOVERY_VI, 0, ?, { }, 0 }, 346 1.1 kiyohara #endif 347 1.13 rjs { MARVELL_ORION_1_88F5082, 0, 1, { 21 }, FLAGS_FIX_MTU }, 348 1.13 rjs { MARVELL_ORION_1_88F5180N, 0, 1, { 21 }, FLAGS_FIX_MTU }, 349 1.24 msaitoh { MARVELL_ORION_1_88F5181, 0, 1, { 21 }, FLAGS_FIX_MTU | FLAGS_IPG1 }, 350 1.24 msaitoh { MARVELL_ORION_1_88F5182, 0, 1, { 21 }, FLAGS_FIX_MTU | FLAGS_IPG1 }, 351 1.24 msaitoh { MARVELL_ORION_2_88F5281, 0, 1, { 21 }, FLAGS_FIX_MTU | FLAGS_IPG1 }, 352 1.13 rjs { MARVELL_ORION_1_88F6082, 0, 1, { 21 }, FLAGS_FIX_MTU }, 353 1.13 rjs { MARVELL_ORION_1_88W8660, 0, 1, { 21 }, FLAGS_FIX_MTU }, 354 1.3 kiyohara 355 1.24 msaitoh { MARVELL_KIRKWOOD_88F6180, 0, 1, { 11 }, FLAGS_FIX_TQTB | FLAGS_IPG2 }, 356 1.24 msaitoh { MARVELL_KIRKWOOD_88F6192, 0, 1, { 11 }, FLAGS_FIX_TQTB | FLAGS_IPG2 }, 357 1.24 msaitoh { MARVELL_KIRKWOOD_88F6192, 1, 1, { 15 }, FLAGS_FIX_TQTB | FLAGS_IPG2 }, 358 1.24 msaitoh { MARVELL_KIRKWOOD_88F6281, 0, 1, { 11 }, FLAGS_FIX_TQTB | FLAGS_IPG2 }, 359 1.24 msaitoh { MARVELL_KIRKWOOD_88F6281, 1, 1, { 15 }, FLAGS_FIX_TQTB | FLAGS_IPG2 }, 360 1.24 msaitoh { MARVELL_KIRKWOOD_88F6282, 0, 1, { 11 }, FLAGS_FIX_TQTB | FLAGS_IPG2 }, 361 1.24 msaitoh { MARVELL_KIRKWOOD_88F6282, 1, 1, { 15 }, FLAGS_FIX_TQTB | FLAGS_IPG2 }, 362 1.24 msaitoh 363 1.24 msaitoh { MARVELL_MV78XX0_MV78100, 0, 1, { 40 }, FLAGS_FIX_TQTB | FLAGS_IPG2 }, 364 1.24 msaitoh { MARVELL_MV78XX0_MV78100, 1, 1, { 44 }, FLAGS_FIX_TQTB | FLAGS_IPG2 }, 365 1.24 msaitoh { MARVELL_MV78XX0_MV78200, 0, 1, { 40 }, FLAGS_FIX_TQTB | FLAGS_IPG2 }, 366 1.24 msaitoh { MARVELL_MV78XX0_MV78200, 1, 1, { 44 }, FLAGS_FIX_TQTB | FLAGS_IPG2 }, 367 1.24 msaitoh { MARVELL_MV78XX0_MV78200, 2, 1, { 48 }, FLAGS_FIX_TQTB | FLAGS_IPG2 }, 368 1.24 msaitoh { MARVELL_MV78XX0_MV78200, 3, 1, { 52 }, FLAGS_FIX_TQTB | FLAGS_IPG2 }, 369 1.35 kiyohara 370 1.48 kiyohara { MARVELL_DOVE_88AP510, 0, 1, { 29 }, FLAGS_FIX_TQTB | FLAGS_IPG2 }, 371 1.48 kiyohara 372 1.35 kiyohara { MARVELL_ARMADAXP_MV78130, 0, 1, { 66 }, FLAGS_HAS_PV }, 373 1.35 kiyohara { MARVELL_ARMADAXP_MV78130, 1, 1, { 70 }, FLAGS_HAS_PV }, 374 1.35 kiyohara { MARVELL_ARMADAXP_MV78130, 2, 1, { 74 }, FLAGS_HAS_PV }, 375 1.35 kiyohara { MARVELL_ARMADAXP_MV78160, 0, 1, { 66 }, FLAGS_HAS_PV }, 376 1.35 kiyohara { MARVELL_ARMADAXP_MV78160, 1, 1, { 70 }, FLAGS_HAS_PV }, 377 1.35 kiyohara { MARVELL_ARMADAXP_MV78160, 2, 1, { 74 }, FLAGS_HAS_PV }, 378 1.35 kiyohara { MARVELL_ARMADAXP_MV78160, 3, 1, { 78 }, FLAGS_HAS_PV }, 379 1.35 kiyohara { MARVELL_ARMADAXP_MV78230, 0, 1, { 66 }, FLAGS_HAS_PV }, 380 1.35 kiyohara { MARVELL_ARMADAXP_MV78230, 1, 1, { 70 }, FLAGS_HAS_PV }, 381 1.35 kiyohara { MARVELL_ARMADAXP_MV78230, 2, 1, { 74 }, FLAGS_HAS_PV }, 382 1.35 kiyohara { MARVELL_ARMADAXP_MV78260, 0, 1, { 66 }, FLAGS_HAS_PV }, 383 1.35 kiyohara { MARVELL_ARMADAXP_MV78260, 1, 1, { 70 }, FLAGS_HAS_PV }, 384 1.35 kiyohara { MARVELL_ARMADAXP_MV78260, 2, 1, { 74 }, FLAGS_HAS_PV }, 385 1.35 kiyohara { MARVELL_ARMADAXP_MV78260, 3, 1, { 78 }, FLAGS_HAS_PV }, 386 1.35 kiyohara { MARVELL_ARMADAXP_MV78460, 0, 1, { 66 }, FLAGS_HAS_PV }, 387 1.35 kiyohara { MARVELL_ARMADAXP_MV78460, 1, 1, { 70 }, FLAGS_HAS_PV }, 388 1.35 kiyohara { MARVELL_ARMADAXP_MV78460, 2, 1, { 74 }, FLAGS_HAS_PV }, 389 1.35 kiyohara { MARVELL_ARMADAXP_MV78460, 3, 1, { 78 }, FLAGS_HAS_PV }, 390 1.38 kiyohara 391 1.38 kiyohara { MARVELL_ARMADA370_MV6707, 0, 1, { 66 }, FLAGS_HAS_PV }, 392 1.38 kiyohara { MARVELL_ARMADA370_MV6707, 1, 1, { 70 }, FLAGS_HAS_PV }, 393 1.38 kiyohara { MARVELL_ARMADA370_MV6710, 0, 1, { 66 }, FLAGS_HAS_PV }, 394 1.38 kiyohara { MARVELL_ARMADA370_MV6710, 1, 1, { 70 }, FLAGS_HAS_PV }, 395 1.38 kiyohara { MARVELL_ARMADA370_MV6W11, 0, 1, { 66 }, FLAGS_HAS_PV }, 396 1.38 kiyohara { MARVELL_ARMADA370_MV6W11, 1, 1, { 70 }, FLAGS_HAS_PV }, 397 1.1 kiyohara }; 398 1.1 kiyohara 399 1.1 kiyohara 400 1.1 kiyohara /* ARGSUSED */ 401 1.1 kiyohara static int 402 1.9 matt mvgbec_match(device_t parent, cfdata_t match, void *aux) 403 1.1 kiyohara { 404 1.1 kiyohara struct marvell_attach_args *mva = aux; 405 1.1 kiyohara int i; 406 1.1 kiyohara 407 1.1 kiyohara if (strcmp(mva->mva_name, match->cf_name) != 0) 408 1.1 kiyohara return 0; 409 1.2 kiyohara if (mva->mva_offset == MVA_OFFSET_DEFAULT) 410 1.1 kiyohara return 0; 411 1.1 kiyohara 412 1.1 kiyohara for (i = 0; i < __arraycount(mvgbe_ports); i++) 413 1.1 kiyohara if (mva->mva_model == mvgbe_ports[i].model) { 414 1.1 kiyohara mva->mva_size = MVGBE_SIZE; 415 1.1 kiyohara return 1; 416 1.1 kiyohara } 417 1.1 kiyohara return 0; 418 1.1 kiyohara } 419 1.1 kiyohara 420 1.1 kiyohara /* ARGSUSED */ 421 1.1 kiyohara static void 422 1.1 kiyohara mvgbec_attach(device_t parent, device_t self, void *aux) 423 1.1 kiyohara { 424 1.28 msaitoh struct mvgbec_softc *csc = device_private(self); 425 1.1 kiyohara struct marvell_attach_args *mva = aux, gbea; 426 1.1 kiyohara struct mvgbe_softc *port; 427 1.1 kiyohara struct mii_softc *mii; 428 1.1 kiyohara device_t child; 429 1.1 kiyohara uint32_t phyaddr; 430 1.1 kiyohara int i, j; 431 1.1 kiyohara 432 1.1 kiyohara aprint_naive("\n"); 433 1.1 kiyohara aprint_normal(": Marvell Gigabit Ethernet Controller\n"); 434 1.1 kiyohara 435 1.28 msaitoh csc->sc_dev = self; 436 1.28 msaitoh csc->sc_iot = mva->mva_iot; 437 1.1 kiyohara if (bus_space_subregion(mva->mva_iot, mva->mva_ioh, mva->mva_offset, 438 1.28 msaitoh mva->mva_size, &csc->sc_ioh)) { 439 1.1 kiyohara aprint_error_dev(self, "Cannot map registers\n"); 440 1.1 kiyohara return; 441 1.1 kiyohara } 442 1.6 christos 443 1.7 christos if (mvgbec0 == NULL) 444 1.6 christos mvgbec0 = self; 445 1.17 kiyohara 446 1.1 kiyohara phyaddr = 0; 447 1.28 msaitoh MVGBE_WRITE(csc, MVGBE_PHYADDR, phyaddr); 448 1.1 kiyohara 449 1.28 msaitoh mutex_init(&csc->sc_mtx, MUTEX_DEFAULT, IPL_NET); 450 1.1 kiyohara 451 1.1 kiyohara /* Disable and clear Gigabit Ethernet Unit interrupts */ 452 1.28 msaitoh MVGBE_WRITE(csc, MVGBE_EUIM, 0); 453 1.28 msaitoh MVGBE_WRITE(csc, MVGBE_EUIC, 0); 454 1.1 kiyohara 455 1.38 kiyohara mvgbec_wininit(csc, mva->mva_tags); 456 1.1 kiyohara 457 1.1 kiyohara memset(&gbea, 0, sizeof(gbea)); 458 1.1 kiyohara for (i = 0; i < __arraycount(mvgbe_ports); i++) { 459 1.3 kiyohara if (mvgbe_ports[i].model != mva->mva_model || 460 1.3 kiyohara mvgbe_ports[i].unit != mva->mva_unit) 461 1.1 kiyohara continue; 462 1.1 kiyohara 463 1.28 msaitoh csc->sc_flags = mvgbe_ports[i].flags; 464 1.3 kiyohara 465 1.1 kiyohara for (j = 0; j < mvgbe_ports[i].ports; j++) { 466 1.1 kiyohara gbea.mva_name = "mvgbe"; 467 1.1 kiyohara gbea.mva_model = mva->mva_model; 468 1.28 msaitoh gbea.mva_iot = csc->sc_iot; 469 1.28 msaitoh gbea.mva_ioh = csc->sc_ioh; 470 1.1 kiyohara gbea.mva_unit = j; 471 1.1 kiyohara gbea.mva_dmat = mva->mva_dmat; 472 1.1 kiyohara gbea.mva_irq = mvgbe_ports[i].irqs[j]; 473 1.60 thorpej child = config_found(csc->sc_dev, &gbea, mvgbec_print, 474 1.61 thorpej CFARGS(.submatch = mvgbec_search)); 475 1.1 kiyohara if (child) { 476 1.1 kiyohara port = device_private(child); 477 1.1 kiyohara mii = LIST_FIRST(&port->sc_mii.mii_phys); 478 1.33 msaitoh if (mii != NULL) 479 1.33 msaitoh phyaddr |= MVGBE_PHYADDR_PHYAD(j, 480 1.33 msaitoh mii->mii_phy); 481 1.1 kiyohara } 482 1.1 kiyohara } 483 1.3 kiyohara break; 484 1.1 kiyohara } 485 1.28 msaitoh MVGBE_WRITE(csc, MVGBE_PHYADDR, phyaddr); 486 1.1 kiyohara } 487 1.1 kiyohara 488 1.1 kiyohara static int 489 1.1 kiyohara mvgbec_print(void *aux, const char *pnp) 490 1.1 kiyohara { 491 1.1 kiyohara struct marvell_attach_args *gbea = aux; 492 1.1 kiyohara 493 1.1 kiyohara if (pnp) 494 1.1 kiyohara aprint_normal("%s at %s port %d", 495 1.1 kiyohara gbea->mva_name, pnp, gbea->mva_unit); 496 1.1 kiyohara else { 497 1.1 kiyohara if (gbea->mva_unit != MVGBECCF_PORT_DEFAULT) 498 1.1 kiyohara aprint_normal(" port %d", gbea->mva_unit); 499 1.1 kiyohara if (gbea->mva_irq != MVGBECCF_IRQ_DEFAULT) 500 1.1 kiyohara aprint_normal(" irq %d", gbea->mva_irq); 501 1.1 kiyohara } 502 1.1 kiyohara return UNCONF; 503 1.1 kiyohara } 504 1.1 kiyohara 505 1.1 kiyohara /* ARGSUSED */ 506 1.1 kiyohara static int 507 1.1 kiyohara mvgbec_search(device_t parent, cfdata_t cf, const int *ldesc, void *aux) 508 1.1 kiyohara { 509 1.1 kiyohara struct marvell_attach_args *gbea = aux; 510 1.1 kiyohara 511 1.1 kiyohara if (cf->cf_loc[MVGBECCF_PORT] == gbea->mva_unit && 512 1.1 kiyohara cf->cf_loc[MVGBECCF_IRQ] != MVGBECCF_IRQ_DEFAULT) 513 1.1 kiyohara gbea->mva_irq = cf->cf_loc[MVGBECCF_IRQ]; 514 1.1 kiyohara 515 1.1 kiyohara return config_match(parent, cf, aux); 516 1.1 kiyohara } 517 1.1 kiyohara 518 1.1 kiyohara static int 519 1.53 msaitoh mvgbec_miibus_readreg(device_t dev, int phy, int reg, uint16_t *val) 520 1.1 kiyohara { 521 1.1 kiyohara struct mvgbe_softc *sc = device_private(dev); 522 1.6 christos struct mvgbec_softc *csc; 523 1.1 kiyohara struct ifnet *ifp = &sc->sc_ethercom.ec_if; 524 1.53 msaitoh uint32_t smi; 525 1.53 msaitoh int i, rv = 0; 526 1.1 kiyohara 527 1.6 christos if (mvgbec0 == NULL) { 528 1.6 christos aprint_error_ifnet(ifp, "SMI mvgbec0 not found\n"); 529 1.6 christos return -1; 530 1.6 christos } 531 1.6 christos csc = device_private(mvgbec0); 532 1.6 christos 533 1.1 kiyohara mutex_enter(&csc->sc_mtx); 534 1.1 kiyohara 535 1.1 kiyohara for (i = 0; i < MVGBE_PHY_TIMEOUT; i++) { 536 1.1 kiyohara DELAY(1); 537 1.1 kiyohara if (!(MVGBE_READ(csc, MVGBE_SMI) & MVGBE_SMI_BUSY)) 538 1.1 kiyohara break; 539 1.1 kiyohara } 540 1.1 kiyohara if (i == MVGBE_PHY_TIMEOUT) { 541 1.1 kiyohara aprint_error_ifnet(ifp, "SMI busy timeout\n"); 542 1.53 msaitoh rv = ETIMEDOUT; 543 1.53 msaitoh goto out; 544 1.1 kiyohara } 545 1.1 kiyohara 546 1.1 kiyohara smi = 547 1.1 kiyohara MVGBE_SMI_PHYAD(phy) | MVGBE_SMI_REGAD(reg) | MVGBE_SMI_OPCODE_READ; 548 1.1 kiyohara MVGBE_WRITE(csc, MVGBE_SMI, smi); 549 1.1 kiyohara 550 1.1 kiyohara for (i = 0; i < MVGBE_PHY_TIMEOUT; i++) { 551 1.1 kiyohara DELAY(1); 552 1.1 kiyohara smi = MVGBE_READ(csc, MVGBE_SMI); 553 1.53 msaitoh if (smi & MVGBE_SMI_READVALID) { 554 1.53 msaitoh *val = smi & MVGBE_SMI_DATA_MASK; 555 1.1 kiyohara break; 556 1.53 msaitoh } 557 1.1 kiyohara } 558 1.1 kiyohara DPRINTFN(9, ("mvgbec_miibus_readreg: i=%d, timeout=%d\n", 559 1.1 kiyohara i, MVGBE_PHY_TIMEOUT)); 560 1.53 msaitoh if (i >= MVGBE_PHY_TIMEOUT) 561 1.53 msaitoh rv = ETIMEDOUT; 562 1.1 kiyohara 563 1.53 msaitoh out: 564 1.53 msaitoh mutex_exit(&csc->sc_mtx); 565 1.1 kiyohara 566 1.53 msaitoh DPRINTFN(9, ("mvgbec_miibus_readreg phy=%d, reg=%#x, val=%#hx\n", 567 1.53 msaitoh phy, reg, *val)); 568 1.1 kiyohara 569 1.53 msaitoh return rv; 570 1.1 kiyohara } 571 1.1 kiyohara 572 1.53 msaitoh static int 573 1.53 msaitoh mvgbec_miibus_writereg(device_t dev, int phy, int reg, uint16_t val) 574 1.1 kiyohara { 575 1.1 kiyohara struct mvgbe_softc *sc = device_private(dev); 576 1.6 christos struct mvgbec_softc *csc; 577 1.1 kiyohara struct ifnet *ifp = &sc->sc_ethercom.ec_if; 578 1.1 kiyohara uint32_t smi; 579 1.53 msaitoh int i, rv = 0; 580 1.1 kiyohara 581 1.6 christos if (mvgbec0 == NULL) { 582 1.6 christos aprint_error_ifnet(ifp, "SMI mvgbec0 not found\n"); 583 1.53 msaitoh return -1; 584 1.6 christos } 585 1.6 christos csc = device_private(mvgbec0); 586 1.6 christos 587 1.1 kiyohara DPRINTFN(9, ("mvgbec_miibus_writereg phy=%d reg=%#x val=%#x\n", 588 1.1 kiyohara phy, reg, val)); 589 1.1 kiyohara 590 1.1 kiyohara mutex_enter(&csc->sc_mtx); 591 1.1 kiyohara 592 1.1 kiyohara for (i = 0; i < MVGBE_PHY_TIMEOUT; i++) { 593 1.1 kiyohara DELAY(1); 594 1.1 kiyohara if (!(MVGBE_READ(csc, MVGBE_SMI) & MVGBE_SMI_BUSY)) 595 1.1 kiyohara break; 596 1.1 kiyohara } 597 1.1 kiyohara if (i == MVGBE_PHY_TIMEOUT) { 598 1.1 kiyohara aprint_error_ifnet(ifp, "SMI busy timeout\n"); 599 1.53 msaitoh rv = ETIMEDOUT; 600 1.53 msaitoh goto out; 601 1.1 kiyohara } 602 1.1 kiyohara 603 1.1 kiyohara smi = MVGBE_SMI_PHYAD(phy) | MVGBE_SMI_REGAD(reg) | 604 1.1 kiyohara MVGBE_SMI_OPCODE_WRITE | (val & MVGBE_SMI_DATA_MASK); 605 1.1 kiyohara MVGBE_WRITE(csc, MVGBE_SMI, smi); 606 1.1 kiyohara 607 1.1 kiyohara for (i = 0; i < MVGBE_PHY_TIMEOUT; i++) { 608 1.1 kiyohara DELAY(1); 609 1.1 kiyohara if (!(MVGBE_READ(csc, MVGBE_SMI) & MVGBE_SMI_BUSY)) 610 1.1 kiyohara break; 611 1.1 kiyohara } 612 1.1 kiyohara 613 1.53 msaitoh out: 614 1.1 kiyohara mutex_exit(&csc->sc_mtx); 615 1.1 kiyohara 616 1.53 msaitoh if (i == MVGBE_PHY_TIMEOUT) { 617 1.1 kiyohara aprint_error_ifnet(ifp, "phy write timed out\n"); 618 1.53 msaitoh rv = ETIMEDOUT; 619 1.53 msaitoh } 620 1.53 msaitoh 621 1.53 msaitoh return rv; 622 1.1 kiyohara } 623 1.1 kiyohara 624 1.1 kiyohara static void 625 1.18 matt mvgbec_miibus_statchg(struct ifnet *ifp) 626 1.1 kiyohara { 627 1.1 kiyohara 628 1.1 kiyohara /* nothing to do */ 629 1.1 kiyohara } 630 1.1 kiyohara 631 1.1 kiyohara 632 1.1 kiyohara static void 633 1.38 kiyohara mvgbec_wininit(struct mvgbec_softc *sc, enum marvell_tags *tags) 634 1.1 kiyohara { 635 1.1 kiyohara device_t pdev = device_parent(sc->sc_dev); 636 1.1 kiyohara uint64_t base; 637 1.1 kiyohara uint32_t en, ac, size; 638 1.1 kiyohara int window, target, attr, rv, i; 639 1.1 kiyohara 640 1.1 kiyohara /* First disable all address decode windows */ 641 1.1 kiyohara en = MVGBE_BARE_EN_MASK; 642 1.1 kiyohara MVGBE_WRITE(sc, MVGBE_BARE, en); 643 1.1 kiyohara 644 1.1 kiyohara ac = 0; 645 1.1 kiyohara for (window = 0, i = 0; 646 1.1 kiyohara tags[i] != MARVELL_TAG_UNDEFINED && window < MVGBE_NWINDOW; i++) { 647 1.1 kiyohara rv = marvell_winparams_by_tag(pdev, tags[i], 648 1.1 kiyohara &target, &attr, &base, &size); 649 1.1 kiyohara if (rv != 0 || size == 0) 650 1.1 kiyohara continue; 651 1.1 kiyohara 652 1.1 kiyohara if (base > 0xffffffffULL) { 653 1.1 kiyohara if (window >= MVGBE_NREMAP) { 654 1.1 kiyohara aprint_error_dev(sc->sc_dev, 655 1.1 kiyohara "can't remap window %d\n", window); 656 1.1 kiyohara continue; 657 1.1 kiyohara } 658 1.1 kiyohara MVGBE_WRITE(sc, MVGBE_HA(window), 659 1.1 kiyohara (base >> 32) & 0xffffffff); 660 1.1 kiyohara } 661 1.1 kiyohara 662 1.1 kiyohara MVGBE_WRITE(sc, MVGBE_BASEADDR(window), 663 1.1 kiyohara MVGBE_BASEADDR_TARGET(target) | 664 1.1 kiyohara MVGBE_BASEADDR_ATTR(attr) | 665 1.1 kiyohara MVGBE_BASEADDR_BASE(base)); 666 1.1 kiyohara MVGBE_WRITE(sc, MVGBE_S(window), MVGBE_S_SIZE(size)); 667 1.1 kiyohara 668 1.1 kiyohara en &= ~(1 << window); 669 1.1 kiyohara /* set full access (r/w) */ 670 1.1 kiyohara ac |= MVGBE_EPAP_EPAR(window, MVGBE_EPAP_AC_FA); 671 1.1 kiyohara window++; 672 1.1 kiyohara } 673 1.1 kiyohara /* allow to access decode window */ 674 1.1 kiyohara MVGBE_WRITE(sc, MVGBE_EPAP, ac); 675 1.1 kiyohara 676 1.1 kiyohara MVGBE_WRITE(sc, MVGBE_BARE, en); 677 1.1 kiyohara } 678 1.1 kiyohara 679 1.1 kiyohara 680 1.1 kiyohara /* ARGSUSED */ 681 1.1 kiyohara static int 682 1.9 matt mvgbe_match(device_t parent, cfdata_t match, void *aux) 683 1.1 kiyohara { 684 1.1 kiyohara struct marvell_attach_args *mva = aux; 685 1.1 kiyohara uint32_t pbase, maddrh, maddrl; 686 1.41 hsuenaga prop_dictionary_t dict; 687 1.41 hsuenaga 688 1.41 hsuenaga dict = device_properties(parent); 689 1.41 hsuenaga if (dict) { 690 1.41 hsuenaga if (prop_dictionary_get(dict, "mac-address")) 691 1.41 hsuenaga return 1; 692 1.41 hsuenaga } 693 1.1 kiyohara 694 1.1 kiyohara pbase = MVGBE_PORTR_BASE + mva->mva_unit * MVGBE_PORTR_SIZE; 695 1.1 kiyohara maddrh = 696 1.1 kiyohara bus_space_read_4(mva->mva_iot, mva->mva_ioh, pbase + MVGBE_MACAH); 697 1.1 kiyohara maddrl = 698 1.1 kiyohara bus_space_read_4(mva->mva_iot, mva->mva_ioh, pbase + MVGBE_MACAL); 699 1.1 kiyohara if ((maddrh | maddrl) == 0) 700 1.1 kiyohara return 0; 701 1.1 kiyohara 702 1.1 kiyohara return 1; 703 1.1 kiyohara } 704 1.1 kiyohara 705 1.1 kiyohara /* ARGSUSED */ 706 1.1 kiyohara static void 707 1.1 kiyohara mvgbe_attach(device_t parent, device_t self, void *aux) 708 1.1 kiyohara { 709 1.35 kiyohara struct mvgbec_softc *csc = device_private(parent); 710 1.1 kiyohara struct mvgbe_softc *sc = device_private(self); 711 1.1 kiyohara struct marvell_attach_args *mva = aux; 712 1.1 kiyohara struct mvgbe_txmap_entry *entry; 713 1.41 hsuenaga prop_dictionary_t dict; 714 1.41 hsuenaga prop_data_t enaddrp; 715 1.1 kiyohara struct ifnet *ifp; 716 1.55 msaitoh struct mii_data * const mii = &sc->sc_mii; 717 1.1 kiyohara bus_dma_segment_t seg; 718 1.1 kiyohara bus_dmamap_t dmamap; 719 1.1 kiyohara int rseg, i; 720 1.1 kiyohara uint32_t maddrh, maddrl; 721 1.41 hsuenaga uint8_t enaddr[ETHER_ADDR_LEN]; 722 1.1 kiyohara void *kva; 723 1.1 kiyohara 724 1.1 kiyohara aprint_naive("\n"); 725 1.1 kiyohara aprint_normal("\n"); 726 1.1 kiyohara 727 1.41 hsuenaga dict = device_properties(parent); 728 1.41 hsuenaga if (dict) 729 1.41 hsuenaga enaddrp = prop_dictionary_get(dict, "mac-address"); 730 1.41 hsuenaga else 731 1.41 hsuenaga enaddrp = NULL; 732 1.41 hsuenaga 733 1.1 kiyohara sc->sc_dev = self; 734 1.1 kiyohara sc->sc_port = mva->mva_unit; 735 1.1 kiyohara sc->sc_iot = mva->mva_iot; 736 1.27 msaitoh callout_init(&sc->sc_tick_ch, 0); 737 1.27 msaitoh callout_setfunc(&sc->sc_tick_ch, mvgbe_tick, sc); 738 1.1 kiyohara if (bus_space_subregion(mva->mva_iot, mva->mva_ioh, 739 1.1 kiyohara MVGBE_PORTR_BASE + mva->mva_unit * MVGBE_PORTR_SIZE, 740 1.1 kiyohara MVGBE_PORTR_SIZE, &sc->sc_ioh)) { 741 1.1 kiyohara aprint_error_dev(self, "Cannot map registers\n"); 742 1.1 kiyohara return; 743 1.1 kiyohara } 744 1.1 kiyohara if (bus_space_subregion(mva->mva_iot, mva->mva_ioh, 745 1.1 kiyohara MVGBE_PORTDAFR_BASE + mva->mva_unit * MVGBE_PORTDAFR_SIZE, 746 1.1 kiyohara MVGBE_PORTDAFR_SIZE, &sc->sc_dafh)) { 747 1.1 kiyohara aprint_error_dev(self, 748 1.1 kiyohara "Cannot map destination address filter registers\n"); 749 1.1 kiyohara return; 750 1.1 kiyohara } 751 1.1 kiyohara sc->sc_dmat = mva->mva_dmat; 752 1.1 kiyohara 753 1.35 kiyohara if (csc->sc_flags & FLAGS_HAS_PV) { 754 1.35 kiyohara /* GbE port has Port Version register. */ 755 1.35 kiyohara sc->sc_version = MVGBE_READ(sc, MVGBE_PV); 756 1.35 kiyohara aprint_normal_dev(self, "Port Version 0x%x\n", sc->sc_version); 757 1.35 kiyohara } 758 1.35 kiyohara 759 1.35 kiyohara if (sc->sc_version >= 0x10) { 760 1.35 kiyohara /* 761 1.35 kiyohara * Armada XP 762 1.35 kiyohara */ 763 1.35 kiyohara 764 1.35 kiyohara if (bus_space_subregion(mva->mva_iot, mva->mva_ioh, 765 1.35 kiyohara MVGBE_PS0, sizeof(uint32_t), &sc->sc_linkup.ioh)) { 766 1.35 kiyohara aprint_error_dev(self, "Cannot map linkup register\n"); 767 1.35 kiyohara return; 768 1.35 kiyohara } 769 1.35 kiyohara sc->sc_linkup.bit = MVGBE_PS0_LINKUP; 770 1.35 kiyohara csc->sc_flags |= FLAGS_IPG2; 771 1.35 kiyohara } else { 772 1.35 kiyohara if (bus_space_subregion(mva->mva_iot, sc->sc_ioh, 773 1.35 kiyohara MVGBE_PS, sizeof(uint32_t), &sc->sc_linkup.ioh)) { 774 1.35 kiyohara aprint_error_dev(self, "Cannot map linkup register\n"); 775 1.35 kiyohara return; 776 1.35 kiyohara } 777 1.35 kiyohara sc->sc_linkup.bit = MVGBE_PS_LINKUP; 778 1.35 kiyohara } 779 1.35 kiyohara 780 1.41 hsuenaga if (enaddrp) { 781 1.41 hsuenaga memcpy(enaddr, prop_data_data_nocopy(enaddrp), ETHER_ADDR_LEN); 782 1.56 msaitoh maddrh = enaddr[0] << 24; 783 1.41 hsuenaga maddrh |= enaddr[1] << 16; 784 1.41 hsuenaga maddrh |= enaddr[2] << 8; 785 1.41 hsuenaga maddrh |= enaddr[3]; 786 1.56 msaitoh maddrl = enaddr[4] << 8; 787 1.41 hsuenaga maddrl |= enaddr[5]; 788 1.41 hsuenaga MVGBE_WRITE(sc, MVGBE_MACAH, maddrh); 789 1.41 hsuenaga MVGBE_WRITE(sc, MVGBE_MACAL, maddrl); 790 1.41 hsuenaga } 791 1.41 hsuenaga 792 1.1 kiyohara maddrh = MVGBE_READ(sc, MVGBE_MACAH); 793 1.1 kiyohara maddrl = MVGBE_READ(sc, MVGBE_MACAL); 794 1.1 kiyohara sc->sc_enaddr[0] = maddrh >> 24; 795 1.1 kiyohara sc->sc_enaddr[1] = maddrh >> 16; 796 1.1 kiyohara sc->sc_enaddr[2] = maddrh >> 8; 797 1.1 kiyohara sc->sc_enaddr[3] = maddrh >> 0; 798 1.1 kiyohara sc->sc_enaddr[4] = maddrl >> 8; 799 1.1 kiyohara sc->sc_enaddr[5] = maddrl >> 0; 800 1.1 kiyohara aprint_normal_dev(self, "Ethernet address %s\n", 801 1.1 kiyohara ether_sprintf(sc->sc_enaddr)); 802 1.1 kiyohara 803 1.1 kiyohara /* clear all ethernet port interrupts */ 804 1.1 kiyohara MVGBE_WRITE(sc, MVGBE_IC, 0); 805 1.1 kiyohara MVGBE_WRITE(sc, MVGBE_ICE, 0); 806 1.1 kiyohara 807 1.1 kiyohara marvell_intr_establish(mva->mva_irq, IPL_NET, mvgbe_intr, sc); 808 1.1 kiyohara 809 1.1 kiyohara /* Allocate the descriptor queues. */ 810 1.1 kiyohara if (bus_dmamem_alloc(sc->sc_dmat, sizeof(struct mvgbe_ring_data), 811 1.1 kiyohara PAGE_SIZE, 0, &seg, 1, &rseg, BUS_DMA_NOWAIT)) { 812 1.1 kiyohara aprint_error_dev(self, "can't alloc rx buffers\n"); 813 1.1 kiyohara return; 814 1.1 kiyohara } 815 1.1 kiyohara if (bus_dmamem_map(sc->sc_dmat, &seg, rseg, 816 1.1 kiyohara sizeof(struct mvgbe_ring_data), &kva, BUS_DMA_NOWAIT)) { 817 1.1 kiyohara aprint_error_dev(self, "can't map dma buffers (%lu bytes)\n", 818 1.1 kiyohara (u_long)sizeof(struct mvgbe_ring_data)); 819 1.1 kiyohara goto fail1; 820 1.1 kiyohara } 821 1.1 kiyohara if (bus_dmamap_create(sc->sc_dmat, sizeof(struct mvgbe_ring_data), 1, 822 1.1 kiyohara sizeof(struct mvgbe_ring_data), 0, BUS_DMA_NOWAIT, 823 1.1 kiyohara &sc->sc_ring_map)) { 824 1.1 kiyohara aprint_error_dev(self, "can't create dma map\n"); 825 1.1 kiyohara goto fail2; 826 1.1 kiyohara } 827 1.1 kiyohara if (bus_dmamap_load(sc->sc_dmat, sc->sc_ring_map, kva, 828 1.1 kiyohara sizeof(struct mvgbe_ring_data), NULL, BUS_DMA_NOWAIT)) { 829 1.1 kiyohara aprint_error_dev(self, "can't load dma map\n"); 830 1.1 kiyohara goto fail3; 831 1.1 kiyohara } 832 1.1 kiyohara for (i = 0; i < MVGBE_RX_RING_CNT; i++) 833 1.1 kiyohara sc->sc_cdata.mvgbe_rx_chain[i].mvgbe_mbuf = NULL; 834 1.1 kiyohara 835 1.1 kiyohara SIMPLEQ_INIT(&sc->sc_txmap_head); 836 1.1 kiyohara for (i = 0; i < MVGBE_TX_RING_CNT; i++) { 837 1.1 kiyohara sc->sc_cdata.mvgbe_tx_chain[i].mvgbe_mbuf = NULL; 838 1.1 kiyohara 839 1.1 kiyohara if (bus_dmamap_create(sc->sc_dmat, 840 1.1 kiyohara MVGBE_JLEN, MVGBE_NTXSEG, MVGBE_JLEN, 0, 841 1.1 kiyohara BUS_DMA_NOWAIT, &dmamap)) { 842 1.1 kiyohara aprint_error_dev(self, "Can't create TX dmamap\n"); 843 1.1 kiyohara goto fail4; 844 1.1 kiyohara } 845 1.1 kiyohara 846 1.1 kiyohara entry = kmem_alloc(sizeof(*entry), KM_SLEEP); 847 1.1 kiyohara entry->dmamap = dmamap; 848 1.1 kiyohara SIMPLEQ_INSERT_HEAD(&sc->sc_txmap_head, entry, link); 849 1.1 kiyohara } 850 1.1 kiyohara 851 1.1 kiyohara sc->sc_rdata = (struct mvgbe_ring_data *)kva; 852 1.1 kiyohara memset(sc->sc_rdata, 0, sizeof(struct mvgbe_ring_data)); 853 1.1 kiyohara 854 1.1 kiyohara /* 855 1.1 kiyohara * We can support 802.1Q VLAN-sized frames and jumbo 856 1.1 kiyohara * Ethernet frames. 857 1.1 kiyohara */ 858 1.1 kiyohara sc->sc_ethercom.ec_capabilities |= 859 1.5 jakllsch ETHERCAP_VLAN_MTU | ETHERCAP_JUMBO_MTU; 860 1.1 kiyohara 861 1.1 kiyohara /* Try to allocate memory for jumbo buffers. */ 862 1.1 kiyohara if (mvgbe_alloc_jumbo_mem(sc)) { 863 1.1 kiyohara aprint_error_dev(self, "jumbo buffer allocation failed\n"); 864 1.1 kiyohara goto fail4; 865 1.1 kiyohara } 866 1.1 kiyohara 867 1.1 kiyohara ifp = &sc->sc_ethercom.ec_if; 868 1.1 kiyohara ifp->if_softc = sc; 869 1.1 kiyohara ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 870 1.1 kiyohara ifp->if_start = mvgbe_start; 871 1.1 kiyohara ifp->if_ioctl = mvgbe_ioctl; 872 1.1 kiyohara ifp->if_init = mvgbe_init; 873 1.1 kiyohara ifp->if_stop = mvgbe_stop; 874 1.1 kiyohara ifp->if_watchdog = mvgbe_watchdog; 875 1.1 kiyohara /* 876 1.1 kiyohara * We can do IPv4/TCPv4/UDPv4 checksums in hardware. 877 1.1 kiyohara */ 878 1.1 kiyohara sc->sc_ethercom.ec_if.if_capabilities |= 879 1.1 kiyohara IFCAP_CSUM_IPv4_Tx | IFCAP_CSUM_IPv4_Rx | 880 1.1 kiyohara IFCAP_CSUM_TCPv4_Tx | IFCAP_CSUM_TCPv4_Rx | 881 1.1 kiyohara IFCAP_CSUM_UDPv4_Tx | IFCAP_CSUM_UDPv4_Rx; 882 1.5 jakllsch /* 883 1.5 jakllsch * But, IPv6 packets in the stream can cause incorrect TCPv4 Tx sums. 884 1.5 jakllsch */ 885 1.5 jakllsch sc->sc_ethercom.ec_if.if_capabilities &= ~IFCAP_CSUM_TCPv4_Tx; 886 1.51 riastrad IFQ_SET_MAXLEN(&ifp->if_snd, uimax(MVGBE_TX_RING_CNT - 1, IFQ_MAXLEN)); 887 1.1 kiyohara IFQ_SET_READY(&ifp->if_snd); 888 1.1 kiyohara strcpy(ifp->if_xname, device_xname(sc->sc_dev)); 889 1.1 kiyohara 890 1.1 kiyohara mvgbe_stop(ifp, 0); 891 1.1 kiyohara 892 1.1 kiyohara /* 893 1.1 kiyohara * Do MII setup. 894 1.1 kiyohara */ 895 1.55 msaitoh mii->mii_ifp = ifp; 896 1.55 msaitoh mii->mii_readreg = mvgbec_miibus_readreg; 897 1.55 msaitoh mii->mii_writereg = mvgbec_miibus_writereg; 898 1.55 msaitoh mii->mii_statchg = mvgbec_miibus_statchg; 899 1.55 msaitoh 900 1.55 msaitoh sc->sc_ethercom.ec_mii = mii; 901 1.55 msaitoh ifmedia_init(&mii->mii_media, 0, mvgbe_mediachange, mvgbe_mediastatus); 902 1.55 msaitoh mii_attach(self, mii, 0xffffffff, MII_PHY_ANY, 903 1.55 msaitoh parent == mvgbec0 ? 0 : 1, 0); 904 1.55 msaitoh if (LIST_FIRST(&mii->mii_phys) == NULL) { 905 1.1 kiyohara aprint_error_dev(self, "no PHY found!\n"); 906 1.55 msaitoh ifmedia_add(&mii->mii_media, IFM_ETHER | IFM_MANUAL, 0, NULL); 907 1.55 msaitoh ifmedia_set(&mii->mii_media, IFM_ETHER | IFM_MANUAL); 908 1.1 kiyohara } else 909 1.55 msaitoh ifmedia_set(&mii->mii_media, IFM_ETHER | IFM_AUTO); 910 1.1 kiyohara 911 1.1 kiyohara /* 912 1.1 kiyohara * Call MI attach routines. 913 1.1 kiyohara */ 914 1.1 kiyohara if_attach(ifp); 915 1.46 ozaki if_deferred_start_init(ifp, NULL); 916 1.1 kiyohara 917 1.1 kiyohara ether_ifattach(ifp, sc->sc_enaddr); 918 1.5 jakllsch ether_set_ifflags_cb(&sc->sc_ethercom, mvgbe_ifflags_cb); 919 1.1 kiyohara 920 1.25 msaitoh sysctl_mvgbe_init(sc); 921 1.32 msaitoh #ifdef MVGBE_EVENT_COUNTERS 922 1.32 msaitoh /* Attach event counters. */ 923 1.32 msaitoh evcnt_attach_dynamic(&sc->sc_ev_rxoverrun, EVCNT_TYPE_MISC, 924 1.67 andvar NULL, device_xname(sc->sc_dev), "rxoverrun"); 925 1.32 msaitoh evcnt_attach_dynamic(&sc->sc_ev_wdogsoft, EVCNT_TYPE_MISC, 926 1.32 msaitoh NULL, device_xname(sc->sc_dev), "wdogsoft"); 927 1.32 msaitoh #endif 928 1.1 kiyohara rnd_attach_source(&sc->sc_rnd_source, device_xname(sc->sc_dev), 929 1.39 tls RND_TYPE_NET, RND_FLAG_DEFAULT); 930 1.1 kiyohara 931 1.1 kiyohara return; 932 1.1 kiyohara 933 1.1 kiyohara fail4: 934 1.1 kiyohara while ((entry = SIMPLEQ_FIRST(&sc->sc_txmap_head)) != NULL) { 935 1.1 kiyohara SIMPLEQ_REMOVE_HEAD(&sc->sc_txmap_head, link); 936 1.1 kiyohara bus_dmamap_destroy(sc->sc_dmat, entry->dmamap); 937 1.1 kiyohara } 938 1.1 kiyohara bus_dmamap_unload(sc->sc_dmat, sc->sc_ring_map); 939 1.1 kiyohara fail3: 940 1.1 kiyohara bus_dmamap_destroy(sc->sc_dmat, sc->sc_ring_map); 941 1.1 kiyohara fail2: 942 1.1 kiyohara bus_dmamem_unmap(sc->sc_dmat, kva, sizeof(struct mvgbe_ring_data)); 943 1.1 kiyohara fail1: 944 1.1 kiyohara bus_dmamem_free(sc->sc_dmat, &seg, rseg); 945 1.1 kiyohara return; 946 1.1 kiyohara } 947 1.1 kiyohara 948 1.25 msaitoh static int 949 1.25 msaitoh mvgbe_ipginttx(struct mvgbec_softc *csc, struct mvgbe_softc *sc, 950 1.25 msaitoh unsigned int ipginttx) 951 1.25 msaitoh { 952 1.25 msaitoh uint32_t reg; 953 1.25 msaitoh reg = MVGBE_READ(sc, MVGBE_PTFUT); 954 1.25 msaitoh 955 1.25 msaitoh if (csc->sc_flags & FLAGS_IPG2) { 956 1.25 msaitoh if (ipginttx > MVGBE_PTFUT_IPGINTTX_V2_MAX) 957 1.25 msaitoh return -1; 958 1.25 msaitoh reg &= ~MVGBE_PTFUT_IPGINTTX_V2_MASK; 959 1.25 msaitoh reg |= MVGBE_PTFUT_IPGINTTX_V2(ipginttx); 960 1.25 msaitoh } else if (csc->sc_flags & FLAGS_IPG1) { 961 1.25 msaitoh if (ipginttx > MVGBE_PTFUT_IPGINTTX_V1_MAX) 962 1.25 msaitoh return -1; 963 1.25 msaitoh reg &= ~MVGBE_PTFUT_IPGINTTX_V1_MASK; 964 1.25 msaitoh reg |= MVGBE_PTFUT_IPGINTTX_V1(ipginttx); 965 1.25 msaitoh } 966 1.25 msaitoh MVGBE_WRITE(sc, MVGBE_PTFUT, reg); 967 1.25 msaitoh 968 1.25 msaitoh return 0; 969 1.25 msaitoh } 970 1.25 msaitoh 971 1.25 msaitoh static int 972 1.25 msaitoh mvgbe_ipgintrx(struct mvgbec_softc *csc, struct mvgbe_softc *sc, 973 1.25 msaitoh unsigned int ipgintrx) 974 1.24 msaitoh { 975 1.25 msaitoh uint32_t reg; 976 1.25 msaitoh reg = MVGBE_READ(sc, MVGBE_SDC); 977 1.25 msaitoh 978 1.25 msaitoh if (csc->sc_flags & FLAGS_IPG2) { 979 1.25 msaitoh if (ipgintrx > MVGBE_SDC_IPGINTRX_V2_MAX) 980 1.25 msaitoh return -1; 981 1.25 msaitoh reg &= ~MVGBE_SDC_IPGINTRX_V2_MASK; 982 1.25 msaitoh reg |= MVGBE_SDC_IPGINTRX_V2(ipgintrx); 983 1.25 msaitoh } else if (csc->sc_flags & FLAGS_IPG1) { 984 1.25 msaitoh if (ipgintrx > MVGBE_SDC_IPGINTRX_V1_MAX) 985 1.25 msaitoh return -1; 986 1.25 msaitoh reg &= ~MVGBE_SDC_IPGINTRX_V1_MASK; 987 1.25 msaitoh reg |= MVGBE_SDC_IPGINTRX_V1(ipgintrx); 988 1.25 msaitoh } 989 1.25 msaitoh MVGBE_WRITE(sc, MVGBE_SDC, reg); 990 1.24 msaitoh 991 1.25 msaitoh return 0; 992 1.24 msaitoh } 993 1.1 kiyohara 994 1.27 msaitoh static void 995 1.27 msaitoh mvgbe_tick(void *arg) 996 1.27 msaitoh { 997 1.27 msaitoh struct mvgbe_softc *sc = arg; 998 1.27 msaitoh struct mii_data *mii = &sc->sc_mii; 999 1.27 msaitoh int s; 1000 1.27 msaitoh 1001 1.27 msaitoh s = splnet(); 1002 1.27 msaitoh mii_tick(mii); 1003 1.27 msaitoh /* Need more work */ 1004 1.32 msaitoh MVGBE_EVCNT_ADD(&sc->sc_ev_rxoverrun, MVGBE_READ(sc, MVGBE_POFC)); 1005 1.27 msaitoh splx(s); 1006 1.27 msaitoh 1007 1.27 msaitoh callout_schedule(&sc->sc_tick_ch, hz); 1008 1.27 msaitoh } 1009 1.27 msaitoh 1010 1.1 kiyohara static int 1011 1.1 kiyohara mvgbe_intr(void *arg) 1012 1.1 kiyohara { 1013 1.1 kiyohara struct mvgbe_softc *sc = arg; 1014 1.1 kiyohara struct ifnet *ifp = &sc->sc_ethercom.ec_if; 1015 1.1 kiyohara uint32_t ic, ice, datum = 0; 1016 1.1 kiyohara int claimed = 0; 1017 1.1 kiyohara 1018 1.1 kiyohara for (;;) { 1019 1.1 kiyohara ice = MVGBE_READ(sc, MVGBE_ICE); 1020 1.1 kiyohara ic = MVGBE_READ(sc, MVGBE_IC); 1021 1.1 kiyohara 1022 1.1 kiyohara DPRINTFN(3, ("mvgbe_intr: ic=%#x, ice=%#x\n", ic, ice)); 1023 1.1 kiyohara if (ic == 0 && ice == 0) 1024 1.1 kiyohara break; 1025 1.1 kiyohara 1026 1.1 kiyohara datum = datum ^ ic ^ ice; 1027 1.1 kiyohara 1028 1.1 kiyohara MVGBE_WRITE(sc, MVGBE_IC, ~ic); 1029 1.1 kiyohara MVGBE_WRITE(sc, MVGBE_ICE, ~ice); 1030 1.1 kiyohara 1031 1.1 kiyohara claimed = 1; 1032 1.1 kiyohara 1033 1.26 msaitoh if (!(ifp->if_flags & IFF_RUNNING)) 1034 1.26 msaitoh break; 1035 1.26 msaitoh 1036 1.1 kiyohara if (ice & MVGBE_ICE_LINKCHG) { 1037 1.35 kiyohara if (MVGBE_IS_LINKUP(sc)) { 1038 1.1 kiyohara /* Enable port RX and TX. */ 1039 1.1 kiyohara MVGBE_WRITE(sc, MVGBE_RQC, MVGBE_RQC_ENQ(0)); 1040 1.35 kiyohara MVGBE_WRITE(sc, MVGBE_TQC, MVGBE_TQC_ENQ(0)); 1041 1.1 kiyohara } else { 1042 1.1 kiyohara MVGBE_WRITE(sc, MVGBE_RQC, MVGBE_RQC_DISQ(0)); 1043 1.35 kiyohara MVGBE_WRITE(sc, MVGBE_TQC, MVGBE_TQC_DISQ(0)); 1044 1.1 kiyohara } 1045 1.30 msaitoh 1046 1.30 msaitoh /* Notify link change event to mii layer */ 1047 1.30 msaitoh mii_pollstat(&sc->sc_mii); 1048 1.1 kiyohara } 1049 1.1 kiyohara 1050 1.1 kiyohara if (ic & (MVGBE_IC_RXBUF | MVGBE_IC_RXERROR)) 1051 1.1 kiyohara mvgbe_rxeof(sc); 1052 1.1 kiyohara 1053 1.35 kiyohara if (ice & (MVGBE_ICE_TXBUF_MASK | MVGBE_ICE_TXERR_MASK)) 1054 1.1 kiyohara mvgbe_txeof(sc); 1055 1.1 kiyohara } 1056 1.1 kiyohara 1057 1.46 ozaki if_schedule_deferred_start(ifp); 1058 1.1 kiyohara 1059 1.16 tls rnd_add_uint32(&sc->sc_rnd_source, datum); 1060 1.1 kiyohara 1061 1.1 kiyohara return claimed; 1062 1.1 kiyohara } 1063 1.1 kiyohara 1064 1.1 kiyohara static void 1065 1.1 kiyohara mvgbe_start(struct ifnet *ifp) 1066 1.1 kiyohara { 1067 1.1 kiyohara struct mvgbe_softc *sc = ifp->if_softc; 1068 1.1 kiyohara struct mbuf *m_head = NULL; 1069 1.1 kiyohara uint32_t idx = sc->sc_cdata.mvgbe_tx_prod; 1070 1.1 kiyohara int pkts = 0; 1071 1.1 kiyohara 1072 1.1 kiyohara DPRINTFN(3, ("mvgbe_start (idx %d, tx_chain[idx] %p)\n", idx, 1073 1.1 kiyohara sc->sc_cdata.mvgbe_tx_chain[idx].mvgbe_mbuf)); 1074 1.1 kiyohara 1075 1.55 msaitoh if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING) 1076 1.1 kiyohara return; 1077 1.1 kiyohara /* If Link is DOWN, can't start TX */ 1078 1.35 kiyohara if (!MVGBE_IS_LINKUP(sc)) 1079 1.1 kiyohara return; 1080 1.1 kiyohara 1081 1.1 kiyohara while (sc->sc_cdata.mvgbe_tx_chain[idx].mvgbe_mbuf == NULL) { 1082 1.1 kiyohara IFQ_POLL(&ifp->if_snd, m_head); 1083 1.1 kiyohara if (m_head == NULL) 1084 1.1 kiyohara break; 1085 1.1 kiyohara 1086 1.1 kiyohara /* 1087 1.1 kiyohara * Pack the data into the transmit ring. If we 1088 1.1 kiyohara * don't have room, set the OACTIVE flag and wait 1089 1.1 kiyohara * for the NIC to drain the ring. 1090 1.1 kiyohara */ 1091 1.1 kiyohara if (mvgbe_encap(sc, m_head, &idx)) { 1092 1.36 msaitoh if (sc->sc_cdata.mvgbe_tx_cnt > 0) 1093 1.36 msaitoh ifp->if_flags |= IFF_OACTIVE; 1094 1.1 kiyohara break; 1095 1.1 kiyohara } 1096 1.1 kiyohara 1097 1.1 kiyohara /* now we are committed to transmit the packet */ 1098 1.1 kiyohara IFQ_DEQUEUE(&ifp->if_snd, m_head); 1099 1.1 kiyohara pkts++; 1100 1.1 kiyohara 1101 1.1 kiyohara /* 1102 1.1 kiyohara * If there's a BPF listener, bounce a copy of this frame 1103 1.1 kiyohara * to him. 1104 1.1 kiyohara */ 1105 1.50 msaitoh bpf_mtap(ifp, m_head, BPF_D_OUT); 1106 1.1 kiyohara } 1107 1.1 kiyohara if (pkts == 0) 1108 1.1 kiyohara return; 1109 1.1 kiyohara 1110 1.1 kiyohara /* Transmit at Queue 0 */ 1111 1.1 kiyohara if (idx != sc->sc_cdata.mvgbe_tx_prod) { 1112 1.1 kiyohara sc->sc_cdata.mvgbe_tx_prod = idx; 1113 1.35 kiyohara MVGBE_WRITE(sc, MVGBE_TQC, MVGBE_TQC_ENQ(0)); 1114 1.1 kiyohara 1115 1.1 kiyohara /* 1116 1.1 kiyohara * Set a timeout in case the chip goes out to lunch. 1117 1.1 kiyohara */ 1118 1.20 msaitoh ifp->if_timer = 1; 1119 1.20 msaitoh sc->sc_wdogsoft = 1; 1120 1.1 kiyohara } 1121 1.1 kiyohara } 1122 1.1 kiyohara 1123 1.1 kiyohara static int 1124 1.5 jakllsch mvgbe_ioctl(struct ifnet *ifp, u_long cmd, void *data) 1125 1.1 kiyohara { 1126 1.1 kiyohara struct mvgbe_softc *sc = ifp->if_softc; 1127 1.1 kiyohara int s, error = 0; 1128 1.1 kiyohara 1129 1.1 kiyohara s = splnet(); 1130 1.1 kiyohara 1131 1.5 jakllsch switch (cmd) { 1132 1.1 kiyohara default: 1133 1.1 kiyohara DPRINTFN(2, ("mvgbe_ioctl ETHER\n")); 1134 1.5 jakllsch error = ether_ioctl(ifp, cmd, data); 1135 1.1 kiyohara if (error == ENETRESET) { 1136 1.1 kiyohara if (ifp->if_flags & IFF_RUNNING) { 1137 1.5 jakllsch mvgbe_filter_setup(sc); 1138 1.1 kiyohara } 1139 1.1 kiyohara error = 0; 1140 1.1 kiyohara } 1141 1.1 kiyohara break; 1142 1.1 kiyohara } 1143 1.1 kiyohara 1144 1.1 kiyohara splx(s); 1145 1.1 kiyohara 1146 1.1 kiyohara return error; 1147 1.1 kiyohara } 1148 1.1 kiyohara 1149 1.1 kiyohara static int 1150 1.1 kiyohara mvgbe_init(struct ifnet *ifp) 1151 1.1 kiyohara { 1152 1.1 kiyohara struct mvgbe_softc *sc = ifp->if_softc; 1153 1.3 kiyohara struct mvgbec_softc *csc = device_private(device_parent(sc->sc_dev)); 1154 1.1 kiyohara struct mii_data *mii = &sc->sc_mii; 1155 1.3 kiyohara uint32_t reg; 1156 1.5 jakllsch int i; 1157 1.1 kiyohara 1158 1.1 kiyohara DPRINTFN(2, ("mvgbe_init\n")); 1159 1.1 kiyohara 1160 1.1 kiyohara /* Cancel pending I/O and free all RX/TX buffers. */ 1161 1.1 kiyohara mvgbe_stop(ifp, 0); 1162 1.1 kiyohara 1163 1.1 kiyohara /* clear all ethernet port interrupts */ 1164 1.1 kiyohara MVGBE_WRITE(sc, MVGBE_IC, 0); 1165 1.1 kiyohara MVGBE_WRITE(sc, MVGBE_ICE, 0); 1166 1.1 kiyohara 1167 1.1 kiyohara /* Init TX/RX descriptors */ 1168 1.1 kiyohara if (mvgbe_init_tx_ring(sc) == ENOBUFS) { 1169 1.1 kiyohara aprint_error_ifnet(ifp, 1170 1.1 kiyohara "initialization failed: no memory for tx buffers\n"); 1171 1.1 kiyohara return ENOBUFS; 1172 1.1 kiyohara } 1173 1.1 kiyohara if (mvgbe_init_rx_ring(sc) == ENOBUFS) { 1174 1.1 kiyohara aprint_error_ifnet(ifp, 1175 1.1 kiyohara "initialization failed: no memory for rx buffers\n"); 1176 1.1 kiyohara return ENOBUFS; 1177 1.1 kiyohara } 1178 1.1 kiyohara 1179 1.25 msaitoh if ((csc->sc_flags & FLAGS_IPG1) || (csc->sc_flags & FLAGS_IPG2)) { 1180 1.25 msaitoh sc->sc_ipginttx = MVGBE_IPGINTTX_DEFAULT; 1181 1.25 msaitoh sc->sc_ipgintrx = MVGBE_IPGINTRX_DEFAULT; 1182 1.25 msaitoh } 1183 1.13 rjs if (csc->sc_flags & FLAGS_FIX_MTU) 1184 1.13 rjs MVGBE_WRITE(sc, MVGBE_MTU, 0); /* hw reset value is wrong */ 1185 1.35 kiyohara if (sc->sc_version >= 0x10) { 1186 1.35 kiyohara MVGBE_WRITE(csc, MVGBE_PANC, 1187 1.35 kiyohara MVGBE_PANC_FORCELINKPASS | 1188 1.35 kiyohara MVGBE_PANC_INBANDANBYPASSEN | 1189 1.35 kiyohara MVGBE_PANC_SETMIISPEED | 1190 1.35 kiyohara MVGBE_PANC_SETGMIISPEED | 1191 1.35 kiyohara MVGBE_PANC_ANSPEEDEN | 1192 1.35 kiyohara MVGBE_PANC_SETFCEN | 1193 1.35 kiyohara MVGBE_PANC_PAUSEADV | 1194 1.35 kiyohara MVGBE_PANC_SETFULLDX | 1195 1.35 kiyohara MVGBE_PANC_ANDUPLEXEN | 1196 1.35 kiyohara MVGBE_PANC_RESERVED); 1197 1.35 kiyohara MVGBE_WRITE(csc, MVGBE_PMACC0, 1198 1.35 kiyohara MVGBE_PMACC0_RESERVED | 1199 1.35 kiyohara MVGBE_PMACC0_FRAMESIZELIMIT(1600)); 1200 1.38 kiyohara reg = MVGBE_READ(csc, MVGBE_PMACC2); 1201 1.38 kiyohara reg &= MVGBE_PMACC2_PCSEN; /* keep PCSEN bit */ 1202 1.35 kiyohara MVGBE_WRITE(csc, MVGBE_PMACC2, 1203 1.38 kiyohara reg | MVGBE_PMACC2_RESERVED | MVGBE_PMACC2_RGMIIEN); 1204 1.35 kiyohara 1205 1.35 kiyohara MVGBE_WRITE(sc, MVGBE_PXCX, 1206 1.35 kiyohara MVGBE_READ(sc, MVGBE_PXCX) & ~MVGBE_PXCX_TXCRCDIS); 1207 1.35 kiyohara 1208 1.35 kiyohara #ifndef MULTIPROCESSOR 1209 1.35 kiyohara MVGBE_WRITE(sc, MVGBE_PACC, MVGVE_PACC_ACCELERATIONMODE_BM); 1210 1.35 kiyohara #else 1211 1.35 kiyohara MVGBE_WRITE(sc, MVGBE_PACC, MVGVE_PACC_ACCELERATIONMODE_EDM); 1212 1.35 kiyohara #endif 1213 1.35 kiyohara } else { 1214 1.35 kiyohara MVGBE_WRITE(sc, MVGBE_PSC, 1215 1.35 kiyohara MVGBE_PSC_ANFC | /* Enable Auto-Neg Flow Ctrl */ 1216 1.35 kiyohara MVGBE_PSC_RESERVED | /* Must be set to 1 */ 1217 1.35 kiyohara MVGBE_PSC_FLFAIL | /* Do NOT Force Link Fail */ 1218 1.35 kiyohara MVGBE_PSC_MRU(MVGBE_PSC_MRU_9022) | /* we want 9k */ 1219 1.35 kiyohara MVGBE_PSC_SETFULLDX); /* Set_FullDx */ 1220 1.35 kiyohara /* XXXX: mvgbe(4) always use RGMII. */ 1221 1.35 kiyohara MVGBE_WRITE(sc, MVGBE_PSC1, 1222 1.35 kiyohara MVGBE_READ(sc, MVGBE_PSC1) | MVGBE_PSC1_RGMIIEN); 1223 1.35 kiyohara /* XXXX: Also always Weighted Round-Robin Priority Mode */ 1224 1.35 kiyohara MVGBE_WRITE(sc, MVGBE_TQFPC, MVGBE_TQFPC_EN(0)); 1225 1.35 kiyohara 1226 1.35 kiyohara sc->sc_cmdsts_opts = MVGBE_TX_GENERATE_CRC; 1227 1.35 kiyohara } 1228 1.1 kiyohara 1229 1.1 kiyohara MVGBE_WRITE(sc, MVGBE_CRDP(0), MVGBE_RX_RING_ADDR(sc, 0)); 1230 1.1 kiyohara MVGBE_WRITE(sc, MVGBE_TCQDP, MVGBE_TX_RING_ADDR(sc, 0)); 1231 1.1 kiyohara 1232 1.13 rjs if (csc->sc_flags & FLAGS_FIX_TQTB) { 1233 1.1 kiyohara /* 1234 1.3 kiyohara * Queue 0 (offset 0x72700) must be programmed to 0x3fffffff. 1235 1.3 kiyohara * And offset 0x72704 must be programmed to 0x03ffffff. 1236 1.3 kiyohara * Queue 1 through 7 must be programmed to 0x0. 1237 1.1 kiyohara */ 1238 1.3 kiyohara MVGBE_WRITE(sc, MVGBE_TQTBCOUNT(0), 0x3fffffff); 1239 1.3 kiyohara MVGBE_WRITE(sc, MVGBE_TQTBCONFIG(0), 0x03ffffff); 1240 1.3 kiyohara for (i = 1; i < 8; i++) { 1241 1.3 kiyohara MVGBE_WRITE(sc, MVGBE_TQTBCOUNT(i), 0x0); 1242 1.3 kiyohara MVGBE_WRITE(sc, MVGBE_TQTBCONFIG(i), 0x0); 1243 1.3 kiyohara } 1244 1.35 kiyohara } else if (sc->sc_version < 0x10) 1245 1.3 kiyohara for (i = 1; i < 8; i++) { 1246 1.3 kiyohara MVGBE_WRITE(sc, MVGBE_TQTBCOUNT(i), 0x3fffffff); 1247 1.3 kiyohara MVGBE_WRITE(sc, MVGBE_TQTBCONFIG(i), 0xffff7fff); 1248 1.3 kiyohara MVGBE_WRITE(sc, MVGBE_TQAC(i), 0xfc0000ff); 1249 1.3 kiyohara } 1250 1.1 kiyohara 1251 1.1 kiyohara MVGBE_WRITE(sc, MVGBE_PXC, MVGBE_PXC_RXCS); 1252 1.1 kiyohara MVGBE_WRITE(sc, MVGBE_PXCX, 0); 1253 1.25 msaitoh 1254 1.25 msaitoh /* Set SDC register except IPGINT bits */ 1255 1.1 kiyohara MVGBE_WRITE(sc, MVGBE_SDC, 1256 1.1 kiyohara MVGBE_SDC_RXBSZ_16_64BITWORDS | 1257 1.62 rin #ifndef MVGBE_BIG_ENDIAN 1258 1.4 jakllsch MVGBE_SDC_BLMR | /* Big/Little Endian Receive Mode: No swap */ 1259 1.4 jakllsch MVGBE_SDC_BLMT | /* Big/Little Endian Transmit Mode: No swap */ 1260 1.1 kiyohara #endif 1261 1.1 kiyohara MVGBE_SDC_TXBSZ_16_64BITWORDS); 1262 1.25 msaitoh /* And then set IPGINT bits */ 1263 1.25 msaitoh mvgbe_ipgintrx(csc, sc, sc->sc_ipgintrx); 1264 1.25 msaitoh 1265 1.25 msaitoh /* Tx side */ 1266 1.25 msaitoh MVGBE_WRITE(sc, MVGBE_PTFUT, 0); 1267 1.25 msaitoh mvgbe_ipginttx(csc, sc, sc->sc_ipginttx); 1268 1.5 jakllsch 1269 1.5 jakllsch mvgbe_filter_setup(sc); 1270 1.1 kiyohara 1271 1.1 kiyohara mii_mediachg(mii); 1272 1.1 kiyohara 1273 1.1 kiyohara /* Enable port */ 1274 1.35 kiyohara if (sc->sc_version >= 0x10) { 1275 1.35 kiyohara reg = MVGBE_READ(csc, MVGBE_PMACC0); 1276 1.35 kiyohara MVGBE_WRITE(csc, MVGBE_PMACC0, reg | MVGBE_PMACC0_PORTEN); 1277 1.35 kiyohara } else { 1278 1.35 kiyohara reg = MVGBE_READ(sc, MVGBE_PSC); 1279 1.35 kiyohara MVGBE_WRITE(sc, MVGBE_PSC, reg | MVGBE_PSC_PORTEN); 1280 1.35 kiyohara } 1281 1.1 kiyohara 1282 1.1 kiyohara /* If Link is UP, Start RX and TX traffic */ 1283 1.35 kiyohara if (MVGBE_IS_LINKUP(sc)) { 1284 1.1 kiyohara /* Enable port RX/TX. */ 1285 1.1 kiyohara MVGBE_WRITE(sc, MVGBE_RQC, MVGBE_RQC_ENQ(0)); 1286 1.35 kiyohara MVGBE_WRITE(sc, MVGBE_TQC, MVGBE_TQC_ENQ(0)); 1287 1.1 kiyohara } 1288 1.1 kiyohara 1289 1.1 kiyohara /* Enable interrupt masks */ 1290 1.1 kiyohara MVGBE_WRITE(sc, MVGBE_PIM, 1291 1.1 kiyohara MVGBE_IC_RXBUF | 1292 1.1 kiyohara MVGBE_IC_EXTEND | 1293 1.1 kiyohara MVGBE_IC_RXBUFQ_MASK | 1294 1.1 kiyohara MVGBE_IC_RXERROR | 1295 1.1 kiyohara MVGBE_IC_RXERRQ_MASK); 1296 1.1 kiyohara MVGBE_WRITE(sc, MVGBE_PEIM, 1297 1.35 kiyohara MVGBE_ICE_TXBUF_MASK | 1298 1.35 kiyohara MVGBE_ICE_TXERR_MASK | 1299 1.1 kiyohara MVGBE_ICE_LINKCHG); 1300 1.1 kiyohara 1301 1.27 msaitoh callout_schedule(&sc->sc_tick_ch, hz); 1302 1.27 msaitoh 1303 1.1 kiyohara ifp->if_flags |= IFF_RUNNING; 1304 1.1 kiyohara ifp->if_flags &= ~IFF_OACTIVE; 1305 1.1 kiyohara 1306 1.1 kiyohara return 0; 1307 1.1 kiyohara } 1308 1.1 kiyohara 1309 1.1 kiyohara /* ARGSUSED */ 1310 1.1 kiyohara static void 1311 1.1 kiyohara mvgbe_stop(struct ifnet *ifp, int disable) 1312 1.1 kiyohara { 1313 1.1 kiyohara struct mvgbe_softc *sc = ifp->if_softc; 1314 1.26 msaitoh struct mvgbec_softc *csc = device_private(device_parent(sc->sc_dev)); 1315 1.1 kiyohara struct mvgbe_chain_data *cdata = &sc->sc_cdata; 1316 1.35 kiyohara uint32_t reg, txinprog, txfifoemp; 1317 1.1 kiyohara int i, cnt; 1318 1.1 kiyohara 1319 1.1 kiyohara DPRINTFN(2, ("mvgbe_stop\n")); 1320 1.1 kiyohara 1321 1.27 msaitoh callout_stop(&sc->sc_tick_ch); 1322 1.27 msaitoh 1323 1.1 kiyohara /* Stop Rx port activity. Check port Rx activity. */ 1324 1.1 kiyohara reg = MVGBE_READ(sc, MVGBE_RQC); 1325 1.1 kiyohara if (reg & MVGBE_RQC_ENQ_MASK) 1326 1.1 kiyohara /* Issue stop command for active channels only */ 1327 1.1 kiyohara MVGBE_WRITE(sc, MVGBE_RQC, MVGBE_RQC_DISQ_DISABLE(reg)); 1328 1.1 kiyohara 1329 1.1 kiyohara /* Stop Tx port activity. Check port Tx activity. */ 1330 1.35 kiyohara if (MVGBE_READ(sc, MVGBE_TQC) & MVGBE_TQC_ENQ(0)) 1331 1.35 kiyohara MVGBE_WRITE(sc, MVGBE_TQC, MVGBE_TQC_DISQ(0)); 1332 1.1 kiyohara 1333 1.1 kiyohara /* Force link down */ 1334 1.35 kiyohara if (sc->sc_version >= 0x10) { 1335 1.35 kiyohara reg = MVGBE_READ(csc, MVGBE_PANC); 1336 1.35 kiyohara MVGBE_WRITE(csc, MVGBE_PANC, reg | MVGBE_PANC_FORCELINKFAIL); 1337 1.35 kiyohara 1338 1.35 kiyohara txinprog = MVGBE_PS_TXINPROG_(0); 1339 1.35 kiyohara txfifoemp = MVGBE_PS_TXFIFOEMP_(0); 1340 1.35 kiyohara } else { 1341 1.35 kiyohara reg = MVGBE_READ(sc, MVGBE_PSC); 1342 1.35 kiyohara MVGBE_WRITE(sc, MVGBE_PSC, reg & ~MVGBE_PSC_FLFAIL); 1343 1.35 kiyohara 1344 1.35 kiyohara txinprog = MVGBE_PS_TXINPROG; 1345 1.35 kiyohara txfifoemp = MVGBE_PS_TXFIFOEMP; 1346 1.35 kiyohara } 1347 1.1 kiyohara 1348 1.56 msaitoh #define RX_DISABLE_TIMEOUT 0x1000000 1349 1.56 msaitoh #define TX_FIFO_EMPTY_TIMEOUT 0x1000000 1350 1.1 kiyohara /* Wait for all Rx activity to terminate. */ 1351 1.1 kiyohara cnt = 0; 1352 1.1 kiyohara do { 1353 1.1 kiyohara if (cnt >= RX_DISABLE_TIMEOUT) { 1354 1.1 kiyohara aprint_error_ifnet(ifp, 1355 1.1 kiyohara "timeout for RX stopped. rqc 0x%x\n", reg); 1356 1.1 kiyohara break; 1357 1.1 kiyohara } 1358 1.1 kiyohara cnt++; 1359 1.1 kiyohara 1360 1.1 kiyohara /* 1361 1.1 kiyohara * Check Receive Queue Command register that all Rx queues 1362 1.1 kiyohara * are stopped 1363 1.1 kiyohara */ 1364 1.1 kiyohara reg = MVGBE_READ(sc, MVGBE_RQC); 1365 1.1 kiyohara } while (reg & 0xff); 1366 1.1 kiyohara 1367 1.1 kiyohara /* Double check to verify that TX FIFO is empty */ 1368 1.1 kiyohara cnt = 0; 1369 1.1 kiyohara while (1) { 1370 1.1 kiyohara do { 1371 1.1 kiyohara if (cnt >= TX_FIFO_EMPTY_TIMEOUT) { 1372 1.1 kiyohara aprint_error_ifnet(ifp, 1373 1.1 kiyohara "timeout for TX FIFO empty. status 0x%x\n", 1374 1.1 kiyohara reg); 1375 1.1 kiyohara break; 1376 1.1 kiyohara } 1377 1.1 kiyohara cnt++; 1378 1.1 kiyohara 1379 1.1 kiyohara reg = MVGBE_READ(sc, MVGBE_PS); 1380 1.35 kiyohara } while (!(reg & txfifoemp) || reg & txinprog); 1381 1.1 kiyohara 1382 1.1 kiyohara if (cnt >= TX_FIFO_EMPTY_TIMEOUT) 1383 1.1 kiyohara break; 1384 1.1 kiyohara 1385 1.1 kiyohara /* Double check */ 1386 1.1 kiyohara reg = MVGBE_READ(sc, MVGBE_PS); 1387 1.35 kiyohara if (reg & txfifoemp && !(reg & txinprog)) 1388 1.1 kiyohara break; 1389 1.1 kiyohara else 1390 1.1 kiyohara aprint_error_ifnet(ifp, 1391 1.1 kiyohara "TX FIFO empty double check failed." 1392 1.1 kiyohara " %d loops, status 0x%x\n", cnt, reg); 1393 1.1 kiyohara } 1394 1.1 kiyohara 1395 1.35 kiyohara /* Reset the Enable bit */ 1396 1.35 kiyohara if (sc->sc_version >= 0x10) { 1397 1.35 kiyohara reg = MVGBE_READ(csc, MVGBE_PMACC0); 1398 1.35 kiyohara MVGBE_WRITE(csc, MVGBE_PMACC0, reg & ~MVGBE_PMACC0_PORTEN); 1399 1.35 kiyohara } else { 1400 1.35 kiyohara reg = MVGBE_READ(sc, MVGBE_PSC); 1401 1.35 kiyohara MVGBE_WRITE(sc, MVGBE_PSC, reg & ~MVGBE_PSC_PORTEN); 1402 1.35 kiyohara } 1403 1.1 kiyohara 1404 1.26 msaitoh /* 1405 1.26 msaitoh * Disable and clear interrupts 1406 1.26 msaitoh * 0) controller interrupt 1407 1.26 msaitoh * 1) port interrupt cause 1408 1.26 msaitoh * 2) port interrupt mask 1409 1.26 msaitoh */ 1410 1.26 msaitoh MVGBE_WRITE(csc, MVGBE_EUIM, 0); 1411 1.26 msaitoh MVGBE_WRITE(csc, MVGBE_EUIC, 0); 1412 1.26 msaitoh MVGBE_WRITE(sc, MVGBE_IC, 0); 1413 1.26 msaitoh MVGBE_WRITE(sc, MVGBE_ICE, 0); 1414 1.1 kiyohara MVGBE_WRITE(sc, MVGBE_PIM, 0); 1415 1.1 kiyohara MVGBE_WRITE(sc, MVGBE_PEIM, 0); 1416 1.1 kiyohara 1417 1.1 kiyohara /* Free RX and TX mbufs still in the queues. */ 1418 1.1 kiyohara for (i = 0; i < MVGBE_RX_RING_CNT; i++) { 1419 1.68 rin m_freem(cdata->mvgbe_rx_chain[i].mvgbe_mbuf); 1420 1.68 rin cdata->mvgbe_rx_chain[i].mvgbe_mbuf = NULL; 1421 1.1 kiyohara } 1422 1.1 kiyohara for (i = 0; i < MVGBE_TX_RING_CNT; i++) { 1423 1.68 rin m_freem(cdata->mvgbe_tx_chain[i].mvgbe_mbuf); 1424 1.68 rin cdata->mvgbe_tx_chain[i].mvgbe_mbuf = NULL; 1425 1.1 kiyohara } 1426 1.1 kiyohara 1427 1.1 kiyohara ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE); 1428 1.1 kiyohara } 1429 1.1 kiyohara 1430 1.1 kiyohara static void 1431 1.1 kiyohara mvgbe_watchdog(struct ifnet *ifp) 1432 1.1 kiyohara { 1433 1.1 kiyohara struct mvgbe_softc *sc = ifp->if_softc; 1434 1.1 kiyohara 1435 1.1 kiyohara /* 1436 1.1 kiyohara * Reclaim first as there is a possibility of losing Tx completion 1437 1.1 kiyohara * interrupts. 1438 1.1 kiyohara */ 1439 1.1 kiyohara mvgbe_txeof(sc); 1440 1.1 kiyohara if (sc->sc_cdata.mvgbe_tx_cnt != 0) { 1441 1.20 msaitoh if (sc->sc_wdogsoft) { 1442 1.20 msaitoh /* 1443 1.20 msaitoh * There is race condition between CPU and DMA 1444 1.20 msaitoh * engine. When DMA engine encounters queue end, 1445 1.20 msaitoh * it clears MVGBE_TQC_ENQ bit. 1446 1.20 msaitoh */ 1447 1.35 kiyohara MVGBE_WRITE(sc, MVGBE_TQC, MVGBE_TQC_ENQ(0)); 1448 1.20 msaitoh ifp->if_timer = 5; 1449 1.20 msaitoh sc->sc_wdogsoft = 0; 1450 1.32 msaitoh MVGBE_EVCNT_INCR(&sc->sc_ev_wdogsoft); 1451 1.20 msaitoh } else { 1452 1.20 msaitoh aprint_error_ifnet(ifp, "watchdog timeout\n"); 1453 1.1 kiyohara 1454 1.59 skrll if_statinc(ifp, if_oerrors); 1455 1.1 kiyohara 1456 1.20 msaitoh mvgbe_init(ifp); 1457 1.20 msaitoh } 1458 1.1 kiyohara } 1459 1.1 kiyohara } 1460 1.1 kiyohara 1461 1.5 jakllsch static int 1462 1.5 jakllsch mvgbe_ifflags_cb(struct ethercom *ec) 1463 1.5 jakllsch { 1464 1.5 jakllsch struct ifnet *ifp = &ec->ec_if; 1465 1.5 jakllsch struct mvgbe_softc *sc = ifp->if_softc; 1466 1.58 msaitoh u_short change = ifp->if_flags ^ sc->sc_if_flags; 1467 1.5 jakllsch 1468 1.5 jakllsch if (change != 0) 1469 1.5 jakllsch sc->sc_if_flags = ifp->if_flags; 1470 1.5 jakllsch 1471 1.55 msaitoh if ((change & ~(IFF_CANTCHANGE | IFF_DEBUG)) != 0) 1472 1.5 jakllsch return ENETRESET; 1473 1.5 jakllsch 1474 1.5 jakllsch if ((change & IFF_PROMISC) != 0) 1475 1.5 jakllsch mvgbe_filter_setup(sc); 1476 1.5 jakllsch 1477 1.5 jakllsch return 0; 1478 1.5 jakllsch } 1479 1.1 kiyohara 1480 1.1 kiyohara /* 1481 1.1 kiyohara * Set media options. 1482 1.1 kiyohara */ 1483 1.1 kiyohara static int 1484 1.5 jakllsch mvgbe_mediachange(struct ifnet *ifp) 1485 1.1 kiyohara { 1486 1.5 jakllsch return ether_mediachange(ifp); 1487 1.1 kiyohara } 1488 1.1 kiyohara 1489 1.1 kiyohara /* 1490 1.1 kiyohara * Report current media status. 1491 1.1 kiyohara */ 1492 1.1 kiyohara static void 1493 1.5 jakllsch mvgbe_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr) 1494 1.1 kiyohara { 1495 1.5 jakllsch ether_mediastatus(ifp, ifmr); 1496 1.1 kiyohara } 1497 1.1 kiyohara 1498 1.1 kiyohara 1499 1.1 kiyohara static int 1500 1.1 kiyohara mvgbe_init_rx_ring(struct mvgbe_softc *sc) 1501 1.1 kiyohara { 1502 1.1 kiyohara struct mvgbe_chain_data *cd = &sc->sc_cdata; 1503 1.1 kiyohara struct mvgbe_ring_data *rd = sc->sc_rdata; 1504 1.1 kiyohara int i; 1505 1.1 kiyohara 1506 1.5 jakllsch memset(rd->mvgbe_rx_ring, 0, 1507 1.1 kiyohara sizeof(struct mvgbe_rx_desc) * MVGBE_RX_RING_CNT); 1508 1.1 kiyohara 1509 1.1 kiyohara for (i = 0; i < MVGBE_RX_RING_CNT; i++) { 1510 1.1 kiyohara cd->mvgbe_rx_chain[i].mvgbe_desc = 1511 1.1 kiyohara &rd->mvgbe_rx_ring[i]; 1512 1.1 kiyohara if (i == MVGBE_RX_RING_CNT - 1) { 1513 1.1 kiyohara cd->mvgbe_rx_chain[i].mvgbe_next = 1514 1.1 kiyohara &cd->mvgbe_rx_chain[0]; 1515 1.1 kiyohara rd->mvgbe_rx_ring[i].nextdescptr = 1516 1.62 rin H2MVGBE32(MVGBE_RX_RING_ADDR(sc, 0)); 1517 1.1 kiyohara } else { 1518 1.1 kiyohara cd->mvgbe_rx_chain[i].mvgbe_next = 1519 1.1 kiyohara &cd->mvgbe_rx_chain[i + 1]; 1520 1.1 kiyohara rd->mvgbe_rx_ring[i].nextdescptr = 1521 1.62 rin H2MVGBE32(MVGBE_RX_RING_ADDR(sc, i + 1)); 1522 1.1 kiyohara } 1523 1.1 kiyohara } 1524 1.1 kiyohara 1525 1.1 kiyohara for (i = 0; i < MVGBE_RX_RING_CNT; i++) { 1526 1.1 kiyohara if (mvgbe_newbuf(sc, i, NULL, 1527 1.1 kiyohara sc->sc_cdata.mvgbe_rx_jumbo_map) == ENOBUFS) { 1528 1.1 kiyohara aprint_error_ifnet(&sc->sc_ethercom.ec_if, 1529 1.1 kiyohara "failed alloc of %dth mbuf\n", i); 1530 1.1 kiyohara return ENOBUFS; 1531 1.1 kiyohara } 1532 1.1 kiyohara } 1533 1.1 kiyohara sc->sc_cdata.mvgbe_rx_prod = 0; 1534 1.1 kiyohara sc->sc_cdata.mvgbe_rx_cons = 0; 1535 1.1 kiyohara 1536 1.1 kiyohara return 0; 1537 1.1 kiyohara } 1538 1.1 kiyohara 1539 1.1 kiyohara static int 1540 1.1 kiyohara mvgbe_init_tx_ring(struct mvgbe_softc *sc) 1541 1.1 kiyohara { 1542 1.1 kiyohara struct mvgbe_chain_data *cd = &sc->sc_cdata; 1543 1.1 kiyohara struct mvgbe_ring_data *rd = sc->sc_rdata; 1544 1.1 kiyohara int i; 1545 1.1 kiyohara 1546 1.5 jakllsch memset(sc->sc_rdata->mvgbe_tx_ring, 0, 1547 1.1 kiyohara sizeof(struct mvgbe_tx_desc) * MVGBE_TX_RING_CNT); 1548 1.1 kiyohara 1549 1.1 kiyohara for (i = 0; i < MVGBE_TX_RING_CNT; i++) { 1550 1.1 kiyohara cd->mvgbe_tx_chain[i].mvgbe_desc = 1551 1.1 kiyohara &rd->mvgbe_tx_ring[i]; 1552 1.1 kiyohara if (i == MVGBE_TX_RING_CNT - 1) { 1553 1.1 kiyohara cd->mvgbe_tx_chain[i].mvgbe_next = 1554 1.1 kiyohara &cd->mvgbe_tx_chain[0]; 1555 1.1 kiyohara rd->mvgbe_tx_ring[i].nextdescptr = 1556 1.62 rin H2MVGBE32(MVGBE_TX_RING_ADDR(sc, 0)); 1557 1.1 kiyohara } else { 1558 1.1 kiyohara cd->mvgbe_tx_chain[i].mvgbe_next = 1559 1.1 kiyohara &cd->mvgbe_tx_chain[i + 1]; 1560 1.1 kiyohara rd->mvgbe_tx_ring[i].nextdescptr = 1561 1.62 rin H2MVGBE32(MVGBE_TX_RING_ADDR(sc, i + 1)); 1562 1.1 kiyohara } 1563 1.62 rin rd->mvgbe_tx_ring[i].cmdsts = 1564 1.62 rin H2MVGBE32(MVGBE_BUFFER_OWNED_BY_HOST); 1565 1.1 kiyohara } 1566 1.1 kiyohara 1567 1.1 kiyohara sc->sc_cdata.mvgbe_tx_prod = 0; 1568 1.1 kiyohara sc->sc_cdata.mvgbe_tx_cons = 0; 1569 1.1 kiyohara sc->sc_cdata.mvgbe_tx_cnt = 0; 1570 1.1 kiyohara 1571 1.1 kiyohara MVGBE_CDTXSYNC(sc, 0, MVGBE_TX_RING_CNT, 1572 1.1 kiyohara BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 1573 1.1 kiyohara 1574 1.1 kiyohara return 0; 1575 1.1 kiyohara } 1576 1.1 kiyohara 1577 1.1 kiyohara static int 1578 1.1 kiyohara mvgbe_newbuf(struct mvgbe_softc *sc, int i, struct mbuf *m, 1579 1.1 kiyohara bus_dmamap_t dmamap) 1580 1.1 kiyohara { 1581 1.1 kiyohara struct mbuf *m_new = NULL; 1582 1.1 kiyohara struct mvgbe_chain *c; 1583 1.1 kiyohara struct mvgbe_rx_desc *r; 1584 1.1 kiyohara int align; 1585 1.19 msaitoh vaddr_t offset; 1586 1.66 rin uint16_t bufsize; 1587 1.1 kiyohara 1588 1.1 kiyohara if (m == NULL) { 1589 1.1 kiyohara void *buf = NULL; 1590 1.1 kiyohara 1591 1.1 kiyohara MGETHDR(m_new, M_DONTWAIT, MT_DATA); 1592 1.1 kiyohara if (m_new == NULL) { 1593 1.1 kiyohara aprint_error_ifnet(&sc->sc_ethercom.ec_if, 1594 1.1 kiyohara "no memory for rx list -- packet dropped!\n"); 1595 1.1 kiyohara return ENOBUFS; 1596 1.1 kiyohara } 1597 1.1 kiyohara 1598 1.1 kiyohara /* Allocate the jumbo buffer */ 1599 1.1 kiyohara buf = mvgbe_jalloc(sc); 1600 1.1 kiyohara if (buf == NULL) { 1601 1.1 kiyohara m_freem(m_new); 1602 1.1 kiyohara DPRINTFN(1, ("%s jumbo allocation failed -- packet " 1603 1.1 kiyohara "dropped!\n", sc->sc_ethercom.ec_if.if_xname)); 1604 1.1 kiyohara return ENOBUFS; 1605 1.1 kiyohara } 1606 1.1 kiyohara 1607 1.1 kiyohara /* Attach the buffer to the mbuf */ 1608 1.1 kiyohara m_new->m_len = m_new->m_pkthdr.len = MVGBE_JLEN; 1609 1.1 kiyohara MEXTADD(m_new, buf, MVGBE_JLEN, 0, mvgbe_jfree, sc); 1610 1.1 kiyohara } else { 1611 1.1 kiyohara /* 1612 1.1 kiyohara * We're re-using a previously allocated mbuf; 1613 1.1 kiyohara * be sure to re-init pointers and lengths to 1614 1.1 kiyohara * default values. 1615 1.1 kiyohara */ 1616 1.1 kiyohara m_new = m; 1617 1.1 kiyohara m_new->m_len = m_new->m_pkthdr.len = MVGBE_JLEN; 1618 1.1 kiyohara m_new->m_data = m_new->m_ext.ext_buf; 1619 1.1 kiyohara } 1620 1.5 jakllsch align = (u_long)m_new->m_data & MVGBE_RXBUF_MASK; 1621 1.5 jakllsch if (align != 0) { 1622 1.5 jakllsch DPRINTFN(1,("align = %d\n", align)); 1623 1.5 jakllsch m_adj(m_new, MVGBE_RXBUF_ALIGN - align); 1624 1.5 jakllsch } 1625 1.1 kiyohara 1626 1.1 kiyohara c = &sc->sc_cdata.mvgbe_rx_chain[i]; 1627 1.1 kiyohara r = c->mvgbe_desc; 1628 1.1 kiyohara c->mvgbe_mbuf = m_new; 1629 1.19 msaitoh offset = (vaddr_t)m_new->m_data - (vaddr_t)sc->sc_cdata.mvgbe_jumbo_buf; 1630 1.62 rin r->bufptr = H2MVGBE32(dmamap->dm_segs[0].ds_addr + offset); 1631 1.66 rin bufsize = MVGBE_JLEN & ~MVGBE_RXBUF_MASK; 1632 1.66 rin r->bufsize = H2MVGBE16(bufsize); 1633 1.62 rin r->cmdsts = 1634 1.62 rin H2MVGBE32(MVGBE_BUFFER_OWNED_BY_DMA | MVGBE_RX_ENABLE_INTERRUPT); 1635 1.1 kiyohara 1636 1.19 msaitoh /* Invalidate RX buffer */ 1637 1.66 rin bus_dmamap_sync(sc->sc_dmat, dmamap, offset, bufsize, 1638 1.19 msaitoh BUS_DMASYNC_PREREAD); 1639 1.19 msaitoh 1640 1.3 kiyohara MVGBE_CDRXSYNC(sc, i, BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 1641 1.1 kiyohara 1642 1.1 kiyohara return 0; 1643 1.1 kiyohara } 1644 1.1 kiyohara 1645 1.1 kiyohara /* 1646 1.1 kiyohara * Memory management for jumbo frames. 1647 1.1 kiyohara */ 1648 1.1 kiyohara 1649 1.1 kiyohara static int 1650 1.1 kiyohara mvgbe_alloc_jumbo_mem(struct mvgbe_softc *sc) 1651 1.1 kiyohara { 1652 1.1 kiyohara char *ptr, *kva; 1653 1.1 kiyohara bus_dma_segment_t seg; 1654 1.1 kiyohara int i, rseg, state, error; 1655 1.1 kiyohara struct mvgbe_jpool_entry *entry; 1656 1.1 kiyohara 1657 1.1 kiyohara state = error = 0; 1658 1.1 kiyohara 1659 1.1 kiyohara /* Grab a big chunk o' storage. */ 1660 1.1 kiyohara if (bus_dmamem_alloc(sc->sc_dmat, MVGBE_JMEM, PAGE_SIZE, 0, 1661 1.1 kiyohara &seg, 1, &rseg, BUS_DMA_NOWAIT)) { 1662 1.1 kiyohara aprint_error_dev(sc->sc_dev, "can't alloc rx buffers\n"); 1663 1.1 kiyohara return ENOBUFS; 1664 1.1 kiyohara } 1665 1.1 kiyohara 1666 1.1 kiyohara state = 1; 1667 1.1 kiyohara if (bus_dmamem_map(sc->sc_dmat, &seg, rseg, MVGBE_JMEM, 1668 1.1 kiyohara (void **)&kva, BUS_DMA_NOWAIT)) { 1669 1.1 kiyohara aprint_error_dev(sc->sc_dev, 1670 1.1 kiyohara "can't map dma buffers (%d bytes)\n", MVGBE_JMEM); 1671 1.1 kiyohara error = ENOBUFS; 1672 1.1 kiyohara goto out; 1673 1.1 kiyohara } 1674 1.1 kiyohara 1675 1.1 kiyohara state = 2; 1676 1.1 kiyohara if (bus_dmamap_create(sc->sc_dmat, MVGBE_JMEM, 1, MVGBE_JMEM, 0, 1677 1.1 kiyohara BUS_DMA_NOWAIT, &sc->sc_cdata.mvgbe_rx_jumbo_map)) { 1678 1.1 kiyohara aprint_error_dev(sc->sc_dev, "can't create dma map\n"); 1679 1.1 kiyohara error = ENOBUFS; 1680 1.1 kiyohara goto out; 1681 1.1 kiyohara } 1682 1.1 kiyohara 1683 1.1 kiyohara state = 3; 1684 1.1 kiyohara if (bus_dmamap_load(sc->sc_dmat, sc->sc_cdata.mvgbe_rx_jumbo_map, 1685 1.1 kiyohara kva, MVGBE_JMEM, NULL, BUS_DMA_NOWAIT)) { 1686 1.1 kiyohara aprint_error_dev(sc->sc_dev, "can't load dma map\n"); 1687 1.1 kiyohara error = ENOBUFS; 1688 1.1 kiyohara goto out; 1689 1.1 kiyohara } 1690 1.1 kiyohara 1691 1.1 kiyohara state = 4; 1692 1.1 kiyohara sc->sc_cdata.mvgbe_jumbo_buf = (void *)kva; 1693 1.5 jakllsch DPRINTFN(1,("mvgbe_jumbo_buf = %p\n", sc->sc_cdata.mvgbe_jumbo_buf)); 1694 1.1 kiyohara 1695 1.1 kiyohara LIST_INIT(&sc->sc_jfree_listhead); 1696 1.1 kiyohara LIST_INIT(&sc->sc_jinuse_listhead); 1697 1.1 kiyohara 1698 1.1 kiyohara /* 1699 1.1 kiyohara * Now divide it up into 9K pieces and save the addresses 1700 1.1 kiyohara * in an array. 1701 1.1 kiyohara */ 1702 1.1 kiyohara ptr = sc->sc_cdata.mvgbe_jumbo_buf; 1703 1.1 kiyohara for (i = 0; i < MVGBE_JSLOTS; i++) { 1704 1.1 kiyohara sc->sc_cdata.mvgbe_jslots[i] = ptr; 1705 1.1 kiyohara ptr += MVGBE_JLEN; 1706 1.1 kiyohara entry = kmem_alloc(sizeof(struct mvgbe_jpool_entry), KM_SLEEP); 1707 1.1 kiyohara entry->slot = i; 1708 1.1 kiyohara if (i) 1709 1.1 kiyohara LIST_INSERT_HEAD(&sc->sc_jfree_listhead, entry, 1710 1.1 kiyohara jpool_entries); 1711 1.1 kiyohara else 1712 1.1 kiyohara LIST_INSERT_HEAD(&sc->sc_jinuse_listhead, entry, 1713 1.1 kiyohara jpool_entries); 1714 1.1 kiyohara } 1715 1.1 kiyohara out: 1716 1.1 kiyohara if (error != 0) { 1717 1.1 kiyohara switch (state) { 1718 1.1 kiyohara case 4: 1719 1.1 kiyohara bus_dmamap_unload(sc->sc_dmat, 1720 1.1 kiyohara sc->sc_cdata.mvgbe_rx_jumbo_map); 1721 1.1 kiyohara case 3: 1722 1.1 kiyohara bus_dmamap_destroy(sc->sc_dmat, 1723 1.1 kiyohara sc->sc_cdata.mvgbe_rx_jumbo_map); 1724 1.1 kiyohara case 2: 1725 1.1 kiyohara bus_dmamem_unmap(sc->sc_dmat, kva, MVGBE_JMEM); 1726 1.1 kiyohara case 1: 1727 1.1 kiyohara bus_dmamem_free(sc->sc_dmat, &seg, rseg); 1728 1.1 kiyohara break; 1729 1.1 kiyohara default: 1730 1.1 kiyohara break; 1731 1.1 kiyohara } 1732 1.1 kiyohara } 1733 1.1 kiyohara 1734 1.1 kiyohara return error; 1735 1.1 kiyohara } 1736 1.1 kiyohara 1737 1.1 kiyohara /* 1738 1.1 kiyohara * Allocate a jumbo buffer. 1739 1.1 kiyohara */ 1740 1.1 kiyohara static void * 1741 1.1 kiyohara mvgbe_jalloc(struct mvgbe_softc *sc) 1742 1.1 kiyohara { 1743 1.1 kiyohara struct mvgbe_jpool_entry *entry; 1744 1.1 kiyohara 1745 1.1 kiyohara entry = LIST_FIRST(&sc->sc_jfree_listhead); 1746 1.1 kiyohara 1747 1.1 kiyohara if (entry == NULL) 1748 1.1 kiyohara return NULL; 1749 1.1 kiyohara 1750 1.1 kiyohara LIST_REMOVE(entry, jpool_entries); 1751 1.1 kiyohara LIST_INSERT_HEAD(&sc->sc_jinuse_listhead, entry, jpool_entries); 1752 1.1 kiyohara return sc->sc_cdata.mvgbe_jslots[entry->slot]; 1753 1.1 kiyohara } 1754 1.1 kiyohara 1755 1.1 kiyohara /* 1756 1.1 kiyohara * Release a jumbo buffer. 1757 1.1 kiyohara */ 1758 1.1 kiyohara static void 1759 1.1 kiyohara mvgbe_jfree(struct mbuf *m, void *buf, size_t size, void *arg) 1760 1.1 kiyohara { 1761 1.1 kiyohara struct mvgbe_jpool_entry *entry; 1762 1.1 kiyohara struct mvgbe_softc *sc; 1763 1.1 kiyohara int i, s; 1764 1.1 kiyohara 1765 1.1 kiyohara /* Extract the softc struct pointer. */ 1766 1.1 kiyohara sc = (struct mvgbe_softc *)arg; 1767 1.1 kiyohara 1768 1.1 kiyohara if (sc == NULL) 1769 1.1 kiyohara panic("%s: can't find softc pointer!", __func__); 1770 1.1 kiyohara 1771 1.1 kiyohara /* calculate the slot this buffer belongs to */ 1772 1.1 kiyohara 1773 1.1 kiyohara i = ((vaddr_t)buf - (vaddr_t)sc->sc_cdata.mvgbe_jumbo_buf) / MVGBE_JLEN; 1774 1.1 kiyohara 1775 1.1 kiyohara if ((i < 0) || (i >= MVGBE_JSLOTS)) 1776 1.1 kiyohara panic("%s: asked to free buffer that we don't manage!", 1777 1.1 kiyohara __func__); 1778 1.1 kiyohara 1779 1.1 kiyohara s = splvm(); 1780 1.1 kiyohara entry = LIST_FIRST(&sc->sc_jinuse_listhead); 1781 1.1 kiyohara if (entry == NULL) 1782 1.1 kiyohara panic("%s: buffer not in use!", __func__); 1783 1.1 kiyohara entry->slot = i; 1784 1.1 kiyohara LIST_REMOVE(entry, jpool_entries); 1785 1.1 kiyohara LIST_INSERT_HEAD(&sc->sc_jfree_listhead, entry, jpool_entries); 1786 1.1 kiyohara 1787 1.1 kiyohara if (__predict_true(m != NULL)) 1788 1.1 kiyohara pool_cache_put(mb_cache, m); 1789 1.1 kiyohara splx(s); 1790 1.1 kiyohara } 1791 1.1 kiyohara 1792 1.1 kiyohara static int 1793 1.1 kiyohara mvgbe_encap(struct mvgbe_softc *sc, struct mbuf *m_head, 1794 1.1 kiyohara uint32_t *txidx) 1795 1.1 kiyohara { 1796 1.1 kiyohara struct mvgbe_tx_desc *f = NULL; 1797 1.1 kiyohara struct mvgbe_txmap_entry *entry; 1798 1.1 kiyohara bus_dma_segment_t *txseg; 1799 1.1 kiyohara bus_dmamap_t txmap; 1800 1.35 kiyohara uint32_t first, current, last, cmdsts; 1801 1.1 kiyohara int m_csumflags, i; 1802 1.14 jakllsch bool needs_defrag = false; 1803 1.1 kiyohara 1804 1.1 kiyohara DPRINTFN(3, ("mvgbe_encap\n")); 1805 1.1 kiyohara 1806 1.1 kiyohara entry = SIMPLEQ_FIRST(&sc->sc_txmap_head); 1807 1.1 kiyohara if (entry == NULL) { 1808 1.1 kiyohara DPRINTFN(2, ("mvgbe_encap: no txmap available\n")); 1809 1.1 kiyohara return ENOBUFS; 1810 1.1 kiyohara } 1811 1.1 kiyohara txmap = entry->dmamap; 1812 1.1 kiyohara 1813 1.1 kiyohara first = current = last = *txidx; 1814 1.1 kiyohara 1815 1.1 kiyohara /* 1816 1.1 kiyohara * Preserve m_pkthdr.csum_flags here since m_head might be 1817 1.1 kiyohara * updated by m_defrag() 1818 1.1 kiyohara */ 1819 1.1 kiyohara m_csumflags = m_head->m_pkthdr.csum_flags; 1820 1.1 kiyohara 1821 1.14 jakllsch do_defrag: 1822 1.14 jakllsch if (__predict_false(needs_defrag == true)) { 1823 1.14 jakllsch /* A small unaligned segment was detected. */ 1824 1.14 jakllsch struct mbuf *m_new; 1825 1.14 jakllsch m_new = m_defrag(m_head, M_DONTWAIT); 1826 1.64 rin if (m_new == NULL) { 1827 1.64 rin DPRINTFN(2, ("mvgbe_encap: defrag failed\n")); 1828 1.14 jakllsch return EFBIG; 1829 1.64 rin } 1830 1.14 jakllsch m_head = m_new; 1831 1.14 jakllsch } 1832 1.14 jakllsch 1833 1.1 kiyohara /* 1834 1.1 kiyohara * Start packing the mbufs in this chain into 1835 1.1 kiyohara * the fragment pointers. Stop when we run out 1836 1.1 kiyohara * of fragments or hit the end of the mbuf chain. 1837 1.1 kiyohara */ 1838 1.1 kiyohara if (bus_dmamap_load_mbuf(sc->sc_dmat, txmap, m_head, BUS_DMA_NOWAIT)) { 1839 1.1 kiyohara DPRINTFN(1, ("mvgbe_encap: dmamap failed\n")); 1840 1.1 kiyohara return ENOBUFS; 1841 1.1 kiyohara } 1842 1.1 kiyohara 1843 1.14 jakllsch txseg = txmap->dm_segs; 1844 1.14 jakllsch 1845 1.14 jakllsch if (__predict_true(needs_defrag == false)) { 1846 1.14 jakllsch /* 1847 1.14 jakllsch * Detect rarely encountered DMA limitation. 1848 1.14 jakllsch */ 1849 1.14 jakllsch for (i = 0; i < txmap->dm_nsegs; i++) { 1850 1.14 jakllsch if (((txseg[i].ds_addr & 7) != 0) && 1851 1.14 jakllsch (txseg[i].ds_len <= 8) && 1852 1.14 jakllsch (txseg[i].ds_len >= 1) 1853 1.14 jakllsch ) { 1854 1.14 jakllsch txseg = NULL; 1855 1.14 jakllsch bus_dmamap_unload(sc->sc_dmat, txmap); 1856 1.14 jakllsch needs_defrag = true; 1857 1.14 jakllsch goto do_defrag; 1858 1.14 jakllsch } 1859 1.14 jakllsch } 1860 1.14 jakllsch } 1861 1.14 jakllsch 1862 1.1 kiyohara /* Sync the DMA map. */ 1863 1.1 kiyohara bus_dmamap_sync(sc->sc_dmat, txmap, 0, txmap->dm_mapsize, 1864 1.1 kiyohara BUS_DMASYNC_PREWRITE); 1865 1.1 kiyohara 1866 1.1 kiyohara if (sc->sc_cdata.mvgbe_tx_cnt + txmap->dm_nsegs >= 1867 1.1 kiyohara MVGBE_TX_RING_CNT) { 1868 1.1 kiyohara DPRINTFN(2, ("mvgbe_encap: too few descriptors free\n")); 1869 1.1 kiyohara bus_dmamap_unload(sc->sc_dmat, txmap); 1870 1.1 kiyohara return ENOBUFS; 1871 1.1 kiyohara } 1872 1.1 kiyohara 1873 1.1 kiyohara 1874 1.63 rin DPRINTFN(3, ("mvgbe_encap: dm_nsegs=%d\n", txmap->dm_nsegs)); 1875 1.1 kiyohara 1876 1.1 kiyohara for (i = 0; i < txmap->dm_nsegs; i++) { 1877 1.1 kiyohara f = &sc->sc_rdata->mvgbe_tx_ring[current]; 1878 1.62 rin f->bufptr = H2MVGBE32(txseg[i].ds_addr); 1879 1.62 rin f->bytecnt = H2MVGBE16(txseg[i].ds_len); 1880 1.20 msaitoh if (i != 0) 1881 1.62 rin f->cmdsts = H2MVGBE32(MVGBE_BUFFER_OWNED_BY_DMA); 1882 1.1 kiyohara last = current; 1883 1.4 jakllsch current = MVGBE_TX_RING_NEXT(current); 1884 1.1 kiyohara } 1885 1.1 kiyohara 1886 1.35 kiyohara cmdsts = sc->sc_cmdsts_opts; 1887 1.1 kiyohara if (m_csumflags & M_CSUM_IPv4) 1888 1.1 kiyohara cmdsts |= MVGBE_TX_GENERATE_IP_CHKSUM; 1889 1.1 kiyohara if (m_csumflags & M_CSUM_TCPv4) 1890 1.1 kiyohara cmdsts |= 1891 1.1 kiyohara MVGBE_TX_GENERATE_L4_CHKSUM | MVGBE_TX_L4_TYPE_TCP; 1892 1.1 kiyohara if (m_csumflags & M_CSUM_UDPv4) 1893 1.1 kiyohara cmdsts |= 1894 1.1 kiyohara MVGBE_TX_GENERATE_L4_CHKSUM | MVGBE_TX_L4_TYPE_UDP; 1895 1.1 kiyohara if (m_csumflags & (M_CSUM_IPv4 | M_CSUM_TCPv4 | M_CSUM_UDPv4)) { 1896 1.1 kiyohara const int iphdr_unitlen = sizeof(struct ip) / sizeof(uint32_t); 1897 1.1 kiyohara 1898 1.1 kiyohara cmdsts |= MVGBE_TX_IP_NO_FRAG | 1899 1.1 kiyohara MVGBE_TX_IP_HEADER_LEN(iphdr_unitlen); /* unit is 4B */ 1900 1.1 kiyohara } 1901 1.1 kiyohara if (txmap->dm_nsegs == 1) 1902 1.62 rin f->cmdsts = H2MVGBE32(cmdsts | 1903 1.1 kiyohara MVGBE_TX_ENABLE_INTERRUPT | 1904 1.1 kiyohara MVGBE_TX_ZERO_PADDING | 1905 1.1 kiyohara MVGBE_TX_FIRST_DESC | 1906 1.62 rin MVGBE_TX_LAST_DESC); 1907 1.1 kiyohara else { 1908 1.1 kiyohara f = &sc->sc_rdata->mvgbe_tx_ring[first]; 1909 1.62 rin f->cmdsts = H2MVGBE32(cmdsts | MVGBE_TX_FIRST_DESC); 1910 1.1 kiyohara 1911 1.1 kiyohara f = &sc->sc_rdata->mvgbe_tx_ring[last]; 1912 1.62 rin f->cmdsts = H2MVGBE32( 1913 1.1 kiyohara MVGBE_BUFFER_OWNED_BY_DMA | 1914 1.1 kiyohara MVGBE_TX_ENABLE_INTERRUPT | 1915 1.1 kiyohara MVGBE_TX_ZERO_PADDING | 1916 1.62 rin MVGBE_TX_LAST_DESC); 1917 1.20 msaitoh 1918 1.20 msaitoh /* Sync descriptors except first */ 1919 1.20 msaitoh MVGBE_CDTXSYNC(sc, 1920 1.20 msaitoh (MVGBE_TX_RING_CNT - 1 == *txidx) ? 0 : (*txidx) + 1, 1921 1.20 msaitoh txmap->dm_nsegs - 1, 1922 1.20 msaitoh BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 1923 1.1 kiyohara } 1924 1.1 kiyohara 1925 1.1 kiyohara sc->sc_cdata.mvgbe_tx_chain[last].mvgbe_mbuf = m_head; 1926 1.1 kiyohara SIMPLEQ_REMOVE_HEAD(&sc->sc_txmap_head, link); 1927 1.1 kiyohara sc->sc_cdata.mvgbe_tx_map[last] = entry; 1928 1.1 kiyohara 1929 1.20 msaitoh /* Finally, sync first descriptor */ 1930 1.20 msaitoh sc->sc_rdata->mvgbe_tx_ring[first].cmdsts |= 1931 1.62 rin H2MVGBE32(MVGBE_BUFFER_OWNED_BY_DMA); 1932 1.20 msaitoh MVGBE_CDTXSYNC(sc, *txidx, 1, 1933 1.3 kiyohara BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 1934 1.1 kiyohara 1935 1.1 kiyohara sc->sc_cdata.mvgbe_tx_cnt += i; 1936 1.1 kiyohara *txidx = current; 1937 1.1 kiyohara 1938 1.1 kiyohara DPRINTFN(3, ("mvgbe_encap: completed successfully\n")); 1939 1.1 kiyohara 1940 1.1 kiyohara return 0; 1941 1.1 kiyohara } 1942 1.1 kiyohara 1943 1.1 kiyohara static void 1944 1.1 kiyohara mvgbe_rxeof(struct mvgbe_softc *sc) 1945 1.1 kiyohara { 1946 1.1 kiyohara struct mvgbe_chain_data *cdata = &sc->sc_cdata; 1947 1.1 kiyohara struct mvgbe_rx_desc *cur_rx; 1948 1.1 kiyohara struct ifnet *ifp = &sc->sc_ethercom.ec_if; 1949 1.1 kiyohara struct mbuf *m; 1950 1.1 kiyohara bus_dmamap_t dmamap; 1951 1.1 kiyohara uint32_t rxstat; 1952 1.21 msaitoh uint16_t bufsize; 1953 1.1 kiyohara int idx, cur, total_len; 1954 1.1 kiyohara 1955 1.1 kiyohara idx = sc->sc_cdata.mvgbe_rx_prod; 1956 1.1 kiyohara 1957 1.1 kiyohara DPRINTFN(3, ("mvgbe_rxeof %d\n", idx)); 1958 1.1 kiyohara 1959 1.1 kiyohara for (;;) { 1960 1.1 kiyohara cur = idx; 1961 1.1 kiyohara 1962 1.1 kiyohara /* Sync the descriptor */ 1963 1.1 kiyohara MVGBE_CDRXSYNC(sc, idx, 1964 1.1 kiyohara BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 1965 1.1 kiyohara 1966 1.1 kiyohara cur_rx = &sc->sc_rdata->mvgbe_rx_ring[idx]; 1967 1.1 kiyohara 1968 1.62 rin rxstat = MVGBE2H32(cur_rx->cmdsts); 1969 1.62 rin if ((rxstat & MVGBE_BUFFER_OWNED_MASK) == 1970 1.1 kiyohara MVGBE_BUFFER_OWNED_BY_DMA) { 1971 1.1 kiyohara /* Invalidate the descriptor -- it's not ready yet */ 1972 1.1 kiyohara MVGBE_CDRXSYNC(sc, idx, BUS_DMASYNC_PREREAD); 1973 1.1 kiyohara sc->sc_cdata.mvgbe_rx_prod = idx; 1974 1.1 kiyohara break; 1975 1.1 kiyohara } 1976 1.1 kiyohara #ifdef DIAGNOSTIC 1977 1.62 rin if ((rxstat & 1978 1.1 kiyohara (MVGBE_RX_LAST_DESC | MVGBE_RX_FIRST_DESC)) != 1979 1.1 kiyohara (MVGBE_RX_LAST_DESC | MVGBE_RX_FIRST_DESC)) 1980 1.1 kiyohara panic( 1981 1.1 kiyohara "mvgbe_rxeof: buffer size is smaller than packet"); 1982 1.1 kiyohara #endif 1983 1.1 kiyohara 1984 1.1 kiyohara dmamap = sc->sc_cdata.mvgbe_rx_jumbo_map; 1985 1.1 kiyohara 1986 1.1 kiyohara bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize, 1987 1.1 kiyohara BUS_DMASYNC_POSTREAD); 1988 1.1 kiyohara 1989 1.1 kiyohara m = cdata->mvgbe_rx_chain[idx].mvgbe_mbuf; 1990 1.1 kiyohara cdata->mvgbe_rx_chain[idx].mvgbe_mbuf = NULL; 1991 1.62 rin total_len = MVGBE2H16(cur_rx->bytecnt) - ETHER_CRC_LEN; 1992 1.66 rin bufsize = MVGBE2H16(cur_rx->bufsize); 1993 1.1 kiyohara 1994 1.1 kiyohara cdata->mvgbe_rx_map[idx] = NULL; 1995 1.1 kiyohara 1996 1.4 jakllsch idx = MVGBE_RX_RING_NEXT(idx); 1997 1.1 kiyohara 1998 1.1 kiyohara if (rxstat & MVGBE_ERROR_SUMMARY) { 1999 1.1 kiyohara #if 0 2000 1.1 kiyohara int err = rxstat & MVGBE_RX_ERROR_CODE_MASK; 2001 1.1 kiyohara 2002 1.1 kiyohara if (err == MVGBE_RX_CRC_ERROR) 2003 1.59 skrll if_statinc(ifp, if_ierrors); 2004 1.1 kiyohara if (err == MVGBE_RX_OVERRUN_ERROR) 2005 1.59 skrll if_statinc(ifp, if_ierrors); 2006 1.1 kiyohara if (err == MVGBE_RX_MAX_FRAME_LEN_ERROR) 2007 1.59 skrll if_statinc(ifp, if_ierrors); 2008 1.1 kiyohara if (err == MVGBE_RX_RESOURCE_ERROR) 2009 1.59 skrll if_statinc(ifp, if_ierrors); 2010 1.1 kiyohara #else 2011 1.59 skrll if_statinc(ifp, if_ierrors); 2012 1.1 kiyohara #endif 2013 1.1 kiyohara mvgbe_newbuf(sc, cur, m, dmamap); 2014 1.1 kiyohara continue; 2015 1.1 kiyohara } 2016 1.1 kiyohara 2017 1.5 jakllsch if (rxstat & MVGBE_RX_IP_FRAME_TYPE) { 2018 1.21 msaitoh int flgs = 0; 2019 1.21 msaitoh 2020 1.5 jakllsch /* Check IPv4 header checksum */ 2021 1.22 msaitoh flgs |= M_CSUM_IPv4; 2022 1.5 jakllsch if (!(rxstat & MVGBE_RX_IP_HEADER_OK)) 2023 1.21 msaitoh flgs |= M_CSUM_IPv4_BAD; 2024 1.23 msaitoh else if ((bufsize & MVGBE_RX_IP_FRAGMENT) == 0) { 2025 1.22 msaitoh /* 2026 1.22 msaitoh * Check TCPv4/UDPv4 checksum for 2027 1.22 msaitoh * non-fragmented packet only. 2028 1.22 msaitoh * 2029 1.22 msaitoh * It seemd that sometimes 2030 1.22 msaitoh * MVGBE_RX_L4_CHECKSUM_OK bit was set to 0 2031 1.22 msaitoh * even if the checksum is correct and the 2032 1.22 msaitoh * packet was not fragmented. So we don't set 2033 1.22 msaitoh * M_CSUM_TCP_UDP_BAD even if csum bit is 0. 2034 1.22 msaitoh */ 2035 1.22 msaitoh 2036 1.22 msaitoh if (((rxstat & MVGBE_RX_L4_TYPE_MASK) == 2037 1.22 msaitoh MVGBE_RX_L4_TYPE_TCP) && 2038 1.22 msaitoh ((rxstat & MVGBE_RX_L4_CHECKSUM_OK) != 0)) 2039 1.21 msaitoh flgs |= M_CSUM_TCPv4; 2040 1.22 msaitoh else if (((rxstat & MVGBE_RX_L4_TYPE_MASK) == 2041 1.22 msaitoh MVGBE_RX_L4_TYPE_UDP) && 2042 1.22 msaitoh ((rxstat & MVGBE_RX_L4_CHECKSUM_OK) != 0)) 2043 1.21 msaitoh flgs |= M_CSUM_UDPv4; 2044 1.21 msaitoh } 2045 1.21 msaitoh m->m_pkthdr.csum_flags = flgs; 2046 1.1 kiyohara } 2047 1.1 kiyohara 2048 1.1 kiyohara /* 2049 1.1 kiyohara * Try to allocate a new jumbo buffer. If that 2050 1.1 kiyohara * fails, copy the packet to mbufs and put the 2051 1.1 kiyohara * jumbo buffer back in the ring so it can be 2052 1.1 kiyohara * re-used. If allocating mbufs fails, then we 2053 1.1 kiyohara * have to drop the packet. 2054 1.1 kiyohara */ 2055 1.1 kiyohara if (mvgbe_newbuf(sc, cur, NULL, dmamap) == ENOBUFS) { 2056 1.1 kiyohara struct mbuf *m0; 2057 1.1 kiyohara 2058 1.52 jmcneill m0 = m_devget(mtod(m, char *), total_len, 0, ifp); 2059 1.1 kiyohara mvgbe_newbuf(sc, cur, m, dmamap); 2060 1.1 kiyohara if (m0 == NULL) { 2061 1.1 kiyohara aprint_error_ifnet(ifp, 2062 1.1 kiyohara "no receive buffers available --" 2063 1.1 kiyohara " packet dropped!\n"); 2064 1.59 skrll if_statinc(ifp, if_ierrors); 2065 1.1 kiyohara continue; 2066 1.1 kiyohara } 2067 1.1 kiyohara m = m0; 2068 1.1 kiyohara } else { 2069 1.45 ozaki m_set_rcvif(m, ifp); 2070 1.1 kiyohara m->m_pkthdr.len = m->m_len = total_len; 2071 1.1 kiyohara } 2072 1.1 kiyohara 2073 1.1 kiyohara /* Skip on first 2byte (HW header) */ 2074 1.1 kiyohara m_adj(m, MVGBE_HWHEADER_SIZE); 2075 1.1 kiyohara 2076 1.1 kiyohara /* pass it on. */ 2077 1.42 ozaki if_percpuq_enqueue(ifp->if_percpuq, m); 2078 1.1 kiyohara } 2079 1.1 kiyohara } 2080 1.1 kiyohara 2081 1.1 kiyohara static void 2082 1.1 kiyohara mvgbe_txeof(struct mvgbe_softc *sc) 2083 1.1 kiyohara { 2084 1.1 kiyohara struct mvgbe_chain_data *cdata = &sc->sc_cdata; 2085 1.1 kiyohara struct mvgbe_tx_desc *cur_tx; 2086 1.1 kiyohara struct ifnet *ifp = &sc->sc_ethercom.ec_if; 2087 1.1 kiyohara struct mvgbe_txmap_entry *entry; 2088 1.62 rin uint32_t txstat; 2089 1.1 kiyohara int idx; 2090 1.1 kiyohara 2091 1.1 kiyohara DPRINTFN(3, ("mvgbe_txeof\n")); 2092 1.1 kiyohara 2093 1.1 kiyohara /* 2094 1.1 kiyohara * Go through our tx ring and free mbufs for those 2095 1.1 kiyohara * frames that have been sent. 2096 1.1 kiyohara */ 2097 1.1 kiyohara idx = cdata->mvgbe_tx_cons; 2098 1.1 kiyohara while (idx != cdata->mvgbe_tx_prod) { 2099 1.1 kiyohara MVGBE_CDTXSYNC(sc, idx, 1, 2100 1.1 kiyohara BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 2101 1.1 kiyohara 2102 1.1 kiyohara cur_tx = &sc->sc_rdata->mvgbe_tx_ring[idx]; 2103 1.1 kiyohara #ifdef MVGBE_DEBUG 2104 1.1 kiyohara if (mvgbe_debug >= 3) 2105 1.1 kiyohara mvgbe_dump_txdesc(cur_tx, idx); 2106 1.1 kiyohara #endif 2107 1.62 rin txstat = MVGBE2H32(cur_tx->cmdsts); 2108 1.62 rin if ((txstat & MVGBE_BUFFER_OWNED_MASK) == 2109 1.1 kiyohara MVGBE_BUFFER_OWNED_BY_DMA) { 2110 1.1 kiyohara MVGBE_CDTXSYNC(sc, idx, 1, BUS_DMASYNC_PREREAD); 2111 1.1 kiyohara break; 2112 1.1 kiyohara } 2113 1.62 rin if (txstat & MVGBE_TX_LAST_DESC) 2114 1.59 skrll if_statinc(ifp, if_opackets); 2115 1.62 rin if (txstat & MVGBE_ERROR_SUMMARY) { 2116 1.62 rin int err = txstat & MVGBE_TX_ERROR_CODE_MASK; 2117 1.1 kiyohara 2118 1.1 kiyohara if (err == MVGBE_TX_LATE_COLLISION_ERROR) 2119 1.59 skrll if_statinc(ifp, if_collisions); 2120 1.1 kiyohara if (err == MVGBE_TX_UNDERRUN_ERROR) 2121 1.59 skrll if_statinc(ifp, if_oerrors); 2122 1.1 kiyohara if (err == MVGBE_TX_EXCESSIVE_COLLISION_ERRO) 2123 1.59 skrll if_statinc(ifp, if_collisions); 2124 1.1 kiyohara } 2125 1.1 kiyohara if (cdata->mvgbe_tx_chain[idx].mvgbe_mbuf != NULL) { 2126 1.1 kiyohara entry = cdata->mvgbe_tx_map[idx]; 2127 1.1 kiyohara 2128 1.1 kiyohara bus_dmamap_sync(sc->sc_dmat, entry->dmamap, 0, 2129 1.1 kiyohara entry->dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE); 2130 1.1 kiyohara 2131 1.1 kiyohara bus_dmamap_unload(sc->sc_dmat, entry->dmamap); 2132 1.65 rin 2133 1.65 rin m_freem(cdata->mvgbe_tx_chain[idx].mvgbe_mbuf); 2134 1.65 rin cdata->mvgbe_tx_chain[idx].mvgbe_mbuf = NULL; 2135 1.65 rin 2136 1.1 kiyohara SIMPLEQ_INSERT_TAIL(&sc->sc_txmap_head, entry, link); 2137 1.1 kiyohara cdata->mvgbe_tx_map[idx] = NULL; 2138 1.1 kiyohara } 2139 1.1 kiyohara cdata->mvgbe_tx_cnt--; 2140 1.4 jakllsch idx = MVGBE_TX_RING_NEXT(idx); 2141 1.1 kiyohara } 2142 1.1 kiyohara if (cdata->mvgbe_tx_cnt == 0) 2143 1.1 kiyohara ifp->if_timer = 0; 2144 1.1 kiyohara 2145 1.1 kiyohara if (cdata->mvgbe_tx_cnt < MVGBE_TX_RING_CNT - 2) 2146 1.1 kiyohara ifp->if_flags &= ~IFF_OACTIVE; 2147 1.1 kiyohara 2148 1.1 kiyohara cdata->mvgbe_tx_cons = idx; 2149 1.1 kiyohara } 2150 1.1 kiyohara 2151 1.5 jakllsch static uint8_t 2152 1.5 jakllsch mvgbe_crc8(const uint8_t *data, size_t size) 2153 1.5 jakllsch { 2154 1.5 jakllsch int bit; 2155 1.5 jakllsch uint8_t byte; 2156 1.5 jakllsch uint8_t crc = 0; 2157 1.5 jakllsch const uint8_t poly = 0x07; 2158 1.5 jakllsch 2159 1.55 msaitoh while (size--) 2160 1.5 jakllsch for (byte = *data++, bit = NBBY-1; bit >= 0; bit--) 2161 1.5 jakllsch crc = (crc << 1) ^ ((((crc >> 7) ^ (byte >> bit)) & 1) ? poly : 0); 2162 1.5 jakllsch 2163 1.5 jakllsch return crc; 2164 1.5 jakllsch } 2165 1.5 jakllsch 2166 1.5 jakllsch CTASSERT(MVGBE_NDFSMT == MVGBE_NDFOMT); 2167 1.5 jakllsch 2168 1.1 kiyohara static void 2169 1.5 jakllsch mvgbe_filter_setup(struct mvgbe_softc *sc) 2170 1.1 kiyohara { 2171 1.5 jakllsch struct ethercom *ec = &sc->sc_ethercom; 2172 1.1 kiyohara struct ifnet *ifp= &sc->sc_ethercom.ec_if; 2173 1.5 jakllsch struct ether_multi *enm; 2174 1.5 jakllsch struct ether_multistep step; 2175 1.12 jakllsch uint32_t dfut[MVGBE_NDFUT], dfsmt[MVGBE_NDFSMT], dfomt[MVGBE_NDFOMT]; 2176 1.5 jakllsch uint32_t pxc; 2177 1.5 jakllsch int i; 2178 1.5 jakllsch const uint8_t special[ETHER_ADDR_LEN] = {0x01,0x00,0x5e,0x00,0x00,0x00}; 2179 1.5 jakllsch 2180 1.12 jakllsch memset(dfut, 0, sizeof(dfut)); 2181 1.12 jakllsch memset(dfsmt, 0, sizeof(dfsmt)); 2182 1.12 jakllsch memset(dfomt, 0, sizeof(dfomt)); 2183 1.5 jakllsch 2184 1.55 msaitoh if (ifp->if_flags & (IFF_ALLMULTI | IFF_PROMISC)) { 2185 1.5 jakllsch goto allmulti; 2186 1.5 jakllsch } 2187 1.5 jakllsch 2188 1.57 msaitoh ETHER_LOCK(ec); 2189 1.5 jakllsch ETHER_FIRST_MULTI(step, ec, enm); 2190 1.5 jakllsch while (enm != NULL) { 2191 1.5 jakllsch if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) { 2192 1.5 jakllsch /* ranges are complex and somewhat rare */ 2193 1.57 msaitoh ETHER_UNLOCK(ec); 2194 1.5 jakllsch goto allmulti; 2195 1.5 jakllsch } 2196 1.5 jakllsch /* chip handles some IPv4 multicast specially */ 2197 1.5 jakllsch if (memcmp(enm->enm_addrlo, special, 5) == 0) { 2198 1.5 jakllsch i = enm->enm_addrlo[5]; 2199 1.34 msaitoh dfsmt[i>>2] |= 2200 1.5 jakllsch MVGBE_DF(i&3, MVGBE_DF_QUEUE(0) | MVGBE_DF_PASS); 2201 1.5 jakllsch } else { 2202 1.5 jakllsch i = mvgbe_crc8(enm->enm_addrlo, ETHER_ADDR_LEN); 2203 1.34 msaitoh dfomt[i>>2] |= 2204 1.5 jakllsch MVGBE_DF(i&3, MVGBE_DF_QUEUE(0) | MVGBE_DF_PASS); 2205 1.5 jakllsch } 2206 1.5 jakllsch 2207 1.5 jakllsch ETHER_NEXT_MULTI(step, enm); 2208 1.5 jakllsch } 2209 1.57 msaitoh ETHER_UNLOCK(ec); 2210 1.5 jakllsch goto set; 2211 1.1 kiyohara 2212 1.5 jakllsch allmulti: 2213 1.55 msaitoh if (ifp->if_flags & (IFF_ALLMULTI | IFF_PROMISC)) { 2214 1.5 jakllsch for (i = 0; i < MVGBE_NDFSMT; i++) { 2215 1.5 jakllsch dfsmt[i] = dfomt[i] = 2216 1.5 jakllsch MVGBE_DF(0, MVGBE_DF_QUEUE(0) | MVGBE_DF_PASS) | 2217 1.5 jakllsch MVGBE_DF(1, MVGBE_DF_QUEUE(0) | MVGBE_DF_PASS) | 2218 1.5 jakllsch MVGBE_DF(2, MVGBE_DF_QUEUE(0) | MVGBE_DF_PASS) | 2219 1.5 jakllsch MVGBE_DF(3, MVGBE_DF_QUEUE(0) | MVGBE_DF_PASS); 2220 1.5 jakllsch } 2221 1.1 kiyohara } 2222 1.1 kiyohara 2223 1.5 jakllsch set: 2224 1.1 kiyohara pxc = MVGBE_READ(sc, MVGBE_PXC); 2225 1.1 kiyohara pxc &= ~MVGBE_PXC_UPM; 2226 1.5 jakllsch pxc |= MVGBE_PXC_RB | MVGBE_PXC_RBIP | MVGBE_PXC_RBARP; 2227 1.5 jakllsch if (ifp->if_flags & IFF_BROADCAST) { 2228 1.5 jakllsch pxc &= ~(MVGBE_PXC_RB | MVGBE_PXC_RBIP | MVGBE_PXC_RBARP); 2229 1.5 jakllsch } 2230 1.5 jakllsch if (ifp->if_flags & IFF_PROMISC) { 2231 1.5 jakllsch pxc |= MVGBE_PXC_UPM; 2232 1.5 jakllsch } 2233 1.1 kiyohara MVGBE_WRITE(sc, MVGBE_PXC, pxc); 2234 1.1 kiyohara 2235 1.5 jakllsch /* Set Destination Address Filter Unicast Table */ 2236 1.44 hikaru if (ifp->if_flags & IFF_PROMISC) { 2237 1.44 hikaru /* pass all unicast addresses */ 2238 1.44 hikaru for (i = 0; i < MVGBE_NDFUT; i++) { 2239 1.44 hikaru dfut[i] = 2240 1.44 hikaru MVGBE_DF(0, MVGBE_DF_QUEUE(0) | MVGBE_DF_PASS) | 2241 1.44 hikaru MVGBE_DF(1, MVGBE_DF_QUEUE(0) | MVGBE_DF_PASS) | 2242 1.44 hikaru MVGBE_DF(2, MVGBE_DF_QUEUE(0) | MVGBE_DF_PASS) | 2243 1.44 hikaru MVGBE_DF(3, MVGBE_DF_QUEUE(0) | MVGBE_DF_PASS); 2244 1.44 hikaru } 2245 1.44 hikaru } else { 2246 1.44 hikaru i = sc->sc_enaddr[5] & 0xf; /* last nibble */ 2247 1.44 hikaru dfut[i>>2] = MVGBE_DF(i&3, MVGBE_DF_QUEUE(0) | MVGBE_DF_PASS); 2248 1.44 hikaru } 2249 1.5 jakllsch MVGBE_WRITE_FILTER(sc, MVGBE_DFUT, dfut, MVGBE_NDFUT); 2250 1.5 jakllsch 2251 1.1 kiyohara /* Set Destination Address Filter Multicast Tables */ 2252 1.5 jakllsch MVGBE_WRITE_FILTER(sc, MVGBE_DFSMT, dfsmt, MVGBE_NDFSMT); 2253 1.5 jakllsch MVGBE_WRITE_FILTER(sc, MVGBE_DFOMT, dfomt, MVGBE_NDFOMT); 2254 1.1 kiyohara } 2255 1.1 kiyohara 2256 1.1 kiyohara #ifdef MVGBE_DEBUG 2257 1.1 kiyohara static void 2258 1.1 kiyohara mvgbe_dump_txdesc(struct mvgbe_tx_desc *desc, int idx) 2259 1.1 kiyohara { 2260 1.1 kiyohara #define DESC_PRINT(X) \ 2261 1.1 kiyohara if (X) \ 2262 1.1 kiyohara printf("txdesc[%d]." #X "=%#x\n", idx, X); 2263 1.1 kiyohara 2264 1.62 rin #ifdef MVGBE_BIG_ENDIAN 2265 1.1 kiyohara DESC_PRINT(desc->bytecnt); 2266 1.1 kiyohara DESC_PRINT(desc->l4ichk); 2267 1.1 kiyohara DESC_PRINT(desc->cmdsts); 2268 1.1 kiyohara DESC_PRINT(desc->nextdescptr); 2269 1.1 kiyohara DESC_PRINT(desc->bufptr); 2270 1.62 rin #else 2271 1.62 rin DESC_PRINT(MVGBE2H32(desc->cmdsts)); 2272 1.62 rin DESC_PRINT(MVGBE2H16(desc->l4ichk)); 2273 1.62 rin DESC_PRINT(MVGBE2H16(desc->bytecnt)); 2274 1.62 rin DESC_PRINT(MVGBE2H32(desc->bufptr)); 2275 1.62 rin DESC_PRINT(MVGBE2H32(desc->nextdescptr)); 2276 1.1 kiyohara #endif 2277 1.1 kiyohara #undef DESC_PRINT 2278 1.1 kiyohara } 2279 1.1 kiyohara #endif 2280 1.25 msaitoh 2281 1.25 msaitoh SYSCTL_SETUP(sysctl_mvgbe, "sysctl mvgbe subtree setup") 2282 1.25 msaitoh { 2283 1.25 msaitoh int rc; 2284 1.25 msaitoh const struct sysctlnode *node; 2285 1.25 msaitoh 2286 1.25 msaitoh if ((rc = sysctl_createv(clog, 0, NULL, &node, 2287 1.25 msaitoh 0, CTLTYPE_NODE, "mvgbe", 2288 1.25 msaitoh SYSCTL_DESCR("mvgbe interface controls"), 2289 1.25 msaitoh NULL, 0, NULL, 0, CTL_HW, CTL_CREATE, CTL_EOL)) != 0) { 2290 1.25 msaitoh goto err; 2291 1.25 msaitoh } 2292 1.25 msaitoh 2293 1.25 msaitoh mvgbe_root_num = node->sysctl_num; 2294 1.25 msaitoh return; 2295 1.25 msaitoh 2296 1.25 msaitoh err: 2297 1.25 msaitoh aprint_error("%s: syctl_createv failed (rc = %d)\n", __func__, rc); 2298 1.25 msaitoh } 2299 1.25 msaitoh 2300 1.25 msaitoh static void 2301 1.25 msaitoh sysctl_mvgbe_init(struct mvgbe_softc *sc) 2302 1.25 msaitoh { 2303 1.25 msaitoh const struct sysctlnode *node; 2304 1.25 msaitoh int mvgbe_nodenum; 2305 1.25 msaitoh 2306 1.25 msaitoh if (sysctl_createv(&sc->mvgbe_clog, 0, NULL, &node, 2307 1.25 msaitoh 0, CTLTYPE_NODE, device_xname(sc->sc_dev), 2308 1.25 msaitoh SYSCTL_DESCR("mvgbe per-controller controls"), 2309 1.25 msaitoh NULL, 0, NULL, 0, CTL_HW, mvgbe_root_num, CTL_CREATE, 2310 1.25 msaitoh CTL_EOL) != 0) { 2311 1.25 msaitoh aprint_normal_dev(sc->sc_dev, "couldn't create sysctl node\n"); 2312 1.25 msaitoh return; 2313 1.25 msaitoh } 2314 1.25 msaitoh mvgbe_nodenum = node->sysctl_num; 2315 1.25 msaitoh 2316 1.25 msaitoh /* interrupt moderation sysctls */ 2317 1.25 msaitoh if (sysctl_createv(&sc->mvgbe_clog, 0, NULL, &node, 2318 1.25 msaitoh CTLFLAG_READWRITE, CTLTYPE_INT, "ipginttx", 2319 1.25 msaitoh SYSCTL_DESCR("mvgbe TX interrupt moderation timer"), 2320 1.25 msaitoh mvgbe_sysctl_ipginttx, 0, (void *)sc, 2321 1.25 msaitoh 0, CTL_HW, mvgbe_root_num, mvgbe_nodenum, CTL_CREATE, 2322 1.25 msaitoh CTL_EOL) != 0) { 2323 1.25 msaitoh aprint_normal_dev(sc->sc_dev, 2324 1.25 msaitoh "couldn't create ipginttx sysctl node\n"); 2325 1.25 msaitoh } 2326 1.25 msaitoh if (sysctl_createv(&sc->mvgbe_clog, 0, NULL, &node, 2327 1.25 msaitoh CTLFLAG_READWRITE, CTLTYPE_INT, "ipgintrx", 2328 1.25 msaitoh SYSCTL_DESCR("mvgbe RX interrupt moderation timer"), 2329 1.25 msaitoh mvgbe_sysctl_ipgintrx, 0, (void *)sc, 2330 1.25 msaitoh 0, CTL_HW, mvgbe_root_num, mvgbe_nodenum, CTL_CREATE, 2331 1.25 msaitoh CTL_EOL) != 0) { 2332 1.25 msaitoh aprint_normal_dev(sc->sc_dev, 2333 1.25 msaitoh "couldn't create ipginttx sysctl node\n"); 2334 1.25 msaitoh } 2335 1.25 msaitoh } 2336 1.25 msaitoh 2337 1.25 msaitoh static int 2338 1.25 msaitoh mvgbe_sysctl_ipginttx(SYSCTLFN_ARGS) 2339 1.25 msaitoh { 2340 1.25 msaitoh int error; 2341 1.25 msaitoh unsigned int t; 2342 1.25 msaitoh struct sysctlnode node; 2343 1.25 msaitoh struct mvgbec_softc *csc; 2344 1.25 msaitoh struct mvgbe_softc *sc; 2345 1.25 msaitoh 2346 1.25 msaitoh node = *rnode; 2347 1.25 msaitoh sc = node.sysctl_data; 2348 1.25 msaitoh csc = device_private(device_parent(sc->sc_dev)); 2349 1.25 msaitoh t = sc->sc_ipginttx; 2350 1.25 msaitoh node.sysctl_data = &t; 2351 1.25 msaitoh error = sysctl_lookup(SYSCTLFN_CALL(&node)); 2352 1.25 msaitoh if (error || newp == NULL) 2353 1.25 msaitoh return error; 2354 1.25 msaitoh 2355 1.25 msaitoh if (mvgbe_ipginttx(csc, sc, t) < 0) 2356 1.25 msaitoh return EINVAL; 2357 1.25 msaitoh /* 2358 1.25 msaitoh * update the softc with sysctl-changed value, and mark 2359 1.25 msaitoh * for hardware update 2360 1.25 msaitoh */ 2361 1.25 msaitoh sc->sc_ipginttx = t; 2362 1.25 msaitoh 2363 1.25 msaitoh return 0; 2364 1.25 msaitoh } 2365 1.25 msaitoh 2366 1.25 msaitoh static int 2367 1.25 msaitoh mvgbe_sysctl_ipgintrx(SYSCTLFN_ARGS) 2368 1.25 msaitoh { 2369 1.25 msaitoh int error; 2370 1.25 msaitoh unsigned int t; 2371 1.25 msaitoh struct sysctlnode node; 2372 1.25 msaitoh struct mvgbec_softc *csc; 2373 1.25 msaitoh struct mvgbe_softc *sc; 2374 1.25 msaitoh 2375 1.25 msaitoh node = *rnode; 2376 1.25 msaitoh sc = node.sysctl_data; 2377 1.25 msaitoh csc = device_private(device_parent(sc->sc_dev)); 2378 1.25 msaitoh t = sc->sc_ipgintrx; 2379 1.25 msaitoh node.sysctl_data = &t; 2380 1.25 msaitoh error = sysctl_lookup(SYSCTLFN_CALL(&node)); 2381 1.25 msaitoh if (error || newp == NULL) 2382 1.25 msaitoh return error; 2383 1.25 msaitoh 2384 1.25 msaitoh if (mvgbe_ipgintrx(csc, sc, t) < 0) 2385 1.25 msaitoh return EINVAL; 2386 1.25 msaitoh /* 2387 1.25 msaitoh * update the softc with sysctl-changed value, and mark 2388 1.25 msaitoh * for hardware update 2389 1.25 msaitoh */ 2390 1.25 msaitoh sc->sc_ipgintrx = t; 2391 1.25 msaitoh 2392 1.25 msaitoh return 0; 2393 1.25 msaitoh } 2394