Home | History | Annotate | Line # | Download | only in marvell
if_mvgbe.c revision 1.27
      1 /*	$NetBSD: if_mvgbe.c,v 1.27 2012/10/26 21:03:26 msaitoh Exp $	*/
      2 /*
      3  * Copyright (c) 2007, 2008 KIYOHARA Takashi
      4  * All rights reserved.
      5  *
      6  * Redistribution and use in source and binary forms, with or without
      7  * modification, are permitted provided that the following conditions
      8  * are met:
      9  * 1. Redistributions of source code must retain the above copyright
     10  *    notice, this list of conditions and the following disclaimer.
     11  * 2. Redistributions in binary form must reproduce the above copyright
     12  *    notice, this list of conditions and the following disclaimer in the
     13  *    documentation and/or other materials provided with the distribution.
     14  *
     15  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     16  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
     17  * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
     18  * DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
     19  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
     20  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
     21  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     22  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
     23  * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
     24  * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     25  * POSSIBILITY OF SUCH DAMAGE.
     26  */
     27 #include <sys/cdefs.h>
     28 __KERNEL_RCSID(0, "$NetBSD: if_mvgbe.c,v 1.27 2012/10/26 21:03:26 msaitoh Exp $");
     29 
     30 #include <sys/param.h>
     31 #include <sys/bus.h>
     32 #include <sys/callout.h>
     33 #include <sys/device.h>
     34 #include <sys/endian.h>
     35 #include <sys/errno.h>
     36 #include <sys/kernel.h>
     37 #include <sys/kmem.h>
     38 #include <sys/mutex.h>
     39 #include <sys/sockio.h>
     40 #include <sys/sysctl.h>
     41 
     42 #include <dev/marvell/marvellreg.h>
     43 #include <dev/marvell/marvellvar.h>
     44 #include <dev/marvell/mvgbereg.h>
     45 
     46 #include <net/if.h>
     47 #include <net/if_ether.h>
     48 #include <net/if_media.h>
     49 
     50 #include <netinet/in.h>
     51 #include <netinet/in_systm.h>
     52 #include <netinet/ip.h>
     53 
     54 #include <net/bpf.h>
     55 #include <sys/rnd.h>
     56 
     57 #include <dev/mii/mii.h>
     58 #include <dev/mii/miivar.h>
     59 
     60 #include "locators.h"
     61 
     62 /* #define MVGBE_DEBUG 3 */
     63 #ifdef MVGBE_DEBUG
     64 #define DPRINTF(x)	if (mvgbe_debug) printf x
     65 #define DPRINTFN(n,x)	if (mvgbe_debug >= (n)) printf x
     66 int mvgbe_debug = MVGBE_DEBUG;
     67 #else
     68 #define DPRINTF(x)
     69 #define DPRINTFN(n,x)
     70 #endif
     71 
     72 
     73 #define MVGBE_READ(sc, reg) \
     74 	bus_space_read_4((sc)->sc_iot, (sc)->sc_ioh, (reg))
     75 #define MVGBE_WRITE(sc, reg, val) \
     76 	bus_space_write_4((sc)->sc_iot, (sc)->sc_ioh, (reg), (val))
     77 #define MVGBE_READ_FILTER(sc, reg, val, c) \
     78 	bus_space_read_region_4((sc)->sc_iot, (sc)->sc_dafh, (reg), (val), (c))
     79 #define MVGBE_WRITE_FILTER(sc, reg, val, c) \
     80 	bus_space_write_region_4((sc)->sc_iot, (sc)->sc_dafh, (reg), (val), (c))
     81 
     82 #define MVGBE_TX_RING_CNT	256
     83 #define MVGBE_TX_RING_MSK	(MVGBE_TX_RING_CNT - 1)
     84 #define MVGBE_TX_RING_NEXT(x)	(((x) + 1) & MVGBE_TX_RING_MSK)
     85 #define MVGBE_RX_RING_CNT	256
     86 #define MVGBE_RX_RING_MSK	(MVGBE_RX_RING_CNT - 1)
     87 #define MVGBE_RX_RING_NEXT(x)	(((x) + 1) & MVGBE_RX_RING_MSK)
     88 
     89 CTASSERT(MVGBE_TX_RING_CNT > 1 && MVGBE_TX_RING_NEXT(MVGBE_TX_RING_CNT) ==
     90 	(MVGBE_TX_RING_CNT + 1) % MVGBE_TX_RING_CNT);
     91 CTASSERT(MVGBE_RX_RING_CNT > 1 && MVGBE_RX_RING_NEXT(MVGBE_RX_RING_CNT) ==
     92 	(MVGBE_RX_RING_CNT + 1) % MVGBE_RX_RING_CNT);
     93 
     94 #define MVGBE_JSLOTS		384	/* XXXX */
     95 #define MVGBE_JLEN		((MVGBE_MRU + MVGBE_RXBUF_ALIGN)&~MVGBE_RXBUF_MASK)
     96 #define MVGBE_NTXSEG		30
     97 #define MVGBE_JPAGESZ		PAGE_SIZE
     98 #define MVGBE_RESID \
     99     (MVGBE_JPAGESZ - (MVGBE_JLEN * MVGBE_JSLOTS) % MVGBE_JPAGESZ)
    100 #define MVGBE_JMEM \
    101     ((MVGBE_JLEN * MVGBE_JSLOTS) + MVGBE_RESID)
    102 
    103 #define MVGBE_TX_RING_ADDR(sc, i)		\
    104     ((sc)->sc_ring_map->dm_segs[0].ds_addr +	\
    105 			offsetof(struct mvgbe_ring_data, mvgbe_tx_ring[(i)]))
    106 
    107 #define MVGBE_RX_RING_ADDR(sc, i)		\
    108     ((sc)->sc_ring_map->dm_segs[0].ds_addr +	\
    109 			offsetof(struct mvgbe_ring_data, mvgbe_rx_ring[(i)]))
    110 
    111 #define MVGBE_CDOFF(x)		offsetof(struct mvgbe_ring_data, x)
    112 #define MVGBE_CDTXOFF(x)	MVGBE_CDOFF(mvgbe_tx_ring[(x)])
    113 #define MVGBE_CDRXOFF(x)	MVGBE_CDOFF(mvgbe_rx_ring[(x)])
    114 
    115 #define MVGBE_CDTXSYNC(sc, x, n, ops)					\
    116 do {									\
    117 	int __x, __n;							\
    118 	const int __descsize = sizeof(struct mvgbe_tx_desc);		\
    119 									\
    120 	__x = (x);							\
    121 	__n = (n);							\
    122 									\
    123 	/* If it will wrap around, sync to the end of the ring. */	\
    124 	if ((__x + __n) > MVGBE_TX_RING_CNT) {				\
    125 		bus_dmamap_sync((sc)->sc_dmat,				\
    126 		    (sc)->sc_ring_map, MVGBE_CDTXOFF(__x),		\
    127 		    __descsize * (MVGBE_TX_RING_CNT - __x), (ops));	\
    128 		__n -= (MVGBE_TX_RING_CNT - __x);			\
    129 		__x = 0;						\
    130 	}								\
    131 									\
    132 	/* Now sync whatever is left. */				\
    133 	bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_ring_map,		\
    134 	    MVGBE_CDTXOFF((__x)), __descsize * __n, (ops));		\
    135 } while (0 /*CONSTCOND*/)
    136 
    137 #define MVGBE_CDRXSYNC(sc, x, ops)					\
    138 do {									\
    139 	bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_ring_map,		\
    140 	    MVGBE_CDRXOFF((x)), sizeof(struct mvgbe_rx_desc), (ops));	\
    141 	} while (/*CONSTCOND*/0)
    142 
    143 #define MVGBE_IPGINTTX_DEFAULT	768
    144 #define MVGBE_IPGINTRX_DEFAULT	768
    145 
    146 struct mvgbe_jpool_entry {
    147 	int slot;
    148 	LIST_ENTRY(mvgbe_jpool_entry) jpool_entries;
    149 };
    150 
    151 struct mvgbe_chain {
    152 	void *mvgbe_desc;
    153 	struct mbuf *mvgbe_mbuf;
    154 	struct mvgbe_chain *mvgbe_next;
    155 };
    156 
    157 struct mvgbe_txmap_entry {
    158 	bus_dmamap_t dmamap;
    159 	SIMPLEQ_ENTRY(mvgbe_txmap_entry) link;
    160 };
    161 
    162 struct mvgbe_chain_data {
    163 	struct mvgbe_chain mvgbe_tx_chain[MVGBE_TX_RING_CNT];
    164 	struct mvgbe_txmap_entry *mvgbe_tx_map[MVGBE_TX_RING_CNT];
    165 	int mvgbe_tx_prod;
    166 	int mvgbe_tx_cons;
    167 	int mvgbe_tx_cnt;
    168 
    169 	struct mvgbe_chain mvgbe_rx_chain[MVGBE_RX_RING_CNT];
    170 	bus_dmamap_t mvgbe_rx_map[MVGBE_RX_RING_CNT];
    171 	bus_dmamap_t mvgbe_rx_jumbo_map;
    172 	int mvgbe_rx_prod;
    173 	int mvgbe_rx_cons;
    174 	int mvgbe_rx_cnt;
    175 
    176 	/* Stick the jumbo mem management stuff here too. */
    177 	void *mvgbe_jslots[MVGBE_JSLOTS];
    178 	void *mvgbe_jumbo_buf;
    179 };
    180 
    181 struct mvgbe_ring_data {
    182 	struct mvgbe_tx_desc mvgbe_tx_ring[MVGBE_TX_RING_CNT];
    183 	struct mvgbe_rx_desc mvgbe_rx_ring[MVGBE_RX_RING_CNT];
    184 };
    185 
    186 struct mvgbec_softc {
    187 	device_t sc_dev;
    188 
    189 	bus_space_tag_t sc_iot;
    190 	bus_space_handle_t sc_ioh;
    191 
    192 	kmutex_t sc_mtx;
    193 
    194 	int sc_flags;
    195 };
    196 
    197 struct mvgbe_softc {
    198 	device_t sc_dev;
    199 	int sc_port;
    200 
    201 	bus_space_tag_t sc_iot;
    202 	bus_space_handle_t sc_ioh;
    203 	bus_space_handle_t sc_dafh;	/* dest address filter handle */
    204 	bus_dma_tag_t sc_dmat;
    205 
    206 	struct ethercom sc_ethercom;
    207 	struct mii_data sc_mii;
    208 	u_int8_t sc_enaddr[ETHER_ADDR_LEN];	/* station addr */
    209 
    210 	callout_t sc_tick_ch;		/* tick callout */
    211 
    212 	struct mvgbe_chain_data sc_cdata;
    213 	struct mvgbe_ring_data *sc_rdata;
    214 	bus_dmamap_t sc_ring_map;
    215 	int sc_if_flags;
    216 	unsigned int sc_ipginttx;
    217 	unsigned int sc_ipgintrx;
    218 	int sc_wdogsoft;
    219 
    220 	LIST_HEAD(__mvgbe_jfreehead, mvgbe_jpool_entry) sc_jfree_listhead;
    221 	LIST_HEAD(__mvgbe_jinusehead, mvgbe_jpool_entry) sc_jinuse_listhead;
    222 	SIMPLEQ_HEAD(__mvgbe_txmaphead, mvgbe_txmap_entry) sc_txmap_head;
    223 
    224 	krndsource_t sc_rnd_source;
    225 	struct sysctllog *mvgbe_clog;
    226 };
    227 
    228 
    229 /* Gigabit Ethernet Unit Global part functions */
    230 
    231 static int mvgbec_match(device_t, struct cfdata *, void *);
    232 static void mvgbec_attach(device_t, device_t, void *);
    233 
    234 static int mvgbec_print(void *, const char *);
    235 static int mvgbec_search(device_t, cfdata_t, const int *, void *);
    236 
    237 /* MII funcstions */
    238 static int mvgbec_miibus_readreg(device_t, int, int);
    239 static void mvgbec_miibus_writereg(device_t, int, int, int);
    240 static void mvgbec_miibus_statchg(struct ifnet *);
    241 
    242 static void mvgbec_wininit(struct mvgbec_softc *);
    243 
    244 /* Gigabit Ethernet Port part functions */
    245 
    246 static int mvgbe_match(device_t, struct cfdata *, void *);
    247 static void mvgbe_attach(device_t, device_t, void *);
    248 
    249 static void mvgbe_tick(void *);
    250 static int mvgbe_intr(void *);
    251 
    252 static void mvgbe_start(struct ifnet *);
    253 static int mvgbe_ioctl(struct ifnet *, u_long, void *);
    254 static int mvgbe_init(struct ifnet *);
    255 static void mvgbe_stop(struct ifnet *, int);
    256 static void mvgbe_watchdog(struct ifnet *);
    257 
    258 static int mvgbe_ifflags_cb(struct ethercom *);
    259 
    260 static int mvgbe_mediachange(struct ifnet *);
    261 static void mvgbe_mediastatus(struct ifnet *, struct ifmediareq *);
    262 
    263 static int mvgbe_init_rx_ring(struct mvgbe_softc *);
    264 static int mvgbe_init_tx_ring(struct mvgbe_softc *);
    265 static int mvgbe_newbuf(struct mvgbe_softc *, int, struct mbuf *, bus_dmamap_t);
    266 static int mvgbe_alloc_jumbo_mem(struct mvgbe_softc *);
    267 static void *mvgbe_jalloc(struct mvgbe_softc *);
    268 static void mvgbe_jfree(struct mbuf *, void *, size_t, void *);
    269 static int mvgbe_encap(struct mvgbe_softc *, struct mbuf *, uint32_t *);
    270 static void mvgbe_rxeof(struct mvgbe_softc *);
    271 static void mvgbe_txeof(struct mvgbe_softc *);
    272 static uint8_t mvgbe_crc8(const uint8_t *, size_t);
    273 static void mvgbe_filter_setup(struct mvgbe_softc *);
    274 #ifdef MVGBE_DEBUG
    275 static void mvgbe_dump_txdesc(struct mvgbe_tx_desc *, int);
    276 #endif
    277 static int mvgbe_ipginttx(struct mvgbec_softc *, struct mvgbe_softc *, unsigned int);
    278 static int mvgbe_ipgintrx(struct mvgbec_softc *, struct mvgbe_softc *, unsigned int);
    279 static void sysctl_mvgbe_init(struct mvgbe_softc *);
    280 static int mvgbe_sysctl_ipginttx(SYSCTLFN_PROTO);
    281 static int mvgbe_sysctl_ipgintrx(SYSCTLFN_PROTO);
    282 
    283 CFATTACH_DECL_NEW(mvgbec_gt, sizeof(struct mvgbec_softc),
    284     mvgbec_match, mvgbec_attach, NULL, NULL);
    285 CFATTACH_DECL_NEW(mvgbec_mbus, sizeof(struct mvgbec_softc),
    286     mvgbec_match, mvgbec_attach, NULL, NULL);
    287 
    288 CFATTACH_DECL_NEW(mvgbe, sizeof(struct mvgbe_softc),
    289     mvgbe_match, mvgbe_attach, NULL, NULL);
    290 
    291 device_t mvgbec0 = NULL;
    292 static int mvgbe_root_num;
    293 
    294 struct mvgbe_port {
    295 	int model;
    296 	int unit;
    297 	int ports;
    298 	int irqs[3];
    299 	int flags;
    300 #define FLAGS_FIX_TQTB	(1 << 0)
    301 #define FLAGS_FIX_MTU	(1 << 1)
    302 #define	FLAGS_IPG1	(1 << 2)
    303 #define	FLAGS_IPG2	(1 << 3)
    304 } mvgbe_ports[] = {
    305 	{ MARVELL_DISCOVERY_II,		0, 3, { 32, 33, 34 }, 0 },
    306 	{ MARVELL_DISCOVERY_III,	0, 3, { 32, 33, 34 }, 0 },
    307 #if 0
    308 	{ MARVELL_DISCOVERY_LT,		0, ?, { }, 0 },
    309 	{ MARVELL_DISCOVERY_V,		0, ?, { }, 0 },
    310 	{ MARVELL_DISCOVERY_VI,		0, ?, { }, 0 },
    311 #endif
    312 	{ MARVELL_ORION_1_88F5082,	0, 1, { 21 }, FLAGS_FIX_MTU },
    313 	{ MARVELL_ORION_1_88F5180N,	0, 1, { 21 }, FLAGS_FIX_MTU },
    314 	{ MARVELL_ORION_1_88F5181,	0, 1, { 21 }, FLAGS_FIX_MTU | FLAGS_IPG1 },
    315 	{ MARVELL_ORION_1_88F5182,	0, 1, { 21 }, FLAGS_FIX_MTU | FLAGS_IPG1 },
    316 	{ MARVELL_ORION_2_88F5281,	0, 1, { 21 }, FLAGS_FIX_MTU | FLAGS_IPG1 },
    317 	{ MARVELL_ORION_1_88F6082,	0, 1, { 21 }, FLAGS_FIX_MTU },
    318 	{ MARVELL_ORION_1_88W8660,	0, 1, { 21 }, FLAGS_FIX_MTU },
    319 
    320 	{ MARVELL_KIRKWOOD_88F6180,	0, 1, { 11 }, FLAGS_FIX_TQTB | FLAGS_IPG2 },
    321 	{ MARVELL_KIRKWOOD_88F6192,	0, 1, { 11 }, FLAGS_FIX_TQTB | FLAGS_IPG2 },
    322 	{ MARVELL_KIRKWOOD_88F6192,	1, 1, { 15 }, FLAGS_FIX_TQTB | FLAGS_IPG2 },
    323 	{ MARVELL_KIRKWOOD_88F6281,	0, 1, { 11 }, FLAGS_FIX_TQTB | FLAGS_IPG2 },
    324 	{ MARVELL_KIRKWOOD_88F6281,	1, 1, { 15 }, FLAGS_FIX_TQTB | FLAGS_IPG2 },
    325 	{ MARVELL_KIRKWOOD_88F6282,	0, 1, { 11 }, FLAGS_FIX_TQTB | FLAGS_IPG2 },
    326 	{ MARVELL_KIRKWOOD_88F6282,	1, 1, { 15 }, FLAGS_FIX_TQTB | FLAGS_IPG2 },
    327 
    328 	{ MARVELL_MV78XX0_MV78100,	0, 1, { 40 }, FLAGS_FIX_TQTB | FLAGS_IPG2 },
    329 	{ MARVELL_MV78XX0_MV78100,	1, 1, { 44 }, FLAGS_FIX_TQTB | FLAGS_IPG2 },
    330 	{ MARVELL_MV78XX0_MV78200,	0, 1, { 40 }, FLAGS_FIX_TQTB | FLAGS_IPG2 },
    331 	{ MARVELL_MV78XX0_MV78200,	1, 1, { 44 }, FLAGS_FIX_TQTB | FLAGS_IPG2 },
    332 	{ MARVELL_MV78XX0_MV78200,	2, 1, { 48 }, FLAGS_FIX_TQTB | FLAGS_IPG2 },
    333 	{ MARVELL_MV78XX0_MV78200,	3, 1, { 52 }, FLAGS_FIX_TQTB | FLAGS_IPG2 },
    334 };
    335 
    336 
    337 /* ARGSUSED */
    338 static int
    339 mvgbec_match(device_t parent, cfdata_t match, void *aux)
    340 {
    341 	struct marvell_attach_args *mva = aux;
    342 	int i;
    343 
    344 	if (strcmp(mva->mva_name, match->cf_name) != 0)
    345 		return 0;
    346 	if (mva->mva_offset == MVA_OFFSET_DEFAULT)
    347 		return 0;
    348 
    349 	for (i = 0; i < __arraycount(mvgbe_ports); i++)
    350 		if (mva->mva_model == mvgbe_ports[i].model) {
    351 			mva->mva_size = MVGBE_SIZE;
    352 			return 1;
    353 		}
    354 	return 0;
    355 }
    356 
    357 /* ARGSUSED */
    358 static void
    359 mvgbec_attach(device_t parent, device_t self, void *aux)
    360 {
    361 	struct mvgbec_softc *sc = device_private(self);
    362 	struct marvell_attach_args *mva = aux, gbea;
    363 	struct mvgbe_softc *port;
    364 	struct mii_softc *mii;
    365 	device_t child;
    366 	uint32_t phyaddr;
    367 	int i, j;
    368 
    369 	aprint_naive("\n");
    370 	aprint_normal(": Marvell Gigabit Ethernet Controller\n");
    371 
    372 	sc->sc_dev = self;
    373 	sc->sc_iot = mva->mva_iot;
    374 	if (bus_space_subregion(mva->mva_iot, mva->mva_ioh, mva->mva_offset,
    375 	    mva->mva_size, &sc->sc_ioh)) {
    376 		aprint_error_dev(self, "Cannot map registers\n");
    377 		return;
    378 	}
    379 
    380 	if (mvgbec0 == NULL)
    381 		mvgbec0 = self;
    382 
    383 	phyaddr = 0;
    384 	MVGBE_WRITE(sc, MVGBE_PHYADDR, phyaddr);
    385 
    386 	mutex_init(&sc->sc_mtx, MUTEX_DEFAULT, IPL_NET);
    387 
    388 	/* Disable and clear Gigabit Ethernet Unit interrupts */
    389 	MVGBE_WRITE(sc, MVGBE_EUIM, 0);
    390 	MVGBE_WRITE(sc, MVGBE_EUIC, 0);
    391 
    392 	mvgbec_wininit(sc);
    393 
    394 	memset(&gbea, 0, sizeof(gbea));
    395 	for (i = 0; i < __arraycount(mvgbe_ports); i++) {
    396 		if (mvgbe_ports[i].model != mva->mva_model ||
    397 		    mvgbe_ports[i].unit != mva->mva_unit)
    398 			continue;
    399 
    400 		sc->sc_flags = mvgbe_ports[i].flags;
    401 
    402 		for (j = 0; j < mvgbe_ports[i].ports; j++) {
    403 			gbea.mva_name = "mvgbe";
    404 			gbea.mva_model = mva->mva_model;
    405 			gbea.mva_iot = sc->sc_iot;
    406 			gbea.mva_ioh = sc->sc_ioh;
    407 			gbea.mva_unit = j;
    408 			gbea.mva_dmat = mva->mva_dmat;
    409 			gbea.mva_irq = mvgbe_ports[i].irqs[j];
    410 			child = config_found_sm_loc(sc->sc_dev, "mvgbec", NULL,
    411 			    &gbea, mvgbec_print, mvgbec_search);
    412 			if (child) {
    413 				port = device_private(child);
    414 				mii  = LIST_FIRST(&port->sc_mii.mii_phys);
    415 				phyaddr |= MVGBE_PHYADDR_PHYAD(j, mii->mii_phy);
    416 			}
    417 		}
    418 		break;
    419 	}
    420 	MVGBE_WRITE(sc, MVGBE_PHYADDR, phyaddr);
    421 }
    422 
    423 static int
    424 mvgbec_print(void *aux, const char *pnp)
    425 {
    426 	struct marvell_attach_args *gbea = aux;
    427 
    428 	if (pnp)
    429 		aprint_normal("%s at %s port %d",
    430 		    gbea->mva_name, pnp, gbea->mva_unit);
    431 	else {
    432 		if (gbea->mva_unit != MVGBECCF_PORT_DEFAULT)
    433 			aprint_normal(" port %d", gbea->mva_unit);
    434 		if (gbea->mva_irq != MVGBECCF_IRQ_DEFAULT)
    435 			aprint_normal(" irq %d", gbea->mva_irq);
    436 	}
    437 	return UNCONF;
    438 }
    439 
    440 /* ARGSUSED */
    441 static int
    442 mvgbec_search(device_t parent, cfdata_t cf, const int *ldesc, void *aux)
    443 {
    444 	struct marvell_attach_args *gbea = aux;
    445 
    446 	if (cf->cf_loc[MVGBECCF_PORT] == gbea->mva_unit &&
    447 	    cf->cf_loc[MVGBECCF_IRQ] != MVGBECCF_IRQ_DEFAULT)
    448 		gbea->mva_irq = cf->cf_loc[MVGBECCF_IRQ];
    449 
    450 	return config_match(parent, cf, aux);
    451 }
    452 
    453 static int
    454 mvgbec_miibus_readreg(device_t dev, int phy, int reg)
    455 {
    456 	struct mvgbe_softc *sc = device_private(dev);
    457 	struct mvgbec_softc *csc;
    458 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    459 	uint32_t smi, val;
    460 	int i;
    461 
    462 	if (mvgbec0 == NULL) {
    463 		aprint_error_ifnet(ifp, "SMI mvgbec0 not found\n");
    464 		return -1;
    465 	}
    466 	csc = device_private(mvgbec0);
    467 
    468 	mutex_enter(&csc->sc_mtx);
    469 
    470 	for (i = 0; i < MVGBE_PHY_TIMEOUT; i++) {
    471 		DELAY(1);
    472 		if (!(MVGBE_READ(csc, MVGBE_SMI) & MVGBE_SMI_BUSY))
    473 			break;
    474 	}
    475 	if (i == MVGBE_PHY_TIMEOUT) {
    476 		aprint_error_ifnet(ifp, "SMI busy timeout\n");
    477 		mutex_exit(&csc->sc_mtx);
    478 		return -1;
    479 	}
    480 
    481 	smi =
    482 	    MVGBE_SMI_PHYAD(phy) | MVGBE_SMI_REGAD(reg) | MVGBE_SMI_OPCODE_READ;
    483 	MVGBE_WRITE(csc, MVGBE_SMI, smi);
    484 
    485 	for (i = 0; i < MVGBE_PHY_TIMEOUT; i++) {
    486 		DELAY(1);
    487 		smi = MVGBE_READ(csc, MVGBE_SMI);
    488 		if (smi & MVGBE_SMI_READVALID)
    489 			break;
    490 	}
    491 
    492 	mutex_exit(&csc->sc_mtx);
    493 
    494 	DPRINTFN(9, ("mvgbec_miibus_readreg: i=%d, timeout=%d\n",
    495 	    i, MVGBE_PHY_TIMEOUT));
    496 
    497 	val = smi & MVGBE_SMI_DATA_MASK;
    498 
    499 	DPRINTFN(9, ("mvgbec_miibus_readreg phy=%d, reg=%#x, val=%#x\n",
    500 	    phy, reg, val));
    501 
    502 	return val;
    503 }
    504 
    505 static void
    506 mvgbec_miibus_writereg(device_t dev, int phy, int reg, int val)
    507 {
    508 	struct mvgbe_softc *sc = device_private(dev);
    509 	struct mvgbec_softc *csc;
    510 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    511 	uint32_t smi;
    512 	int i;
    513 
    514 	if (mvgbec0 == NULL) {
    515 		aprint_error_ifnet(ifp, "SMI mvgbec0 not found\n");
    516 		return;
    517 	}
    518 	csc = device_private(mvgbec0);
    519 
    520 	DPRINTFN(9, ("mvgbec_miibus_writereg phy=%d reg=%#x val=%#x\n",
    521 	     phy, reg, val));
    522 
    523 	mutex_enter(&csc->sc_mtx);
    524 
    525 	for (i = 0; i < MVGBE_PHY_TIMEOUT; i++) {
    526 		DELAY(1);
    527 		if (!(MVGBE_READ(csc, MVGBE_SMI) & MVGBE_SMI_BUSY))
    528 			break;
    529 	}
    530 	if (i == MVGBE_PHY_TIMEOUT) {
    531 		aprint_error_ifnet(ifp, "SMI busy timeout\n");
    532 		mutex_exit(&csc->sc_mtx);
    533 		return;
    534 	}
    535 
    536 	smi = MVGBE_SMI_PHYAD(phy) | MVGBE_SMI_REGAD(reg) |
    537 	    MVGBE_SMI_OPCODE_WRITE | (val & MVGBE_SMI_DATA_MASK);
    538 	MVGBE_WRITE(csc, MVGBE_SMI, smi);
    539 
    540 	for (i = 0; i < MVGBE_PHY_TIMEOUT; i++) {
    541 		DELAY(1);
    542 		if (!(MVGBE_READ(csc, MVGBE_SMI) & MVGBE_SMI_BUSY))
    543 			break;
    544 	}
    545 
    546 	mutex_exit(&csc->sc_mtx);
    547 
    548 	if (i == MVGBE_PHY_TIMEOUT)
    549 		aprint_error_ifnet(ifp, "phy write timed out\n");
    550 }
    551 
    552 static void
    553 mvgbec_miibus_statchg(struct ifnet *ifp)
    554 {
    555 
    556 	/* nothing to do */
    557 }
    558 
    559 
    560 static void
    561 mvgbec_wininit(struct mvgbec_softc *sc)
    562 {
    563 	device_t pdev = device_parent(sc->sc_dev);
    564 	uint64_t base;
    565 	uint32_t en, ac, size;
    566 	int window, target, attr, rv, i;
    567 	static int tags[] = {
    568 		MARVELL_TAG_SDRAM_CS0,
    569 		MARVELL_TAG_SDRAM_CS1,
    570 		MARVELL_TAG_SDRAM_CS2,
    571 		MARVELL_TAG_SDRAM_CS3,
    572 
    573 		MARVELL_TAG_UNDEFINED,
    574 	};
    575 
    576 	/* First disable all address decode windows */
    577 	en = MVGBE_BARE_EN_MASK;
    578 	MVGBE_WRITE(sc, MVGBE_BARE, en);
    579 
    580 	ac = 0;
    581 	for (window = 0, i = 0;
    582 	    tags[i] != MARVELL_TAG_UNDEFINED && window < MVGBE_NWINDOW; i++) {
    583 		rv = marvell_winparams_by_tag(pdev, tags[i],
    584 		    &target, &attr, &base, &size);
    585 		if (rv != 0 || size == 0)
    586 			continue;
    587 
    588 		if (base > 0xffffffffULL) {
    589 			if (window >= MVGBE_NREMAP) {
    590 				aprint_error_dev(sc->sc_dev,
    591 				    "can't remap window %d\n", window);
    592 				continue;
    593 			}
    594 			MVGBE_WRITE(sc, MVGBE_HA(window),
    595 			    (base >> 32) & 0xffffffff);
    596 		}
    597 
    598 		MVGBE_WRITE(sc, MVGBE_BASEADDR(window),
    599 		    MVGBE_BASEADDR_TARGET(target)	|
    600 		    MVGBE_BASEADDR_ATTR(attr)		|
    601 		    MVGBE_BASEADDR_BASE(base));
    602 		MVGBE_WRITE(sc, MVGBE_S(window), MVGBE_S_SIZE(size));
    603 
    604 		en &= ~(1 << window);
    605 		/* set full access (r/w) */
    606 		ac |= MVGBE_EPAP_EPAR(window, MVGBE_EPAP_AC_FA);
    607 		window++;
    608 	}
    609 	/* allow to access decode window */
    610 	MVGBE_WRITE(sc, MVGBE_EPAP, ac);
    611 
    612 	MVGBE_WRITE(sc, MVGBE_BARE, en);
    613 }
    614 
    615 
    616 /* ARGSUSED */
    617 static int
    618 mvgbe_match(device_t parent, cfdata_t match, void *aux)
    619 {
    620 	struct marvell_attach_args *mva = aux;
    621 	uint32_t pbase, maddrh, maddrl;
    622 
    623 	pbase = MVGBE_PORTR_BASE + mva->mva_unit * MVGBE_PORTR_SIZE;
    624 	maddrh =
    625 	    bus_space_read_4(mva->mva_iot, mva->mva_ioh, pbase + MVGBE_MACAH);
    626 	maddrl =
    627 	    bus_space_read_4(mva->mva_iot, mva->mva_ioh, pbase + MVGBE_MACAL);
    628 	if ((maddrh | maddrl) == 0)
    629 		return 0;
    630 
    631 	return 1;
    632 }
    633 
    634 /* ARGSUSED */
    635 static void
    636 mvgbe_attach(device_t parent, device_t self, void *aux)
    637 {
    638 	struct mvgbe_softc *sc = device_private(self);
    639 	struct marvell_attach_args *mva = aux;
    640 	struct mvgbe_txmap_entry *entry;
    641 	struct ifnet *ifp;
    642 	bus_dma_segment_t seg;
    643 	bus_dmamap_t dmamap;
    644 	int rseg, i;
    645 	uint32_t maddrh, maddrl;
    646 	void *kva;
    647 
    648 	aprint_naive("\n");
    649 	aprint_normal("\n");
    650 
    651 	sc->sc_dev = self;
    652 	sc->sc_port = mva->mva_unit;
    653 	sc->sc_iot = mva->mva_iot;
    654 	callout_init(&sc->sc_tick_ch, 0);
    655 	callout_setfunc(&sc->sc_tick_ch, mvgbe_tick, sc);
    656 	if (bus_space_subregion(mva->mva_iot, mva->mva_ioh,
    657 	    MVGBE_PORTR_BASE + mva->mva_unit * MVGBE_PORTR_SIZE,
    658 	    MVGBE_PORTR_SIZE, &sc->sc_ioh)) {
    659 		aprint_error_dev(self, "Cannot map registers\n");
    660 		return;
    661 	}
    662 	if (bus_space_subregion(mva->mva_iot, mva->mva_ioh,
    663 	    MVGBE_PORTDAFR_BASE + mva->mva_unit * MVGBE_PORTDAFR_SIZE,
    664 	    MVGBE_PORTDAFR_SIZE, &sc->sc_dafh)) {
    665 		aprint_error_dev(self,
    666 		    "Cannot map destination address filter registers\n");
    667 		return;
    668 	}
    669 	sc->sc_dmat = mva->mva_dmat;
    670 
    671 	maddrh = MVGBE_READ(sc, MVGBE_MACAH);
    672 	maddrl = MVGBE_READ(sc, MVGBE_MACAL);
    673 	sc->sc_enaddr[0] = maddrh >> 24;
    674 	sc->sc_enaddr[1] = maddrh >> 16;
    675 	sc->sc_enaddr[2] = maddrh >> 8;
    676 	sc->sc_enaddr[3] = maddrh >> 0;
    677 	sc->sc_enaddr[4] = maddrl >> 8;
    678 	sc->sc_enaddr[5] = maddrl >> 0;
    679 	aprint_normal_dev(self, "Ethernet address %s\n",
    680 	    ether_sprintf(sc->sc_enaddr));
    681 
    682 	/* clear all ethernet port interrupts */
    683 	MVGBE_WRITE(sc, MVGBE_IC, 0);
    684 	MVGBE_WRITE(sc, MVGBE_ICE, 0);
    685 
    686 	marvell_intr_establish(mva->mva_irq, IPL_NET, mvgbe_intr, sc);
    687 
    688 	/* Allocate the descriptor queues. */
    689 	if (bus_dmamem_alloc(sc->sc_dmat, sizeof(struct mvgbe_ring_data),
    690 	    PAGE_SIZE, 0, &seg, 1, &rseg, BUS_DMA_NOWAIT)) {
    691 		aprint_error_dev(self, "can't alloc rx buffers\n");
    692 		return;
    693 	}
    694 	if (bus_dmamem_map(sc->sc_dmat, &seg, rseg,
    695 	    sizeof(struct mvgbe_ring_data), &kva, BUS_DMA_NOWAIT)) {
    696 		aprint_error_dev(self, "can't map dma buffers (%lu bytes)\n",
    697 		    (u_long)sizeof(struct mvgbe_ring_data));
    698 		goto fail1;
    699 	}
    700 	if (bus_dmamap_create(sc->sc_dmat, sizeof(struct mvgbe_ring_data), 1,
    701 	    sizeof(struct mvgbe_ring_data), 0, BUS_DMA_NOWAIT,
    702 	    &sc->sc_ring_map)) {
    703 		aprint_error_dev(self, "can't create dma map\n");
    704 		goto fail2;
    705 	}
    706 	if (bus_dmamap_load(sc->sc_dmat, sc->sc_ring_map, kva,
    707 	    sizeof(struct mvgbe_ring_data), NULL, BUS_DMA_NOWAIT)) {
    708 		aprint_error_dev(self, "can't load dma map\n");
    709 		goto fail3;
    710 	}
    711 	for (i = 0; i < MVGBE_RX_RING_CNT; i++)
    712 		sc->sc_cdata.mvgbe_rx_chain[i].mvgbe_mbuf = NULL;
    713 
    714 	SIMPLEQ_INIT(&sc->sc_txmap_head);
    715 	for (i = 0; i < MVGBE_TX_RING_CNT; i++) {
    716 		sc->sc_cdata.mvgbe_tx_chain[i].mvgbe_mbuf = NULL;
    717 
    718 		if (bus_dmamap_create(sc->sc_dmat,
    719 		    MVGBE_JLEN, MVGBE_NTXSEG, MVGBE_JLEN, 0,
    720 		    BUS_DMA_NOWAIT, &dmamap)) {
    721 			aprint_error_dev(self, "Can't create TX dmamap\n");
    722 			goto fail4;
    723 		}
    724 
    725 		entry = kmem_alloc(sizeof(*entry), KM_SLEEP);
    726 		if (!entry) {
    727 			aprint_error_dev(self, "Can't alloc txmap entry\n");
    728 			bus_dmamap_destroy(sc->sc_dmat, dmamap);
    729 			goto fail4;
    730 		}
    731 		entry->dmamap = dmamap;
    732 		SIMPLEQ_INSERT_HEAD(&sc->sc_txmap_head, entry, link);
    733 	}
    734 
    735 	sc->sc_rdata = (struct mvgbe_ring_data *)kva;
    736 	memset(sc->sc_rdata, 0, sizeof(struct mvgbe_ring_data));
    737 
    738 	/*
    739 	 * We can support 802.1Q VLAN-sized frames and jumbo
    740 	 * Ethernet frames.
    741 	 */
    742 	sc->sc_ethercom.ec_capabilities |=
    743 	    ETHERCAP_VLAN_MTU | ETHERCAP_JUMBO_MTU;
    744 
    745 	/* Try to allocate memory for jumbo buffers. */
    746 	if (mvgbe_alloc_jumbo_mem(sc)) {
    747 		aprint_error_dev(self, "jumbo buffer allocation failed\n");
    748 		goto fail4;
    749 	}
    750 
    751 	ifp = &sc->sc_ethercom.ec_if;
    752 	ifp->if_softc = sc;
    753 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
    754 	ifp->if_start = mvgbe_start;
    755 	ifp->if_ioctl = mvgbe_ioctl;
    756 	ifp->if_init = mvgbe_init;
    757 	ifp->if_stop = mvgbe_stop;
    758 	ifp->if_watchdog = mvgbe_watchdog;
    759 	/*
    760 	 * We can do IPv4/TCPv4/UDPv4 checksums in hardware.
    761 	 */
    762 	sc->sc_ethercom.ec_if.if_capabilities |=
    763 	    IFCAP_CSUM_IPv4_Tx | IFCAP_CSUM_IPv4_Rx |
    764 	    IFCAP_CSUM_TCPv4_Tx | IFCAP_CSUM_TCPv4_Rx |
    765 	    IFCAP_CSUM_UDPv4_Tx | IFCAP_CSUM_UDPv4_Rx;
    766 	/*
    767 	 * But, IPv6 packets in the stream can cause incorrect TCPv4 Tx sums.
    768 	 */
    769 	sc->sc_ethercom.ec_if.if_capabilities &= ~IFCAP_CSUM_TCPv4_Tx;
    770 	IFQ_SET_MAXLEN(&ifp->if_snd, max(MVGBE_TX_RING_CNT - 1, IFQ_MAXLEN));
    771 	IFQ_SET_READY(&ifp->if_snd);
    772 	strcpy(ifp->if_xname, device_xname(sc->sc_dev));
    773 
    774 	mvgbe_stop(ifp, 0);
    775 
    776 	/*
    777 	 * Do MII setup.
    778 	 */
    779 	sc->sc_mii.mii_ifp = ifp;
    780 	sc->sc_mii.mii_readreg = mvgbec_miibus_readreg;
    781 	sc->sc_mii.mii_writereg = mvgbec_miibus_writereg;
    782 	sc->sc_mii.mii_statchg = mvgbec_miibus_statchg;
    783 
    784 	sc->sc_ethercom.ec_mii = &sc->sc_mii;
    785 	ifmedia_init(&sc->sc_mii.mii_media, 0,
    786 	    mvgbe_mediachange, mvgbe_mediastatus);
    787 	mii_attach(self, &sc->sc_mii, 0xffffffff,
    788 	    MII_PHY_ANY, parent == mvgbec0 ? 0 : 1, 0);
    789 	if (LIST_FIRST(&sc->sc_mii.mii_phys) == NULL) {
    790 		aprint_error_dev(self, "no PHY found!\n");
    791 		ifmedia_add(&sc->sc_mii.mii_media,
    792 		    IFM_ETHER|IFM_MANUAL, 0, NULL);
    793 		ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_MANUAL);
    794 	} else
    795 		ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_AUTO);
    796 
    797 	/*
    798 	 * Call MI attach routines.
    799 	 */
    800 	if_attach(ifp);
    801 
    802 	ether_ifattach(ifp, sc->sc_enaddr);
    803 	ether_set_ifflags_cb(&sc->sc_ethercom, mvgbe_ifflags_cb);
    804 
    805 	sysctl_mvgbe_init(sc);
    806 	rnd_attach_source(&sc->sc_rnd_source, device_xname(sc->sc_dev),
    807 	    RND_TYPE_NET, 0);
    808 
    809 	return;
    810 
    811 fail4:
    812 	while ((entry = SIMPLEQ_FIRST(&sc->sc_txmap_head)) != NULL) {
    813 		SIMPLEQ_REMOVE_HEAD(&sc->sc_txmap_head, link);
    814 		bus_dmamap_destroy(sc->sc_dmat, entry->dmamap);
    815 	}
    816 	bus_dmamap_unload(sc->sc_dmat, sc->sc_ring_map);
    817 fail3:
    818 	bus_dmamap_destroy(sc->sc_dmat, sc->sc_ring_map);
    819 fail2:
    820 	bus_dmamem_unmap(sc->sc_dmat, kva, sizeof(struct mvgbe_ring_data));
    821 fail1:
    822 	bus_dmamem_free(sc->sc_dmat, &seg, rseg);
    823 	return;
    824 }
    825 
    826 static int
    827 mvgbe_ipginttx(struct mvgbec_softc *csc, struct mvgbe_softc *sc,
    828     unsigned int ipginttx)
    829 {
    830 	uint32_t reg;
    831 	reg = MVGBE_READ(sc, MVGBE_PTFUT);
    832 
    833 	if (csc->sc_flags & FLAGS_IPG2) {
    834 		if (ipginttx > MVGBE_PTFUT_IPGINTTX_V2_MAX)
    835 			return -1;
    836 		reg &= ~MVGBE_PTFUT_IPGINTTX_V2_MASK;
    837 		reg |= MVGBE_PTFUT_IPGINTTX_V2(ipginttx);
    838 	} else if (csc->sc_flags & FLAGS_IPG1) {
    839 		if (ipginttx > MVGBE_PTFUT_IPGINTTX_V1_MAX)
    840 			return -1;
    841 		reg &= ~MVGBE_PTFUT_IPGINTTX_V1_MASK;
    842 		reg |= MVGBE_PTFUT_IPGINTTX_V1(ipginttx);
    843 	}
    844 	MVGBE_WRITE(sc, MVGBE_PTFUT, reg);
    845 
    846 	return 0;
    847 }
    848 
    849 static int
    850 mvgbe_ipgintrx(struct mvgbec_softc *csc, struct mvgbe_softc *sc,
    851     unsigned int ipgintrx)
    852 {
    853 	uint32_t reg;
    854 	reg = MVGBE_READ(sc, MVGBE_SDC);
    855 
    856 	if (csc->sc_flags & FLAGS_IPG2) {
    857 		if (ipgintrx > MVGBE_SDC_IPGINTRX_V2_MAX)
    858 			return -1;
    859 		reg &= ~MVGBE_SDC_IPGINTRX_V2_MASK;
    860 		reg |= MVGBE_SDC_IPGINTRX_V2(ipgintrx);
    861 	} else if (csc->sc_flags & FLAGS_IPG1) {
    862 		if (ipgintrx > MVGBE_SDC_IPGINTRX_V1_MAX)
    863 			return -1;
    864 		reg &= ~MVGBE_SDC_IPGINTRX_V1_MASK;
    865 		reg |= MVGBE_SDC_IPGINTRX_V1(ipgintrx);
    866 	}
    867 	MVGBE_WRITE(sc, MVGBE_SDC, reg);
    868 
    869 	return 0;
    870 }
    871 
    872 static void
    873 mvgbe_tick(void *arg)
    874 {
    875 	struct mvgbe_softc *sc = arg;
    876 	struct mii_data *mii = &sc->sc_mii;
    877 	int s;
    878 
    879 	s = splnet();
    880 	mii_tick(mii);
    881 	/* Need more work */
    882 	splx(s);
    883 
    884 	callout_schedule(&sc->sc_tick_ch, hz);
    885 }
    886 
    887 static int
    888 mvgbe_intr(void *arg)
    889 {
    890 	struct mvgbe_softc *sc = arg;
    891 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    892 	uint32_t ic, ice, datum = 0;
    893 	int claimed = 0;
    894 
    895 	for (;;) {
    896 		ice = MVGBE_READ(sc, MVGBE_ICE);
    897 		ic = MVGBE_READ(sc, MVGBE_IC);
    898 
    899 		DPRINTFN(3, ("mvgbe_intr: ic=%#x, ice=%#x\n", ic, ice));
    900 		if (ic == 0 && ice == 0)
    901 			break;
    902 
    903 		datum = datum ^ ic ^ ice;
    904 
    905 		MVGBE_WRITE(sc, MVGBE_IC, ~ic);
    906 		MVGBE_WRITE(sc, MVGBE_ICE, ~ice);
    907 
    908 		claimed = 1;
    909 
    910 		if (!(ifp->if_flags & IFF_RUNNING))
    911 			break;
    912 
    913 		if (ice & MVGBE_ICE_LINKCHG) {
    914 			if (MVGBE_READ(sc, MVGBE_PS) & MVGBE_PS_LINKUP) {
    915 				/* Enable port RX and TX. */
    916 				MVGBE_WRITE(sc, MVGBE_RQC, MVGBE_RQC_ENQ(0));
    917 				MVGBE_WRITE(sc, MVGBE_TQC, MVGBE_TQC_ENQ);
    918 			} else {
    919 				MVGBE_WRITE(sc, MVGBE_RQC, MVGBE_RQC_DISQ(0));
    920 				MVGBE_WRITE(sc, MVGBE_TQC, MVGBE_TQC_DISQ);
    921 			}
    922 		}
    923 
    924 		if (ic & (MVGBE_IC_RXBUF | MVGBE_IC_RXERROR))
    925 			mvgbe_rxeof(sc);
    926 
    927 		if (ice & (MVGBE_ICE_TXBUF | MVGBE_ICE_TXERR))
    928 			mvgbe_txeof(sc);
    929 	}
    930 
    931 	if (!IFQ_IS_EMPTY(&ifp->if_snd))
    932 		mvgbe_start(ifp);
    933 
    934 	rnd_add_uint32(&sc->sc_rnd_source, datum);
    935 
    936 	return claimed;
    937 }
    938 
    939 static void
    940 mvgbe_start(struct ifnet *ifp)
    941 {
    942 	struct mvgbe_softc *sc = ifp->if_softc;
    943 	struct mbuf *m_head = NULL;
    944 	uint32_t idx = sc->sc_cdata.mvgbe_tx_prod;
    945 	int pkts = 0;
    946 
    947 	DPRINTFN(3, ("mvgbe_start (idx %d, tx_chain[idx] %p)\n", idx,
    948 	    sc->sc_cdata.mvgbe_tx_chain[idx].mvgbe_mbuf));
    949 
    950 	if ((ifp->if_flags & (IFF_RUNNING|IFF_OACTIVE)) != IFF_RUNNING)
    951 		return;
    952 	/* If Link is DOWN, can't start TX */
    953 	if (!(MVGBE_READ(sc, MVGBE_PS) & MVGBE_PS_LINKUP))
    954 		return;
    955 
    956 	while (sc->sc_cdata.mvgbe_tx_chain[idx].mvgbe_mbuf == NULL) {
    957 		IFQ_POLL(&ifp->if_snd, m_head);
    958 		if (m_head == NULL)
    959 			break;
    960 
    961 		/*
    962 		 * Pack the data into the transmit ring. If we
    963 		 * don't have room, set the OACTIVE flag and wait
    964 		 * for the NIC to drain the ring.
    965 		 */
    966 		if (mvgbe_encap(sc, m_head, &idx)) {
    967 			ifp->if_flags |= IFF_OACTIVE;
    968 			break;
    969 		}
    970 
    971 		/* now we are committed to transmit the packet */
    972 		IFQ_DEQUEUE(&ifp->if_snd, m_head);
    973 		pkts++;
    974 
    975 		/*
    976 		 * If there's a BPF listener, bounce a copy of this frame
    977 		 * to him.
    978 		 */
    979 		bpf_mtap(ifp, m_head);
    980 	}
    981 	if (pkts == 0)
    982 		return;
    983 
    984 	/* Transmit at Queue 0 */
    985 	if (idx != sc->sc_cdata.mvgbe_tx_prod) {
    986 		sc->sc_cdata.mvgbe_tx_prod = idx;
    987 		MVGBE_WRITE(sc, MVGBE_TQC, MVGBE_TQC_ENQ);
    988 
    989 		/*
    990 		 * Set a timeout in case the chip goes out to lunch.
    991 		 */
    992 		ifp->if_timer = 1;
    993 		sc->sc_wdogsoft = 1;
    994 	}
    995 }
    996 
    997 static int
    998 mvgbe_ioctl(struct ifnet *ifp, u_long cmd, void *data)
    999 {
   1000 	struct mvgbe_softc *sc = ifp->if_softc;
   1001 	struct ifreq *ifr = data;
   1002 	int s, error = 0;
   1003 
   1004 	s = splnet();
   1005 
   1006 	switch (cmd) {
   1007 	case SIOCGIFMEDIA:
   1008 	case SIOCSIFMEDIA:
   1009 		DPRINTFN(2, ("mvgbe_ioctl MEDIA\n"));
   1010 		error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii.mii_media, cmd);
   1011 		break;
   1012 	default:
   1013 		DPRINTFN(2, ("mvgbe_ioctl ETHER\n"));
   1014 		error = ether_ioctl(ifp, cmd, data);
   1015 		if (error == ENETRESET) {
   1016 			if (ifp->if_flags & IFF_RUNNING) {
   1017 				mvgbe_filter_setup(sc);
   1018 			}
   1019 			error = 0;
   1020 		}
   1021 		break;
   1022 	}
   1023 
   1024 	splx(s);
   1025 
   1026 	return error;
   1027 }
   1028 
   1029 static int
   1030 mvgbe_init(struct ifnet *ifp)
   1031 {
   1032 	struct mvgbe_softc *sc = ifp->if_softc;
   1033 	struct mvgbec_softc *csc = device_private(device_parent(sc->sc_dev));
   1034 	struct mii_data *mii = &sc->sc_mii;
   1035 	uint32_t reg;
   1036 	int i;
   1037 
   1038 	DPRINTFN(2, ("mvgbe_init\n"));
   1039 
   1040 	/* Cancel pending I/O and free all RX/TX buffers. */
   1041 	mvgbe_stop(ifp, 0);
   1042 
   1043 	/* clear all ethernet port interrupts */
   1044 	MVGBE_WRITE(sc, MVGBE_IC, 0);
   1045 	MVGBE_WRITE(sc, MVGBE_ICE, 0);
   1046 
   1047 	/* Init TX/RX descriptors */
   1048 	if (mvgbe_init_tx_ring(sc) == ENOBUFS) {
   1049 		aprint_error_ifnet(ifp,
   1050 		    "initialization failed: no memory for tx buffers\n");
   1051 		return ENOBUFS;
   1052 	}
   1053 	if (mvgbe_init_rx_ring(sc) == ENOBUFS) {
   1054 		aprint_error_ifnet(ifp,
   1055 		    "initialization failed: no memory for rx buffers\n");
   1056 		return ENOBUFS;
   1057 	}
   1058 
   1059 	if ((csc->sc_flags & FLAGS_IPG1) || (csc->sc_flags & FLAGS_IPG2)) {
   1060 		sc->sc_ipginttx = MVGBE_IPGINTTX_DEFAULT;
   1061 		sc->sc_ipgintrx = MVGBE_IPGINTRX_DEFAULT;
   1062 	}
   1063 	if (csc->sc_flags & FLAGS_FIX_MTU)
   1064 		MVGBE_WRITE(sc, MVGBE_MTU, 0);	/* hw reset value is wrong */
   1065 	MVGBE_WRITE(sc, MVGBE_PSC,
   1066 	    MVGBE_PSC_ANFC |			/* Enable Auto-Neg Flow Ctrl */
   1067 	    MVGBE_PSC_RESERVED |		/* Must be set to 1 */
   1068 	    MVGBE_PSC_FLFAIL |			/* Do NOT Force Link Fail */
   1069 	    MVGBE_PSC_MRU(MVGBE_PSC_MRU_9022) | /* we want 9k */
   1070 	    MVGBE_PSC_SETFULLDX);		/* Set_FullDx */
   1071 	/* XXXX: mvgbe(4) always use RGMII. */
   1072 	MVGBE_WRITE(sc, MVGBE_PSC1,
   1073 	    MVGBE_READ(sc, MVGBE_PSC1) | MVGBE_PSC1_RGMIIEN);
   1074 	/* XXXX: Also always Weighted Round-Robin Priority Mode */
   1075 	MVGBE_WRITE(sc, MVGBE_TQFPC, MVGBE_TQFPC_EN(0));
   1076 
   1077 	MVGBE_WRITE(sc, MVGBE_CRDP(0), MVGBE_RX_RING_ADDR(sc, 0));
   1078 	MVGBE_WRITE(sc, MVGBE_TCQDP, MVGBE_TX_RING_ADDR(sc, 0));
   1079 
   1080 	if (csc->sc_flags & FLAGS_FIX_TQTB) {
   1081 		/*
   1082 		 * Queue 0 (offset 0x72700) must be programmed to 0x3fffffff.
   1083 		 * And offset 0x72704 must be programmed to 0x03ffffff.
   1084 		 * Queue 1 through 7 must be programmed to 0x0.
   1085 		 */
   1086 		MVGBE_WRITE(sc, MVGBE_TQTBCOUNT(0), 0x3fffffff);
   1087 		MVGBE_WRITE(sc, MVGBE_TQTBCONFIG(0), 0x03ffffff);
   1088 		for (i = 1; i < 8; i++) {
   1089 			MVGBE_WRITE(sc, MVGBE_TQTBCOUNT(i), 0x0);
   1090 			MVGBE_WRITE(sc, MVGBE_TQTBCONFIG(i), 0x0);
   1091 		}
   1092 	} else
   1093 		for (i = 1; i < 8; i++) {
   1094 			MVGBE_WRITE(sc, MVGBE_TQTBCOUNT(i), 0x3fffffff);
   1095 			MVGBE_WRITE(sc, MVGBE_TQTBCONFIG(i), 0xffff7fff);
   1096 			MVGBE_WRITE(sc, MVGBE_TQAC(i), 0xfc0000ff);
   1097 		}
   1098 
   1099 	MVGBE_WRITE(sc, MVGBE_PXC, MVGBE_PXC_RXCS);
   1100 	MVGBE_WRITE(sc, MVGBE_PXCX, 0);
   1101 
   1102 	/* Set SDC register except IPGINT bits */
   1103 	MVGBE_WRITE(sc, MVGBE_SDC,
   1104 	    MVGBE_SDC_RXBSZ_16_64BITWORDS |
   1105 #if BYTE_ORDER == LITTLE_ENDIAN
   1106 	    MVGBE_SDC_BLMR |	/* Big/Little Endian Receive Mode: No swap */
   1107 	    MVGBE_SDC_BLMT |	/* Big/Little Endian Transmit Mode: No swap */
   1108 #endif
   1109 	    MVGBE_SDC_TXBSZ_16_64BITWORDS);
   1110 	/* And then set IPGINT bits */
   1111 	mvgbe_ipgintrx(csc, sc, sc->sc_ipgintrx);
   1112 
   1113 	/* Tx side */
   1114 	MVGBE_WRITE(sc, MVGBE_PTFUT, 0);
   1115 	mvgbe_ipginttx(csc, sc, sc->sc_ipginttx);
   1116 
   1117 	mvgbe_filter_setup(sc);
   1118 
   1119 	mii_mediachg(mii);
   1120 
   1121 	/* Enable port */
   1122 	reg = MVGBE_READ(sc, MVGBE_PSC);
   1123 	MVGBE_WRITE(sc, MVGBE_PSC, reg | MVGBE_PSC_PORTEN);
   1124 
   1125 	/* If Link is UP, Start RX and TX traffic */
   1126 	if (MVGBE_READ(sc, MVGBE_PS) & MVGBE_PS_LINKUP) {
   1127 		/* Enable port RX/TX. */
   1128 		MVGBE_WRITE(sc, MVGBE_RQC, MVGBE_RQC_ENQ(0));
   1129 		MVGBE_WRITE(sc, MVGBE_TQC, MVGBE_TQC_ENQ);
   1130 	}
   1131 
   1132 	/* Enable interrupt masks */
   1133 	MVGBE_WRITE(sc, MVGBE_PIM,
   1134 	    MVGBE_IC_RXBUF |
   1135 	    MVGBE_IC_EXTEND |
   1136 	    MVGBE_IC_RXBUFQ_MASK |
   1137 	    MVGBE_IC_RXERROR |
   1138 	    MVGBE_IC_RXERRQ_MASK);
   1139 	MVGBE_WRITE(sc, MVGBE_PEIM,
   1140 	    MVGBE_ICE_TXBUF |
   1141 	    MVGBE_ICE_TXERR |
   1142 	    MVGBE_ICE_LINKCHG);
   1143 
   1144 	callout_schedule(&sc->sc_tick_ch, hz);
   1145 
   1146 	ifp->if_flags |= IFF_RUNNING;
   1147 	ifp->if_flags &= ~IFF_OACTIVE;
   1148 
   1149 	return 0;
   1150 }
   1151 
   1152 /* ARGSUSED */
   1153 static void
   1154 mvgbe_stop(struct ifnet *ifp, int disable)
   1155 {
   1156 	struct mvgbe_softc *sc = ifp->if_softc;
   1157 	struct mvgbec_softc *csc = device_private(device_parent(sc->sc_dev));
   1158 	struct mvgbe_chain_data *cdata = &sc->sc_cdata;
   1159 	uint32_t reg;
   1160 	int i, cnt;
   1161 
   1162 	DPRINTFN(2, ("mvgbe_stop\n"));
   1163 
   1164 	callout_stop(&sc->sc_tick_ch);
   1165 
   1166 	/* Stop Rx port activity. Check port Rx activity. */
   1167 	reg = MVGBE_READ(sc, MVGBE_RQC);
   1168 	if (reg & MVGBE_RQC_ENQ_MASK)
   1169 		/* Issue stop command for active channels only */
   1170 		MVGBE_WRITE(sc, MVGBE_RQC, MVGBE_RQC_DISQ_DISABLE(reg));
   1171 
   1172 	/* Stop Tx port activity. Check port Tx activity. */
   1173 	if (MVGBE_READ(sc, MVGBE_TQC) & MVGBE_TQC_ENQ)
   1174 		MVGBE_WRITE(sc, MVGBE_TQC, MVGBE_TQC_DISQ);
   1175 
   1176 	/* Force link down */
   1177 	reg = MVGBE_READ(sc, MVGBE_PSC);
   1178 	MVGBE_WRITE(sc, MVGBE_PSC, reg & ~MVGBE_PSC_FLFAIL);
   1179 
   1180 #define RX_DISABLE_TIMEOUT          0x1000000
   1181 #define TX_FIFO_EMPTY_TIMEOUT       0x1000000
   1182 	/* Wait for all Rx activity to terminate. */
   1183 	cnt = 0;
   1184 	do {
   1185 		if (cnt >= RX_DISABLE_TIMEOUT) {
   1186 			aprint_error_ifnet(ifp,
   1187 			    "timeout for RX stopped. rqc 0x%x\n", reg);
   1188 			break;
   1189 		}
   1190 		cnt++;
   1191 
   1192 		/*
   1193 		 * Check Receive Queue Command register that all Rx queues
   1194 		 * are stopped
   1195 		 */
   1196 		reg = MVGBE_READ(sc, MVGBE_RQC);
   1197 	} while (reg & 0xff);
   1198 
   1199 	/* Double check to verify that TX FIFO is empty */
   1200 	cnt = 0;
   1201 	while (1) {
   1202 		do {
   1203 			if (cnt >= TX_FIFO_EMPTY_TIMEOUT) {
   1204 				aprint_error_ifnet(ifp,
   1205 				    "timeout for TX FIFO empty. status 0x%x\n",
   1206 				    reg);
   1207 				break;
   1208 			}
   1209 			cnt++;
   1210 
   1211 			reg = MVGBE_READ(sc, MVGBE_PS);
   1212 		} while
   1213 		    (!(reg & MVGBE_PS_TXFIFOEMP) || reg & MVGBE_PS_TXINPROG);
   1214 
   1215 		if (cnt >= TX_FIFO_EMPTY_TIMEOUT)
   1216 			break;
   1217 
   1218 		/* Double check */
   1219 		reg = MVGBE_READ(sc, MVGBE_PS);
   1220 		if (reg & MVGBE_PS_TXFIFOEMP && !(reg & MVGBE_PS_TXINPROG))
   1221 			break;
   1222 		else
   1223 			aprint_error_ifnet(ifp,
   1224 			    "TX FIFO empty double check failed."
   1225 			    " %d loops, status 0x%x\n", cnt, reg);
   1226 	}
   1227 
   1228 	/* Reset the Enable bit in the Port Serial Control Register */
   1229 	reg = MVGBE_READ(sc, MVGBE_PSC);
   1230 	MVGBE_WRITE(sc, MVGBE_PSC, reg & ~MVGBE_PSC_PORTEN);
   1231 
   1232 	/*
   1233 	 * Disable and clear interrupts
   1234 	 * 0) controller interrupt
   1235 	 * 1) port interrupt cause
   1236 	 * 2) port interrupt mask
   1237 	 */
   1238 	MVGBE_WRITE(csc, MVGBE_EUIM, 0);
   1239 	MVGBE_WRITE(csc, MVGBE_EUIC, 0);
   1240 	MVGBE_WRITE(sc, MVGBE_IC, 0);
   1241 	MVGBE_WRITE(sc, MVGBE_ICE, 0);
   1242 	MVGBE_WRITE(sc, MVGBE_PIM, 0);
   1243 	MVGBE_WRITE(sc, MVGBE_PEIM, 0);
   1244 
   1245 	/* Free RX and TX mbufs still in the queues. */
   1246 	for (i = 0; i < MVGBE_RX_RING_CNT; i++) {
   1247 		if (cdata->mvgbe_rx_chain[i].mvgbe_mbuf != NULL) {
   1248 			m_freem(cdata->mvgbe_rx_chain[i].mvgbe_mbuf);
   1249 			cdata->mvgbe_rx_chain[i].mvgbe_mbuf = NULL;
   1250 		}
   1251 	}
   1252 	for (i = 0; i < MVGBE_TX_RING_CNT; i++) {
   1253 		if (cdata->mvgbe_tx_chain[i].mvgbe_mbuf != NULL) {
   1254 			m_freem(cdata->mvgbe_tx_chain[i].mvgbe_mbuf);
   1255 			cdata->mvgbe_tx_chain[i].mvgbe_mbuf = NULL;
   1256 		}
   1257 	}
   1258 
   1259 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
   1260 }
   1261 
   1262 static void
   1263 mvgbe_watchdog(struct ifnet *ifp)
   1264 {
   1265 	struct mvgbe_softc *sc = ifp->if_softc;
   1266 
   1267 	/*
   1268 	 * Reclaim first as there is a possibility of losing Tx completion
   1269 	 * interrupts.
   1270 	 */
   1271 	mvgbe_txeof(sc);
   1272 	if (sc->sc_cdata.mvgbe_tx_cnt != 0) {
   1273 		if (sc->sc_wdogsoft) {
   1274 			/*
   1275 			 * There is race condition between CPU and DMA
   1276 			 * engine. When DMA engine encounters queue end,
   1277 			 * it clears MVGBE_TQC_ENQ bit.
   1278 			 */
   1279 			MVGBE_WRITE(sc, MVGBE_TQC, MVGBE_TQC_ENQ);
   1280 			ifp->if_timer = 5;
   1281 			sc->sc_wdogsoft = 0;
   1282 		} else {
   1283 			aprint_error_ifnet(ifp, "watchdog timeout\n");
   1284 
   1285 			ifp->if_oerrors++;
   1286 
   1287 			mvgbe_init(ifp);
   1288 		}
   1289 	}
   1290 }
   1291 
   1292 static int
   1293 mvgbe_ifflags_cb(struct ethercom *ec)
   1294 {
   1295 	struct ifnet *ifp = &ec->ec_if;
   1296 	struct mvgbe_softc *sc = ifp->if_softc;
   1297 	int change = ifp->if_flags ^ sc->sc_if_flags;
   1298 
   1299 	if (change != 0)
   1300 		sc->sc_if_flags = ifp->if_flags;
   1301 
   1302 	if ((change & ~(IFF_CANTCHANGE|IFF_DEBUG)) != 0)
   1303 		return ENETRESET;
   1304 
   1305 	if ((change & IFF_PROMISC) != 0)
   1306 		mvgbe_filter_setup(sc);
   1307 
   1308 	return 0;
   1309 }
   1310 
   1311 /*
   1312  * Set media options.
   1313  */
   1314 static int
   1315 mvgbe_mediachange(struct ifnet *ifp)
   1316 {
   1317 	return ether_mediachange(ifp);
   1318 }
   1319 
   1320 /*
   1321  * Report current media status.
   1322  */
   1323 static void
   1324 mvgbe_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
   1325 {
   1326 	ether_mediastatus(ifp, ifmr);
   1327 }
   1328 
   1329 
   1330 static int
   1331 mvgbe_init_rx_ring(struct mvgbe_softc *sc)
   1332 {
   1333 	struct mvgbe_chain_data *cd = &sc->sc_cdata;
   1334 	struct mvgbe_ring_data *rd = sc->sc_rdata;
   1335 	int i;
   1336 
   1337 	memset(rd->mvgbe_rx_ring, 0,
   1338 	    sizeof(struct mvgbe_rx_desc) * MVGBE_RX_RING_CNT);
   1339 
   1340 	for (i = 0; i < MVGBE_RX_RING_CNT; i++) {
   1341 		cd->mvgbe_rx_chain[i].mvgbe_desc =
   1342 		    &rd->mvgbe_rx_ring[i];
   1343 		if (i == MVGBE_RX_RING_CNT - 1) {
   1344 			cd->mvgbe_rx_chain[i].mvgbe_next =
   1345 			    &cd->mvgbe_rx_chain[0];
   1346 			rd->mvgbe_rx_ring[i].nextdescptr =
   1347 			    MVGBE_RX_RING_ADDR(sc, 0);
   1348 		} else {
   1349 			cd->mvgbe_rx_chain[i].mvgbe_next =
   1350 			    &cd->mvgbe_rx_chain[i + 1];
   1351 			rd->mvgbe_rx_ring[i].nextdescptr =
   1352 			    MVGBE_RX_RING_ADDR(sc, i + 1);
   1353 		}
   1354 	}
   1355 
   1356 	for (i = 0; i < MVGBE_RX_RING_CNT; i++) {
   1357 		if (mvgbe_newbuf(sc, i, NULL,
   1358 		    sc->sc_cdata.mvgbe_rx_jumbo_map) == ENOBUFS) {
   1359 			aprint_error_ifnet(&sc->sc_ethercom.ec_if,
   1360 			    "failed alloc of %dth mbuf\n", i);
   1361 			return ENOBUFS;
   1362 		}
   1363 	}
   1364 	sc->sc_cdata.mvgbe_rx_prod = 0;
   1365 	sc->sc_cdata.mvgbe_rx_cons = 0;
   1366 
   1367 	return 0;
   1368 }
   1369 
   1370 static int
   1371 mvgbe_init_tx_ring(struct mvgbe_softc *sc)
   1372 {
   1373 	struct mvgbe_chain_data *cd = &sc->sc_cdata;
   1374 	struct mvgbe_ring_data *rd = sc->sc_rdata;
   1375 	int i;
   1376 
   1377 	memset(sc->sc_rdata->mvgbe_tx_ring, 0,
   1378 	    sizeof(struct mvgbe_tx_desc) * MVGBE_TX_RING_CNT);
   1379 
   1380 	for (i = 0; i < MVGBE_TX_RING_CNT; i++) {
   1381 		cd->mvgbe_tx_chain[i].mvgbe_desc =
   1382 		    &rd->mvgbe_tx_ring[i];
   1383 		if (i == MVGBE_TX_RING_CNT - 1) {
   1384 			cd->mvgbe_tx_chain[i].mvgbe_next =
   1385 			    &cd->mvgbe_tx_chain[0];
   1386 			rd->mvgbe_tx_ring[i].nextdescptr =
   1387 			    MVGBE_TX_RING_ADDR(sc, 0);
   1388 		} else {
   1389 			cd->mvgbe_tx_chain[i].mvgbe_next =
   1390 			    &cd->mvgbe_tx_chain[i + 1];
   1391 			rd->mvgbe_tx_ring[i].nextdescptr =
   1392 			    MVGBE_TX_RING_ADDR(sc, i + 1);
   1393 		}
   1394 		rd->mvgbe_tx_ring[i].cmdsts = MVGBE_BUFFER_OWNED_BY_HOST;
   1395 	}
   1396 
   1397 	sc->sc_cdata.mvgbe_tx_prod = 0;
   1398 	sc->sc_cdata.mvgbe_tx_cons = 0;
   1399 	sc->sc_cdata.mvgbe_tx_cnt = 0;
   1400 
   1401 	MVGBE_CDTXSYNC(sc, 0, MVGBE_TX_RING_CNT,
   1402 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
   1403 
   1404 	return 0;
   1405 }
   1406 
   1407 static int
   1408 mvgbe_newbuf(struct mvgbe_softc *sc, int i, struct mbuf *m,
   1409 		bus_dmamap_t dmamap)
   1410 {
   1411 	struct mbuf *m_new = NULL;
   1412 	struct mvgbe_chain *c;
   1413 	struct mvgbe_rx_desc *r;
   1414 	int align;
   1415 	vaddr_t offset;
   1416 
   1417 	if (m == NULL) {
   1418 		void *buf = NULL;
   1419 
   1420 		MGETHDR(m_new, M_DONTWAIT, MT_DATA);
   1421 		if (m_new == NULL) {
   1422 			aprint_error_ifnet(&sc->sc_ethercom.ec_if,
   1423 			    "no memory for rx list -- packet dropped!\n");
   1424 			return ENOBUFS;
   1425 		}
   1426 
   1427 		/* Allocate the jumbo buffer */
   1428 		buf = mvgbe_jalloc(sc);
   1429 		if (buf == NULL) {
   1430 			m_freem(m_new);
   1431 			DPRINTFN(1, ("%s jumbo allocation failed -- packet "
   1432 			    "dropped!\n", sc->sc_ethercom.ec_if.if_xname));
   1433 			return ENOBUFS;
   1434 		}
   1435 
   1436 		/* Attach the buffer to the mbuf */
   1437 		m_new->m_len = m_new->m_pkthdr.len = MVGBE_JLEN;
   1438 		MEXTADD(m_new, buf, MVGBE_JLEN, 0, mvgbe_jfree, sc);
   1439 	} else {
   1440 		/*
   1441 		 * We're re-using a previously allocated mbuf;
   1442 		 * be sure to re-init pointers and lengths to
   1443 		 * default values.
   1444 		 */
   1445 		m_new = m;
   1446 		m_new->m_len = m_new->m_pkthdr.len = MVGBE_JLEN;
   1447 		m_new->m_data = m_new->m_ext.ext_buf;
   1448 	}
   1449 	align = (u_long)m_new->m_data & MVGBE_RXBUF_MASK;
   1450 	if (align != 0) {
   1451 		DPRINTFN(1,("align = %d\n", align));
   1452 		m_adj(m_new,  MVGBE_RXBUF_ALIGN - align);
   1453 	}
   1454 
   1455 	c = &sc->sc_cdata.mvgbe_rx_chain[i];
   1456 	r = c->mvgbe_desc;
   1457 	c->mvgbe_mbuf = m_new;
   1458 	offset = (vaddr_t)m_new->m_data - (vaddr_t)sc->sc_cdata.mvgbe_jumbo_buf;
   1459 	r->bufptr = dmamap->dm_segs[0].ds_addr + offset;
   1460 	r->bufsize = MVGBE_JLEN & ~MVGBE_RXBUF_MASK;
   1461 	r->cmdsts = MVGBE_BUFFER_OWNED_BY_DMA | MVGBE_RX_ENABLE_INTERRUPT;
   1462 
   1463 	/* Invalidate RX buffer */
   1464 	bus_dmamap_sync(sc->sc_dmat, dmamap, offset, r->bufsize,
   1465 	    BUS_DMASYNC_PREREAD);
   1466 
   1467 	MVGBE_CDRXSYNC(sc, i, BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
   1468 
   1469 	return 0;
   1470 }
   1471 
   1472 /*
   1473  * Memory management for jumbo frames.
   1474  */
   1475 
   1476 static int
   1477 mvgbe_alloc_jumbo_mem(struct mvgbe_softc *sc)
   1478 {
   1479 	char *ptr, *kva;
   1480 	bus_dma_segment_t seg;
   1481 	int i, rseg, state, error;
   1482 	struct mvgbe_jpool_entry *entry;
   1483 
   1484 	state = error = 0;
   1485 
   1486 	/* Grab a big chunk o' storage. */
   1487 	if (bus_dmamem_alloc(sc->sc_dmat, MVGBE_JMEM, PAGE_SIZE, 0,
   1488 	    &seg, 1, &rseg, BUS_DMA_NOWAIT)) {
   1489 		aprint_error_dev(sc->sc_dev, "can't alloc rx buffers\n");
   1490 		return ENOBUFS;
   1491 	}
   1492 
   1493 	state = 1;
   1494 	if (bus_dmamem_map(sc->sc_dmat, &seg, rseg, MVGBE_JMEM,
   1495 	    (void **)&kva, BUS_DMA_NOWAIT)) {
   1496 		aprint_error_dev(sc->sc_dev,
   1497 		    "can't map dma buffers (%d bytes)\n", MVGBE_JMEM);
   1498 		error = ENOBUFS;
   1499 		goto out;
   1500 	}
   1501 
   1502 	state = 2;
   1503 	if (bus_dmamap_create(sc->sc_dmat, MVGBE_JMEM, 1, MVGBE_JMEM, 0,
   1504 	    BUS_DMA_NOWAIT, &sc->sc_cdata.mvgbe_rx_jumbo_map)) {
   1505 		aprint_error_dev(sc->sc_dev, "can't create dma map\n");
   1506 		error = ENOBUFS;
   1507 		goto out;
   1508 	}
   1509 
   1510 	state = 3;
   1511 	if (bus_dmamap_load(sc->sc_dmat, sc->sc_cdata.mvgbe_rx_jumbo_map,
   1512 	    kva, MVGBE_JMEM, NULL, BUS_DMA_NOWAIT)) {
   1513 		aprint_error_dev(sc->sc_dev, "can't load dma map\n");
   1514 		error = ENOBUFS;
   1515 		goto out;
   1516 	}
   1517 
   1518 	state = 4;
   1519 	sc->sc_cdata.mvgbe_jumbo_buf = (void *)kva;
   1520 	DPRINTFN(1,("mvgbe_jumbo_buf = %p\n", sc->sc_cdata.mvgbe_jumbo_buf));
   1521 
   1522 	LIST_INIT(&sc->sc_jfree_listhead);
   1523 	LIST_INIT(&sc->sc_jinuse_listhead);
   1524 
   1525 	/*
   1526 	 * Now divide it up into 9K pieces and save the addresses
   1527 	 * in an array.
   1528 	 */
   1529 	ptr = sc->sc_cdata.mvgbe_jumbo_buf;
   1530 	for (i = 0; i < MVGBE_JSLOTS; i++) {
   1531 		sc->sc_cdata.mvgbe_jslots[i] = ptr;
   1532 		ptr += MVGBE_JLEN;
   1533 		entry = kmem_alloc(sizeof(struct mvgbe_jpool_entry), KM_SLEEP);
   1534 		if (entry == NULL) {
   1535 			aprint_error_dev(sc->sc_dev,
   1536 			    "no memory for jumbo buffer queue!\n");
   1537 			error = ENOBUFS;
   1538 			goto out;
   1539 		}
   1540 		entry->slot = i;
   1541 		if (i)
   1542 			LIST_INSERT_HEAD(&sc->sc_jfree_listhead, entry,
   1543 			    jpool_entries);
   1544 		else
   1545 			LIST_INSERT_HEAD(&sc->sc_jinuse_listhead, entry,
   1546 			    jpool_entries);
   1547 	}
   1548 out:
   1549 	if (error != 0) {
   1550 		switch (state) {
   1551 		case 4:
   1552 			bus_dmamap_unload(sc->sc_dmat,
   1553 			    sc->sc_cdata.mvgbe_rx_jumbo_map);
   1554 		case 3:
   1555 			bus_dmamap_destroy(sc->sc_dmat,
   1556 			    sc->sc_cdata.mvgbe_rx_jumbo_map);
   1557 		case 2:
   1558 			bus_dmamem_unmap(sc->sc_dmat, kva, MVGBE_JMEM);
   1559 		case 1:
   1560 			bus_dmamem_free(sc->sc_dmat, &seg, rseg);
   1561 			break;
   1562 		default:
   1563 			break;
   1564 		}
   1565 	}
   1566 
   1567 	return error;
   1568 }
   1569 
   1570 /*
   1571  * Allocate a jumbo buffer.
   1572  */
   1573 static void *
   1574 mvgbe_jalloc(struct mvgbe_softc *sc)
   1575 {
   1576 	struct mvgbe_jpool_entry *entry;
   1577 
   1578 	entry = LIST_FIRST(&sc->sc_jfree_listhead);
   1579 
   1580 	if (entry == NULL)
   1581 		return NULL;
   1582 
   1583 	LIST_REMOVE(entry, jpool_entries);
   1584 	LIST_INSERT_HEAD(&sc->sc_jinuse_listhead, entry, jpool_entries);
   1585 	return sc->sc_cdata.mvgbe_jslots[entry->slot];
   1586 }
   1587 
   1588 /*
   1589  * Release a jumbo buffer.
   1590  */
   1591 static void
   1592 mvgbe_jfree(struct mbuf *m, void *buf, size_t size, void *arg)
   1593 {
   1594 	struct mvgbe_jpool_entry *entry;
   1595 	struct mvgbe_softc *sc;
   1596 	int i, s;
   1597 
   1598 	/* Extract the softc struct pointer. */
   1599 	sc = (struct mvgbe_softc *)arg;
   1600 
   1601 	if (sc == NULL)
   1602 		panic("%s: can't find softc pointer!", __func__);
   1603 
   1604 	/* calculate the slot this buffer belongs to */
   1605 
   1606 	i = ((vaddr_t)buf - (vaddr_t)sc->sc_cdata.mvgbe_jumbo_buf) / MVGBE_JLEN;
   1607 
   1608 	if ((i < 0) || (i >= MVGBE_JSLOTS))
   1609 		panic("%s: asked to free buffer that we don't manage!",
   1610 		    __func__);
   1611 
   1612 	s = splvm();
   1613 	entry = LIST_FIRST(&sc->sc_jinuse_listhead);
   1614 	if (entry == NULL)
   1615 		panic("%s: buffer not in use!", __func__);
   1616 	entry->slot = i;
   1617 	LIST_REMOVE(entry, jpool_entries);
   1618 	LIST_INSERT_HEAD(&sc->sc_jfree_listhead, entry, jpool_entries);
   1619 
   1620 	if (__predict_true(m != NULL))
   1621 		pool_cache_put(mb_cache, m);
   1622 	splx(s);
   1623 }
   1624 
   1625 static int
   1626 mvgbe_encap(struct mvgbe_softc *sc, struct mbuf *m_head,
   1627 	      uint32_t *txidx)
   1628 {
   1629 	struct mvgbe_tx_desc *f = NULL;
   1630 	struct mvgbe_txmap_entry *entry;
   1631 	bus_dma_segment_t *txseg;
   1632 	bus_dmamap_t txmap;
   1633 	uint32_t first, current, last, cmdsts = 0;
   1634 	int m_csumflags, i;
   1635 	bool needs_defrag = false;
   1636 
   1637 	DPRINTFN(3, ("mvgbe_encap\n"));
   1638 
   1639 	entry = SIMPLEQ_FIRST(&sc->sc_txmap_head);
   1640 	if (entry == NULL) {
   1641 		DPRINTFN(2, ("mvgbe_encap: no txmap available\n"));
   1642 		return ENOBUFS;
   1643 	}
   1644 	txmap = entry->dmamap;
   1645 
   1646 	first = current = last = *txidx;
   1647 
   1648 	/*
   1649 	 * Preserve m_pkthdr.csum_flags here since m_head might be
   1650 	 * updated by m_defrag()
   1651 	 */
   1652 	m_csumflags = m_head->m_pkthdr.csum_flags;
   1653 
   1654 do_defrag:
   1655 	if (__predict_false(needs_defrag == true)) {
   1656 		/* A small unaligned segment was detected. */
   1657 		struct mbuf *m_new;
   1658 		m_new = m_defrag(m_head, M_DONTWAIT);
   1659 		if (m_new == NULL)
   1660 			return EFBIG;
   1661 		m_head = m_new;
   1662 	}
   1663 
   1664 	/*
   1665 	 * Start packing the mbufs in this chain into
   1666 	 * the fragment pointers. Stop when we run out
   1667 	 * of fragments or hit the end of the mbuf chain.
   1668 	 */
   1669 	if (bus_dmamap_load_mbuf(sc->sc_dmat, txmap, m_head, BUS_DMA_NOWAIT)) {
   1670 		DPRINTFN(1, ("mvgbe_encap: dmamap failed\n"));
   1671 		return ENOBUFS;
   1672 	}
   1673 
   1674 	txseg = txmap->dm_segs;
   1675 
   1676 	if (__predict_true(needs_defrag == false)) {
   1677 		/*
   1678 		 * Detect rarely encountered DMA limitation.
   1679 		 */
   1680 		for (i = 0; i < txmap->dm_nsegs; i++) {
   1681 			if (((txseg[i].ds_addr & 7) != 0) &&
   1682 			    (txseg[i].ds_len <= 8) &&
   1683 			    (txseg[i].ds_len >= 1)
   1684 			    ) {
   1685 				txseg = NULL;
   1686 				bus_dmamap_unload(sc->sc_dmat, txmap);
   1687 				needs_defrag = true;
   1688 				goto do_defrag;
   1689 			}
   1690 		}
   1691 	}
   1692 
   1693 	/* Sync the DMA map. */
   1694 	bus_dmamap_sync(sc->sc_dmat, txmap, 0, txmap->dm_mapsize,
   1695 	    BUS_DMASYNC_PREWRITE);
   1696 
   1697 	if (sc->sc_cdata.mvgbe_tx_cnt + txmap->dm_nsegs >=
   1698 	    MVGBE_TX_RING_CNT) {
   1699 		DPRINTFN(2, ("mvgbe_encap: too few descriptors free\n"));
   1700 		bus_dmamap_unload(sc->sc_dmat, txmap);
   1701 		return ENOBUFS;
   1702 	}
   1703 
   1704 
   1705 	DPRINTFN(2, ("mvgbe_encap: dm_nsegs=%d\n", txmap->dm_nsegs));
   1706 
   1707 	for (i = 0; i < txmap->dm_nsegs; i++) {
   1708 		f = &sc->sc_rdata->mvgbe_tx_ring[current];
   1709 		f->bufptr = txseg[i].ds_addr;
   1710 		f->bytecnt = txseg[i].ds_len;
   1711 		if (i != 0)
   1712 			f->cmdsts = MVGBE_BUFFER_OWNED_BY_DMA;
   1713 		last = current;
   1714 		current = MVGBE_TX_RING_NEXT(current);
   1715 	}
   1716 
   1717 	if (m_csumflags & M_CSUM_IPv4)
   1718 		cmdsts |= MVGBE_TX_GENERATE_IP_CHKSUM;
   1719 	if (m_csumflags & M_CSUM_TCPv4)
   1720 		cmdsts |=
   1721 		    MVGBE_TX_GENERATE_L4_CHKSUM | MVGBE_TX_L4_TYPE_TCP;
   1722 	if (m_csumflags & M_CSUM_UDPv4)
   1723 		cmdsts |=
   1724 		    MVGBE_TX_GENERATE_L4_CHKSUM | MVGBE_TX_L4_TYPE_UDP;
   1725 	if (m_csumflags & (M_CSUM_IPv4 | M_CSUM_TCPv4 | M_CSUM_UDPv4)) {
   1726 		const int iphdr_unitlen = sizeof(struct ip) / sizeof(uint32_t);
   1727 
   1728 		cmdsts |= MVGBE_TX_IP_NO_FRAG |
   1729 		    MVGBE_TX_IP_HEADER_LEN(iphdr_unitlen);	/* unit is 4B */
   1730 	}
   1731 	if (txmap->dm_nsegs == 1)
   1732 		f->cmdsts = cmdsts		|
   1733 		    MVGBE_TX_GENERATE_CRC	|
   1734 		    MVGBE_TX_ENABLE_INTERRUPT	|
   1735 		    MVGBE_TX_ZERO_PADDING	|
   1736 		    MVGBE_TX_FIRST_DESC		|
   1737 		    MVGBE_TX_LAST_DESC;
   1738 	else {
   1739 		f = &sc->sc_rdata->mvgbe_tx_ring[first];
   1740 		f->cmdsts = cmdsts		|
   1741 		    MVGBE_TX_GENERATE_CRC	|
   1742 		    MVGBE_TX_FIRST_DESC;
   1743 
   1744 		f = &sc->sc_rdata->mvgbe_tx_ring[last];
   1745 		f->cmdsts =
   1746 		    MVGBE_BUFFER_OWNED_BY_DMA	|
   1747 		    MVGBE_TX_ENABLE_INTERRUPT	|
   1748 		    MVGBE_TX_ZERO_PADDING	|
   1749 		    MVGBE_TX_LAST_DESC;
   1750 
   1751 		/* Sync descriptors except first */
   1752 		MVGBE_CDTXSYNC(sc,
   1753 		    (MVGBE_TX_RING_CNT - 1 == *txidx) ? 0 : (*txidx) + 1,
   1754 		    txmap->dm_nsegs - 1,
   1755 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
   1756 	}
   1757 
   1758 	sc->sc_cdata.mvgbe_tx_chain[last].mvgbe_mbuf = m_head;
   1759 	SIMPLEQ_REMOVE_HEAD(&sc->sc_txmap_head, link);
   1760 	sc->sc_cdata.mvgbe_tx_map[last] = entry;
   1761 
   1762 	/* Finally, sync first descriptor */
   1763 	sc->sc_rdata->mvgbe_tx_ring[first].cmdsts |=
   1764 	    MVGBE_BUFFER_OWNED_BY_DMA;
   1765 	MVGBE_CDTXSYNC(sc, *txidx, 1,
   1766 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
   1767 
   1768 	sc->sc_cdata.mvgbe_tx_cnt += i;
   1769 	*txidx = current;
   1770 
   1771 	DPRINTFN(3, ("mvgbe_encap: completed successfully\n"));
   1772 
   1773 	return 0;
   1774 }
   1775 
   1776 static void
   1777 mvgbe_rxeof(struct mvgbe_softc *sc)
   1778 {
   1779 	struct mvgbe_chain_data *cdata = &sc->sc_cdata;
   1780 	struct mvgbe_rx_desc *cur_rx;
   1781 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1782 	struct mbuf *m;
   1783 	bus_dmamap_t dmamap;
   1784 	uint32_t rxstat;
   1785 	uint16_t bufsize;
   1786 	int idx, cur, total_len;
   1787 
   1788 	idx = sc->sc_cdata.mvgbe_rx_prod;
   1789 
   1790 	DPRINTFN(3, ("mvgbe_rxeof %d\n", idx));
   1791 
   1792 	for (;;) {
   1793 		cur = idx;
   1794 
   1795 		/* Sync the descriptor */
   1796 		MVGBE_CDRXSYNC(sc, idx,
   1797 		    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
   1798 
   1799 		cur_rx = &sc->sc_rdata->mvgbe_rx_ring[idx];
   1800 
   1801 		if ((cur_rx->cmdsts & MVGBE_BUFFER_OWNED_MASK) ==
   1802 		    MVGBE_BUFFER_OWNED_BY_DMA) {
   1803 			/* Invalidate the descriptor -- it's not ready yet */
   1804 			MVGBE_CDRXSYNC(sc, idx, BUS_DMASYNC_PREREAD);
   1805 			sc->sc_cdata.mvgbe_rx_prod = idx;
   1806 			break;
   1807 		}
   1808 #ifdef DIAGNOSTIC
   1809 		if ((cur_rx->cmdsts &
   1810 		    (MVGBE_RX_LAST_DESC | MVGBE_RX_FIRST_DESC)) !=
   1811 		    (MVGBE_RX_LAST_DESC | MVGBE_RX_FIRST_DESC))
   1812 			panic(
   1813 			    "mvgbe_rxeof: buffer size is smaller than packet");
   1814 #endif
   1815 
   1816 		dmamap = sc->sc_cdata.mvgbe_rx_jumbo_map;
   1817 
   1818 		bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
   1819 		    BUS_DMASYNC_POSTREAD);
   1820 
   1821 		m = cdata->mvgbe_rx_chain[idx].mvgbe_mbuf;
   1822 		cdata->mvgbe_rx_chain[idx].mvgbe_mbuf = NULL;
   1823 		total_len = cur_rx->bytecnt;
   1824 		rxstat = cur_rx->cmdsts;
   1825 		bufsize = cur_rx->bufsize;
   1826 
   1827 		cdata->mvgbe_rx_map[idx] = NULL;
   1828 
   1829 		idx = MVGBE_RX_RING_NEXT(idx);
   1830 
   1831 		if (rxstat & MVGBE_ERROR_SUMMARY) {
   1832 #if 0
   1833 			int err = rxstat & MVGBE_RX_ERROR_CODE_MASK;
   1834 
   1835 			if (err == MVGBE_RX_CRC_ERROR)
   1836 				ifp->if_ierrors++;
   1837 			if (err == MVGBE_RX_OVERRUN_ERROR)
   1838 				ifp->if_ierrors++;
   1839 			if (err == MVGBE_RX_MAX_FRAME_LEN_ERROR)
   1840 				ifp->if_ierrors++;
   1841 			if (err == MVGBE_RX_RESOURCE_ERROR)
   1842 				ifp->if_ierrors++;
   1843 #else
   1844 			ifp->if_ierrors++;
   1845 #endif
   1846 			mvgbe_newbuf(sc, cur, m, dmamap);
   1847 			continue;
   1848 		}
   1849 
   1850 		if (rxstat & MVGBE_RX_IP_FRAME_TYPE) {
   1851 			int flgs = 0;
   1852 
   1853 			/* Check IPv4 header checksum */
   1854 			flgs |= M_CSUM_IPv4;
   1855 			if (!(rxstat & MVGBE_RX_IP_HEADER_OK))
   1856 				flgs |= M_CSUM_IPv4_BAD;
   1857 			else if ((bufsize & MVGBE_RX_IP_FRAGMENT) == 0) {
   1858 				/*
   1859 				 * Check TCPv4/UDPv4 checksum for
   1860 				 * non-fragmented packet only.
   1861 				 *
   1862 				 * It seemd that sometimes
   1863 				 * MVGBE_RX_L4_CHECKSUM_OK bit was set to 0
   1864 				 * even if the checksum is correct and the
   1865 				 * packet was not fragmented. So we don't set
   1866 				 * M_CSUM_TCP_UDP_BAD even if csum bit is 0.
   1867 				 */
   1868 
   1869 				if (((rxstat & MVGBE_RX_L4_TYPE_MASK) ==
   1870 					MVGBE_RX_L4_TYPE_TCP) &&
   1871 				    ((rxstat & MVGBE_RX_L4_CHECKSUM_OK) != 0))
   1872 					flgs |= M_CSUM_TCPv4;
   1873 				else if (((rxstat & MVGBE_RX_L4_TYPE_MASK) ==
   1874 					MVGBE_RX_L4_TYPE_UDP) &&
   1875 				    ((rxstat & MVGBE_RX_L4_CHECKSUM_OK) != 0))
   1876 					flgs |= M_CSUM_UDPv4;
   1877 			}
   1878 			m->m_pkthdr.csum_flags = flgs;
   1879 		}
   1880 
   1881 		/*
   1882 		 * Try to allocate a new jumbo buffer. If that
   1883 		 * fails, copy the packet to mbufs and put the
   1884 		 * jumbo buffer back in the ring so it can be
   1885 		 * re-used. If allocating mbufs fails, then we
   1886 		 * have to drop the packet.
   1887 		 */
   1888 		if (mvgbe_newbuf(sc, cur, NULL, dmamap) == ENOBUFS) {
   1889 			struct mbuf *m0;
   1890 
   1891 			m0 = m_devget(mtod(m, char *), total_len, 0, ifp, NULL);
   1892 			mvgbe_newbuf(sc, cur, m, dmamap);
   1893 			if (m0 == NULL) {
   1894 				aprint_error_ifnet(ifp,
   1895 				    "no receive buffers available --"
   1896 				    " packet dropped!\n");
   1897 				ifp->if_ierrors++;
   1898 				continue;
   1899 			}
   1900 			m = m0;
   1901 		} else {
   1902 			m->m_pkthdr.rcvif = ifp;
   1903 			m->m_pkthdr.len = m->m_len = total_len;
   1904 		}
   1905 
   1906 		/* Skip on first 2byte (HW header) */
   1907 		m_adj(m,  MVGBE_HWHEADER_SIZE);
   1908 		m->m_flags |= M_HASFCS;
   1909 
   1910 		ifp->if_ipackets++;
   1911 
   1912 		bpf_mtap(ifp, m);
   1913 
   1914 		/* pass it on. */
   1915 		(*ifp->if_input)(ifp, m);
   1916 	}
   1917 }
   1918 
   1919 static void
   1920 mvgbe_txeof(struct mvgbe_softc *sc)
   1921 {
   1922 	struct mvgbe_chain_data *cdata = &sc->sc_cdata;
   1923 	struct mvgbe_tx_desc *cur_tx;
   1924 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1925 	struct mvgbe_txmap_entry *entry;
   1926 	int idx;
   1927 
   1928 	DPRINTFN(3, ("mvgbe_txeof\n"));
   1929 
   1930 	/*
   1931 	 * Go through our tx ring and free mbufs for those
   1932 	 * frames that have been sent.
   1933 	 */
   1934 	idx = cdata->mvgbe_tx_cons;
   1935 	while (idx != cdata->mvgbe_tx_prod) {
   1936 		MVGBE_CDTXSYNC(sc, idx, 1,
   1937 		    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
   1938 
   1939 		cur_tx = &sc->sc_rdata->mvgbe_tx_ring[idx];
   1940 #ifdef MVGBE_DEBUG
   1941 		if (mvgbe_debug >= 3)
   1942 			mvgbe_dump_txdesc(cur_tx, idx);
   1943 #endif
   1944 		if ((cur_tx->cmdsts & MVGBE_BUFFER_OWNED_MASK) ==
   1945 		    MVGBE_BUFFER_OWNED_BY_DMA) {
   1946 			MVGBE_CDTXSYNC(sc, idx, 1, BUS_DMASYNC_PREREAD);
   1947 			break;
   1948 		}
   1949 		if (cur_tx->cmdsts & MVGBE_TX_LAST_DESC)
   1950 			ifp->if_opackets++;
   1951 		if (cur_tx->cmdsts & MVGBE_ERROR_SUMMARY) {
   1952 			int err = cur_tx->cmdsts & MVGBE_TX_ERROR_CODE_MASK;
   1953 
   1954 			if (err == MVGBE_TX_LATE_COLLISION_ERROR)
   1955 				ifp->if_collisions++;
   1956 			if (err == MVGBE_TX_UNDERRUN_ERROR)
   1957 				ifp->if_oerrors++;
   1958 			if (err == MVGBE_TX_EXCESSIVE_COLLISION_ERRO)
   1959 				ifp->if_collisions++;
   1960 		}
   1961 		if (cdata->mvgbe_tx_chain[idx].mvgbe_mbuf != NULL) {
   1962 			entry = cdata->mvgbe_tx_map[idx];
   1963 
   1964 			m_freem(cdata->mvgbe_tx_chain[idx].mvgbe_mbuf);
   1965 			cdata->mvgbe_tx_chain[idx].mvgbe_mbuf = NULL;
   1966 
   1967 			bus_dmamap_sync(sc->sc_dmat, entry->dmamap, 0,
   1968 			    entry->dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
   1969 
   1970 			bus_dmamap_unload(sc->sc_dmat, entry->dmamap);
   1971 			SIMPLEQ_INSERT_TAIL(&sc->sc_txmap_head, entry, link);
   1972 			cdata->mvgbe_tx_map[idx] = NULL;
   1973 		}
   1974 		cdata->mvgbe_tx_cnt--;
   1975 		idx = MVGBE_TX_RING_NEXT(idx);
   1976 	}
   1977 	if (cdata->mvgbe_tx_cnt == 0)
   1978 		ifp->if_timer = 0;
   1979 
   1980 	if (cdata->mvgbe_tx_cnt < MVGBE_TX_RING_CNT - 2)
   1981 		ifp->if_flags &= ~IFF_OACTIVE;
   1982 
   1983 	cdata->mvgbe_tx_cons = idx;
   1984 }
   1985 
   1986 static uint8_t
   1987 mvgbe_crc8(const uint8_t *data, size_t size)
   1988 {
   1989 	int bit;
   1990 	uint8_t byte;
   1991 	uint8_t crc = 0;
   1992 	const uint8_t poly = 0x07;
   1993 
   1994 	while(size--)
   1995 	  for (byte = *data++, bit = NBBY-1; bit >= 0; bit--)
   1996 	    crc = (crc << 1) ^ ((((crc >> 7) ^ (byte >> bit)) & 1) ? poly : 0);
   1997 
   1998 	return crc;
   1999 }
   2000 
   2001 CTASSERT(MVGBE_NDFSMT == MVGBE_NDFOMT);
   2002 
   2003 static void
   2004 mvgbe_filter_setup(struct mvgbe_softc *sc)
   2005 {
   2006 	struct ethercom *ec = &sc->sc_ethercom;
   2007 	struct ifnet *ifp= &sc->sc_ethercom.ec_if;
   2008 	struct ether_multi *enm;
   2009 	struct ether_multistep step;
   2010 	uint32_t dfut[MVGBE_NDFUT], dfsmt[MVGBE_NDFSMT], dfomt[MVGBE_NDFOMT];
   2011 	uint32_t pxc;
   2012 	int i;
   2013 	const uint8_t special[ETHER_ADDR_LEN] = {0x01,0x00,0x5e,0x00,0x00,0x00};
   2014 
   2015 	memset(dfut, 0, sizeof(dfut));
   2016 	memset(dfsmt, 0, sizeof(dfsmt));
   2017 	memset(dfomt, 0, sizeof(dfomt));
   2018 
   2019 	if (ifp->if_flags & (IFF_ALLMULTI|IFF_PROMISC)) {
   2020 		goto allmulti;
   2021 	}
   2022 
   2023 	ETHER_FIRST_MULTI(step, ec, enm);
   2024 	while (enm != NULL) {
   2025 		if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
   2026 			/* ranges are complex and somewhat rare */
   2027 			goto allmulti;
   2028 		}
   2029 		/* chip handles some IPv4 multicast specially */
   2030 		if (memcmp(enm->enm_addrlo, special, 5) == 0) {
   2031 			i = enm->enm_addrlo[5];
   2032 			dfsmt[i>>2] =
   2033 			    MVGBE_DF(i&3, MVGBE_DF_QUEUE(0) | MVGBE_DF_PASS);
   2034 		} else {
   2035 			i = mvgbe_crc8(enm->enm_addrlo, ETHER_ADDR_LEN);
   2036 			dfomt[i>>2] =
   2037 			    MVGBE_DF(i&3, MVGBE_DF_QUEUE(0) | MVGBE_DF_PASS);
   2038 		}
   2039 
   2040 		ETHER_NEXT_MULTI(step, enm);
   2041 	}
   2042 	goto set;
   2043 
   2044 allmulti:
   2045 	if (ifp->if_flags & (IFF_ALLMULTI|IFF_PROMISC)) {
   2046 		for (i = 0; i < MVGBE_NDFSMT; i++) {
   2047 			dfsmt[i] = dfomt[i] =
   2048 			    MVGBE_DF(0, MVGBE_DF_QUEUE(0) | MVGBE_DF_PASS) |
   2049 			    MVGBE_DF(1, MVGBE_DF_QUEUE(0) | MVGBE_DF_PASS) |
   2050 			    MVGBE_DF(2, MVGBE_DF_QUEUE(0) | MVGBE_DF_PASS) |
   2051 			    MVGBE_DF(3, MVGBE_DF_QUEUE(0) | MVGBE_DF_PASS);
   2052 		}
   2053 	}
   2054 
   2055 set:
   2056 	pxc = MVGBE_READ(sc, MVGBE_PXC);
   2057 	pxc &= ~MVGBE_PXC_UPM;
   2058 	pxc |= MVGBE_PXC_RB | MVGBE_PXC_RBIP | MVGBE_PXC_RBARP;
   2059 	if (ifp->if_flags & IFF_BROADCAST) {
   2060 		pxc &= ~(MVGBE_PXC_RB | MVGBE_PXC_RBIP | MVGBE_PXC_RBARP);
   2061 	}
   2062 	if (ifp->if_flags & IFF_PROMISC) {
   2063 		pxc |= MVGBE_PXC_UPM;
   2064 	}
   2065 	MVGBE_WRITE(sc, MVGBE_PXC, pxc);
   2066 
   2067 	/* Set Destination Address Filter Unicast Table */
   2068 	i = sc->sc_enaddr[5] & 0xf;		/* last nibble */
   2069 	dfut[i>>2] = MVGBE_DF(i&3, MVGBE_DF_QUEUE(0) | MVGBE_DF_PASS);
   2070 	MVGBE_WRITE_FILTER(sc, MVGBE_DFUT, dfut, MVGBE_NDFUT);
   2071 
   2072 	/* Set Destination Address Filter Multicast Tables */
   2073 	MVGBE_WRITE_FILTER(sc, MVGBE_DFSMT, dfsmt, MVGBE_NDFSMT);
   2074 	MVGBE_WRITE_FILTER(sc, MVGBE_DFOMT, dfomt, MVGBE_NDFOMT);
   2075 }
   2076 
   2077 #ifdef MVGBE_DEBUG
   2078 static void
   2079 mvgbe_dump_txdesc(struct mvgbe_tx_desc *desc, int idx)
   2080 {
   2081 #define DESC_PRINT(X)					\
   2082 	if (X)						\
   2083 		printf("txdesc[%d]." #X "=%#x\n", idx, X);
   2084 
   2085 #if BYTE_ORDER == BIG_ENDIAN
   2086        DESC_PRINT(desc->bytecnt);
   2087        DESC_PRINT(desc->l4ichk);
   2088        DESC_PRINT(desc->cmdsts);
   2089        DESC_PRINT(desc->nextdescptr);
   2090        DESC_PRINT(desc->bufptr);
   2091 #else	/* LITTLE_ENDIAN */
   2092        DESC_PRINT(desc->cmdsts);
   2093        DESC_PRINT(desc->l4ichk);
   2094        DESC_PRINT(desc->bytecnt);
   2095        DESC_PRINT(desc->bufptr);
   2096        DESC_PRINT(desc->nextdescptr);
   2097 #endif
   2098 #undef DESC_PRINT
   2099 }
   2100 #endif
   2101 
   2102 SYSCTL_SETUP(sysctl_mvgbe, "sysctl mvgbe subtree setup")
   2103 {
   2104 	int rc;
   2105 	const struct sysctlnode *node;
   2106 
   2107 	if ((rc = sysctl_createv(clog, 0, NULL, NULL,
   2108 	    0, CTLTYPE_NODE, "hw", NULL,
   2109 	    NULL, 0, NULL, 0, CTL_HW, CTL_EOL)) != 0) {
   2110 		goto err;
   2111 	}
   2112 
   2113 	if ((rc = sysctl_createv(clog, 0, NULL, &node,
   2114 	    0, CTLTYPE_NODE, "mvgbe",
   2115 	    SYSCTL_DESCR("mvgbe interface controls"),
   2116 	    NULL, 0, NULL, 0, CTL_HW, CTL_CREATE, CTL_EOL)) != 0) {
   2117 		goto err;
   2118 	}
   2119 
   2120 	mvgbe_root_num = node->sysctl_num;
   2121 	return;
   2122 
   2123 err:
   2124 	aprint_error("%s: syctl_createv failed (rc = %d)\n", __func__, rc);
   2125 }
   2126 
   2127 static void
   2128 sysctl_mvgbe_init(struct mvgbe_softc *sc)
   2129 {
   2130 	const struct sysctlnode *node;
   2131 	int mvgbe_nodenum;
   2132 
   2133 	if (sysctl_createv(&sc->mvgbe_clog, 0, NULL, &node,
   2134 		0, CTLTYPE_NODE, device_xname(sc->sc_dev),
   2135 		SYSCTL_DESCR("mvgbe per-controller controls"),
   2136 		NULL, 0, NULL, 0, CTL_HW, mvgbe_root_num, CTL_CREATE,
   2137 		CTL_EOL) != 0) {
   2138 		aprint_normal_dev(sc->sc_dev, "couldn't create sysctl node\n");
   2139 		return;
   2140 	}
   2141 	mvgbe_nodenum = node->sysctl_num;
   2142 
   2143 	/* interrupt moderation sysctls */
   2144 	if (sysctl_createv(&sc->mvgbe_clog, 0, NULL, &node,
   2145 		CTLFLAG_READWRITE, CTLTYPE_INT, "ipginttx",
   2146 		SYSCTL_DESCR("mvgbe TX interrupt moderation timer"),
   2147 		mvgbe_sysctl_ipginttx, 0, (void *)sc,
   2148 		0, CTL_HW, mvgbe_root_num, mvgbe_nodenum, CTL_CREATE,
   2149 		CTL_EOL) != 0) {
   2150 		aprint_normal_dev(sc->sc_dev,
   2151 		    "couldn't create ipginttx sysctl node\n");
   2152 	}
   2153 	if (sysctl_createv(&sc->mvgbe_clog, 0, NULL, &node,
   2154 		CTLFLAG_READWRITE, CTLTYPE_INT, "ipgintrx",
   2155 		SYSCTL_DESCR("mvgbe RX interrupt moderation timer"),
   2156 		mvgbe_sysctl_ipgintrx, 0, (void *)sc,
   2157 		0, CTL_HW, mvgbe_root_num, mvgbe_nodenum, CTL_CREATE,
   2158 		CTL_EOL) != 0) {
   2159 		aprint_normal_dev(sc->sc_dev,
   2160 		    "couldn't create ipginttx sysctl node\n");
   2161 	}
   2162 }
   2163 
   2164 static int
   2165 mvgbe_sysctl_ipginttx(SYSCTLFN_ARGS)
   2166 {
   2167 	int error;
   2168 	unsigned int t;
   2169 	struct sysctlnode node;
   2170 	struct mvgbec_softc *csc;
   2171 	struct mvgbe_softc *sc;
   2172 
   2173 	node = *rnode;
   2174 	sc = node.sysctl_data;
   2175 	csc = device_private(device_parent(sc->sc_dev));
   2176 	t = sc->sc_ipginttx;
   2177 	node.sysctl_data = &t;
   2178 	error = sysctl_lookup(SYSCTLFN_CALL(&node));
   2179 	if (error || newp == NULL)
   2180 		return error;
   2181 
   2182 	if (mvgbe_ipginttx(csc, sc, t) < 0)
   2183 		return EINVAL;
   2184 	/*
   2185 	 * update the softc with sysctl-changed value, and mark
   2186 	 * for hardware update
   2187 	 */
   2188 	sc->sc_ipginttx = t;
   2189 
   2190 	return 0;
   2191 }
   2192 
   2193 static int
   2194 mvgbe_sysctl_ipgintrx(SYSCTLFN_ARGS)
   2195 {
   2196 	int error;
   2197 	unsigned int t;
   2198 	struct sysctlnode node;
   2199 	struct mvgbec_softc *csc;
   2200 	struct mvgbe_softc *sc;
   2201 
   2202 	node = *rnode;
   2203 	sc = node.sysctl_data;
   2204 	csc = device_private(device_parent(sc->sc_dev));
   2205 	t = sc->sc_ipgintrx;
   2206 	node.sysctl_data = &t;
   2207 	error = sysctl_lookup(SYSCTLFN_CALL(&node));
   2208 	if (error || newp == NULL)
   2209 		return error;
   2210 
   2211 	if (mvgbe_ipgintrx(csc, sc, t) < 0)
   2212 		return EINVAL;
   2213 	/*
   2214 	 * update the softc with sysctl-changed value, and mark
   2215 	 * for hardware update
   2216 	 */
   2217 	sc->sc_ipgintrx = t;
   2218 
   2219 	return 0;
   2220 }
   2221