if_mvgbe.c revision 1.59.8.1 1 /* $NetBSD: if_mvgbe.c,v 1.59.8.1 2021/03/22 02:01:01 thorpej Exp $ */
2 /*
3 * Copyright (c) 2007, 2008, 2013 KIYOHARA Takashi
4 * All rights reserved.
5 *
6 * Redistribution and use in source and binary forms, with or without
7 * modification, are permitted provided that the following conditions
8 * are met:
9 * 1. Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * 2. Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 *
15 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
16 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
17 * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
18 * DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
19 * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
20 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
21 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
22 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
23 * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
24 * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
25 * POSSIBILITY OF SUCH DAMAGE.
26 */
27 #include <sys/cdefs.h>
28 __KERNEL_RCSID(0, "$NetBSD: if_mvgbe.c,v 1.59.8.1 2021/03/22 02:01:01 thorpej Exp $");
29
30 #include "opt_multiprocessor.h"
31
32 #if defined MULTIPROCESSOR
33 #warning Queue Management Method 'Counters' not support. Please use mvxpe instead of this.
34 #endif
35
36 #include <sys/param.h>
37 #include <sys/bus.h>
38 #include <sys/callout.h>
39 #include <sys/device.h>
40 #include <sys/endian.h>
41 #include <sys/errno.h>
42 #include <sys/evcnt.h>
43 #include <sys/kernel.h>
44 #include <sys/kmem.h>
45 #include <sys/mutex.h>
46 #include <sys/sockio.h>
47 #include <sys/sysctl.h>
48
49 #include <dev/marvell/marvellreg.h>
50 #include <dev/marvell/marvellvar.h>
51 #include <dev/marvell/mvgbereg.h>
52
53 #include <net/if.h>
54 #include <net/if_ether.h>
55 #include <net/if_media.h>
56
57 #include <netinet/in.h>
58 #include <netinet/in_systm.h>
59 #include <netinet/ip.h>
60
61 #include <net/bpf.h>
62 #include <sys/rndsource.h>
63
64 #include <dev/mii/mii.h>
65 #include <dev/mii/miivar.h>
66
67 #include "locators.h"
68
69 /* #define MVGBE_DEBUG 3 */
70 #ifdef MVGBE_DEBUG
71 #define DPRINTF(x) if (mvgbe_debug) printf x
72 #define DPRINTFN(n, x) if (mvgbe_debug >= (n)) printf x
73 int mvgbe_debug = MVGBE_DEBUG;
74 #else
75 #define DPRINTF(x)
76 #define DPRINTFN(n, x)
77 #endif
78
79
80 #define MVGBE_READ(sc, reg) \
81 bus_space_read_4((sc)->sc_iot, (sc)->sc_ioh, (reg))
82 #define MVGBE_WRITE(sc, reg, val) \
83 bus_space_write_4((sc)->sc_iot, (sc)->sc_ioh, (reg), (val))
84 #define MVGBE_READ_FILTER(sc, reg, val, c) \
85 bus_space_read_region_4((sc)->sc_iot, (sc)->sc_dafh, (reg), (val), (c))
86 #define MVGBE_WRITE_FILTER(sc, reg, val, c) \
87 bus_space_write_region_4((sc)->sc_iot, (sc)->sc_dafh, (reg), (val), (c))
88
89 #define MVGBE_LINKUP_READ(sc) \
90 bus_space_read_4((sc)->sc_iot, (sc)->sc_linkup.ioh, 0)
91 #define MVGBE_IS_LINKUP(sc) (MVGBE_LINKUP_READ(sc) & (sc)->sc_linkup.bit)
92
93 #define MVGBE_TX_RING_CNT 256
94 #define MVGBE_TX_RING_MSK (MVGBE_TX_RING_CNT - 1)
95 #define MVGBE_TX_RING_NEXT(x) (((x) + 1) & MVGBE_TX_RING_MSK)
96 #define MVGBE_RX_RING_CNT 256
97 #define MVGBE_RX_RING_MSK (MVGBE_RX_RING_CNT - 1)
98 #define MVGBE_RX_RING_NEXT(x) (((x) + 1) & MVGBE_RX_RING_MSK)
99
100 CTASSERT(MVGBE_TX_RING_CNT > 1 && MVGBE_TX_RING_NEXT(MVGBE_TX_RING_CNT) ==
101 (MVGBE_TX_RING_CNT + 1) % MVGBE_TX_RING_CNT);
102 CTASSERT(MVGBE_RX_RING_CNT > 1 && MVGBE_RX_RING_NEXT(MVGBE_RX_RING_CNT) ==
103 (MVGBE_RX_RING_CNT + 1) % MVGBE_RX_RING_CNT);
104
105 #define MVGBE_JSLOTS 384 /* XXXX */
106 #define MVGBE_JLEN \
107 ((MVGBE_MRU + MVGBE_HWHEADER_SIZE + MVGBE_RXBUF_ALIGN - 1) & \
108 ~MVGBE_RXBUF_MASK)
109 #define MVGBE_NTXSEG 30
110 #define MVGBE_JPAGESZ PAGE_SIZE
111 #define MVGBE_RESID \
112 (MVGBE_JPAGESZ - (MVGBE_JLEN * MVGBE_JSLOTS) % MVGBE_JPAGESZ)
113 #define MVGBE_JMEM \
114 ((MVGBE_JLEN * MVGBE_JSLOTS) + MVGBE_RESID)
115
116 #define MVGBE_TX_RING_ADDR(sc, i) \
117 ((sc)->sc_ring_map->dm_segs[0].ds_addr + \
118 offsetof(struct mvgbe_ring_data, mvgbe_tx_ring[(i)]))
119
120 #define MVGBE_RX_RING_ADDR(sc, i) \
121 ((sc)->sc_ring_map->dm_segs[0].ds_addr + \
122 offsetof(struct mvgbe_ring_data, mvgbe_rx_ring[(i)]))
123
124 #define MVGBE_CDOFF(x) offsetof(struct mvgbe_ring_data, x)
125 #define MVGBE_CDTXOFF(x) MVGBE_CDOFF(mvgbe_tx_ring[(x)])
126 #define MVGBE_CDRXOFF(x) MVGBE_CDOFF(mvgbe_rx_ring[(x)])
127
128 #define MVGBE_CDTXSYNC(sc, x, n, ops) \
129 do { \
130 int __x, __n; \
131 const int __descsize = sizeof(struct mvgbe_tx_desc); \
132 \
133 __x = (x); \
134 __n = (n); \
135 \
136 /* If it will wrap around, sync to the end of the ring. */ \
137 if ((__x + __n) > MVGBE_TX_RING_CNT) { \
138 bus_dmamap_sync((sc)->sc_dmat, \
139 (sc)->sc_ring_map, MVGBE_CDTXOFF(__x), \
140 __descsize * (MVGBE_TX_RING_CNT - __x), (ops)); \
141 __n -= (MVGBE_TX_RING_CNT - __x); \
142 __x = 0; \
143 } \
144 \
145 /* Now sync whatever is left. */ \
146 bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_ring_map, \
147 MVGBE_CDTXOFF((__x)), __descsize * __n, (ops)); \
148 } while (0 /*CONSTCOND*/)
149
150 #define MVGBE_CDRXSYNC(sc, x, ops) \
151 do { \
152 bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_ring_map, \
153 MVGBE_CDRXOFF((x)), sizeof(struct mvgbe_rx_desc), (ops)); \
154 } while (/*CONSTCOND*/0)
155
156 #define MVGBE_IPGINTTX_DEFAULT 768
157 #define MVGBE_IPGINTRX_DEFAULT 768
158
159 #ifdef MVGBE_EVENT_COUNTERS
160 #define MVGBE_EVCNT_INCR(ev) (ev)->ev_count++
161 #define MVGBE_EVCNT_ADD(ev, val) (ev)->ev_count += (val)
162 #else
163 #define MVGBE_EVCNT_INCR(ev) /* nothing */
164 #define MVGBE_EVCNT_ADD(ev, val) /* nothing */
165 #endif
166
167 struct mvgbe_jpool_entry {
168 int slot;
169 LIST_ENTRY(mvgbe_jpool_entry) jpool_entries;
170 };
171
172 struct mvgbe_chain {
173 void *mvgbe_desc;
174 struct mbuf *mvgbe_mbuf;
175 struct mvgbe_chain *mvgbe_next;
176 };
177
178 struct mvgbe_txmap_entry {
179 bus_dmamap_t dmamap;
180 SIMPLEQ_ENTRY(mvgbe_txmap_entry) link;
181 };
182
183 struct mvgbe_chain_data {
184 struct mvgbe_chain mvgbe_tx_chain[MVGBE_TX_RING_CNT];
185 struct mvgbe_txmap_entry *mvgbe_tx_map[MVGBE_TX_RING_CNT];
186 int mvgbe_tx_prod;
187 int mvgbe_tx_cons;
188 int mvgbe_tx_cnt;
189
190 struct mvgbe_chain mvgbe_rx_chain[MVGBE_RX_RING_CNT];
191 bus_dmamap_t mvgbe_rx_map[MVGBE_RX_RING_CNT];
192 bus_dmamap_t mvgbe_rx_jumbo_map;
193 int mvgbe_rx_prod;
194 int mvgbe_rx_cons;
195 int mvgbe_rx_cnt;
196
197 /* Stick the jumbo mem management stuff here too. */
198 void *mvgbe_jslots[MVGBE_JSLOTS];
199 void *mvgbe_jumbo_buf;
200 };
201
202 struct mvgbe_ring_data {
203 struct mvgbe_tx_desc mvgbe_tx_ring[MVGBE_TX_RING_CNT];
204 struct mvgbe_rx_desc mvgbe_rx_ring[MVGBE_RX_RING_CNT];
205 };
206
207 struct mvgbec_softc {
208 device_t sc_dev;
209
210 bus_space_tag_t sc_iot;
211 bus_space_handle_t sc_ioh;
212
213 kmutex_t sc_mtx;
214
215 int sc_flags;
216 };
217
218 struct mvgbe_softc {
219 device_t sc_dev;
220 int sc_port;
221 uint32_t sc_version;
222
223 bus_space_tag_t sc_iot;
224 bus_space_handle_t sc_ioh;
225 bus_space_handle_t sc_dafh; /* dest address filter handle */
226 bus_dma_tag_t sc_dmat;
227
228 struct ethercom sc_ethercom;
229 struct mii_data sc_mii;
230 uint8_t sc_enaddr[ETHER_ADDR_LEN]; /* station addr */
231
232 callout_t sc_tick_ch; /* tick callout */
233
234 struct mvgbe_chain_data sc_cdata;
235 struct mvgbe_ring_data *sc_rdata;
236 bus_dmamap_t sc_ring_map;
237 u_short sc_if_flags;
238 unsigned int sc_ipginttx;
239 unsigned int sc_ipgintrx;
240 int sc_wdogsoft;
241
242 LIST_HEAD(__mvgbe_jfreehead, mvgbe_jpool_entry) sc_jfree_listhead;
243 LIST_HEAD(__mvgbe_jinusehead, mvgbe_jpool_entry) sc_jinuse_listhead;
244 SIMPLEQ_HEAD(__mvgbe_txmaphead, mvgbe_txmap_entry) sc_txmap_head;
245
246 struct {
247 bus_space_handle_t ioh;
248 uint32_t bit;
249 } sc_linkup;
250 uint32_t sc_cmdsts_opts;
251
252 krndsource_t sc_rnd_source;
253 struct sysctllog *mvgbe_clog;
254 #ifdef MVGBE_EVENT_COUNTERS
255 struct evcnt sc_ev_rxoverrun;
256 struct evcnt sc_ev_wdogsoft;
257 #endif
258 };
259
260
261 /* Gigabit Ethernet Unit Global part functions */
262
263 static int mvgbec_match(device_t, struct cfdata *, void *);
264 static void mvgbec_attach(device_t, device_t, void *);
265
266 static int mvgbec_print(void *, const char *);
267 static int mvgbec_search(device_t, cfdata_t, const int *, void *);
268
269 /* MII funcstions */
270 static int mvgbec_miibus_readreg(device_t, int, int, uint16_t *);
271 static int mvgbec_miibus_writereg(device_t, int, int, uint16_t);
272 static void mvgbec_miibus_statchg(struct ifnet *);
273
274 static void mvgbec_wininit(struct mvgbec_softc *, enum marvell_tags *);
275
276 /* Gigabit Ethernet Port part functions */
277
278 static int mvgbe_match(device_t, struct cfdata *, void *);
279 static void mvgbe_attach(device_t, device_t, void *);
280
281 static void mvgbe_tick(void *);
282 static int mvgbe_intr(void *);
283
284 static void mvgbe_start(struct ifnet *);
285 static int mvgbe_ioctl(struct ifnet *, u_long, void *);
286 static int mvgbe_init(struct ifnet *);
287 static void mvgbe_stop(struct ifnet *, int);
288 static void mvgbe_watchdog(struct ifnet *);
289
290 static int mvgbe_ifflags_cb(struct ethercom *);
291
292 static int mvgbe_mediachange(struct ifnet *);
293 static void mvgbe_mediastatus(struct ifnet *, struct ifmediareq *);
294
295 static int mvgbe_init_rx_ring(struct mvgbe_softc *);
296 static int mvgbe_init_tx_ring(struct mvgbe_softc *);
297 static int mvgbe_newbuf(struct mvgbe_softc *, int, struct mbuf *, bus_dmamap_t);
298 static int mvgbe_alloc_jumbo_mem(struct mvgbe_softc *);
299 static void *mvgbe_jalloc(struct mvgbe_softc *);
300 static void mvgbe_jfree(struct mbuf *, void *, size_t, void *);
301 static int mvgbe_encap(struct mvgbe_softc *, struct mbuf *, uint32_t *);
302 static void mvgbe_rxeof(struct mvgbe_softc *);
303 static void mvgbe_txeof(struct mvgbe_softc *);
304 static uint8_t mvgbe_crc8(const uint8_t *, size_t);
305 static void mvgbe_filter_setup(struct mvgbe_softc *);
306 #ifdef MVGBE_DEBUG
307 static void mvgbe_dump_txdesc(struct mvgbe_tx_desc *, int);
308 #endif
309 static int mvgbe_ipginttx(struct mvgbec_softc *, struct mvgbe_softc *,
310 unsigned int);
311 static int mvgbe_ipgintrx(struct mvgbec_softc *, struct mvgbe_softc *,
312 unsigned int);
313 static void sysctl_mvgbe_init(struct mvgbe_softc *);
314 static int mvgbe_sysctl_ipginttx(SYSCTLFN_PROTO);
315 static int mvgbe_sysctl_ipgintrx(SYSCTLFN_PROTO);
316
317 CFATTACH_DECL_NEW(mvgbec_gt, sizeof(struct mvgbec_softc),
318 mvgbec_match, mvgbec_attach, NULL, NULL);
319 CFATTACH_DECL_NEW(mvgbec_mbus, sizeof(struct mvgbec_softc),
320 mvgbec_match, mvgbec_attach, NULL, NULL);
321
322 CFATTACH_DECL_NEW(mvgbe, sizeof(struct mvgbe_softc),
323 mvgbe_match, mvgbe_attach, NULL, NULL);
324
325 device_t mvgbec0 = NULL;
326 static int mvgbe_root_num;
327
328 struct mvgbe_port {
329 int model;
330 int unit;
331 int ports;
332 int irqs[3];
333 int flags;
334 #define FLAGS_FIX_TQTB (1 << 0)
335 #define FLAGS_FIX_MTU (1 << 1)
336 #define FLAGS_IPG1 (1 << 2)
337 #define FLAGS_IPG2 (1 << 3)
338 #define FLAGS_HAS_PV (1 << 4) /* Has Port Version Register */
339 } mvgbe_ports[] = {
340 { MARVELL_DISCOVERY_II, 0, 3, { 32, 33, 34 }, 0 },
341 { MARVELL_DISCOVERY_III, 0, 3, { 32, 33, 34 }, 0 },
342 #if 0
343 { MARVELL_DISCOVERY_LT, 0, ?, { }, 0 },
344 { MARVELL_DISCOVERY_V, 0, ?, { }, 0 },
345 { MARVELL_DISCOVERY_VI, 0, ?, { }, 0 },
346 #endif
347 { MARVELL_ORION_1_88F5082, 0, 1, { 21 }, FLAGS_FIX_MTU },
348 { MARVELL_ORION_1_88F5180N, 0, 1, { 21 }, FLAGS_FIX_MTU },
349 { MARVELL_ORION_1_88F5181, 0, 1, { 21 }, FLAGS_FIX_MTU | FLAGS_IPG1 },
350 { MARVELL_ORION_1_88F5182, 0, 1, { 21 }, FLAGS_FIX_MTU | FLAGS_IPG1 },
351 { MARVELL_ORION_2_88F5281, 0, 1, { 21 }, FLAGS_FIX_MTU | FLAGS_IPG1 },
352 { MARVELL_ORION_1_88F6082, 0, 1, { 21 }, FLAGS_FIX_MTU },
353 { MARVELL_ORION_1_88W8660, 0, 1, { 21 }, FLAGS_FIX_MTU },
354
355 { MARVELL_KIRKWOOD_88F6180, 0, 1, { 11 }, FLAGS_FIX_TQTB | FLAGS_IPG2 },
356 { MARVELL_KIRKWOOD_88F6192, 0, 1, { 11 }, FLAGS_FIX_TQTB | FLAGS_IPG2 },
357 { MARVELL_KIRKWOOD_88F6192, 1, 1, { 15 }, FLAGS_FIX_TQTB | FLAGS_IPG2 },
358 { MARVELL_KIRKWOOD_88F6281, 0, 1, { 11 }, FLAGS_FIX_TQTB | FLAGS_IPG2 },
359 { MARVELL_KIRKWOOD_88F6281, 1, 1, { 15 }, FLAGS_FIX_TQTB | FLAGS_IPG2 },
360 { MARVELL_KIRKWOOD_88F6282, 0, 1, { 11 }, FLAGS_FIX_TQTB | FLAGS_IPG2 },
361 { MARVELL_KIRKWOOD_88F6282, 1, 1, { 15 }, FLAGS_FIX_TQTB | FLAGS_IPG2 },
362
363 { MARVELL_MV78XX0_MV78100, 0, 1, { 40 }, FLAGS_FIX_TQTB | FLAGS_IPG2 },
364 { MARVELL_MV78XX0_MV78100, 1, 1, { 44 }, FLAGS_FIX_TQTB | FLAGS_IPG2 },
365 { MARVELL_MV78XX0_MV78200, 0, 1, { 40 }, FLAGS_FIX_TQTB | FLAGS_IPG2 },
366 { MARVELL_MV78XX0_MV78200, 1, 1, { 44 }, FLAGS_FIX_TQTB | FLAGS_IPG2 },
367 { MARVELL_MV78XX0_MV78200, 2, 1, { 48 }, FLAGS_FIX_TQTB | FLAGS_IPG2 },
368 { MARVELL_MV78XX0_MV78200, 3, 1, { 52 }, FLAGS_FIX_TQTB | FLAGS_IPG2 },
369
370 { MARVELL_DOVE_88AP510, 0, 1, { 29 }, FLAGS_FIX_TQTB | FLAGS_IPG2 },
371
372 { MARVELL_ARMADAXP_MV78130, 0, 1, { 66 }, FLAGS_HAS_PV },
373 { MARVELL_ARMADAXP_MV78130, 1, 1, { 70 }, FLAGS_HAS_PV },
374 { MARVELL_ARMADAXP_MV78130, 2, 1, { 74 }, FLAGS_HAS_PV },
375 { MARVELL_ARMADAXP_MV78160, 0, 1, { 66 }, FLAGS_HAS_PV },
376 { MARVELL_ARMADAXP_MV78160, 1, 1, { 70 }, FLAGS_HAS_PV },
377 { MARVELL_ARMADAXP_MV78160, 2, 1, { 74 }, FLAGS_HAS_PV },
378 { MARVELL_ARMADAXP_MV78160, 3, 1, { 78 }, FLAGS_HAS_PV },
379 { MARVELL_ARMADAXP_MV78230, 0, 1, { 66 }, FLAGS_HAS_PV },
380 { MARVELL_ARMADAXP_MV78230, 1, 1, { 70 }, FLAGS_HAS_PV },
381 { MARVELL_ARMADAXP_MV78230, 2, 1, { 74 }, FLAGS_HAS_PV },
382 { MARVELL_ARMADAXP_MV78260, 0, 1, { 66 }, FLAGS_HAS_PV },
383 { MARVELL_ARMADAXP_MV78260, 1, 1, { 70 }, FLAGS_HAS_PV },
384 { MARVELL_ARMADAXP_MV78260, 2, 1, { 74 }, FLAGS_HAS_PV },
385 { MARVELL_ARMADAXP_MV78260, 3, 1, { 78 }, FLAGS_HAS_PV },
386 { MARVELL_ARMADAXP_MV78460, 0, 1, { 66 }, FLAGS_HAS_PV },
387 { MARVELL_ARMADAXP_MV78460, 1, 1, { 70 }, FLAGS_HAS_PV },
388 { MARVELL_ARMADAXP_MV78460, 2, 1, { 74 }, FLAGS_HAS_PV },
389 { MARVELL_ARMADAXP_MV78460, 3, 1, { 78 }, FLAGS_HAS_PV },
390
391 { MARVELL_ARMADA370_MV6707, 0, 1, { 66 }, FLAGS_HAS_PV },
392 { MARVELL_ARMADA370_MV6707, 1, 1, { 70 }, FLAGS_HAS_PV },
393 { MARVELL_ARMADA370_MV6710, 0, 1, { 66 }, FLAGS_HAS_PV },
394 { MARVELL_ARMADA370_MV6710, 1, 1, { 70 }, FLAGS_HAS_PV },
395 { MARVELL_ARMADA370_MV6W11, 0, 1, { 66 }, FLAGS_HAS_PV },
396 { MARVELL_ARMADA370_MV6W11, 1, 1, { 70 }, FLAGS_HAS_PV },
397 };
398
399
400 /* ARGSUSED */
401 static int
402 mvgbec_match(device_t parent, cfdata_t match, void *aux)
403 {
404 struct marvell_attach_args *mva = aux;
405 int i;
406
407 if (strcmp(mva->mva_name, match->cf_name) != 0)
408 return 0;
409 if (mva->mva_offset == MVA_OFFSET_DEFAULT)
410 return 0;
411
412 for (i = 0; i < __arraycount(mvgbe_ports); i++)
413 if (mva->mva_model == mvgbe_ports[i].model) {
414 mva->mva_size = MVGBE_SIZE;
415 return 1;
416 }
417 return 0;
418 }
419
420 /* ARGSUSED */
421 static void
422 mvgbec_attach(device_t parent, device_t self, void *aux)
423 {
424 struct mvgbec_softc *csc = device_private(self);
425 struct marvell_attach_args *mva = aux, gbea;
426 struct mvgbe_softc *port;
427 struct mii_softc *mii;
428 device_t child;
429 uint32_t phyaddr;
430 int i, j;
431
432 aprint_naive("\n");
433 aprint_normal(": Marvell Gigabit Ethernet Controller\n");
434
435 csc->sc_dev = self;
436 csc->sc_iot = mva->mva_iot;
437 if (bus_space_subregion(mva->mva_iot, mva->mva_ioh, mva->mva_offset,
438 mva->mva_size, &csc->sc_ioh)) {
439 aprint_error_dev(self, "Cannot map registers\n");
440 return;
441 }
442
443 if (mvgbec0 == NULL)
444 mvgbec0 = self;
445
446 phyaddr = 0;
447 MVGBE_WRITE(csc, MVGBE_PHYADDR, phyaddr);
448
449 mutex_init(&csc->sc_mtx, MUTEX_DEFAULT, IPL_NET);
450
451 /* Disable and clear Gigabit Ethernet Unit interrupts */
452 MVGBE_WRITE(csc, MVGBE_EUIM, 0);
453 MVGBE_WRITE(csc, MVGBE_EUIC, 0);
454
455 mvgbec_wininit(csc, mva->mva_tags);
456
457 memset(&gbea, 0, sizeof(gbea));
458 for (i = 0; i < __arraycount(mvgbe_ports); i++) {
459 if (mvgbe_ports[i].model != mva->mva_model ||
460 mvgbe_ports[i].unit != mva->mva_unit)
461 continue;
462
463 csc->sc_flags = mvgbe_ports[i].flags;
464
465 for (j = 0; j < mvgbe_ports[i].ports; j++) {
466 gbea.mva_name = "mvgbe";
467 gbea.mva_model = mva->mva_model;
468 gbea.mva_iot = csc->sc_iot;
469 gbea.mva_ioh = csc->sc_ioh;
470 gbea.mva_unit = j;
471 gbea.mva_dmat = mva->mva_dmat;
472 gbea.mva_irq = mvgbe_ports[i].irqs[j];
473 child = config_found(csc->sc_dev, &gbea, mvgbec_print,
474 CFARG_SUBMATCH, mvgbec_search,
475 CFARG_IATTR, "mvgbec",
476 CFARG_EOL);
477 if (child) {
478 port = device_private(child);
479 mii = LIST_FIRST(&port->sc_mii.mii_phys);
480 if (mii != NULL)
481 phyaddr |= MVGBE_PHYADDR_PHYAD(j,
482 mii->mii_phy);
483 }
484 }
485 break;
486 }
487 MVGBE_WRITE(csc, MVGBE_PHYADDR, phyaddr);
488 }
489
490 static int
491 mvgbec_print(void *aux, const char *pnp)
492 {
493 struct marvell_attach_args *gbea = aux;
494
495 if (pnp)
496 aprint_normal("%s at %s port %d",
497 gbea->mva_name, pnp, gbea->mva_unit);
498 else {
499 if (gbea->mva_unit != MVGBECCF_PORT_DEFAULT)
500 aprint_normal(" port %d", gbea->mva_unit);
501 if (gbea->mva_irq != MVGBECCF_IRQ_DEFAULT)
502 aprint_normal(" irq %d", gbea->mva_irq);
503 }
504 return UNCONF;
505 }
506
507 /* ARGSUSED */
508 static int
509 mvgbec_search(device_t parent, cfdata_t cf, const int *ldesc, void *aux)
510 {
511 struct marvell_attach_args *gbea = aux;
512
513 if (cf->cf_loc[MVGBECCF_PORT] == gbea->mva_unit &&
514 cf->cf_loc[MVGBECCF_IRQ] != MVGBECCF_IRQ_DEFAULT)
515 gbea->mva_irq = cf->cf_loc[MVGBECCF_IRQ];
516
517 return config_match(parent, cf, aux);
518 }
519
520 static int
521 mvgbec_miibus_readreg(device_t dev, int phy, int reg, uint16_t *val)
522 {
523 struct mvgbe_softc *sc = device_private(dev);
524 struct mvgbec_softc *csc;
525 struct ifnet *ifp = &sc->sc_ethercom.ec_if;
526 uint32_t smi;
527 int i, rv = 0;
528
529 if (mvgbec0 == NULL) {
530 aprint_error_ifnet(ifp, "SMI mvgbec0 not found\n");
531 return -1;
532 }
533 csc = device_private(mvgbec0);
534
535 mutex_enter(&csc->sc_mtx);
536
537 for (i = 0; i < MVGBE_PHY_TIMEOUT; i++) {
538 DELAY(1);
539 if (!(MVGBE_READ(csc, MVGBE_SMI) & MVGBE_SMI_BUSY))
540 break;
541 }
542 if (i == MVGBE_PHY_TIMEOUT) {
543 aprint_error_ifnet(ifp, "SMI busy timeout\n");
544 rv = ETIMEDOUT;
545 goto out;
546 }
547
548 smi =
549 MVGBE_SMI_PHYAD(phy) | MVGBE_SMI_REGAD(reg) | MVGBE_SMI_OPCODE_READ;
550 MVGBE_WRITE(csc, MVGBE_SMI, smi);
551
552 for (i = 0; i < MVGBE_PHY_TIMEOUT; i++) {
553 DELAY(1);
554 smi = MVGBE_READ(csc, MVGBE_SMI);
555 if (smi & MVGBE_SMI_READVALID) {
556 *val = smi & MVGBE_SMI_DATA_MASK;
557 break;
558 }
559 }
560 DPRINTFN(9, ("mvgbec_miibus_readreg: i=%d, timeout=%d\n",
561 i, MVGBE_PHY_TIMEOUT));
562 if (i >= MVGBE_PHY_TIMEOUT)
563 rv = ETIMEDOUT;
564
565 out:
566 mutex_exit(&csc->sc_mtx);
567
568 DPRINTFN(9, ("mvgbec_miibus_readreg phy=%d, reg=%#x, val=%#hx\n",
569 phy, reg, *val));
570
571 return rv;
572 }
573
574 static int
575 mvgbec_miibus_writereg(device_t dev, int phy, int reg, uint16_t val)
576 {
577 struct mvgbe_softc *sc = device_private(dev);
578 struct mvgbec_softc *csc;
579 struct ifnet *ifp = &sc->sc_ethercom.ec_if;
580 uint32_t smi;
581 int i, rv = 0;
582
583 if (mvgbec0 == NULL) {
584 aprint_error_ifnet(ifp, "SMI mvgbec0 not found\n");
585 return -1;
586 }
587 csc = device_private(mvgbec0);
588
589 DPRINTFN(9, ("mvgbec_miibus_writereg phy=%d reg=%#x val=%#x\n",
590 phy, reg, val));
591
592 mutex_enter(&csc->sc_mtx);
593
594 for (i = 0; i < MVGBE_PHY_TIMEOUT; i++) {
595 DELAY(1);
596 if (!(MVGBE_READ(csc, MVGBE_SMI) & MVGBE_SMI_BUSY))
597 break;
598 }
599 if (i == MVGBE_PHY_TIMEOUT) {
600 aprint_error_ifnet(ifp, "SMI busy timeout\n");
601 rv = ETIMEDOUT;
602 goto out;
603 }
604
605 smi = MVGBE_SMI_PHYAD(phy) | MVGBE_SMI_REGAD(reg) |
606 MVGBE_SMI_OPCODE_WRITE | (val & MVGBE_SMI_DATA_MASK);
607 MVGBE_WRITE(csc, MVGBE_SMI, smi);
608
609 for (i = 0; i < MVGBE_PHY_TIMEOUT; i++) {
610 DELAY(1);
611 if (!(MVGBE_READ(csc, MVGBE_SMI) & MVGBE_SMI_BUSY))
612 break;
613 }
614
615 out:
616 mutex_exit(&csc->sc_mtx);
617
618 if (i == MVGBE_PHY_TIMEOUT) {
619 aprint_error_ifnet(ifp, "phy write timed out\n");
620 rv = ETIMEDOUT;
621 }
622
623 return rv;
624 }
625
626 static void
627 mvgbec_miibus_statchg(struct ifnet *ifp)
628 {
629
630 /* nothing to do */
631 }
632
633
634 static void
635 mvgbec_wininit(struct mvgbec_softc *sc, enum marvell_tags *tags)
636 {
637 device_t pdev = device_parent(sc->sc_dev);
638 uint64_t base;
639 uint32_t en, ac, size;
640 int window, target, attr, rv, i;
641
642 /* First disable all address decode windows */
643 en = MVGBE_BARE_EN_MASK;
644 MVGBE_WRITE(sc, MVGBE_BARE, en);
645
646 ac = 0;
647 for (window = 0, i = 0;
648 tags[i] != MARVELL_TAG_UNDEFINED && window < MVGBE_NWINDOW; i++) {
649 rv = marvell_winparams_by_tag(pdev, tags[i],
650 &target, &attr, &base, &size);
651 if (rv != 0 || size == 0)
652 continue;
653
654 if (base > 0xffffffffULL) {
655 if (window >= MVGBE_NREMAP) {
656 aprint_error_dev(sc->sc_dev,
657 "can't remap window %d\n", window);
658 continue;
659 }
660 MVGBE_WRITE(sc, MVGBE_HA(window),
661 (base >> 32) & 0xffffffff);
662 }
663
664 MVGBE_WRITE(sc, MVGBE_BASEADDR(window),
665 MVGBE_BASEADDR_TARGET(target) |
666 MVGBE_BASEADDR_ATTR(attr) |
667 MVGBE_BASEADDR_BASE(base));
668 MVGBE_WRITE(sc, MVGBE_S(window), MVGBE_S_SIZE(size));
669
670 en &= ~(1 << window);
671 /* set full access (r/w) */
672 ac |= MVGBE_EPAP_EPAR(window, MVGBE_EPAP_AC_FA);
673 window++;
674 }
675 /* allow to access decode window */
676 MVGBE_WRITE(sc, MVGBE_EPAP, ac);
677
678 MVGBE_WRITE(sc, MVGBE_BARE, en);
679 }
680
681
682 /* ARGSUSED */
683 static int
684 mvgbe_match(device_t parent, cfdata_t match, void *aux)
685 {
686 struct marvell_attach_args *mva = aux;
687 uint32_t pbase, maddrh, maddrl;
688 prop_dictionary_t dict;
689
690 dict = device_properties(parent);
691 if (dict) {
692 if (prop_dictionary_get(dict, "mac-address"))
693 return 1;
694 }
695
696 pbase = MVGBE_PORTR_BASE + mva->mva_unit * MVGBE_PORTR_SIZE;
697 maddrh =
698 bus_space_read_4(mva->mva_iot, mva->mva_ioh, pbase + MVGBE_MACAH);
699 maddrl =
700 bus_space_read_4(mva->mva_iot, mva->mva_ioh, pbase + MVGBE_MACAL);
701 if ((maddrh | maddrl) == 0)
702 return 0;
703
704 return 1;
705 }
706
707 /* ARGSUSED */
708 static void
709 mvgbe_attach(device_t parent, device_t self, void *aux)
710 {
711 struct mvgbec_softc *csc = device_private(parent);
712 struct mvgbe_softc *sc = device_private(self);
713 struct marvell_attach_args *mva = aux;
714 struct mvgbe_txmap_entry *entry;
715 prop_dictionary_t dict;
716 prop_data_t enaddrp;
717 struct ifnet *ifp;
718 struct mii_data * const mii = &sc->sc_mii;
719 bus_dma_segment_t seg;
720 bus_dmamap_t dmamap;
721 int rseg, i;
722 uint32_t maddrh, maddrl;
723 uint8_t enaddr[ETHER_ADDR_LEN];
724 void *kva;
725
726 aprint_naive("\n");
727 aprint_normal("\n");
728
729 dict = device_properties(parent);
730 if (dict)
731 enaddrp = prop_dictionary_get(dict, "mac-address");
732 else
733 enaddrp = NULL;
734
735 sc->sc_dev = self;
736 sc->sc_port = mva->mva_unit;
737 sc->sc_iot = mva->mva_iot;
738 callout_init(&sc->sc_tick_ch, 0);
739 callout_setfunc(&sc->sc_tick_ch, mvgbe_tick, sc);
740 if (bus_space_subregion(mva->mva_iot, mva->mva_ioh,
741 MVGBE_PORTR_BASE + mva->mva_unit * MVGBE_PORTR_SIZE,
742 MVGBE_PORTR_SIZE, &sc->sc_ioh)) {
743 aprint_error_dev(self, "Cannot map registers\n");
744 return;
745 }
746 if (bus_space_subregion(mva->mva_iot, mva->mva_ioh,
747 MVGBE_PORTDAFR_BASE + mva->mva_unit * MVGBE_PORTDAFR_SIZE,
748 MVGBE_PORTDAFR_SIZE, &sc->sc_dafh)) {
749 aprint_error_dev(self,
750 "Cannot map destination address filter registers\n");
751 return;
752 }
753 sc->sc_dmat = mva->mva_dmat;
754
755 if (csc->sc_flags & FLAGS_HAS_PV) {
756 /* GbE port has Port Version register. */
757 sc->sc_version = MVGBE_READ(sc, MVGBE_PV);
758 aprint_normal_dev(self, "Port Version 0x%x\n", sc->sc_version);
759 }
760
761 if (sc->sc_version >= 0x10) {
762 /*
763 * Armada XP
764 */
765
766 if (bus_space_subregion(mva->mva_iot, mva->mva_ioh,
767 MVGBE_PS0, sizeof(uint32_t), &sc->sc_linkup.ioh)) {
768 aprint_error_dev(self, "Cannot map linkup register\n");
769 return;
770 }
771 sc->sc_linkup.bit = MVGBE_PS0_LINKUP;
772 csc->sc_flags |= FLAGS_IPG2;
773 } else {
774 if (bus_space_subregion(mva->mva_iot, sc->sc_ioh,
775 MVGBE_PS, sizeof(uint32_t), &sc->sc_linkup.ioh)) {
776 aprint_error_dev(self, "Cannot map linkup register\n");
777 return;
778 }
779 sc->sc_linkup.bit = MVGBE_PS_LINKUP;
780 }
781
782 if (enaddrp) {
783 memcpy(enaddr, prop_data_data_nocopy(enaddrp), ETHER_ADDR_LEN);
784 maddrh = enaddr[0] << 24;
785 maddrh |= enaddr[1] << 16;
786 maddrh |= enaddr[2] << 8;
787 maddrh |= enaddr[3];
788 maddrl = enaddr[4] << 8;
789 maddrl |= enaddr[5];
790 MVGBE_WRITE(sc, MVGBE_MACAH, maddrh);
791 MVGBE_WRITE(sc, MVGBE_MACAL, maddrl);
792 }
793
794 maddrh = MVGBE_READ(sc, MVGBE_MACAH);
795 maddrl = MVGBE_READ(sc, MVGBE_MACAL);
796 sc->sc_enaddr[0] = maddrh >> 24;
797 sc->sc_enaddr[1] = maddrh >> 16;
798 sc->sc_enaddr[2] = maddrh >> 8;
799 sc->sc_enaddr[3] = maddrh >> 0;
800 sc->sc_enaddr[4] = maddrl >> 8;
801 sc->sc_enaddr[5] = maddrl >> 0;
802 aprint_normal_dev(self, "Ethernet address %s\n",
803 ether_sprintf(sc->sc_enaddr));
804
805 /* clear all ethernet port interrupts */
806 MVGBE_WRITE(sc, MVGBE_IC, 0);
807 MVGBE_WRITE(sc, MVGBE_ICE, 0);
808
809 marvell_intr_establish(mva->mva_irq, IPL_NET, mvgbe_intr, sc);
810
811 /* Allocate the descriptor queues. */
812 if (bus_dmamem_alloc(sc->sc_dmat, sizeof(struct mvgbe_ring_data),
813 PAGE_SIZE, 0, &seg, 1, &rseg, BUS_DMA_NOWAIT)) {
814 aprint_error_dev(self, "can't alloc rx buffers\n");
815 return;
816 }
817 if (bus_dmamem_map(sc->sc_dmat, &seg, rseg,
818 sizeof(struct mvgbe_ring_data), &kva, BUS_DMA_NOWAIT)) {
819 aprint_error_dev(self, "can't map dma buffers (%lu bytes)\n",
820 (u_long)sizeof(struct mvgbe_ring_data));
821 goto fail1;
822 }
823 if (bus_dmamap_create(sc->sc_dmat, sizeof(struct mvgbe_ring_data), 1,
824 sizeof(struct mvgbe_ring_data), 0, BUS_DMA_NOWAIT,
825 &sc->sc_ring_map)) {
826 aprint_error_dev(self, "can't create dma map\n");
827 goto fail2;
828 }
829 if (bus_dmamap_load(sc->sc_dmat, sc->sc_ring_map, kva,
830 sizeof(struct mvgbe_ring_data), NULL, BUS_DMA_NOWAIT)) {
831 aprint_error_dev(self, "can't load dma map\n");
832 goto fail3;
833 }
834 for (i = 0; i < MVGBE_RX_RING_CNT; i++)
835 sc->sc_cdata.mvgbe_rx_chain[i].mvgbe_mbuf = NULL;
836
837 SIMPLEQ_INIT(&sc->sc_txmap_head);
838 for (i = 0; i < MVGBE_TX_RING_CNT; i++) {
839 sc->sc_cdata.mvgbe_tx_chain[i].mvgbe_mbuf = NULL;
840
841 if (bus_dmamap_create(sc->sc_dmat,
842 MVGBE_JLEN, MVGBE_NTXSEG, MVGBE_JLEN, 0,
843 BUS_DMA_NOWAIT, &dmamap)) {
844 aprint_error_dev(self, "Can't create TX dmamap\n");
845 goto fail4;
846 }
847
848 entry = kmem_alloc(sizeof(*entry), KM_SLEEP);
849 entry->dmamap = dmamap;
850 SIMPLEQ_INSERT_HEAD(&sc->sc_txmap_head, entry, link);
851 }
852
853 sc->sc_rdata = (struct mvgbe_ring_data *)kva;
854 memset(sc->sc_rdata, 0, sizeof(struct mvgbe_ring_data));
855
856 /*
857 * We can support 802.1Q VLAN-sized frames and jumbo
858 * Ethernet frames.
859 */
860 sc->sc_ethercom.ec_capabilities |=
861 ETHERCAP_VLAN_MTU | ETHERCAP_JUMBO_MTU;
862
863 /* Try to allocate memory for jumbo buffers. */
864 if (mvgbe_alloc_jumbo_mem(sc)) {
865 aprint_error_dev(self, "jumbo buffer allocation failed\n");
866 goto fail4;
867 }
868
869 ifp = &sc->sc_ethercom.ec_if;
870 ifp->if_softc = sc;
871 ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
872 ifp->if_start = mvgbe_start;
873 ifp->if_ioctl = mvgbe_ioctl;
874 ifp->if_init = mvgbe_init;
875 ifp->if_stop = mvgbe_stop;
876 ifp->if_watchdog = mvgbe_watchdog;
877 /*
878 * We can do IPv4/TCPv4/UDPv4 checksums in hardware.
879 */
880 sc->sc_ethercom.ec_if.if_capabilities |=
881 IFCAP_CSUM_IPv4_Tx | IFCAP_CSUM_IPv4_Rx |
882 IFCAP_CSUM_TCPv4_Tx | IFCAP_CSUM_TCPv4_Rx |
883 IFCAP_CSUM_UDPv4_Tx | IFCAP_CSUM_UDPv4_Rx;
884 /*
885 * But, IPv6 packets in the stream can cause incorrect TCPv4 Tx sums.
886 */
887 sc->sc_ethercom.ec_if.if_capabilities &= ~IFCAP_CSUM_TCPv4_Tx;
888 IFQ_SET_MAXLEN(&ifp->if_snd, uimax(MVGBE_TX_RING_CNT - 1, IFQ_MAXLEN));
889 IFQ_SET_READY(&ifp->if_snd);
890 strcpy(ifp->if_xname, device_xname(sc->sc_dev));
891
892 mvgbe_stop(ifp, 0);
893
894 /*
895 * Do MII setup.
896 */
897 mii->mii_ifp = ifp;
898 mii->mii_readreg = mvgbec_miibus_readreg;
899 mii->mii_writereg = mvgbec_miibus_writereg;
900 mii->mii_statchg = mvgbec_miibus_statchg;
901
902 sc->sc_ethercom.ec_mii = mii;
903 ifmedia_init(&mii->mii_media, 0, mvgbe_mediachange, mvgbe_mediastatus);
904 mii_attach(self, mii, 0xffffffff, MII_PHY_ANY,
905 parent == mvgbec0 ? 0 : 1, 0);
906 if (LIST_FIRST(&mii->mii_phys) == NULL) {
907 aprint_error_dev(self, "no PHY found!\n");
908 ifmedia_add(&mii->mii_media, IFM_ETHER | IFM_MANUAL, 0, NULL);
909 ifmedia_set(&mii->mii_media, IFM_ETHER | IFM_MANUAL);
910 } else
911 ifmedia_set(&mii->mii_media, IFM_ETHER | IFM_AUTO);
912
913 /*
914 * Call MI attach routines.
915 */
916 if_attach(ifp);
917 if_deferred_start_init(ifp, NULL);
918
919 ether_ifattach(ifp, sc->sc_enaddr);
920 ether_set_ifflags_cb(&sc->sc_ethercom, mvgbe_ifflags_cb);
921
922 sysctl_mvgbe_init(sc);
923 #ifdef MVGBE_EVENT_COUNTERS
924 /* Attach event counters. */
925 evcnt_attach_dynamic(&sc->sc_ev_rxoverrun, EVCNT_TYPE_MISC,
926 NULL, device_xname(sc->sc_dev), "rxoverrrun");
927 evcnt_attach_dynamic(&sc->sc_ev_wdogsoft, EVCNT_TYPE_MISC,
928 NULL, device_xname(sc->sc_dev), "wdogsoft");
929 #endif
930 rnd_attach_source(&sc->sc_rnd_source, device_xname(sc->sc_dev),
931 RND_TYPE_NET, RND_FLAG_DEFAULT);
932
933 return;
934
935 fail4:
936 while ((entry = SIMPLEQ_FIRST(&sc->sc_txmap_head)) != NULL) {
937 SIMPLEQ_REMOVE_HEAD(&sc->sc_txmap_head, link);
938 bus_dmamap_destroy(sc->sc_dmat, entry->dmamap);
939 }
940 bus_dmamap_unload(sc->sc_dmat, sc->sc_ring_map);
941 fail3:
942 bus_dmamap_destroy(sc->sc_dmat, sc->sc_ring_map);
943 fail2:
944 bus_dmamem_unmap(sc->sc_dmat, kva, sizeof(struct mvgbe_ring_data));
945 fail1:
946 bus_dmamem_free(sc->sc_dmat, &seg, rseg);
947 return;
948 }
949
950 static int
951 mvgbe_ipginttx(struct mvgbec_softc *csc, struct mvgbe_softc *sc,
952 unsigned int ipginttx)
953 {
954 uint32_t reg;
955 reg = MVGBE_READ(sc, MVGBE_PTFUT);
956
957 if (csc->sc_flags & FLAGS_IPG2) {
958 if (ipginttx > MVGBE_PTFUT_IPGINTTX_V2_MAX)
959 return -1;
960 reg &= ~MVGBE_PTFUT_IPGINTTX_V2_MASK;
961 reg |= MVGBE_PTFUT_IPGINTTX_V2(ipginttx);
962 } else if (csc->sc_flags & FLAGS_IPG1) {
963 if (ipginttx > MVGBE_PTFUT_IPGINTTX_V1_MAX)
964 return -1;
965 reg &= ~MVGBE_PTFUT_IPGINTTX_V1_MASK;
966 reg |= MVGBE_PTFUT_IPGINTTX_V1(ipginttx);
967 }
968 MVGBE_WRITE(sc, MVGBE_PTFUT, reg);
969
970 return 0;
971 }
972
973 static int
974 mvgbe_ipgintrx(struct mvgbec_softc *csc, struct mvgbe_softc *sc,
975 unsigned int ipgintrx)
976 {
977 uint32_t reg;
978 reg = MVGBE_READ(sc, MVGBE_SDC);
979
980 if (csc->sc_flags & FLAGS_IPG2) {
981 if (ipgintrx > MVGBE_SDC_IPGINTRX_V2_MAX)
982 return -1;
983 reg &= ~MVGBE_SDC_IPGINTRX_V2_MASK;
984 reg |= MVGBE_SDC_IPGINTRX_V2(ipgintrx);
985 } else if (csc->sc_flags & FLAGS_IPG1) {
986 if (ipgintrx > MVGBE_SDC_IPGINTRX_V1_MAX)
987 return -1;
988 reg &= ~MVGBE_SDC_IPGINTRX_V1_MASK;
989 reg |= MVGBE_SDC_IPGINTRX_V1(ipgintrx);
990 }
991 MVGBE_WRITE(sc, MVGBE_SDC, reg);
992
993 return 0;
994 }
995
996 static void
997 mvgbe_tick(void *arg)
998 {
999 struct mvgbe_softc *sc = arg;
1000 struct mii_data *mii = &sc->sc_mii;
1001 int s;
1002
1003 s = splnet();
1004 mii_tick(mii);
1005 /* Need more work */
1006 MVGBE_EVCNT_ADD(&sc->sc_ev_rxoverrun, MVGBE_READ(sc, MVGBE_POFC));
1007 splx(s);
1008
1009 callout_schedule(&sc->sc_tick_ch, hz);
1010 }
1011
1012 static int
1013 mvgbe_intr(void *arg)
1014 {
1015 struct mvgbe_softc *sc = arg;
1016 struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1017 uint32_t ic, ice, datum = 0;
1018 int claimed = 0;
1019
1020 for (;;) {
1021 ice = MVGBE_READ(sc, MVGBE_ICE);
1022 ic = MVGBE_READ(sc, MVGBE_IC);
1023
1024 DPRINTFN(3, ("mvgbe_intr: ic=%#x, ice=%#x\n", ic, ice));
1025 if (ic == 0 && ice == 0)
1026 break;
1027
1028 datum = datum ^ ic ^ ice;
1029
1030 MVGBE_WRITE(sc, MVGBE_IC, ~ic);
1031 MVGBE_WRITE(sc, MVGBE_ICE, ~ice);
1032
1033 claimed = 1;
1034
1035 if (!(ifp->if_flags & IFF_RUNNING))
1036 break;
1037
1038 if (ice & MVGBE_ICE_LINKCHG) {
1039 if (MVGBE_IS_LINKUP(sc)) {
1040 /* Enable port RX and TX. */
1041 MVGBE_WRITE(sc, MVGBE_RQC, MVGBE_RQC_ENQ(0));
1042 MVGBE_WRITE(sc, MVGBE_TQC, MVGBE_TQC_ENQ(0));
1043 } else {
1044 MVGBE_WRITE(sc, MVGBE_RQC, MVGBE_RQC_DISQ(0));
1045 MVGBE_WRITE(sc, MVGBE_TQC, MVGBE_TQC_DISQ(0));
1046 }
1047
1048 /* Notify link change event to mii layer */
1049 mii_pollstat(&sc->sc_mii);
1050 }
1051
1052 if (ic & (MVGBE_IC_RXBUF | MVGBE_IC_RXERROR))
1053 mvgbe_rxeof(sc);
1054
1055 if (ice & (MVGBE_ICE_TXBUF_MASK | MVGBE_ICE_TXERR_MASK))
1056 mvgbe_txeof(sc);
1057 }
1058
1059 if_schedule_deferred_start(ifp);
1060
1061 rnd_add_uint32(&sc->sc_rnd_source, datum);
1062
1063 return claimed;
1064 }
1065
1066 static void
1067 mvgbe_start(struct ifnet *ifp)
1068 {
1069 struct mvgbe_softc *sc = ifp->if_softc;
1070 struct mbuf *m_head = NULL;
1071 uint32_t idx = sc->sc_cdata.mvgbe_tx_prod;
1072 int pkts = 0;
1073
1074 DPRINTFN(3, ("mvgbe_start (idx %d, tx_chain[idx] %p)\n", idx,
1075 sc->sc_cdata.mvgbe_tx_chain[idx].mvgbe_mbuf));
1076
1077 if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING)
1078 return;
1079 /* If Link is DOWN, can't start TX */
1080 if (!MVGBE_IS_LINKUP(sc))
1081 return;
1082
1083 while (sc->sc_cdata.mvgbe_tx_chain[idx].mvgbe_mbuf == NULL) {
1084 IFQ_POLL(&ifp->if_snd, m_head);
1085 if (m_head == NULL)
1086 break;
1087
1088 /*
1089 * Pack the data into the transmit ring. If we
1090 * don't have room, set the OACTIVE flag and wait
1091 * for the NIC to drain the ring.
1092 */
1093 if (mvgbe_encap(sc, m_head, &idx)) {
1094 if (sc->sc_cdata.mvgbe_tx_cnt > 0)
1095 ifp->if_flags |= IFF_OACTIVE;
1096 break;
1097 }
1098
1099 /* now we are committed to transmit the packet */
1100 IFQ_DEQUEUE(&ifp->if_snd, m_head);
1101 pkts++;
1102
1103 /*
1104 * If there's a BPF listener, bounce a copy of this frame
1105 * to him.
1106 */
1107 bpf_mtap(ifp, m_head, BPF_D_OUT);
1108 }
1109 if (pkts == 0)
1110 return;
1111
1112 /* Transmit at Queue 0 */
1113 if (idx != sc->sc_cdata.mvgbe_tx_prod) {
1114 sc->sc_cdata.mvgbe_tx_prod = idx;
1115 MVGBE_WRITE(sc, MVGBE_TQC, MVGBE_TQC_ENQ(0));
1116
1117 /*
1118 * Set a timeout in case the chip goes out to lunch.
1119 */
1120 ifp->if_timer = 1;
1121 sc->sc_wdogsoft = 1;
1122 }
1123 }
1124
1125 static int
1126 mvgbe_ioctl(struct ifnet *ifp, u_long cmd, void *data)
1127 {
1128 struct mvgbe_softc *sc = ifp->if_softc;
1129 int s, error = 0;
1130
1131 s = splnet();
1132
1133 switch (cmd) {
1134 default:
1135 DPRINTFN(2, ("mvgbe_ioctl ETHER\n"));
1136 error = ether_ioctl(ifp, cmd, data);
1137 if (error == ENETRESET) {
1138 if (ifp->if_flags & IFF_RUNNING) {
1139 mvgbe_filter_setup(sc);
1140 }
1141 error = 0;
1142 }
1143 break;
1144 }
1145
1146 splx(s);
1147
1148 return error;
1149 }
1150
1151 static int
1152 mvgbe_init(struct ifnet *ifp)
1153 {
1154 struct mvgbe_softc *sc = ifp->if_softc;
1155 struct mvgbec_softc *csc = device_private(device_parent(sc->sc_dev));
1156 struct mii_data *mii = &sc->sc_mii;
1157 uint32_t reg;
1158 int i;
1159
1160 DPRINTFN(2, ("mvgbe_init\n"));
1161
1162 /* Cancel pending I/O and free all RX/TX buffers. */
1163 mvgbe_stop(ifp, 0);
1164
1165 /* clear all ethernet port interrupts */
1166 MVGBE_WRITE(sc, MVGBE_IC, 0);
1167 MVGBE_WRITE(sc, MVGBE_ICE, 0);
1168
1169 /* Init TX/RX descriptors */
1170 if (mvgbe_init_tx_ring(sc) == ENOBUFS) {
1171 aprint_error_ifnet(ifp,
1172 "initialization failed: no memory for tx buffers\n");
1173 return ENOBUFS;
1174 }
1175 if (mvgbe_init_rx_ring(sc) == ENOBUFS) {
1176 aprint_error_ifnet(ifp,
1177 "initialization failed: no memory for rx buffers\n");
1178 return ENOBUFS;
1179 }
1180
1181 if ((csc->sc_flags & FLAGS_IPG1) || (csc->sc_flags & FLAGS_IPG2)) {
1182 sc->sc_ipginttx = MVGBE_IPGINTTX_DEFAULT;
1183 sc->sc_ipgintrx = MVGBE_IPGINTRX_DEFAULT;
1184 }
1185 if (csc->sc_flags & FLAGS_FIX_MTU)
1186 MVGBE_WRITE(sc, MVGBE_MTU, 0); /* hw reset value is wrong */
1187 if (sc->sc_version >= 0x10) {
1188 MVGBE_WRITE(csc, MVGBE_PANC,
1189 MVGBE_PANC_FORCELINKPASS |
1190 MVGBE_PANC_INBANDANBYPASSEN |
1191 MVGBE_PANC_SETMIISPEED |
1192 MVGBE_PANC_SETGMIISPEED |
1193 MVGBE_PANC_ANSPEEDEN |
1194 MVGBE_PANC_SETFCEN |
1195 MVGBE_PANC_PAUSEADV |
1196 MVGBE_PANC_SETFULLDX |
1197 MVGBE_PANC_ANDUPLEXEN |
1198 MVGBE_PANC_RESERVED);
1199 MVGBE_WRITE(csc, MVGBE_PMACC0,
1200 MVGBE_PMACC0_RESERVED |
1201 MVGBE_PMACC0_FRAMESIZELIMIT(1600));
1202 reg = MVGBE_READ(csc, MVGBE_PMACC2);
1203 reg &= MVGBE_PMACC2_PCSEN; /* keep PCSEN bit */
1204 MVGBE_WRITE(csc, MVGBE_PMACC2,
1205 reg | MVGBE_PMACC2_RESERVED | MVGBE_PMACC2_RGMIIEN);
1206
1207 MVGBE_WRITE(sc, MVGBE_PXCX,
1208 MVGBE_READ(sc, MVGBE_PXCX) & ~MVGBE_PXCX_TXCRCDIS);
1209
1210 #ifndef MULTIPROCESSOR
1211 MVGBE_WRITE(sc, MVGBE_PACC, MVGVE_PACC_ACCELERATIONMODE_BM);
1212 #else
1213 MVGBE_WRITE(sc, MVGBE_PACC, MVGVE_PACC_ACCELERATIONMODE_EDM);
1214 #endif
1215 } else {
1216 MVGBE_WRITE(sc, MVGBE_PSC,
1217 MVGBE_PSC_ANFC | /* Enable Auto-Neg Flow Ctrl */
1218 MVGBE_PSC_RESERVED | /* Must be set to 1 */
1219 MVGBE_PSC_FLFAIL | /* Do NOT Force Link Fail */
1220 MVGBE_PSC_MRU(MVGBE_PSC_MRU_9022) | /* we want 9k */
1221 MVGBE_PSC_SETFULLDX); /* Set_FullDx */
1222 /* XXXX: mvgbe(4) always use RGMII. */
1223 MVGBE_WRITE(sc, MVGBE_PSC1,
1224 MVGBE_READ(sc, MVGBE_PSC1) | MVGBE_PSC1_RGMIIEN);
1225 /* XXXX: Also always Weighted Round-Robin Priority Mode */
1226 MVGBE_WRITE(sc, MVGBE_TQFPC, MVGBE_TQFPC_EN(0));
1227
1228 sc->sc_cmdsts_opts = MVGBE_TX_GENERATE_CRC;
1229 }
1230
1231 MVGBE_WRITE(sc, MVGBE_CRDP(0), MVGBE_RX_RING_ADDR(sc, 0));
1232 MVGBE_WRITE(sc, MVGBE_TCQDP, MVGBE_TX_RING_ADDR(sc, 0));
1233
1234 if (csc->sc_flags & FLAGS_FIX_TQTB) {
1235 /*
1236 * Queue 0 (offset 0x72700) must be programmed to 0x3fffffff.
1237 * And offset 0x72704 must be programmed to 0x03ffffff.
1238 * Queue 1 through 7 must be programmed to 0x0.
1239 */
1240 MVGBE_WRITE(sc, MVGBE_TQTBCOUNT(0), 0x3fffffff);
1241 MVGBE_WRITE(sc, MVGBE_TQTBCONFIG(0), 0x03ffffff);
1242 for (i = 1; i < 8; i++) {
1243 MVGBE_WRITE(sc, MVGBE_TQTBCOUNT(i), 0x0);
1244 MVGBE_WRITE(sc, MVGBE_TQTBCONFIG(i), 0x0);
1245 }
1246 } else if (sc->sc_version < 0x10)
1247 for (i = 1; i < 8; i++) {
1248 MVGBE_WRITE(sc, MVGBE_TQTBCOUNT(i), 0x3fffffff);
1249 MVGBE_WRITE(sc, MVGBE_TQTBCONFIG(i), 0xffff7fff);
1250 MVGBE_WRITE(sc, MVGBE_TQAC(i), 0xfc0000ff);
1251 }
1252
1253 MVGBE_WRITE(sc, MVGBE_PXC, MVGBE_PXC_RXCS);
1254 MVGBE_WRITE(sc, MVGBE_PXCX, 0);
1255
1256 /* Set SDC register except IPGINT bits */
1257 MVGBE_WRITE(sc, MVGBE_SDC,
1258 MVGBE_SDC_RXBSZ_16_64BITWORDS |
1259 #if BYTE_ORDER == LITTLE_ENDIAN
1260 MVGBE_SDC_BLMR | /* Big/Little Endian Receive Mode: No swap */
1261 MVGBE_SDC_BLMT | /* Big/Little Endian Transmit Mode: No swap */
1262 #endif
1263 MVGBE_SDC_TXBSZ_16_64BITWORDS);
1264 /* And then set IPGINT bits */
1265 mvgbe_ipgintrx(csc, sc, sc->sc_ipgintrx);
1266
1267 /* Tx side */
1268 MVGBE_WRITE(sc, MVGBE_PTFUT, 0);
1269 mvgbe_ipginttx(csc, sc, sc->sc_ipginttx);
1270
1271 mvgbe_filter_setup(sc);
1272
1273 mii_mediachg(mii);
1274
1275 /* Enable port */
1276 if (sc->sc_version >= 0x10) {
1277 reg = MVGBE_READ(csc, MVGBE_PMACC0);
1278 MVGBE_WRITE(csc, MVGBE_PMACC0, reg | MVGBE_PMACC0_PORTEN);
1279 } else {
1280 reg = MVGBE_READ(sc, MVGBE_PSC);
1281 MVGBE_WRITE(sc, MVGBE_PSC, reg | MVGBE_PSC_PORTEN);
1282 }
1283
1284 /* If Link is UP, Start RX and TX traffic */
1285 if (MVGBE_IS_LINKUP(sc)) {
1286 /* Enable port RX/TX. */
1287 MVGBE_WRITE(sc, MVGBE_RQC, MVGBE_RQC_ENQ(0));
1288 MVGBE_WRITE(sc, MVGBE_TQC, MVGBE_TQC_ENQ(0));
1289 }
1290
1291 /* Enable interrupt masks */
1292 MVGBE_WRITE(sc, MVGBE_PIM,
1293 MVGBE_IC_RXBUF |
1294 MVGBE_IC_EXTEND |
1295 MVGBE_IC_RXBUFQ_MASK |
1296 MVGBE_IC_RXERROR |
1297 MVGBE_IC_RXERRQ_MASK);
1298 MVGBE_WRITE(sc, MVGBE_PEIM,
1299 MVGBE_ICE_TXBUF_MASK |
1300 MVGBE_ICE_TXERR_MASK |
1301 MVGBE_ICE_LINKCHG);
1302
1303 callout_schedule(&sc->sc_tick_ch, hz);
1304
1305 ifp->if_flags |= IFF_RUNNING;
1306 ifp->if_flags &= ~IFF_OACTIVE;
1307
1308 return 0;
1309 }
1310
1311 /* ARGSUSED */
1312 static void
1313 mvgbe_stop(struct ifnet *ifp, int disable)
1314 {
1315 struct mvgbe_softc *sc = ifp->if_softc;
1316 struct mvgbec_softc *csc = device_private(device_parent(sc->sc_dev));
1317 struct mvgbe_chain_data *cdata = &sc->sc_cdata;
1318 uint32_t reg, txinprog, txfifoemp;
1319 int i, cnt;
1320
1321 DPRINTFN(2, ("mvgbe_stop\n"));
1322
1323 callout_stop(&sc->sc_tick_ch);
1324
1325 /* Stop Rx port activity. Check port Rx activity. */
1326 reg = MVGBE_READ(sc, MVGBE_RQC);
1327 if (reg & MVGBE_RQC_ENQ_MASK)
1328 /* Issue stop command for active channels only */
1329 MVGBE_WRITE(sc, MVGBE_RQC, MVGBE_RQC_DISQ_DISABLE(reg));
1330
1331 /* Stop Tx port activity. Check port Tx activity. */
1332 if (MVGBE_READ(sc, MVGBE_TQC) & MVGBE_TQC_ENQ(0))
1333 MVGBE_WRITE(sc, MVGBE_TQC, MVGBE_TQC_DISQ(0));
1334
1335 /* Force link down */
1336 if (sc->sc_version >= 0x10) {
1337 reg = MVGBE_READ(csc, MVGBE_PANC);
1338 MVGBE_WRITE(csc, MVGBE_PANC, reg | MVGBE_PANC_FORCELINKFAIL);
1339
1340 txinprog = MVGBE_PS_TXINPROG_(0);
1341 txfifoemp = MVGBE_PS_TXFIFOEMP_(0);
1342 } else {
1343 reg = MVGBE_READ(sc, MVGBE_PSC);
1344 MVGBE_WRITE(sc, MVGBE_PSC, reg & ~MVGBE_PSC_FLFAIL);
1345
1346 txinprog = MVGBE_PS_TXINPROG;
1347 txfifoemp = MVGBE_PS_TXFIFOEMP;
1348 }
1349
1350 #define RX_DISABLE_TIMEOUT 0x1000000
1351 #define TX_FIFO_EMPTY_TIMEOUT 0x1000000
1352 /* Wait for all Rx activity to terminate. */
1353 cnt = 0;
1354 do {
1355 if (cnt >= RX_DISABLE_TIMEOUT) {
1356 aprint_error_ifnet(ifp,
1357 "timeout for RX stopped. rqc 0x%x\n", reg);
1358 break;
1359 }
1360 cnt++;
1361
1362 /*
1363 * Check Receive Queue Command register that all Rx queues
1364 * are stopped
1365 */
1366 reg = MVGBE_READ(sc, MVGBE_RQC);
1367 } while (reg & 0xff);
1368
1369 /* Double check to verify that TX FIFO is empty */
1370 cnt = 0;
1371 while (1) {
1372 do {
1373 if (cnt >= TX_FIFO_EMPTY_TIMEOUT) {
1374 aprint_error_ifnet(ifp,
1375 "timeout for TX FIFO empty. status 0x%x\n",
1376 reg);
1377 break;
1378 }
1379 cnt++;
1380
1381 reg = MVGBE_READ(sc, MVGBE_PS);
1382 } while (!(reg & txfifoemp) || reg & txinprog);
1383
1384 if (cnt >= TX_FIFO_EMPTY_TIMEOUT)
1385 break;
1386
1387 /* Double check */
1388 reg = MVGBE_READ(sc, MVGBE_PS);
1389 if (reg & txfifoemp && !(reg & txinprog))
1390 break;
1391 else
1392 aprint_error_ifnet(ifp,
1393 "TX FIFO empty double check failed."
1394 " %d loops, status 0x%x\n", cnt, reg);
1395 }
1396
1397 /* Reset the Enable bit */
1398 if (sc->sc_version >= 0x10) {
1399 reg = MVGBE_READ(csc, MVGBE_PMACC0);
1400 MVGBE_WRITE(csc, MVGBE_PMACC0, reg & ~MVGBE_PMACC0_PORTEN);
1401 } else {
1402 reg = MVGBE_READ(sc, MVGBE_PSC);
1403 MVGBE_WRITE(sc, MVGBE_PSC, reg & ~MVGBE_PSC_PORTEN);
1404 }
1405
1406 /*
1407 * Disable and clear interrupts
1408 * 0) controller interrupt
1409 * 1) port interrupt cause
1410 * 2) port interrupt mask
1411 */
1412 MVGBE_WRITE(csc, MVGBE_EUIM, 0);
1413 MVGBE_WRITE(csc, MVGBE_EUIC, 0);
1414 MVGBE_WRITE(sc, MVGBE_IC, 0);
1415 MVGBE_WRITE(sc, MVGBE_ICE, 0);
1416 MVGBE_WRITE(sc, MVGBE_PIM, 0);
1417 MVGBE_WRITE(sc, MVGBE_PEIM, 0);
1418
1419 /* Free RX and TX mbufs still in the queues. */
1420 for (i = 0; i < MVGBE_RX_RING_CNT; i++) {
1421 if (cdata->mvgbe_rx_chain[i].mvgbe_mbuf != NULL) {
1422 m_freem(cdata->mvgbe_rx_chain[i].mvgbe_mbuf);
1423 cdata->mvgbe_rx_chain[i].mvgbe_mbuf = NULL;
1424 }
1425 }
1426 for (i = 0; i < MVGBE_TX_RING_CNT; i++) {
1427 if (cdata->mvgbe_tx_chain[i].mvgbe_mbuf != NULL) {
1428 m_freem(cdata->mvgbe_tx_chain[i].mvgbe_mbuf);
1429 cdata->mvgbe_tx_chain[i].mvgbe_mbuf = NULL;
1430 }
1431 }
1432
1433 ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
1434 }
1435
1436 static void
1437 mvgbe_watchdog(struct ifnet *ifp)
1438 {
1439 struct mvgbe_softc *sc = ifp->if_softc;
1440
1441 /*
1442 * Reclaim first as there is a possibility of losing Tx completion
1443 * interrupts.
1444 */
1445 mvgbe_txeof(sc);
1446 if (sc->sc_cdata.mvgbe_tx_cnt != 0) {
1447 if (sc->sc_wdogsoft) {
1448 /*
1449 * There is race condition between CPU and DMA
1450 * engine. When DMA engine encounters queue end,
1451 * it clears MVGBE_TQC_ENQ bit.
1452 */
1453 MVGBE_WRITE(sc, MVGBE_TQC, MVGBE_TQC_ENQ(0));
1454 ifp->if_timer = 5;
1455 sc->sc_wdogsoft = 0;
1456 MVGBE_EVCNT_INCR(&sc->sc_ev_wdogsoft);
1457 } else {
1458 aprint_error_ifnet(ifp, "watchdog timeout\n");
1459
1460 if_statinc(ifp, if_oerrors);
1461
1462 mvgbe_init(ifp);
1463 }
1464 }
1465 }
1466
1467 static int
1468 mvgbe_ifflags_cb(struct ethercom *ec)
1469 {
1470 struct ifnet *ifp = &ec->ec_if;
1471 struct mvgbe_softc *sc = ifp->if_softc;
1472 u_short change = ifp->if_flags ^ sc->sc_if_flags;
1473
1474 if (change != 0)
1475 sc->sc_if_flags = ifp->if_flags;
1476
1477 if ((change & ~(IFF_CANTCHANGE | IFF_DEBUG)) != 0)
1478 return ENETRESET;
1479
1480 if ((change & IFF_PROMISC) != 0)
1481 mvgbe_filter_setup(sc);
1482
1483 return 0;
1484 }
1485
1486 /*
1487 * Set media options.
1488 */
1489 static int
1490 mvgbe_mediachange(struct ifnet *ifp)
1491 {
1492 return ether_mediachange(ifp);
1493 }
1494
1495 /*
1496 * Report current media status.
1497 */
1498 static void
1499 mvgbe_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
1500 {
1501 ether_mediastatus(ifp, ifmr);
1502 }
1503
1504
1505 static int
1506 mvgbe_init_rx_ring(struct mvgbe_softc *sc)
1507 {
1508 struct mvgbe_chain_data *cd = &sc->sc_cdata;
1509 struct mvgbe_ring_data *rd = sc->sc_rdata;
1510 int i;
1511
1512 memset(rd->mvgbe_rx_ring, 0,
1513 sizeof(struct mvgbe_rx_desc) * MVGBE_RX_RING_CNT);
1514
1515 for (i = 0; i < MVGBE_RX_RING_CNT; i++) {
1516 cd->mvgbe_rx_chain[i].mvgbe_desc =
1517 &rd->mvgbe_rx_ring[i];
1518 if (i == MVGBE_RX_RING_CNT - 1) {
1519 cd->mvgbe_rx_chain[i].mvgbe_next =
1520 &cd->mvgbe_rx_chain[0];
1521 rd->mvgbe_rx_ring[i].nextdescptr =
1522 MVGBE_RX_RING_ADDR(sc, 0);
1523 } else {
1524 cd->mvgbe_rx_chain[i].mvgbe_next =
1525 &cd->mvgbe_rx_chain[i + 1];
1526 rd->mvgbe_rx_ring[i].nextdescptr =
1527 MVGBE_RX_RING_ADDR(sc, i + 1);
1528 }
1529 }
1530
1531 for (i = 0; i < MVGBE_RX_RING_CNT; i++) {
1532 if (mvgbe_newbuf(sc, i, NULL,
1533 sc->sc_cdata.mvgbe_rx_jumbo_map) == ENOBUFS) {
1534 aprint_error_ifnet(&sc->sc_ethercom.ec_if,
1535 "failed alloc of %dth mbuf\n", i);
1536 return ENOBUFS;
1537 }
1538 }
1539 sc->sc_cdata.mvgbe_rx_prod = 0;
1540 sc->sc_cdata.mvgbe_rx_cons = 0;
1541
1542 return 0;
1543 }
1544
1545 static int
1546 mvgbe_init_tx_ring(struct mvgbe_softc *sc)
1547 {
1548 struct mvgbe_chain_data *cd = &sc->sc_cdata;
1549 struct mvgbe_ring_data *rd = sc->sc_rdata;
1550 int i;
1551
1552 memset(sc->sc_rdata->mvgbe_tx_ring, 0,
1553 sizeof(struct mvgbe_tx_desc) * MVGBE_TX_RING_CNT);
1554
1555 for (i = 0; i < MVGBE_TX_RING_CNT; i++) {
1556 cd->mvgbe_tx_chain[i].mvgbe_desc =
1557 &rd->mvgbe_tx_ring[i];
1558 if (i == MVGBE_TX_RING_CNT - 1) {
1559 cd->mvgbe_tx_chain[i].mvgbe_next =
1560 &cd->mvgbe_tx_chain[0];
1561 rd->mvgbe_tx_ring[i].nextdescptr =
1562 MVGBE_TX_RING_ADDR(sc, 0);
1563 } else {
1564 cd->mvgbe_tx_chain[i].mvgbe_next =
1565 &cd->mvgbe_tx_chain[i + 1];
1566 rd->mvgbe_tx_ring[i].nextdescptr =
1567 MVGBE_TX_RING_ADDR(sc, i + 1);
1568 }
1569 rd->mvgbe_tx_ring[i].cmdsts = MVGBE_BUFFER_OWNED_BY_HOST;
1570 }
1571
1572 sc->sc_cdata.mvgbe_tx_prod = 0;
1573 sc->sc_cdata.mvgbe_tx_cons = 0;
1574 sc->sc_cdata.mvgbe_tx_cnt = 0;
1575
1576 MVGBE_CDTXSYNC(sc, 0, MVGBE_TX_RING_CNT,
1577 BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1578
1579 return 0;
1580 }
1581
1582 static int
1583 mvgbe_newbuf(struct mvgbe_softc *sc, int i, struct mbuf *m,
1584 bus_dmamap_t dmamap)
1585 {
1586 struct mbuf *m_new = NULL;
1587 struct mvgbe_chain *c;
1588 struct mvgbe_rx_desc *r;
1589 int align;
1590 vaddr_t offset;
1591
1592 if (m == NULL) {
1593 void *buf = NULL;
1594
1595 MGETHDR(m_new, M_DONTWAIT, MT_DATA);
1596 if (m_new == NULL) {
1597 aprint_error_ifnet(&sc->sc_ethercom.ec_if,
1598 "no memory for rx list -- packet dropped!\n");
1599 return ENOBUFS;
1600 }
1601
1602 /* Allocate the jumbo buffer */
1603 buf = mvgbe_jalloc(sc);
1604 if (buf == NULL) {
1605 m_freem(m_new);
1606 DPRINTFN(1, ("%s jumbo allocation failed -- packet "
1607 "dropped!\n", sc->sc_ethercom.ec_if.if_xname));
1608 return ENOBUFS;
1609 }
1610
1611 /* Attach the buffer to the mbuf */
1612 m_new->m_len = m_new->m_pkthdr.len = MVGBE_JLEN;
1613 MEXTADD(m_new, buf, MVGBE_JLEN, 0, mvgbe_jfree, sc);
1614 } else {
1615 /*
1616 * We're re-using a previously allocated mbuf;
1617 * be sure to re-init pointers and lengths to
1618 * default values.
1619 */
1620 m_new = m;
1621 m_new->m_len = m_new->m_pkthdr.len = MVGBE_JLEN;
1622 m_new->m_data = m_new->m_ext.ext_buf;
1623 }
1624 align = (u_long)m_new->m_data & MVGBE_RXBUF_MASK;
1625 if (align != 0) {
1626 DPRINTFN(1,("align = %d\n", align));
1627 m_adj(m_new, MVGBE_RXBUF_ALIGN - align);
1628 }
1629
1630 c = &sc->sc_cdata.mvgbe_rx_chain[i];
1631 r = c->mvgbe_desc;
1632 c->mvgbe_mbuf = m_new;
1633 offset = (vaddr_t)m_new->m_data - (vaddr_t)sc->sc_cdata.mvgbe_jumbo_buf;
1634 r->bufptr = dmamap->dm_segs[0].ds_addr + offset;
1635 r->bufsize = MVGBE_JLEN & ~MVGBE_RXBUF_MASK;
1636 r->cmdsts = MVGBE_BUFFER_OWNED_BY_DMA | MVGBE_RX_ENABLE_INTERRUPT;
1637
1638 /* Invalidate RX buffer */
1639 bus_dmamap_sync(sc->sc_dmat, dmamap, offset, r->bufsize,
1640 BUS_DMASYNC_PREREAD);
1641
1642 MVGBE_CDRXSYNC(sc, i, BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1643
1644 return 0;
1645 }
1646
1647 /*
1648 * Memory management for jumbo frames.
1649 */
1650
1651 static int
1652 mvgbe_alloc_jumbo_mem(struct mvgbe_softc *sc)
1653 {
1654 char *ptr, *kva;
1655 bus_dma_segment_t seg;
1656 int i, rseg, state, error;
1657 struct mvgbe_jpool_entry *entry;
1658
1659 state = error = 0;
1660
1661 /* Grab a big chunk o' storage. */
1662 if (bus_dmamem_alloc(sc->sc_dmat, MVGBE_JMEM, PAGE_SIZE, 0,
1663 &seg, 1, &rseg, BUS_DMA_NOWAIT)) {
1664 aprint_error_dev(sc->sc_dev, "can't alloc rx buffers\n");
1665 return ENOBUFS;
1666 }
1667
1668 state = 1;
1669 if (bus_dmamem_map(sc->sc_dmat, &seg, rseg, MVGBE_JMEM,
1670 (void **)&kva, BUS_DMA_NOWAIT)) {
1671 aprint_error_dev(sc->sc_dev,
1672 "can't map dma buffers (%d bytes)\n", MVGBE_JMEM);
1673 error = ENOBUFS;
1674 goto out;
1675 }
1676
1677 state = 2;
1678 if (bus_dmamap_create(sc->sc_dmat, MVGBE_JMEM, 1, MVGBE_JMEM, 0,
1679 BUS_DMA_NOWAIT, &sc->sc_cdata.mvgbe_rx_jumbo_map)) {
1680 aprint_error_dev(sc->sc_dev, "can't create dma map\n");
1681 error = ENOBUFS;
1682 goto out;
1683 }
1684
1685 state = 3;
1686 if (bus_dmamap_load(sc->sc_dmat, sc->sc_cdata.mvgbe_rx_jumbo_map,
1687 kva, MVGBE_JMEM, NULL, BUS_DMA_NOWAIT)) {
1688 aprint_error_dev(sc->sc_dev, "can't load dma map\n");
1689 error = ENOBUFS;
1690 goto out;
1691 }
1692
1693 state = 4;
1694 sc->sc_cdata.mvgbe_jumbo_buf = (void *)kva;
1695 DPRINTFN(1,("mvgbe_jumbo_buf = %p\n", sc->sc_cdata.mvgbe_jumbo_buf));
1696
1697 LIST_INIT(&sc->sc_jfree_listhead);
1698 LIST_INIT(&sc->sc_jinuse_listhead);
1699
1700 /*
1701 * Now divide it up into 9K pieces and save the addresses
1702 * in an array.
1703 */
1704 ptr = sc->sc_cdata.mvgbe_jumbo_buf;
1705 for (i = 0; i < MVGBE_JSLOTS; i++) {
1706 sc->sc_cdata.mvgbe_jslots[i] = ptr;
1707 ptr += MVGBE_JLEN;
1708 entry = kmem_alloc(sizeof(struct mvgbe_jpool_entry), KM_SLEEP);
1709 entry->slot = i;
1710 if (i)
1711 LIST_INSERT_HEAD(&sc->sc_jfree_listhead, entry,
1712 jpool_entries);
1713 else
1714 LIST_INSERT_HEAD(&sc->sc_jinuse_listhead, entry,
1715 jpool_entries);
1716 }
1717 out:
1718 if (error != 0) {
1719 switch (state) {
1720 case 4:
1721 bus_dmamap_unload(sc->sc_dmat,
1722 sc->sc_cdata.mvgbe_rx_jumbo_map);
1723 case 3:
1724 bus_dmamap_destroy(sc->sc_dmat,
1725 sc->sc_cdata.mvgbe_rx_jumbo_map);
1726 case 2:
1727 bus_dmamem_unmap(sc->sc_dmat, kva, MVGBE_JMEM);
1728 case 1:
1729 bus_dmamem_free(sc->sc_dmat, &seg, rseg);
1730 break;
1731 default:
1732 break;
1733 }
1734 }
1735
1736 return error;
1737 }
1738
1739 /*
1740 * Allocate a jumbo buffer.
1741 */
1742 static void *
1743 mvgbe_jalloc(struct mvgbe_softc *sc)
1744 {
1745 struct mvgbe_jpool_entry *entry;
1746
1747 entry = LIST_FIRST(&sc->sc_jfree_listhead);
1748
1749 if (entry == NULL)
1750 return NULL;
1751
1752 LIST_REMOVE(entry, jpool_entries);
1753 LIST_INSERT_HEAD(&sc->sc_jinuse_listhead, entry, jpool_entries);
1754 return sc->sc_cdata.mvgbe_jslots[entry->slot];
1755 }
1756
1757 /*
1758 * Release a jumbo buffer.
1759 */
1760 static void
1761 mvgbe_jfree(struct mbuf *m, void *buf, size_t size, void *arg)
1762 {
1763 struct mvgbe_jpool_entry *entry;
1764 struct mvgbe_softc *sc;
1765 int i, s;
1766
1767 /* Extract the softc struct pointer. */
1768 sc = (struct mvgbe_softc *)arg;
1769
1770 if (sc == NULL)
1771 panic("%s: can't find softc pointer!", __func__);
1772
1773 /* calculate the slot this buffer belongs to */
1774
1775 i = ((vaddr_t)buf - (vaddr_t)sc->sc_cdata.mvgbe_jumbo_buf) / MVGBE_JLEN;
1776
1777 if ((i < 0) || (i >= MVGBE_JSLOTS))
1778 panic("%s: asked to free buffer that we don't manage!",
1779 __func__);
1780
1781 s = splvm();
1782 entry = LIST_FIRST(&sc->sc_jinuse_listhead);
1783 if (entry == NULL)
1784 panic("%s: buffer not in use!", __func__);
1785 entry->slot = i;
1786 LIST_REMOVE(entry, jpool_entries);
1787 LIST_INSERT_HEAD(&sc->sc_jfree_listhead, entry, jpool_entries);
1788
1789 if (__predict_true(m != NULL))
1790 pool_cache_put(mb_cache, m);
1791 splx(s);
1792 }
1793
1794 static int
1795 mvgbe_encap(struct mvgbe_softc *sc, struct mbuf *m_head,
1796 uint32_t *txidx)
1797 {
1798 struct mvgbe_tx_desc *f = NULL;
1799 struct mvgbe_txmap_entry *entry;
1800 bus_dma_segment_t *txseg;
1801 bus_dmamap_t txmap;
1802 uint32_t first, current, last, cmdsts;
1803 int m_csumflags, i;
1804 bool needs_defrag = false;
1805
1806 DPRINTFN(3, ("mvgbe_encap\n"));
1807
1808 entry = SIMPLEQ_FIRST(&sc->sc_txmap_head);
1809 if (entry == NULL) {
1810 DPRINTFN(2, ("mvgbe_encap: no txmap available\n"));
1811 return ENOBUFS;
1812 }
1813 txmap = entry->dmamap;
1814
1815 first = current = last = *txidx;
1816
1817 /*
1818 * Preserve m_pkthdr.csum_flags here since m_head might be
1819 * updated by m_defrag()
1820 */
1821 m_csumflags = m_head->m_pkthdr.csum_flags;
1822
1823 do_defrag:
1824 if (__predict_false(needs_defrag == true)) {
1825 /* A small unaligned segment was detected. */
1826 struct mbuf *m_new;
1827 m_new = m_defrag(m_head, M_DONTWAIT);
1828 if (m_new == NULL)
1829 return EFBIG;
1830 m_head = m_new;
1831 }
1832
1833 /*
1834 * Start packing the mbufs in this chain into
1835 * the fragment pointers. Stop when we run out
1836 * of fragments or hit the end of the mbuf chain.
1837 */
1838 if (bus_dmamap_load_mbuf(sc->sc_dmat, txmap, m_head, BUS_DMA_NOWAIT)) {
1839 DPRINTFN(1, ("mvgbe_encap: dmamap failed\n"));
1840 return ENOBUFS;
1841 }
1842
1843 txseg = txmap->dm_segs;
1844
1845 if (__predict_true(needs_defrag == false)) {
1846 /*
1847 * Detect rarely encountered DMA limitation.
1848 */
1849 for (i = 0; i < txmap->dm_nsegs; i++) {
1850 if (((txseg[i].ds_addr & 7) != 0) &&
1851 (txseg[i].ds_len <= 8) &&
1852 (txseg[i].ds_len >= 1)
1853 ) {
1854 txseg = NULL;
1855 bus_dmamap_unload(sc->sc_dmat, txmap);
1856 needs_defrag = true;
1857 goto do_defrag;
1858 }
1859 }
1860 }
1861
1862 /* Sync the DMA map. */
1863 bus_dmamap_sync(sc->sc_dmat, txmap, 0, txmap->dm_mapsize,
1864 BUS_DMASYNC_PREWRITE);
1865
1866 if (sc->sc_cdata.mvgbe_tx_cnt + txmap->dm_nsegs >=
1867 MVGBE_TX_RING_CNT) {
1868 DPRINTFN(2, ("mvgbe_encap: too few descriptors free\n"));
1869 bus_dmamap_unload(sc->sc_dmat, txmap);
1870 return ENOBUFS;
1871 }
1872
1873
1874 DPRINTFN(2, ("mvgbe_encap: dm_nsegs=%d\n", txmap->dm_nsegs));
1875
1876 for (i = 0; i < txmap->dm_nsegs; i++) {
1877 f = &sc->sc_rdata->mvgbe_tx_ring[current];
1878 f->bufptr = txseg[i].ds_addr;
1879 f->bytecnt = txseg[i].ds_len;
1880 if (i != 0)
1881 f->cmdsts = MVGBE_BUFFER_OWNED_BY_DMA;
1882 last = current;
1883 current = MVGBE_TX_RING_NEXT(current);
1884 }
1885
1886 cmdsts = sc->sc_cmdsts_opts;
1887 if (m_csumflags & M_CSUM_IPv4)
1888 cmdsts |= MVGBE_TX_GENERATE_IP_CHKSUM;
1889 if (m_csumflags & M_CSUM_TCPv4)
1890 cmdsts |=
1891 MVGBE_TX_GENERATE_L4_CHKSUM | MVGBE_TX_L4_TYPE_TCP;
1892 if (m_csumflags & M_CSUM_UDPv4)
1893 cmdsts |=
1894 MVGBE_TX_GENERATE_L4_CHKSUM | MVGBE_TX_L4_TYPE_UDP;
1895 if (m_csumflags & (M_CSUM_IPv4 | M_CSUM_TCPv4 | M_CSUM_UDPv4)) {
1896 const int iphdr_unitlen = sizeof(struct ip) / sizeof(uint32_t);
1897
1898 cmdsts |= MVGBE_TX_IP_NO_FRAG |
1899 MVGBE_TX_IP_HEADER_LEN(iphdr_unitlen); /* unit is 4B */
1900 }
1901 if (txmap->dm_nsegs == 1)
1902 f->cmdsts = cmdsts |
1903 MVGBE_TX_ENABLE_INTERRUPT |
1904 MVGBE_TX_ZERO_PADDING |
1905 MVGBE_TX_FIRST_DESC |
1906 MVGBE_TX_LAST_DESC;
1907 else {
1908 f = &sc->sc_rdata->mvgbe_tx_ring[first];
1909 f->cmdsts = cmdsts | MVGBE_TX_FIRST_DESC;
1910
1911 f = &sc->sc_rdata->mvgbe_tx_ring[last];
1912 f->cmdsts =
1913 MVGBE_BUFFER_OWNED_BY_DMA |
1914 MVGBE_TX_ENABLE_INTERRUPT |
1915 MVGBE_TX_ZERO_PADDING |
1916 MVGBE_TX_LAST_DESC;
1917
1918 /* Sync descriptors except first */
1919 MVGBE_CDTXSYNC(sc,
1920 (MVGBE_TX_RING_CNT - 1 == *txidx) ? 0 : (*txidx) + 1,
1921 txmap->dm_nsegs - 1,
1922 BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1923 }
1924
1925 sc->sc_cdata.mvgbe_tx_chain[last].mvgbe_mbuf = m_head;
1926 SIMPLEQ_REMOVE_HEAD(&sc->sc_txmap_head, link);
1927 sc->sc_cdata.mvgbe_tx_map[last] = entry;
1928
1929 /* Finally, sync first descriptor */
1930 sc->sc_rdata->mvgbe_tx_ring[first].cmdsts |=
1931 MVGBE_BUFFER_OWNED_BY_DMA;
1932 MVGBE_CDTXSYNC(sc, *txidx, 1,
1933 BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1934
1935 sc->sc_cdata.mvgbe_tx_cnt += i;
1936 *txidx = current;
1937
1938 DPRINTFN(3, ("mvgbe_encap: completed successfully\n"));
1939
1940 return 0;
1941 }
1942
1943 static void
1944 mvgbe_rxeof(struct mvgbe_softc *sc)
1945 {
1946 struct mvgbe_chain_data *cdata = &sc->sc_cdata;
1947 struct mvgbe_rx_desc *cur_rx;
1948 struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1949 struct mbuf *m;
1950 bus_dmamap_t dmamap;
1951 uint32_t rxstat;
1952 uint16_t bufsize;
1953 int idx, cur, total_len;
1954
1955 idx = sc->sc_cdata.mvgbe_rx_prod;
1956
1957 DPRINTFN(3, ("mvgbe_rxeof %d\n", idx));
1958
1959 for (;;) {
1960 cur = idx;
1961
1962 /* Sync the descriptor */
1963 MVGBE_CDRXSYNC(sc, idx,
1964 BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
1965
1966 cur_rx = &sc->sc_rdata->mvgbe_rx_ring[idx];
1967
1968 if ((cur_rx->cmdsts & MVGBE_BUFFER_OWNED_MASK) ==
1969 MVGBE_BUFFER_OWNED_BY_DMA) {
1970 /* Invalidate the descriptor -- it's not ready yet */
1971 MVGBE_CDRXSYNC(sc, idx, BUS_DMASYNC_PREREAD);
1972 sc->sc_cdata.mvgbe_rx_prod = idx;
1973 break;
1974 }
1975 #ifdef DIAGNOSTIC
1976 if ((cur_rx->cmdsts &
1977 (MVGBE_RX_LAST_DESC | MVGBE_RX_FIRST_DESC)) !=
1978 (MVGBE_RX_LAST_DESC | MVGBE_RX_FIRST_DESC))
1979 panic(
1980 "mvgbe_rxeof: buffer size is smaller than packet");
1981 #endif
1982
1983 dmamap = sc->sc_cdata.mvgbe_rx_jumbo_map;
1984
1985 bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
1986 BUS_DMASYNC_POSTREAD);
1987
1988 m = cdata->mvgbe_rx_chain[idx].mvgbe_mbuf;
1989 cdata->mvgbe_rx_chain[idx].mvgbe_mbuf = NULL;
1990 total_len = cur_rx->bytecnt - ETHER_CRC_LEN;
1991 rxstat = cur_rx->cmdsts;
1992 bufsize = cur_rx->bufsize;
1993
1994 cdata->mvgbe_rx_map[idx] = NULL;
1995
1996 idx = MVGBE_RX_RING_NEXT(idx);
1997
1998 if (rxstat & MVGBE_ERROR_SUMMARY) {
1999 #if 0
2000 int err = rxstat & MVGBE_RX_ERROR_CODE_MASK;
2001
2002 if (err == MVGBE_RX_CRC_ERROR)
2003 if_statinc(ifp, if_ierrors);
2004 if (err == MVGBE_RX_OVERRUN_ERROR)
2005 if_statinc(ifp, if_ierrors);
2006 if (err == MVGBE_RX_MAX_FRAME_LEN_ERROR)
2007 if_statinc(ifp, if_ierrors);
2008 if (err == MVGBE_RX_RESOURCE_ERROR)
2009 if_statinc(ifp, if_ierrors);
2010 #else
2011 if_statinc(ifp, if_ierrors);
2012 #endif
2013 mvgbe_newbuf(sc, cur, m, dmamap);
2014 continue;
2015 }
2016
2017 if (rxstat & MVGBE_RX_IP_FRAME_TYPE) {
2018 int flgs = 0;
2019
2020 /* Check IPv4 header checksum */
2021 flgs |= M_CSUM_IPv4;
2022 if (!(rxstat & MVGBE_RX_IP_HEADER_OK))
2023 flgs |= M_CSUM_IPv4_BAD;
2024 else if ((bufsize & MVGBE_RX_IP_FRAGMENT) == 0) {
2025 /*
2026 * Check TCPv4/UDPv4 checksum for
2027 * non-fragmented packet only.
2028 *
2029 * It seemd that sometimes
2030 * MVGBE_RX_L4_CHECKSUM_OK bit was set to 0
2031 * even if the checksum is correct and the
2032 * packet was not fragmented. So we don't set
2033 * M_CSUM_TCP_UDP_BAD even if csum bit is 0.
2034 */
2035
2036 if (((rxstat & MVGBE_RX_L4_TYPE_MASK) ==
2037 MVGBE_RX_L4_TYPE_TCP) &&
2038 ((rxstat & MVGBE_RX_L4_CHECKSUM_OK) != 0))
2039 flgs |= M_CSUM_TCPv4;
2040 else if (((rxstat & MVGBE_RX_L4_TYPE_MASK) ==
2041 MVGBE_RX_L4_TYPE_UDP) &&
2042 ((rxstat & MVGBE_RX_L4_CHECKSUM_OK) != 0))
2043 flgs |= M_CSUM_UDPv4;
2044 }
2045 m->m_pkthdr.csum_flags = flgs;
2046 }
2047
2048 /*
2049 * Try to allocate a new jumbo buffer. If that
2050 * fails, copy the packet to mbufs and put the
2051 * jumbo buffer back in the ring so it can be
2052 * re-used. If allocating mbufs fails, then we
2053 * have to drop the packet.
2054 */
2055 if (mvgbe_newbuf(sc, cur, NULL, dmamap) == ENOBUFS) {
2056 struct mbuf *m0;
2057
2058 m0 = m_devget(mtod(m, char *), total_len, 0, ifp);
2059 mvgbe_newbuf(sc, cur, m, dmamap);
2060 if (m0 == NULL) {
2061 aprint_error_ifnet(ifp,
2062 "no receive buffers available --"
2063 " packet dropped!\n");
2064 if_statinc(ifp, if_ierrors);
2065 continue;
2066 }
2067 m = m0;
2068 } else {
2069 m_set_rcvif(m, ifp);
2070 m->m_pkthdr.len = m->m_len = total_len;
2071 }
2072
2073 /* Skip on first 2byte (HW header) */
2074 m_adj(m, MVGBE_HWHEADER_SIZE);
2075
2076 /* pass it on. */
2077 if_percpuq_enqueue(ifp->if_percpuq, m);
2078 }
2079 }
2080
2081 static void
2082 mvgbe_txeof(struct mvgbe_softc *sc)
2083 {
2084 struct mvgbe_chain_data *cdata = &sc->sc_cdata;
2085 struct mvgbe_tx_desc *cur_tx;
2086 struct ifnet *ifp = &sc->sc_ethercom.ec_if;
2087 struct mvgbe_txmap_entry *entry;
2088 int idx;
2089
2090 DPRINTFN(3, ("mvgbe_txeof\n"));
2091
2092 /*
2093 * Go through our tx ring and free mbufs for those
2094 * frames that have been sent.
2095 */
2096 idx = cdata->mvgbe_tx_cons;
2097 while (idx != cdata->mvgbe_tx_prod) {
2098 MVGBE_CDTXSYNC(sc, idx, 1,
2099 BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
2100
2101 cur_tx = &sc->sc_rdata->mvgbe_tx_ring[idx];
2102 #ifdef MVGBE_DEBUG
2103 if (mvgbe_debug >= 3)
2104 mvgbe_dump_txdesc(cur_tx, idx);
2105 #endif
2106 if ((cur_tx->cmdsts & MVGBE_BUFFER_OWNED_MASK) ==
2107 MVGBE_BUFFER_OWNED_BY_DMA) {
2108 MVGBE_CDTXSYNC(sc, idx, 1, BUS_DMASYNC_PREREAD);
2109 break;
2110 }
2111 if (cur_tx->cmdsts & MVGBE_TX_LAST_DESC)
2112 if_statinc(ifp, if_opackets);
2113 if (cur_tx->cmdsts & MVGBE_ERROR_SUMMARY) {
2114 int err = cur_tx->cmdsts & MVGBE_TX_ERROR_CODE_MASK;
2115
2116 if (err == MVGBE_TX_LATE_COLLISION_ERROR)
2117 if_statinc(ifp, if_collisions);
2118 if (err == MVGBE_TX_UNDERRUN_ERROR)
2119 if_statinc(ifp, if_oerrors);
2120 if (err == MVGBE_TX_EXCESSIVE_COLLISION_ERRO)
2121 if_statinc(ifp, if_collisions);
2122 }
2123 if (cdata->mvgbe_tx_chain[idx].mvgbe_mbuf != NULL) {
2124 entry = cdata->mvgbe_tx_map[idx];
2125
2126 m_freem(cdata->mvgbe_tx_chain[idx].mvgbe_mbuf);
2127 cdata->mvgbe_tx_chain[idx].mvgbe_mbuf = NULL;
2128
2129 bus_dmamap_sync(sc->sc_dmat, entry->dmamap, 0,
2130 entry->dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
2131
2132 bus_dmamap_unload(sc->sc_dmat, entry->dmamap);
2133 SIMPLEQ_INSERT_TAIL(&sc->sc_txmap_head, entry, link);
2134 cdata->mvgbe_tx_map[idx] = NULL;
2135 }
2136 cdata->mvgbe_tx_cnt--;
2137 idx = MVGBE_TX_RING_NEXT(idx);
2138 }
2139 if (cdata->mvgbe_tx_cnt == 0)
2140 ifp->if_timer = 0;
2141
2142 if (cdata->mvgbe_tx_cnt < MVGBE_TX_RING_CNT - 2)
2143 ifp->if_flags &= ~IFF_OACTIVE;
2144
2145 cdata->mvgbe_tx_cons = idx;
2146 }
2147
2148 static uint8_t
2149 mvgbe_crc8(const uint8_t *data, size_t size)
2150 {
2151 int bit;
2152 uint8_t byte;
2153 uint8_t crc = 0;
2154 const uint8_t poly = 0x07;
2155
2156 while (size--)
2157 for (byte = *data++, bit = NBBY-1; bit >= 0; bit--)
2158 crc = (crc << 1) ^ ((((crc >> 7) ^ (byte >> bit)) & 1) ? poly : 0);
2159
2160 return crc;
2161 }
2162
2163 CTASSERT(MVGBE_NDFSMT == MVGBE_NDFOMT);
2164
2165 static void
2166 mvgbe_filter_setup(struct mvgbe_softc *sc)
2167 {
2168 struct ethercom *ec = &sc->sc_ethercom;
2169 struct ifnet *ifp= &sc->sc_ethercom.ec_if;
2170 struct ether_multi *enm;
2171 struct ether_multistep step;
2172 uint32_t dfut[MVGBE_NDFUT], dfsmt[MVGBE_NDFSMT], dfomt[MVGBE_NDFOMT];
2173 uint32_t pxc;
2174 int i;
2175 const uint8_t special[ETHER_ADDR_LEN] = {0x01,0x00,0x5e,0x00,0x00,0x00};
2176
2177 memset(dfut, 0, sizeof(dfut));
2178 memset(dfsmt, 0, sizeof(dfsmt));
2179 memset(dfomt, 0, sizeof(dfomt));
2180
2181 if (ifp->if_flags & (IFF_ALLMULTI | IFF_PROMISC)) {
2182 goto allmulti;
2183 }
2184
2185 ETHER_LOCK(ec);
2186 ETHER_FIRST_MULTI(step, ec, enm);
2187 while (enm != NULL) {
2188 if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
2189 /* ranges are complex and somewhat rare */
2190 ETHER_UNLOCK(ec);
2191 goto allmulti;
2192 }
2193 /* chip handles some IPv4 multicast specially */
2194 if (memcmp(enm->enm_addrlo, special, 5) == 0) {
2195 i = enm->enm_addrlo[5];
2196 dfsmt[i>>2] |=
2197 MVGBE_DF(i&3, MVGBE_DF_QUEUE(0) | MVGBE_DF_PASS);
2198 } else {
2199 i = mvgbe_crc8(enm->enm_addrlo, ETHER_ADDR_LEN);
2200 dfomt[i>>2] |=
2201 MVGBE_DF(i&3, MVGBE_DF_QUEUE(0) | MVGBE_DF_PASS);
2202 }
2203
2204 ETHER_NEXT_MULTI(step, enm);
2205 }
2206 ETHER_UNLOCK(ec);
2207 goto set;
2208
2209 allmulti:
2210 if (ifp->if_flags & (IFF_ALLMULTI | IFF_PROMISC)) {
2211 for (i = 0; i < MVGBE_NDFSMT; i++) {
2212 dfsmt[i] = dfomt[i] =
2213 MVGBE_DF(0, MVGBE_DF_QUEUE(0) | MVGBE_DF_PASS) |
2214 MVGBE_DF(1, MVGBE_DF_QUEUE(0) | MVGBE_DF_PASS) |
2215 MVGBE_DF(2, MVGBE_DF_QUEUE(0) | MVGBE_DF_PASS) |
2216 MVGBE_DF(3, MVGBE_DF_QUEUE(0) | MVGBE_DF_PASS);
2217 }
2218 }
2219
2220 set:
2221 pxc = MVGBE_READ(sc, MVGBE_PXC);
2222 pxc &= ~MVGBE_PXC_UPM;
2223 pxc |= MVGBE_PXC_RB | MVGBE_PXC_RBIP | MVGBE_PXC_RBARP;
2224 if (ifp->if_flags & IFF_BROADCAST) {
2225 pxc &= ~(MVGBE_PXC_RB | MVGBE_PXC_RBIP | MVGBE_PXC_RBARP);
2226 }
2227 if (ifp->if_flags & IFF_PROMISC) {
2228 pxc |= MVGBE_PXC_UPM;
2229 }
2230 MVGBE_WRITE(sc, MVGBE_PXC, pxc);
2231
2232 /* Set Destination Address Filter Unicast Table */
2233 if (ifp->if_flags & IFF_PROMISC) {
2234 /* pass all unicast addresses */
2235 for (i = 0; i < MVGBE_NDFUT; i++) {
2236 dfut[i] =
2237 MVGBE_DF(0, MVGBE_DF_QUEUE(0) | MVGBE_DF_PASS) |
2238 MVGBE_DF(1, MVGBE_DF_QUEUE(0) | MVGBE_DF_PASS) |
2239 MVGBE_DF(2, MVGBE_DF_QUEUE(0) | MVGBE_DF_PASS) |
2240 MVGBE_DF(3, MVGBE_DF_QUEUE(0) | MVGBE_DF_PASS);
2241 }
2242 } else {
2243 i = sc->sc_enaddr[5] & 0xf; /* last nibble */
2244 dfut[i>>2] = MVGBE_DF(i&3, MVGBE_DF_QUEUE(0) | MVGBE_DF_PASS);
2245 }
2246 MVGBE_WRITE_FILTER(sc, MVGBE_DFUT, dfut, MVGBE_NDFUT);
2247
2248 /* Set Destination Address Filter Multicast Tables */
2249 MVGBE_WRITE_FILTER(sc, MVGBE_DFSMT, dfsmt, MVGBE_NDFSMT);
2250 MVGBE_WRITE_FILTER(sc, MVGBE_DFOMT, dfomt, MVGBE_NDFOMT);
2251 }
2252
2253 #ifdef MVGBE_DEBUG
2254 static void
2255 mvgbe_dump_txdesc(struct mvgbe_tx_desc *desc, int idx)
2256 {
2257 #define DESC_PRINT(X) \
2258 if (X) \
2259 printf("txdesc[%d]." #X "=%#x\n", idx, X);
2260
2261 #if BYTE_ORDER == BIG_ENDIAN
2262 DESC_PRINT(desc->bytecnt);
2263 DESC_PRINT(desc->l4ichk);
2264 DESC_PRINT(desc->cmdsts);
2265 DESC_PRINT(desc->nextdescptr);
2266 DESC_PRINT(desc->bufptr);
2267 #else /* LITTLE_ENDIAN */
2268 DESC_PRINT(desc->cmdsts);
2269 DESC_PRINT(desc->l4ichk);
2270 DESC_PRINT(desc->bytecnt);
2271 DESC_PRINT(desc->bufptr);
2272 DESC_PRINT(desc->nextdescptr);
2273 #endif
2274 #undef DESC_PRINT
2275 }
2276 #endif
2277
2278 SYSCTL_SETUP(sysctl_mvgbe, "sysctl mvgbe subtree setup")
2279 {
2280 int rc;
2281 const struct sysctlnode *node;
2282
2283 if ((rc = sysctl_createv(clog, 0, NULL, &node,
2284 0, CTLTYPE_NODE, "mvgbe",
2285 SYSCTL_DESCR("mvgbe interface controls"),
2286 NULL, 0, NULL, 0, CTL_HW, CTL_CREATE, CTL_EOL)) != 0) {
2287 goto err;
2288 }
2289
2290 mvgbe_root_num = node->sysctl_num;
2291 return;
2292
2293 err:
2294 aprint_error("%s: syctl_createv failed (rc = %d)\n", __func__, rc);
2295 }
2296
2297 static void
2298 sysctl_mvgbe_init(struct mvgbe_softc *sc)
2299 {
2300 const struct sysctlnode *node;
2301 int mvgbe_nodenum;
2302
2303 if (sysctl_createv(&sc->mvgbe_clog, 0, NULL, &node,
2304 0, CTLTYPE_NODE, device_xname(sc->sc_dev),
2305 SYSCTL_DESCR("mvgbe per-controller controls"),
2306 NULL, 0, NULL, 0, CTL_HW, mvgbe_root_num, CTL_CREATE,
2307 CTL_EOL) != 0) {
2308 aprint_normal_dev(sc->sc_dev, "couldn't create sysctl node\n");
2309 return;
2310 }
2311 mvgbe_nodenum = node->sysctl_num;
2312
2313 /* interrupt moderation sysctls */
2314 if (sysctl_createv(&sc->mvgbe_clog, 0, NULL, &node,
2315 CTLFLAG_READWRITE, CTLTYPE_INT, "ipginttx",
2316 SYSCTL_DESCR("mvgbe TX interrupt moderation timer"),
2317 mvgbe_sysctl_ipginttx, 0, (void *)sc,
2318 0, CTL_HW, mvgbe_root_num, mvgbe_nodenum, CTL_CREATE,
2319 CTL_EOL) != 0) {
2320 aprint_normal_dev(sc->sc_dev,
2321 "couldn't create ipginttx sysctl node\n");
2322 }
2323 if (sysctl_createv(&sc->mvgbe_clog, 0, NULL, &node,
2324 CTLFLAG_READWRITE, CTLTYPE_INT, "ipgintrx",
2325 SYSCTL_DESCR("mvgbe RX interrupt moderation timer"),
2326 mvgbe_sysctl_ipgintrx, 0, (void *)sc,
2327 0, CTL_HW, mvgbe_root_num, mvgbe_nodenum, CTL_CREATE,
2328 CTL_EOL) != 0) {
2329 aprint_normal_dev(sc->sc_dev,
2330 "couldn't create ipginttx sysctl node\n");
2331 }
2332 }
2333
2334 static int
2335 mvgbe_sysctl_ipginttx(SYSCTLFN_ARGS)
2336 {
2337 int error;
2338 unsigned int t;
2339 struct sysctlnode node;
2340 struct mvgbec_softc *csc;
2341 struct mvgbe_softc *sc;
2342
2343 node = *rnode;
2344 sc = node.sysctl_data;
2345 csc = device_private(device_parent(sc->sc_dev));
2346 t = sc->sc_ipginttx;
2347 node.sysctl_data = &t;
2348 error = sysctl_lookup(SYSCTLFN_CALL(&node));
2349 if (error || newp == NULL)
2350 return error;
2351
2352 if (mvgbe_ipginttx(csc, sc, t) < 0)
2353 return EINVAL;
2354 /*
2355 * update the softc with sysctl-changed value, and mark
2356 * for hardware update
2357 */
2358 sc->sc_ipginttx = t;
2359
2360 return 0;
2361 }
2362
2363 static int
2364 mvgbe_sysctl_ipgintrx(SYSCTLFN_ARGS)
2365 {
2366 int error;
2367 unsigned int t;
2368 struct sysctlnode node;
2369 struct mvgbec_softc *csc;
2370 struct mvgbe_softc *sc;
2371
2372 node = *rnode;
2373 sc = node.sysctl_data;
2374 csc = device_private(device_parent(sc->sc_dev));
2375 t = sc->sc_ipgintrx;
2376 node.sysctl_data = &t;
2377 error = sysctl_lookup(SYSCTLFN_CALL(&node));
2378 if (error || newp == NULL)
2379 return error;
2380
2381 if (mvgbe_ipgintrx(csc, sc, t) < 0)
2382 return EINVAL;
2383 /*
2384 * update the softc with sysctl-changed value, and mark
2385 * for hardware update
2386 */
2387 sc->sc_ipgintrx = t;
2388
2389 return 0;
2390 }
2391