if_mvgbe.c revision 1.60 1 /* $NetBSD: if_mvgbe.c,v 1.60 2021/04/24 23:36:56 thorpej Exp $ */
2 /*
3 * Copyright (c) 2007, 2008, 2013 KIYOHARA Takashi
4 * All rights reserved.
5 *
6 * Redistribution and use in source and binary forms, with or without
7 * modification, are permitted provided that the following conditions
8 * are met:
9 * 1. Redistributions of source code must retain the above copyright
10 * notice, this list of conditions and the following disclaimer.
11 * 2. Redistributions in binary form must reproduce the above copyright
12 * notice, this list of conditions and the following disclaimer in the
13 * documentation and/or other materials provided with the distribution.
14 *
15 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
16 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
17 * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
18 * DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
19 * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
20 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
21 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
22 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
23 * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
24 * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
25 * POSSIBILITY OF SUCH DAMAGE.
26 */
27 #include <sys/cdefs.h>
28 __KERNEL_RCSID(0, "$NetBSD: if_mvgbe.c,v 1.60 2021/04/24 23:36:56 thorpej Exp $");
29
30 #include "opt_multiprocessor.h"
31
32 #if defined MULTIPROCESSOR
33 #warning Queue Management Method 'Counters' not support. Please use mvxpe instead of this.
34 #endif
35
36 #include <sys/param.h>
37 #include <sys/bus.h>
38 #include <sys/callout.h>
39 #include <sys/device.h>
40 #include <sys/endian.h>
41 #include <sys/errno.h>
42 #include <sys/evcnt.h>
43 #include <sys/kernel.h>
44 #include <sys/kmem.h>
45 #include <sys/mutex.h>
46 #include <sys/sockio.h>
47 #include <sys/sysctl.h>
48
49 #include <dev/marvell/marvellreg.h>
50 #include <dev/marvell/marvellvar.h>
51 #include <dev/marvell/mvgbereg.h>
52
53 #include <net/if.h>
54 #include <net/if_ether.h>
55 #include <net/if_media.h>
56
57 #include <netinet/in.h>
58 #include <netinet/in_systm.h>
59 #include <netinet/ip.h>
60
61 #include <net/bpf.h>
62 #include <sys/rndsource.h>
63
64 #include <dev/mii/mii.h>
65 #include <dev/mii/miivar.h>
66
67 #include "locators.h"
68
69 /* #define MVGBE_DEBUG 3 */
70 #ifdef MVGBE_DEBUG
71 #define DPRINTF(x) if (mvgbe_debug) printf x
72 #define DPRINTFN(n, x) if (mvgbe_debug >= (n)) printf x
73 int mvgbe_debug = MVGBE_DEBUG;
74 #else
75 #define DPRINTF(x)
76 #define DPRINTFN(n, x)
77 #endif
78
79
80 #define MVGBE_READ(sc, reg) \
81 bus_space_read_4((sc)->sc_iot, (sc)->sc_ioh, (reg))
82 #define MVGBE_WRITE(sc, reg, val) \
83 bus_space_write_4((sc)->sc_iot, (sc)->sc_ioh, (reg), (val))
84 #define MVGBE_READ_FILTER(sc, reg, val, c) \
85 bus_space_read_region_4((sc)->sc_iot, (sc)->sc_dafh, (reg), (val), (c))
86 #define MVGBE_WRITE_FILTER(sc, reg, val, c) \
87 bus_space_write_region_4((sc)->sc_iot, (sc)->sc_dafh, (reg), (val), (c))
88
89 #define MVGBE_LINKUP_READ(sc) \
90 bus_space_read_4((sc)->sc_iot, (sc)->sc_linkup.ioh, 0)
91 #define MVGBE_IS_LINKUP(sc) (MVGBE_LINKUP_READ(sc) & (sc)->sc_linkup.bit)
92
93 #define MVGBE_TX_RING_CNT 256
94 #define MVGBE_TX_RING_MSK (MVGBE_TX_RING_CNT - 1)
95 #define MVGBE_TX_RING_NEXT(x) (((x) + 1) & MVGBE_TX_RING_MSK)
96 #define MVGBE_RX_RING_CNT 256
97 #define MVGBE_RX_RING_MSK (MVGBE_RX_RING_CNT - 1)
98 #define MVGBE_RX_RING_NEXT(x) (((x) + 1) & MVGBE_RX_RING_MSK)
99
100 CTASSERT(MVGBE_TX_RING_CNT > 1 && MVGBE_TX_RING_NEXT(MVGBE_TX_RING_CNT) ==
101 (MVGBE_TX_RING_CNT + 1) % MVGBE_TX_RING_CNT);
102 CTASSERT(MVGBE_RX_RING_CNT > 1 && MVGBE_RX_RING_NEXT(MVGBE_RX_RING_CNT) ==
103 (MVGBE_RX_RING_CNT + 1) % MVGBE_RX_RING_CNT);
104
105 #define MVGBE_JSLOTS 384 /* XXXX */
106 #define MVGBE_JLEN \
107 ((MVGBE_MRU + MVGBE_HWHEADER_SIZE + MVGBE_RXBUF_ALIGN - 1) & \
108 ~MVGBE_RXBUF_MASK)
109 #define MVGBE_NTXSEG 30
110 #define MVGBE_JPAGESZ PAGE_SIZE
111 #define MVGBE_RESID \
112 (MVGBE_JPAGESZ - (MVGBE_JLEN * MVGBE_JSLOTS) % MVGBE_JPAGESZ)
113 #define MVGBE_JMEM \
114 ((MVGBE_JLEN * MVGBE_JSLOTS) + MVGBE_RESID)
115
116 #define MVGBE_TX_RING_ADDR(sc, i) \
117 ((sc)->sc_ring_map->dm_segs[0].ds_addr + \
118 offsetof(struct mvgbe_ring_data, mvgbe_tx_ring[(i)]))
119
120 #define MVGBE_RX_RING_ADDR(sc, i) \
121 ((sc)->sc_ring_map->dm_segs[0].ds_addr + \
122 offsetof(struct mvgbe_ring_data, mvgbe_rx_ring[(i)]))
123
124 #define MVGBE_CDOFF(x) offsetof(struct mvgbe_ring_data, x)
125 #define MVGBE_CDTXOFF(x) MVGBE_CDOFF(mvgbe_tx_ring[(x)])
126 #define MVGBE_CDRXOFF(x) MVGBE_CDOFF(mvgbe_rx_ring[(x)])
127
128 #define MVGBE_CDTXSYNC(sc, x, n, ops) \
129 do { \
130 int __x, __n; \
131 const int __descsize = sizeof(struct mvgbe_tx_desc); \
132 \
133 __x = (x); \
134 __n = (n); \
135 \
136 /* If it will wrap around, sync to the end of the ring. */ \
137 if ((__x + __n) > MVGBE_TX_RING_CNT) { \
138 bus_dmamap_sync((sc)->sc_dmat, \
139 (sc)->sc_ring_map, MVGBE_CDTXOFF(__x), \
140 __descsize * (MVGBE_TX_RING_CNT - __x), (ops)); \
141 __n -= (MVGBE_TX_RING_CNT - __x); \
142 __x = 0; \
143 } \
144 \
145 /* Now sync whatever is left. */ \
146 bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_ring_map, \
147 MVGBE_CDTXOFF((__x)), __descsize * __n, (ops)); \
148 } while (0 /*CONSTCOND*/)
149
150 #define MVGBE_CDRXSYNC(sc, x, ops) \
151 do { \
152 bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_ring_map, \
153 MVGBE_CDRXOFF((x)), sizeof(struct mvgbe_rx_desc), (ops)); \
154 } while (/*CONSTCOND*/0)
155
156 #define MVGBE_IPGINTTX_DEFAULT 768
157 #define MVGBE_IPGINTRX_DEFAULT 768
158
159 #ifdef MVGBE_EVENT_COUNTERS
160 #define MVGBE_EVCNT_INCR(ev) (ev)->ev_count++
161 #define MVGBE_EVCNT_ADD(ev, val) (ev)->ev_count += (val)
162 #else
163 #define MVGBE_EVCNT_INCR(ev) /* nothing */
164 #define MVGBE_EVCNT_ADD(ev, val) /* nothing */
165 #endif
166
167 struct mvgbe_jpool_entry {
168 int slot;
169 LIST_ENTRY(mvgbe_jpool_entry) jpool_entries;
170 };
171
172 struct mvgbe_chain {
173 void *mvgbe_desc;
174 struct mbuf *mvgbe_mbuf;
175 struct mvgbe_chain *mvgbe_next;
176 };
177
178 struct mvgbe_txmap_entry {
179 bus_dmamap_t dmamap;
180 SIMPLEQ_ENTRY(mvgbe_txmap_entry) link;
181 };
182
183 struct mvgbe_chain_data {
184 struct mvgbe_chain mvgbe_tx_chain[MVGBE_TX_RING_CNT];
185 struct mvgbe_txmap_entry *mvgbe_tx_map[MVGBE_TX_RING_CNT];
186 int mvgbe_tx_prod;
187 int mvgbe_tx_cons;
188 int mvgbe_tx_cnt;
189
190 struct mvgbe_chain mvgbe_rx_chain[MVGBE_RX_RING_CNT];
191 bus_dmamap_t mvgbe_rx_map[MVGBE_RX_RING_CNT];
192 bus_dmamap_t mvgbe_rx_jumbo_map;
193 int mvgbe_rx_prod;
194 int mvgbe_rx_cons;
195 int mvgbe_rx_cnt;
196
197 /* Stick the jumbo mem management stuff here too. */
198 void *mvgbe_jslots[MVGBE_JSLOTS];
199 void *mvgbe_jumbo_buf;
200 };
201
202 struct mvgbe_ring_data {
203 struct mvgbe_tx_desc mvgbe_tx_ring[MVGBE_TX_RING_CNT];
204 struct mvgbe_rx_desc mvgbe_rx_ring[MVGBE_RX_RING_CNT];
205 };
206
207 struct mvgbec_softc {
208 device_t sc_dev;
209
210 bus_space_tag_t sc_iot;
211 bus_space_handle_t sc_ioh;
212
213 kmutex_t sc_mtx;
214
215 int sc_flags;
216 };
217
218 struct mvgbe_softc {
219 device_t sc_dev;
220 int sc_port;
221 uint32_t sc_version;
222
223 bus_space_tag_t sc_iot;
224 bus_space_handle_t sc_ioh;
225 bus_space_handle_t sc_dafh; /* dest address filter handle */
226 bus_dma_tag_t sc_dmat;
227
228 struct ethercom sc_ethercom;
229 struct mii_data sc_mii;
230 uint8_t sc_enaddr[ETHER_ADDR_LEN]; /* station addr */
231
232 callout_t sc_tick_ch; /* tick callout */
233
234 struct mvgbe_chain_data sc_cdata;
235 struct mvgbe_ring_data *sc_rdata;
236 bus_dmamap_t sc_ring_map;
237 u_short sc_if_flags;
238 unsigned int sc_ipginttx;
239 unsigned int sc_ipgintrx;
240 int sc_wdogsoft;
241
242 LIST_HEAD(__mvgbe_jfreehead, mvgbe_jpool_entry) sc_jfree_listhead;
243 LIST_HEAD(__mvgbe_jinusehead, mvgbe_jpool_entry) sc_jinuse_listhead;
244 SIMPLEQ_HEAD(__mvgbe_txmaphead, mvgbe_txmap_entry) sc_txmap_head;
245
246 struct {
247 bus_space_handle_t ioh;
248 uint32_t bit;
249 } sc_linkup;
250 uint32_t sc_cmdsts_opts;
251
252 krndsource_t sc_rnd_source;
253 struct sysctllog *mvgbe_clog;
254 #ifdef MVGBE_EVENT_COUNTERS
255 struct evcnt sc_ev_rxoverrun;
256 struct evcnt sc_ev_wdogsoft;
257 #endif
258 };
259
260
261 /* Gigabit Ethernet Unit Global part functions */
262
263 static int mvgbec_match(device_t, struct cfdata *, void *);
264 static void mvgbec_attach(device_t, device_t, void *);
265
266 static int mvgbec_print(void *, const char *);
267 static int mvgbec_search(device_t, cfdata_t, const int *, void *);
268
269 /* MII funcstions */
270 static int mvgbec_miibus_readreg(device_t, int, int, uint16_t *);
271 static int mvgbec_miibus_writereg(device_t, int, int, uint16_t);
272 static void mvgbec_miibus_statchg(struct ifnet *);
273
274 static void mvgbec_wininit(struct mvgbec_softc *, enum marvell_tags *);
275
276 /* Gigabit Ethernet Port part functions */
277
278 static int mvgbe_match(device_t, struct cfdata *, void *);
279 static void mvgbe_attach(device_t, device_t, void *);
280
281 static void mvgbe_tick(void *);
282 static int mvgbe_intr(void *);
283
284 static void mvgbe_start(struct ifnet *);
285 static int mvgbe_ioctl(struct ifnet *, u_long, void *);
286 static int mvgbe_init(struct ifnet *);
287 static void mvgbe_stop(struct ifnet *, int);
288 static void mvgbe_watchdog(struct ifnet *);
289
290 static int mvgbe_ifflags_cb(struct ethercom *);
291
292 static int mvgbe_mediachange(struct ifnet *);
293 static void mvgbe_mediastatus(struct ifnet *, struct ifmediareq *);
294
295 static int mvgbe_init_rx_ring(struct mvgbe_softc *);
296 static int mvgbe_init_tx_ring(struct mvgbe_softc *);
297 static int mvgbe_newbuf(struct mvgbe_softc *, int, struct mbuf *, bus_dmamap_t);
298 static int mvgbe_alloc_jumbo_mem(struct mvgbe_softc *);
299 static void *mvgbe_jalloc(struct mvgbe_softc *);
300 static void mvgbe_jfree(struct mbuf *, void *, size_t, void *);
301 static int mvgbe_encap(struct mvgbe_softc *, struct mbuf *, uint32_t *);
302 static void mvgbe_rxeof(struct mvgbe_softc *);
303 static void mvgbe_txeof(struct mvgbe_softc *);
304 static uint8_t mvgbe_crc8(const uint8_t *, size_t);
305 static void mvgbe_filter_setup(struct mvgbe_softc *);
306 #ifdef MVGBE_DEBUG
307 static void mvgbe_dump_txdesc(struct mvgbe_tx_desc *, int);
308 #endif
309 static int mvgbe_ipginttx(struct mvgbec_softc *, struct mvgbe_softc *,
310 unsigned int);
311 static int mvgbe_ipgintrx(struct mvgbec_softc *, struct mvgbe_softc *,
312 unsigned int);
313 static void sysctl_mvgbe_init(struct mvgbe_softc *);
314 static int mvgbe_sysctl_ipginttx(SYSCTLFN_PROTO);
315 static int mvgbe_sysctl_ipgintrx(SYSCTLFN_PROTO);
316
317 CFATTACH_DECL_NEW(mvgbec_gt, sizeof(struct mvgbec_softc),
318 mvgbec_match, mvgbec_attach, NULL, NULL);
319 CFATTACH_DECL_NEW(mvgbec_mbus, sizeof(struct mvgbec_softc),
320 mvgbec_match, mvgbec_attach, NULL, NULL);
321
322 CFATTACH_DECL_NEW(mvgbe, sizeof(struct mvgbe_softc),
323 mvgbe_match, mvgbe_attach, NULL, NULL);
324
325 device_t mvgbec0 = NULL;
326 static int mvgbe_root_num;
327
328 struct mvgbe_port {
329 int model;
330 int unit;
331 int ports;
332 int irqs[3];
333 int flags;
334 #define FLAGS_FIX_TQTB (1 << 0)
335 #define FLAGS_FIX_MTU (1 << 1)
336 #define FLAGS_IPG1 (1 << 2)
337 #define FLAGS_IPG2 (1 << 3)
338 #define FLAGS_HAS_PV (1 << 4) /* Has Port Version Register */
339 } mvgbe_ports[] = {
340 { MARVELL_DISCOVERY_II, 0, 3, { 32, 33, 34 }, 0 },
341 { MARVELL_DISCOVERY_III, 0, 3, { 32, 33, 34 }, 0 },
342 #if 0
343 { MARVELL_DISCOVERY_LT, 0, ?, { }, 0 },
344 { MARVELL_DISCOVERY_V, 0, ?, { }, 0 },
345 { MARVELL_DISCOVERY_VI, 0, ?, { }, 0 },
346 #endif
347 { MARVELL_ORION_1_88F5082, 0, 1, { 21 }, FLAGS_FIX_MTU },
348 { MARVELL_ORION_1_88F5180N, 0, 1, { 21 }, FLAGS_FIX_MTU },
349 { MARVELL_ORION_1_88F5181, 0, 1, { 21 }, FLAGS_FIX_MTU | FLAGS_IPG1 },
350 { MARVELL_ORION_1_88F5182, 0, 1, { 21 }, FLAGS_FIX_MTU | FLAGS_IPG1 },
351 { MARVELL_ORION_2_88F5281, 0, 1, { 21 }, FLAGS_FIX_MTU | FLAGS_IPG1 },
352 { MARVELL_ORION_1_88F6082, 0, 1, { 21 }, FLAGS_FIX_MTU },
353 { MARVELL_ORION_1_88W8660, 0, 1, { 21 }, FLAGS_FIX_MTU },
354
355 { MARVELL_KIRKWOOD_88F6180, 0, 1, { 11 }, FLAGS_FIX_TQTB | FLAGS_IPG2 },
356 { MARVELL_KIRKWOOD_88F6192, 0, 1, { 11 }, FLAGS_FIX_TQTB | FLAGS_IPG2 },
357 { MARVELL_KIRKWOOD_88F6192, 1, 1, { 15 }, FLAGS_FIX_TQTB | FLAGS_IPG2 },
358 { MARVELL_KIRKWOOD_88F6281, 0, 1, { 11 }, FLAGS_FIX_TQTB | FLAGS_IPG2 },
359 { MARVELL_KIRKWOOD_88F6281, 1, 1, { 15 }, FLAGS_FIX_TQTB | FLAGS_IPG2 },
360 { MARVELL_KIRKWOOD_88F6282, 0, 1, { 11 }, FLAGS_FIX_TQTB | FLAGS_IPG2 },
361 { MARVELL_KIRKWOOD_88F6282, 1, 1, { 15 }, FLAGS_FIX_TQTB | FLAGS_IPG2 },
362
363 { MARVELL_MV78XX0_MV78100, 0, 1, { 40 }, FLAGS_FIX_TQTB | FLAGS_IPG2 },
364 { MARVELL_MV78XX0_MV78100, 1, 1, { 44 }, FLAGS_FIX_TQTB | FLAGS_IPG2 },
365 { MARVELL_MV78XX0_MV78200, 0, 1, { 40 }, FLAGS_FIX_TQTB | FLAGS_IPG2 },
366 { MARVELL_MV78XX0_MV78200, 1, 1, { 44 }, FLAGS_FIX_TQTB | FLAGS_IPG2 },
367 { MARVELL_MV78XX0_MV78200, 2, 1, { 48 }, FLAGS_FIX_TQTB | FLAGS_IPG2 },
368 { MARVELL_MV78XX0_MV78200, 3, 1, { 52 }, FLAGS_FIX_TQTB | FLAGS_IPG2 },
369
370 { MARVELL_DOVE_88AP510, 0, 1, { 29 }, FLAGS_FIX_TQTB | FLAGS_IPG2 },
371
372 { MARVELL_ARMADAXP_MV78130, 0, 1, { 66 }, FLAGS_HAS_PV },
373 { MARVELL_ARMADAXP_MV78130, 1, 1, { 70 }, FLAGS_HAS_PV },
374 { MARVELL_ARMADAXP_MV78130, 2, 1, { 74 }, FLAGS_HAS_PV },
375 { MARVELL_ARMADAXP_MV78160, 0, 1, { 66 }, FLAGS_HAS_PV },
376 { MARVELL_ARMADAXP_MV78160, 1, 1, { 70 }, FLAGS_HAS_PV },
377 { MARVELL_ARMADAXP_MV78160, 2, 1, { 74 }, FLAGS_HAS_PV },
378 { MARVELL_ARMADAXP_MV78160, 3, 1, { 78 }, FLAGS_HAS_PV },
379 { MARVELL_ARMADAXP_MV78230, 0, 1, { 66 }, FLAGS_HAS_PV },
380 { MARVELL_ARMADAXP_MV78230, 1, 1, { 70 }, FLAGS_HAS_PV },
381 { MARVELL_ARMADAXP_MV78230, 2, 1, { 74 }, FLAGS_HAS_PV },
382 { MARVELL_ARMADAXP_MV78260, 0, 1, { 66 }, FLAGS_HAS_PV },
383 { MARVELL_ARMADAXP_MV78260, 1, 1, { 70 }, FLAGS_HAS_PV },
384 { MARVELL_ARMADAXP_MV78260, 2, 1, { 74 }, FLAGS_HAS_PV },
385 { MARVELL_ARMADAXP_MV78260, 3, 1, { 78 }, FLAGS_HAS_PV },
386 { MARVELL_ARMADAXP_MV78460, 0, 1, { 66 }, FLAGS_HAS_PV },
387 { MARVELL_ARMADAXP_MV78460, 1, 1, { 70 }, FLAGS_HAS_PV },
388 { MARVELL_ARMADAXP_MV78460, 2, 1, { 74 }, FLAGS_HAS_PV },
389 { MARVELL_ARMADAXP_MV78460, 3, 1, { 78 }, FLAGS_HAS_PV },
390
391 { MARVELL_ARMADA370_MV6707, 0, 1, { 66 }, FLAGS_HAS_PV },
392 { MARVELL_ARMADA370_MV6707, 1, 1, { 70 }, FLAGS_HAS_PV },
393 { MARVELL_ARMADA370_MV6710, 0, 1, { 66 }, FLAGS_HAS_PV },
394 { MARVELL_ARMADA370_MV6710, 1, 1, { 70 }, FLAGS_HAS_PV },
395 { MARVELL_ARMADA370_MV6W11, 0, 1, { 66 }, FLAGS_HAS_PV },
396 { MARVELL_ARMADA370_MV6W11, 1, 1, { 70 }, FLAGS_HAS_PV },
397 };
398
399
400 /* ARGSUSED */
401 static int
402 mvgbec_match(device_t parent, cfdata_t match, void *aux)
403 {
404 struct marvell_attach_args *mva = aux;
405 int i;
406
407 if (strcmp(mva->mva_name, match->cf_name) != 0)
408 return 0;
409 if (mva->mva_offset == MVA_OFFSET_DEFAULT)
410 return 0;
411
412 for (i = 0; i < __arraycount(mvgbe_ports); i++)
413 if (mva->mva_model == mvgbe_ports[i].model) {
414 mva->mva_size = MVGBE_SIZE;
415 return 1;
416 }
417 return 0;
418 }
419
420 /* ARGSUSED */
421 static void
422 mvgbec_attach(device_t parent, device_t self, void *aux)
423 {
424 struct mvgbec_softc *csc = device_private(self);
425 struct marvell_attach_args *mva = aux, gbea;
426 struct mvgbe_softc *port;
427 struct mii_softc *mii;
428 device_t child;
429 uint32_t phyaddr;
430 int i, j;
431
432 aprint_naive("\n");
433 aprint_normal(": Marvell Gigabit Ethernet Controller\n");
434
435 csc->sc_dev = self;
436 csc->sc_iot = mva->mva_iot;
437 if (bus_space_subregion(mva->mva_iot, mva->mva_ioh, mva->mva_offset,
438 mva->mva_size, &csc->sc_ioh)) {
439 aprint_error_dev(self, "Cannot map registers\n");
440 return;
441 }
442
443 if (mvgbec0 == NULL)
444 mvgbec0 = self;
445
446 phyaddr = 0;
447 MVGBE_WRITE(csc, MVGBE_PHYADDR, phyaddr);
448
449 mutex_init(&csc->sc_mtx, MUTEX_DEFAULT, IPL_NET);
450
451 /* Disable and clear Gigabit Ethernet Unit interrupts */
452 MVGBE_WRITE(csc, MVGBE_EUIM, 0);
453 MVGBE_WRITE(csc, MVGBE_EUIC, 0);
454
455 mvgbec_wininit(csc, mva->mva_tags);
456
457 memset(&gbea, 0, sizeof(gbea));
458 for (i = 0; i < __arraycount(mvgbe_ports); i++) {
459 if (mvgbe_ports[i].model != mva->mva_model ||
460 mvgbe_ports[i].unit != mva->mva_unit)
461 continue;
462
463 csc->sc_flags = mvgbe_ports[i].flags;
464
465 for (j = 0; j < mvgbe_ports[i].ports; j++) {
466 gbea.mva_name = "mvgbe";
467 gbea.mva_model = mva->mva_model;
468 gbea.mva_iot = csc->sc_iot;
469 gbea.mva_ioh = csc->sc_ioh;
470 gbea.mva_unit = j;
471 gbea.mva_dmat = mva->mva_dmat;
472 gbea.mva_irq = mvgbe_ports[i].irqs[j];
473 child = config_found(csc->sc_dev, &gbea, mvgbec_print,
474 CFARG_SUBMATCH, mvgbec_search,
475 CFARG_EOL);
476 if (child) {
477 port = device_private(child);
478 mii = LIST_FIRST(&port->sc_mii.mii_phys);
479 if (mii != NULL)
480 phyaddr |= MVGBE_PHYADDR_PHYAD(j,
481 mii->mii_phy);
482 }
483 }
484 break;
485 }
486 MVGBE_WRITE(csc, MVGBE_PHYADDR, phyaddr);
487 }
488
489 static int
490 mvgbec_print(void *aux, const char *pnp)
491 {
492 struct marvell_attach_args *gbea = aux;
493
494 if (pnp)
495 aprint_normal("%s at %s port %d",
496 gbea->mva_name, pnp, gbea->mva_unit);
497 else {
498 if (gbea->mva_unit != MVGBECCF_PORT_DEFAULT)
499 aprint_normal(" port %d", gbea->mva_unit);
500 if (gbea->mva_irq != MVGBECCF_IRQ_DEFAULT)
501 aprint_normal(" irq %d", gbea->mva_irq);
502 }
503 return UNCONF;
504 }
505
506 /* ARGSUSED */
507 static int
508 mvgbec_search(device_t parent, cfdata_t cf, const int *ldesc, void *aux)
509 {
510 struct marvell_attach_args *gbea = aux;
511
512 if (cf->cf_loc[MVGBECCF_PORT] == gbea->mva_unit &&
513 cf->cf_loc[MVGBECCF_IRQ] != MVGBECCF_IRQ_DEFAULT)
514 gbea->mva_irq = cf->cf_loc[MVGBECCF_IRQ];
515
516 return config_match(parent, cf, aux);
517 }
518
519 static int
520 mvgbec_miibus_readreg(device_t dev, int phy, int reg, uint16_t *val)
521 {
522 struct mvgbe_softc *sc = device_private(dev);
523 struct mvgbec_softc *csc;
524 struct ifnet *ifp = &sc->sc_ethercom.ec_if;
525 uint32_t smi;
526 int i, rv = 0;
527
528 if (mvgbec0 == NULL) {
529 aprint_error_ifnet(ifp, "SMI mvgbec0 not found\n");
530 return -1;
531 }
532 csc = device_private(mvgbec0);
533
534 mutex_enter(&csc->sc_mtx);
535
536 for (i = 0; i < MVGBE_PHY_TIMEOUT; i++) {
537 DELAY(1);
538 if (!(MVGBE_READ(csc, MVGBE_SMI) & MVGBE_SMI_BUSY))
539 break;
540 }
541 if (i == MVGBE_PHY_TIMEOUT) {
542 aprint_error_ifnet(ifp, "SMI busy timeout\n");
543 rv = ETIMEDOUT;
544 goto out;
545 }
546
547 smi =
548 MVGBE_SMI_PHYAD(phy) | MVGBE_SMI_REGAD(reg) | MVGBE_SMI_OPCODE_READ;
549 MVGBE_WRITE(csc, MVGBE_SMI, smi);
550
551 for (i = 0; i < MVGBE_PHY_TIMEOUT; i++) {
552 DELAY(1);
553 smi = MVGBE_READ(csc, MVGBE_SMI);
554 if (smi & MVGBE_SMI_READVALID) {
555 *val = smi & MVGBE_SMI_DATA_MASK;
556 break;
557 }
558 }
559 DPRINTFN(9, ("mvgbec_miibus_readreg: i=%d, timeout=%d\n",
560 i, MVGBE_PHY_TIMEOUT));
561 if (i >= MVGBE_PHY_TIMEOUT)
562 rv = ETIMEDOUT;
563
564 out:
565 mutex_exit(&csc->sc_mtx);
566
567 DPRINTFN(9, ("mvgbec_miibus_readreg phy=%d, reg=%#x, val=%#hx\n",
568 phy, reg, *val));
569
570 return rv;
571 }
572
573 static int
574 mvgbec_miibus_writereg(device_t dev, int phy, int reg, uint16_t val)
575 {
576 struct mvgbe_softc *sc = device_private(dev);
577 struct mvgbec_softc *csc;
578 struct ifnet *ifp = &sc->sc_ethercom.ec_if;
579 uint32_t smi;
580 int i, rv = 0;
581
582 if (mvgbec0 == NULL) {
583 aprint_error_ifnet(ifp, "SMI mvgbec0 not found\n");
584 return -1;
585 }
586 csc = device_private(mvgbec0);
587
588 DPRINTFN(9, ("mvgbec_miibus_writereg phy=%d reg=%#x val=%#x\n",
589 phy, reg, val));
590
591 mutex_enter(&csc->sc_mtx);
592
593 for (i = 0; i < MVGBE_PHY_TIMEOUT; i++) {
594 DELAY(1);
595 if (!(MVGBE_READ(csc, MVGBE_SMI) & MVGBE_SMI_BUSY))
596 break;
597 }
598 if (i == MVGBE_PHY_TIMEOUT) {
599 aprint_error_ifnet(ifp, "SMI busy timeout\n");
600 rv = ETIMEDOUT;
601 goto out;
602 }
603
604 smi = MVGBE_SMI_PHYAD(phy) | MVGBE_SMI_REGAD(reg) |
605 MVGBE_SMI_OPCODE_WRITE | (val & MVGBE_SMI_DATA_MASK);
606 MVGBE_WRITE(csc, MVGBE_SMI, smi);
607
608 for (i = 0; i < MVGBE_PHY_TIMEOUT; i++) {
609 DELAY(1);
610 if (!(MVGBE_READ(csc, MVGBE_SMI) & MVGBE_SMI_BUSY))
611 break;
612 }
613
614 out:
615 mutex_exit(&csc->sc_mtx);
616
617 if (i == MVGBE_PHY_TIMEOUT) {
618 aprint_error_ifnet(ifp, "phy write timed out\n");
619 rv = ETIMEDOUT;
620 }
621
622 return rv;
623 }
624
625 static void
626 mvgbec_miibus_statchg(struct ifnet *ifp)
627 {
628
629 /* nothing to do */
630 }
631
632
633 static void
634 mvgbec_wininit(struct mvgbec_softc *sc, enum marvell_tags *tags)
635 {
636 device_t pdev = device_parent(sc->sc_dev);
637 uint64_t base;
638 uint32_t en, ac, size;
639 int window, target, attr, rv, i;
640
641 /* First disable all address decode windows */
642 en = MVGBE_BARE_EN_MASK;
643 MVGBE_WRITE(sc, MVGBE_BARE, en);
644
645 ac = 0;
646 for (window = 0, i = 0;
647 tags[i] != MARVELL_TAG_UNDEFINED && window < MVGBE_NWINDOW; i++) {
648 rv = marvell_winparams_by_tag(pdev, tags[i],
649 &target, &attr, &base, &size);
650 if (rv != 0 || size == 0)
651 continue;
652
653 if (base > 0xffffffffULL) {
654 if (window >= MVGBE_NREMAP) {
655 aprint_error_dev(sc->sc_dev,
656 "can't remap window %d\n", window);
657 continue;
658 }
659 MVGBE_WRITE(sc, MVGBE_HA(window),
660 (base >> 32) & 0xffffffff);
661 }
662
663 MVGBE_WRITE(sc, MVGBE_BASEADDR(window),
664 MVGBE_BASEADDR_TARGET(target) |
665 MVGBE_BASEADDR_ATTR(attr) |
666 MVGBE_BASEADDR_BASE(base));
667 MVGBE_WRITE(sc, MVGBE_S(window), MVGBE_S_SIZE(size));
668
669 en &= ~(1 << window);
670 /* set full access (r/w) */
671 ac |= MVGBE_EPAP_EPAR(window, MVGBE_EPAP_AC_FA);
672 window++;
673 }
674 /* allow to access decode window */
675 MVGBE_WRITE(sc, MVGBE_EPAP, ac);
676
677 MVGBE_WRITE(sc, MVGBE_BARE, en);
678 }
679
680
681 /* ARGSUSED */
682 static int
683 mvgbe_match(device_t parent, cfdata_t match, void *aux)
684 {
685 struct marvell_attach_args *mva = aux;
686 uint32_t pbase, maddrh, maddrl;
687 prop_dictionary_t dict;
688
689 dict = device_properties(parent);
690 if (dict) {
691 if (prop_dictionary_get(dict, "mac-address"))
692 return 1;
693 }
694
695 pbase = MVGBE_PORTR_BASE + mva->mva_unit * MVGBE_PORTR_SIZE;
696 maddrh =
697 bus_space_read_4(mva->mva_iot, mva->mva_ioh, pbase + MVGBE_MACAH);
698 maddrl =
699 bus_space_read_4(mva->mva_iot, mva->mva_ioh, pbase + MVGBE_MACAL);
700 if ((maddrh | maddrl) == 0)
701 return 0;
702
703 return 1;
704 }
705
706 /* ARGSUSED */
707 static void
708 mvgbe_attach(device_t parent, device_t self, void *aux)
709 {
710 struct mvgbec_softc *csc = device_private(parent);
711 struct mvgbe_softc *sc = device_private(self);
712 struct marvell_attach_args *mva = aux;
713 struct mvgbe_txmap_entry *entry;
714 prop_dictionary_t dict;
715 prop_data_t enaddrp;
716 struct ifnet *ifp;
717 struct mii_data * const mii = &sc->sc_mii;
718 bus_dma_segment_t seg;
719 bus_dmamap_t dmamap;
720 int rseg, i;
721 uint32_t maddrh, maddrl;
722 uint8_t enaddr[ETHER_ADDR_LEN];
723 void *kva;
724
725 aprint_naive("\n");
726 aprint_normal("\n");
727
728 dict = device_properties(parent);
729 if (dict)
730 enaddrp = prop_dictionary_get(dict, "mac-address");
731 else
732 enaddrp = NULL;
733
734 sc->sc_dev = self;
735 sc->sc_port = mva->mva_unit;
736 sc->sc_iot = mva->mva_iot;
737 callout_init(&sc->sc_tick_ch, 0);
738 callout_setfunc(&sc->sc_tick_ch, mvgbe_tick, sc);
739 if (bus_space_subregion(mva->mva_iot, mva->mva_ioh,
740 MVGBE_PORTR_BASE + mva->mva_unit * MVGBE_PORTR_SIZE,
741 MVGBE_PORTR_SIZE, &sc->sc_ioh)) {
742 aprint_error_dev(self, "Cannot map registers\n");
743 return;
744 }
745 if (bus_space_subregion(mva->mva_iot, mva->mva_ioh,
746 MVGBE_PORTDAFR_BASE + mva->mva_unit * MVGBE_PORTDAFR_SIZE,
747 MVGBE_PORTDAFR_SIZE, &sc->sc_dafh)) {
748 aprint_error_dev(self,
749 "Cannot map destination address filter registers\n");
750 return;
751 }
752 sc->sc_dmat = mva->mva_dmat;
753
754 if (csc->sc_flags & FLAGS_HAS_PV) {
755 /* GbE port has Port Version register. */
756 sc->sc_version = MVGBE_READ(sc, MVGBE_PV);
757 aprint_normal_dev(self, "Port Version 0x%x\n", sc->sc_version);
758 }
759
760 if (sc->sc_version >= 0x10) {
761 /*
762 * Armada XP
763 */
764
765 if (bus_space_subregion(mva->mva_iot, mva->mva_ioh,
766 MVGBE_PS0, sizeof(uint32_t), &sc->sc_linkup.ioh)) {
767 aprint_error_dev(self, "Cannot map linkup register\n");
768 return;
769 }
770 sc->sc_linkup.bit = MVGBE_PS0_LINKUP;
771 csc->sc_flags |= FLAGS_IPG2;
772 } else {
773 if (bus_space_subregion(mva->mva_iot, sc->sc_ioh,
774 MVGBE_PS, sizeof(uint32_t), &sc->sc_linkup.ioh)) {
775 aprint_error_dev(self, "Cannot map linkup register\n");
776 return;
777 }
778 sc->sc_linkup.bit = MVGBE_PS_LINKUP;
779 }
780
781 if (enaddrp) {
782 memcpy(enaddr, prop_data_data_nocopy(enaddrp), ETHER_ADDR_LEN);
783 maddrh = enaddr[0] << 24;
784 maddrh |= enaddr[1] << 16;
785 maddrh |= enaddr[2] << 8;
786 maddrh |= enaddr[3];
787 maddrl = enaddr[4] << 8;
788 maddrl |= enaddr[5];
789 MVGBE_WRITE(sc, MVGBE_MACAH, maddrh);
790 MVGBE_WRITE(sc, MVGBE_MACAL, maddrl);
791 }
792
793 maddrh = MVGBE_READ(sc, MVGBE_MACAH);
794 maddrl = MVGBE_READ(sc, MVGBE_MACAL);
795 sc->sc_enaddr[0] = maddrh >> 24;
796 sc->sc_enaddr[1] = maddrh >> 16;
797 sc->sc_enaddr[2] = maddrh >> 8;
798 sc->sc_enaddr[3] = maddrh >> 0;
799 sc->sc_enaddr[4] = maddrl >> 8;
800 sc->sc_enaddr[5] = maddrl >> 0;
801 aprint_normal_dev(self, "Ethernet address %s\n",
802 ether_sprintf(sc->sc_enaddr));
803
804 /* clear all ethernet port interrupts */
805 MVGBE_WRITE(sc, MVGBE_IC, 0);
806 MVGBE_WRITE(sc, MVGBE_ICE, 0);
807
808 marvell_intr_establish(mva->mva_irq, IPL_NET, mvgbe_intr, sc);
809
810 /* Allocate the descriptor queues. */
811 if (bus_dmamem_alloc(sc->sc_dmat, sizeof(struct mvgbe_ring_data),
812 PAGE_SIZE, 0, &seg, 1, &rseg, BUS_DMA_NOWAIT)) {
813 aprint_error_dev(self, "can't alloc rx buffers\n");
814 return;
815 }
816 if (bus_dmamem_map(sc->sc_dmat, &seg, rseg,
817 sizeof(struct mvgbe_ring_data), &kva, BUS_DMA_NOWAIT)) {
818 aprint_error_dev(self, "can't map dma buffers (%lu bytes)\n",
819 (u_long)sizeof(struct mvgbe_ring_data));
820 goto fail1;
821 }
822 if (bus_dmamap_create(sc->sc_dmat, sizeof(struct mvgbe_ring_data), 1,
823 sizeof(struct mvgbe_ring_data), 0, BUS_DMA_NOWAIT,
824 &sc->sc_ring_map)) {
825 aprint_error_dev(self, "can't create dma map\n");
826 goto fail2;
827 }
828 if (bus_dmamap_load(sc->sc_dmat, sc->sc_ring_map, kva,
829 sizeof(struct mvgbe_ring_data), NULL, BUS_DMA_NOWAIT)) {
830 aprint_error_dev(self, "can't load dma map\n");
831 goto fail3;
832 }
833 for (i = 0; i < MVGBE_RX_RING_CNT; i++)
834 sc->sc_cdata.mvgbe_rx_chain[i].mvgbe_mbuf = NULL;
835
836 SIMPLEQ_INIT(&sc->sc_txmap_head);
837 for (i = 0; i < MVGBE_TX_RING_CNT; i++) {
838 sc->sc_cdata.mvgbe_tx_chain[i].mvgbe_mbuf = NULL;
839
840 if (bus_dmamap_create(sc->sc_dmat,
841 MVGBE_JLEN, MVGBE_NTXSEG, MVGBE_JLEN, 0,
842 BUS_DMA_NOWAIT, &dmamap)) {
843 aprint_error_dev(self, "Can't create TX dmamap\n");
844 goto fail4;
845 }
846
847 entry = kmem_alloc(sizeof(*entry), KM_SLEEP);
848 entry->dmamap = dmamap;
849 SIMPLEQ_INSERT_HEAD(&sc->sc_txmap_head, entry, link);
850 }
851
852 sc->sc_rdata = (struct mvgbe_ring_data *)kva;
853 memset(sc->sc_rdata, 0, sizeof(struct mvgbe_ring_data));
854
855 /*
856 * We can support 802.1Q VLAN-sized frames and jumbo
857 * Ethernet frames.
858 */
859 sc->sc_ethercom.ec_capabilities |=
860 ETHERCAP_VLAN_MTU | ETHERCAP_JUMBO_MTU;
861
862 /* Try to allocate memory for jumbo buffers. */
863 if (mvgbe_alloc_jumbo_mem(sc)) {
864 aprint_error_dev(self, "jumbo buffer allocation failed\n");
865 goto fail4;
866 }
867
868 ifp = &sc->sc_ethercom.ec_if;
869 ifp->if_softc = sc;
870 ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
871 ifp->if_start = mvgbe_start;
872 ifp->if_ioctl = mvgbe_ioctl;
873 ifp->if_init = mvgbe_init;
874 ifp->if_stop = mvgbe_stop;
875 ifp->if_watchdog = mvgbe_watchdog;
876 /*
877 * We can do IPv4/TCPv4/UDPv4 checksums in hardware.
878 */
879 sc->sc_ethercom.ec_if.if_capabilities |=
880 IFCAP_CSUM_IPv4_Tx | IFCAP_CSUM_IPv4_Rx |
881 IFCAP_CSUM_TCPv4_Tx | IFCAP_CSUM_TCPv4_Rx |
882 IFCAP_CSUM_UDPv4_Tx | IFCAP_CSUM_UDPv4_Rx;
883 /*
884 * But, IPv6 packets in the stream can cause incorrect TCPv4 Tx sums.
885 */
886 sc->sc_ethercom.ec_if.if_capabilities &= ~IFCAP_CSUM_TCPv4_Tx;
887 IFQ_SET_MAXLEN(&ifp->if_snd, uimax(MVGBE_TX_RING_CNT - 1, IFQ_MAXLEN));
888 IFQ_SET_READY(&ifp->if_snd);
889 strcpy(ifp->if_xname, device_xname(sc->sc_dev));
890
891 mvgbe_stop(ifp, 0);
892
893 /*
894 * Do MII setup.
895 */
896 mii->mii_ifp = ifp;
897 mii->mii_readreg = mvgbec_miibus_readreg;
898 mii->mii_writereg = mvgbec_miibus_writereg;
899 mii->mii_statchg = mvgbec_miibus_statchg;
900
901 sc->sc_ethercom.ec_mii = mii;
902 ifmedia_init(&mii->mii_media, 0, mvgbe_mediachange, mvgbe_mediastatus);
903 mii_attach(self, mii, 0xffffffff, MII_PHY_ANY,
904 parent == mvgbec0 ? 0 : 1, 0);
905 if (LIST_FIRST(&mii->mii_phys) == NULL) {
906 aprint_error_dev(self, "no PHY found!\n");
907 ifmedia_add(&mii->mii_media, IFM_ETHER | IFM_MANUAL, 0, NULL);
908 ifmedia_set(&mii->mii_media, IFM_ETHER | IFM_MANUAL);
909 } else
910 ifmedia_set(&mii->mii_media, IFM_ETHER | IFM_AUTO);
911
912 /*
913 * Call MI attach routines.
914 */
915 if_attach(ifp);
916 if_deferred_start_init(ifp, NULL);
917
918 ether_ifattach(ifp, sc->sc_enaddr);
919 ether_set_ifflags_cb(&sc->sc_ethercom, mvgbe_ifflags_cb);
920
921 sysctl_mvgbe_init(sc);
922 #ifdef MVGBE_EVENT_COUNTERS
923 /* Attach event counters. */
924 evcnt_attach_dynamic(&sc->sc_ev_rxoverrun, EVCNT_TYPE_MISC,
925 NULL, device_xname(sc->sc_dev), "rxoverrrun");
926 evcnt_attach_dynamic(&sc->sc_ev_wdogsoft, EVCNT_TYPE_MISC,
927 NULL, device_xname(sc->sc_dev), "wdogsoft");
928 #endif
929 rnd_attach_source(&sc->sc_rnd_source, device_xname(sc->sc_dev),
930 RND_TYPE_NET, RND_FLAG_DEFAULT);
931
932 return;
933
934 fail4:
935 while ((entry = SIMPLEQ_FIRST(&sc->sc_txmap_head)) != NULL) {
936 SIMPLEQ_REMOVE_HEAD(&sc->sc_txmap_head, link);
937 bus_dmamap_destroy(sc->sc_dmat, entry->dmamap);
938 }
939 bus_dmamap_unload(sc->sc_dmat, sc->sc_ring_map);
940 fail3:
941 bus_dmamap_destroy(sc->sc_dmat, sc->sc_ring_map);
942 fail2:
943 bus_dmamem_unmap(sc->sc_dmat, kva, sizeof(struct mvgbe_ring_data));
944 fail1:
945 bus_dmamem_free(sc->sc_dmat, &seg, rseg);
946 return;
947 }
948
949 static int
950 mvgbe_ipginttx(struct mvgbec_softc *csc, struct mvgbe_softc *sc,
951 unsigned int ipginttx)
952 {
953 uint32_t reg;
954 reg = MVGBE_READ(sc, MVGBE_PTFUT);
955
956 if (csc->sc_flags & FLAGS_IPG2) {
957 if (ipginttx > MVGBE_PTFUT_IPGINTTX_V2_MAX)
958 return -1;
959 reg &= ~MVGBE_PTFUT_IPGINTTX_V2_MASK;
960 reg |= MVGBE_PTFUT_IPGINTTX_V2(ipginttx);
961 } else if (csc->sc_flags & FLAGS_IPG1) {
962 if (ipginttx > MVGBE_PTFUT_IPGINTTX_V1_MAX)
963 return -1;
964 reg &= ~MVGBE_PTFUT_IPGINTTX_V1_MASK;
965 reg |= MVGBE_PTFUT_IPGINTTX_V1(ipginttx);
966 }
967 MVGBE_WRITE(sc, MVGBE_PTFUT, reg);
968
969 return 0;
970 }
971
972 static int
973 mvgbe_ipgintrx(struct mvgbec_softc *csc, struct mvgbe_softc *sc,
974 unsigned int ipgintrx)
975 {
976 uint32_t reg;
977 reg = MVGBE_READ(sc, MVGBE_SDC);
978
979 if (csc->sc_flags & FLAGS_IPG2) {
980 if (ipgintrx > MVGBE_SDC_IPGINTRX_V2_MAX)
981 return -1;
982 reg &= ~MVGBE_SDC_IPGINTRX_V2_MASK;
983 reg |= MVGBE_SDC_IPGINTRX_V2(ipgintrx);
984 } else if (csc->sc_flags & FLAGS_IPG1) {
985 if (ipgintrx > MVGBE_SDC_IPGINTRX_V1_MAX)
986 return -1;
987 reg &= ~MVGBE_SDC_IPGINTRX_V1_MASK;
988 reg |= MVGBE_SDC_IPGINTRX_V1(ipgintrx);
989 }
990 MVGBE_WRITE(sc, MVGBE_SDC, reg);
991
992 return 0;
993 }
994
995 static void
996 mvgbe_tick(void *arg)
997 {
998 struct mvgbe_softc *sc = arg;
999 struct mii_data *mii = &sc->sc_mii;
1000 int s;
1001
1002 s = splnet();
1003 mii_tick(mii);
1004 /* Need more work */
1005 MVGBE_EVCNT_ADD(&sc->sc_ev_rxoverrun, MVGBE_READ(sc, MVGBE_POFC));
1006 splx(s);
1007
1008 callout_schedule(&sc->sc_tick_ch, hz);
1009 }
1010
1011 static int
1012 mvgbe_intr(void *arg)
1013 {
1014 struct mvgbe_softc *sc = arg;
1015 struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1016 uint32_t ic, ice, datum = 0;
1017 int claimed = 0;
1018
1019 for (;;) {
1020 ice = MVGBE_READ(sc, MVGBE_ICE);
1021 ic = MVGBE_READ(sc, MVGBE_IC);
1022
1023 DPRINTFN(3, ("mvgbe_intr: ic=%#x, ice=%#x\n", ic, ice));
1024 if (ic == 0 && ice == 0)
1025 break;
1026
1027 datum = datum ^ ic ^ ice;
1028
1029 MVGBE_WRITE(sc, MVGBE_IC, ~ic);
1030 MVGBE_WRITE(sc, MVGBE_ICE, ~ice);
1031
1032 claimed = 1;
1033
1034 if (!(ifp->if_flags & IFF_RUNNING))
1035 break;
1036
1037 if (ice & MVGBE_ICE_LINKCHG) {
1038 if (MVGBE_IS_LINKUP(sc)) {
1039 /* Enable port RX and TX. */
1040 MVGBE_WRITE(sc, MVGBE_RQC, MVGBE_RQC_ENQ(0));
1041 MVGBE_WRITE(sc, MVGBE_TQC, MVGBE_TQC_ENQ(0));
1042 } else {
1043 MVGBE_WRITE(sc, MVGBE_RQC, MVGBE_RQC_DISQ(0));
1044 MVGBE_WRITE(sc, MVGBE_TQC, MVGBE_TQC_DISQ(0));
1045 }
1046
1047 /* Notify link change event to mii layer */
1048 mii_pollstat(&sc->sc_mii);
1049 }
1050
1051 if (ic & (MVGBE_IC_RXBUF | MVGBE_IC_RXERROR))
1052 mvgbe_rxeof(sc);
1053
1054 if (ice & (MVGBE_ICE_TXBUF_MASK | MVGBE_ICE_TXERR_MASK))
1055 mvgbe_txeof(sc);
1056 }
1057
1058 if_schedule_deferred_start(ifp);
1059
1060 rnd_add_uint32(&sc->sc_rnd_source, datum);
1061
1062 return claimed;
1063 }
1064
1065 static void
1066 mvgbe_start(struct ifnet *ifp)
1067 {
1068 struct mvgbe_softc *sc = ifp->if_softc;
1069 struct mbuf *m_head = NULL;
1070 uint32_t idx = sc->sc_cdata.mvgbe_tx_prod;
1071 int pkts = 0;
1072
1073 DPRINTFN(3, ("mvgbe_start (idx %d, tx_chain[idx] %p)\n", idx,
1074 sc->sc_cdata.mvgbe_tx_chain[idx].mvgbe_mbuf));
1075
1076 if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING)
1077 return;
1078 /* If Link is DOWN, can't start TX */
1079 if (!MVGBE_IS_LINKUP(sc))
1080 return;
1081
1082 while (sc->sc_cdata.mvgbe_tx_chain[idx].mvgbe_mbuf == NULL) {
1083 IFQ_POLL(&ifp->if_snd, m_head);
1084 if (m_head == NULL)
1085 break;
1086
1087 /*
1088 * Pack the data into the transmit ring. If we
1089 * don't have room, set the OACTIVE flag and wait
1090 * for the NIC to drain the ring.
1091 */
1092 if (mvgbe_encap(sc, m_head, &idx)) {
1093 if (sc->sc_cdata.mvgbe_tx_cnt > 0)
1094 ifp->if_flags |= IFF_OACTIVE;
1095 break;
1096 }
1097
1098 /* now we are committed to transmit the packet */
1099 IFQ_DEQUEUE(&ifp->if_snd, m_head);
1100 pkts++;
1101
1102 /*
1103 * If there's a BPF listener, bounce a copy of this frame
1104 * to him.
1105 */
1106 bpf_mtap(ifp, m_head, BPF_D_OUT);
1107 }
1108 if (pkts == 0)
1109 return;
1110
1111 /* Transmit at Queue 0 */
1112 if (idx != sc->sc_cdata.mvgbe_tx_prod) {
1113 sc->sc_cdata.mvgbe_tx_prod = idx;
1114 MVGBE_WRITE(sc, MVGBE_TQC, MVGBE_TQC_ENQ(0));
1115
1116 /*
1117 * Set a timeout in case the chip goes out to lunch.
1118 */
1119 ifp->if_timer = 1;
1120 sc->sc_wdogsoft = 1;
1121 }
1122 }
1123
1124 static int
1125 mvgbe_ioctl(struct ifnet *ifp, u_long cmd, void *data)
1126 {
1127 struct mvgbe_softc *sc = ifp->if_softc;
1128 int s, error = 0;
1129
1130 s = splnet();
1131
1132 switch (cmd) {
1133 default:
1134 DPRINTFN(2, ("mvgbe_ioctl ETHER\n"));
1135 error = ether_ioctl(ifp, cmd, data);
1136 if (error == ENETRESET) {
1137 if (ifp->if_flags & IFF_RUNNING) {
1138 mvgbe_filter_setup(sc);
1139 }
1140 error = 0;
1141 }
1142 break;
1143 }
1144
1145 splx(s);
1146
1147 return error;
1148 }
1149
1150 static int
1151 mvgbe_init(struct ifnet *ifp)
1152 {
1153 struct mvgbe_softc *sc = ifp->if_softc;
1154 struct mvgbec_softc *csc = device_private(device_parent(sc->sc_dev));
1155 struct mii_data *mii = &sc->sc_mii;
1156 uint32_t reg;
1157 int i;
1158
1159 DPRINTFN(2, ("mvgbe_init\n"));
1160
1161 /* Cancel pending I/O and free all RX/TX buffers. */
1162 mvgbe_stop(ifp, 0);
1163
1164 /* clear all ethernet port interrupts */
1165 MVGBE_WRITE(sc, MVGBE_IC, 0);
1166 MVGBE_WRITE(sc, MVGBE_ICE, 0);
1167
1168 /* Init TX/RX descriptors */
1169 if (mvgbe_init_tx_ring(sc) == ENOBUFS) {
1170 aprint_error_ifnet(ifp,
1171 "initialization failed: no memory for tx buffers\n");
1172 return ENOBUFS;
1173 }
1174 if (mvgbe_init_rx_ring(sc) == ENOBUFS) {
1175 aprint_error_ifnet(ifp,
1176 "initialization failed: no memory for rx buffers\n");
1177 return ENOBUFS;
1178 }
1179
1180 if ((csc->sc_flags & FLAGS_IPG1) || (csc->sc_flags & FLAGS_IPG2)) {
1181 sc->sc_ipginttx = MVGBE_IPGINTTX_DEFAULT;
1182 sc->sc_ipgintrx = MVGBE_IPGINTRX_DEFAULT;
1183 }
1184 if (csc->sc_flags & FLAGS_FIX_MTU)
1185 MVGBE_WRITE(sc, MVGBE_MTU, 0); /* hw reset value is wrong */
1186 if (sc->sc_version >= 0x10) {
1187 MVGBE_WRITE(csc, MVGBE_PANC,
1188 MVGBE_PANC_FORCELINKPASS |
1189 MVGBE_PANC_INBANDANBYPASSEN |
1190 MVGBE_PANC_SETMIISPEED |
1191 MVGBE_PANC_SETGMIISPEED |
1192 MVGBE_PANC_ANSPEEDEN |
1193 MVGBE_PANC_SETFCEN |
1194 MVGBE_PANC_PAUSEADV |
1195 MVGBE_PANC_SETFULLDX |
1196 MVGBE_PANC_ANDUPLEXEN |
1197 MVGBE_PANC_RESERVED);
1198 MVGBE_WRITE(csc, MVGBE_PMACC0,
1199 MVGBE_PMACC0_RESERVED |
1200 MVGBE_PMACC0_FRAMESIZELIMIT(1600));
1201 reg = MVGBE_READ(csc, MVGBE_PMACC2);
1202 reg &= MVGBE_PMACC2_PCSEN; /* keep PCSEN bit */
1203 MVGBE_WRITE(csc, MVGBE_PMACC2,
1204 reg | MVGBE_PMACC2_RESERVED | MVGBE_PMACC2_RGMIIEN);
1205
1206 MVGBE_WRITE(sc, MVGBE_PXCX,
1207 MVGBE_READ(sc, MVGBE_PXCX) & ~MVGBE_PXCX_TXCRCDIS);
1208
1209 #ifndef MULTIPROCESSOR
1210 MVGBE_WRITE(sc, MVGBE_PACC, MVGVE_PACC_ACCELERATIONMODE_BM);
1211 #else
1212 MVGBE_WRITE(sc, MVGBE_PACC, MVGVE_PACC_ACCELERATIONMODE_EDM);
1213 #endif
1214 } else {
1215 MVGBE_WRITE(sc, MVGBE_PSC,
1216 MVGBE_PSC_ANFC | /* Enable Auto-Neg Flow Ctrl */
1217 MVGBE_PSC_RESERVED | /* Must be set to 1 */
1218 MVGBE_PSC_FLFAIL | /* Do NOT Force Link Fail */
1219 MVGBE_PSC_MRU(MVGBE_PSC_MRU_9022) | /* we want 9k */
1220 MVGBE_PSC_SETFULLDX); /* Set_FullDx */
1221 /* XXXX: mvgbe(4) always use RGMII. */
1222 MVGBE_WRITE(sc, MVGBE_PSC1,
1223 MVGBE_READ(sc, MVGBE_PSC1) | MVGBE_PSC1_RGMIIEN);
1224 /* XXXX: Also always Weighted Round-Robin Priority Mode */
1225 MVGBE_WRITE(sc, MVGBE_TQFPC, MVGBE_TQFPC_EN(0));
1226
1227 sc->sc_cmdsts_opts = MVGBE_TX_GENERATE_CRC;
1228 }
1229
1230 MVGBE_WRITE(sc, MVGBE_CRDP(0), MVGBE_RX_RING_ADDR(sc, 0));
1231 MVGBE_WRITE(sc, MVGBE_TCQDP, MVGBE_TX_RING_ADDR(sc, 0));
1232
1233 if (csc->sc_flags & FLAGS_FIX_TQTB) {
1234 /*
1235 * Queue 0 (offset 0x72700) must be programmed to 0x3fffffff.
1236 * And offset 0x72704 must be programmed to 0x03ffffff.
1237 * Queue 1 through 7 must be programmed to 0x0.
1238 */
1239 MVGBE_WRITE(sc, MVGBE_TQTBCOUNT(0), 0x3fffffff);
1240 MVGBE_WRITE(sc, MVGBE_TQTBCONFIG(0), 0x03ffffff);
1241 for (i = 1; i < 8; i++) {
1242 MVGBE_WRITE(sc, MVGBE_TQTBCOUNT(i), 0x0);
1243 MVGBE_WRITE(sc, MVGBE_TQTBCONFIG(i), 0x0);
1244 }
1245 } else if (sc->sc_version < 0x10)
1246 for (i = 1; i < 8; i++) {
1247 MVGBE_WRITE(sc, MVGBE_TQTBCOUNT(i), 0x3fffffff);
1248 MVGBE_WRITE(sc, MVGBE_TQTBCONFIG(i), 0xffff7fff);
1249 MVGBE_WRITE(sc, MVGBE_TQAC(i), 0xfc0000ff);
1250 }
1251
1252 MVGBE_WRITE(sc, MVGBE_PXC, MVGBE_PXC_RXCS);
1253 MVGBE_WRITE(sc, MVGBE_PXCX, 0);
1254
1255 /* Set SDC register except IPGINT bits */
1256 MVGBE_WRITE(sc, MVGBE_SDC,
1257 MVGBE_SDC_RXBSZ_16_64BITWORDS |
1258 #if BYTE_ORDER == LITTLE_ENDIAN
1259 MVGBE_SDC_BLMR | /* Big/Little Endian Receive Mode: No swap */
1260 MVGBE_SDC_BLMT | /* Big/Little Endian Transmit Mode: No swap */
1261 #endif
1262 MVGBE_SDC_TXBSZ_16_64BITWORDS);
1263 /* And then set IPGINT bits */
1264 mvgbe_ipgintrx(csc, sc, sc->sc_ipgintrx);
1265
1266 /* Tx side */
1267 MVGBE_WRITE(sc, MVGBE_PTFUT, 0);
1268 mvgbe_ipginttx(csc, sc, sc->sc_ipginttx);
1269
1270 mvgbe_filter_setup(sc);
1271
1272 mii_mediachg(mii);
1273
1274 /* Enable port */
1275 if (sc->sc_version >= 0x10) {
1276 reg = MVGBE_READ(csc, MVGBE_PMACC0);
1277 MVGBE_WRITE(csc, MVGBE_PMACC0, reg | MVGBE_PMACC0_PORTEN);
1278 } else {
1279 reg = MVGBE_READ(sc, MVGBE_PSC);
1280 MVGBE_WRITE(sc, MVGBE_PSC, reg | MVGBE_PSC_PORTEN);
1281 }
1282
1283 /* If Link is UP, Start RX and TX traffic */
1284 if (MVGBE_IS_LINKUP(sc)) {
1285 /* Enable port RX/TX. */
1286 MVGBE_WRITE(sc, MVGBE_RQC, MVGBE_RQC_ENQ(0));
1287 MVGBE_WRITE(sc, MVGBE_TQC, MVGBE_TQC_ENQ(0));
1288 }
1289
1290 /* Enable interrupt masks */
1291 MVGBE_WRITE(sc, MVGBE_PIM,
1292 MVGBE_IC_RXBUF |
1293 MVGBE_IC_EXTEND |
1294 MVGBE_IC_RXBUFQ_MASK |
1295 MVGBE_IC_RXERROR |
1296 MVGBE_IC_RXERRQ_MASK);
1297 MVGBE_WRITE(sc, MVGBE_PEIM,
1298 MVGBE_ICE_TXBUF_MASK |
1299 MVGBE_ICE_TXERR_MASK |
1300 MVGBE_ICE_LINKCHG);
1301
1302 callout_schedule(&sc->sc_tick_ch, hz);
1303
1304 ifp->if_flags |= IFF_RUNNING;
1305 ifp->if_flags &= ~IFF_OACTIVE;
1306
1307 return 0;
1308 }
1309
1310 /* ARGSUSED */
1311 static void
1312 mvgbe_stop(struct ifnet *ifp, int disable)
1313 {
1314 struct mvgbe_softc *sc = ifp->if_softc;
1315 struct mvgbec_softc *csc = device_private(device_parent(sc->sc_dev));
1316 struct mvgbe_chain_data *cdata = &sc->sc_cdata;
1317 uint32_t reg, txinprog, txfifoemp;
1318 int i, cnt;
1319
1320 DPRINTFN(2, ("mvgbe_stop\n"));
1321
1322 callout_stop(&sc->sc_tick_ch);
1323
1324 /* Stop Rx port activity. Check port Rx activity. */
1325 reg = MVGBE_READ(sc, MVGBE_RQC);
1326 if (reg & MVGBE_RQC_ENQ_MASK)
1327 /* Issue stop command for active channels only */
1328 MVGBE_WRITE(sc, MVGBE_RQC, MVGBE_RQC_DISQ_DISABLE(reg));
1329
1330 /* Stop Tx port activity. Check port Tx activity. */
1331 if (MVGBE_READ(sc, MVGBE_TQC) & MVGBE_TQC_ENQ(0))
1332 MVGBE_WRITE(sc, MVGBE_TQC, MVGBE_TQC_DISQ(0));
1333
1334 /* Force link down */
1335 if (sc->sc_version >= 0x10) {
1336 reg = MVGBE_READ(csc, MVGBE_PANC);
1337 MVGBE_WRITE(csc, MVGBE_PANC, reg | MVGBE_PANC_FORCELINKFAIL);
1338
1339 txinprog = MVGBE_PS_TXINPROG_(0);
1340 txfifoemp = MVGBE_PS_TXFIFOEMP_(0);
1341 } else {
1342 reg = MVGBE_READ(sc, MVGBE_PSC);
1343 MVGBE_WRITE(sc, MVGBE_PSC, reg & ~MVGBE_PSC_FLFAIL);
1344
1345 txinprog = MVGBE_PS_TXINPROG;
1346 txfifoemp = MVGBE_PS_TXFIFOEMP;
1347 }
1348
1349 #define RX_DISABLE_TIMEOUT 0x1000000
1350 #define TX_FIFO_EMPTY_TIMEOUT 0x1000000
1351 /* Wait for all Rx activity to terminate. */
1352 cnt = 0;
1353 do {
1354 if (cnt >= RX_DISABLE_TIMEOUT) {
1355 aprint_error_ifnet(ifp,
1356 "timeout for RX stopped. rqc 0x%x\n", reg);
1357 break;
1358 }
1359 cnt++;
1360
1361 /*
1362 * Check Receive Queue Command register that all Rx queues
1363 * are stopped
1364 */
1365 reg = MVGBE_READ(sc, MVGBE_RQC);
1366 } while (reg & 0xff);
1367
1368 /* Double check to verify that TX FIFO is empty */
1369 cnt = 0;
1370 while (1) {
1371 do {
1372 if (cnt >= TX_FIFO_EMPTY_TIMEOUT) {
1373 aprint_error_ifnet(ifp,
1374 "timeout for TX FIFO empty. status 0x%x\n",
1375 reg);
1376 break;
1377 }
1378 cnt++;
1379
1380 reg = MVGBE_READ(sc, MVGBE_PS);
1381 } while (!(reg & txfifoemp) || reg & txinprog);
1382
1383 if (cnt >= TX_FIFO_EMPTY_TIMEOUT)
1384 break;
1385
1386 /* Double check */
1387 reg = MVGBE_READ(sc, MVGBE_PS);
1388 if (reg & txfifoemp && !(reg & txinprog))
1389 break;
1390 else
1391 aprint_error_ifnet(ifp,
1392 "TX FIFO empty double check failed."
1393 " %d loops, status 0x%x\n", cnt, reg);
1394 }
1395
1396 /* Reset the Enable bit */
1397 if (sc->sc_version >= 0x10) {
1398 reg = MVGBE_READ(csc, MVGBE_PMACC0);
1399 MVGBE_WRITE(csc, MVGBE_PMACC0, reg & ~MVGBE_PMACC0_PORTEN);
1400 } else {
1401 reg = MVGBE_READ(sc, MVGBE_PSC);
1402 MVGBE_WRITE(sc, MVGBE_PSC, reg & ~MVGBE_PSC_PORTEN);
1403 }
1404
1405 /*
1406 * Disable and clear interrupts
1407 * 0) controller interrupt
1408 * 1) port interrupt cause
1409 * 2) port interrupt mask
1410 */
1411 MVGBE_WRITE(csc, MVGBE_EUIM, 0);
1412 MVGBE_WRITE(csc, MVGBE_EUIC, 0);
1413 MVGBE_WRITE(sc, MVGBE_IC, 0);
1414 MVGBE_WRITE(sc, MVGBE_ICE, 0);
1415 MVGBE_WRITE(sc, MVGBE_PIM, 0);
1416 MVGBE_WRITE(sc, MVGBE_PEIM, 0);
1417
1418 /* Free RX and TX mbufs still in the queues. */
1419 for (i = 0; i < MVGBE_RX_RING_CNT; i++) {
1420 if (cdata->mvgbe_rx_chain[i].mvgbe_mbuf != NULL) {
1421 m_freem(cdata->mvgbe_rx_chain[i].mvgbe_mbuf);
1422 cdata->mvgbe_rx_chain[i].mvgbe_mbuf = NULL;
1423 }
1424 }
1425 for (i = 0; i < MVGBE_TX_RING_CNT; i++) {
1426 if (cdata->mvgbe_tx_chain[i].mvgbe_mbuf != NULL) {
1427 m_freem(cdata->mvgbe_tx_chain[i].mvgbe_mbuf);
1428 cdata->mvgbe_tx_chain[i].mvgbe_mbuf = NULL;
1429 }
1430 }
1431
1432 ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
1433 }
1434
1435 static void
1436 mvgbe_watchdog(struct ifnet *ifp)
1437 {
1438 struct mvgbe_softc *sc = ifp->if_softc;
1439
1440 /*
1441 * Reclaim first as there is a possibility of losing Tx completion
1442 * interrupts.
1443 */
1444 mvgbe_txeof(sc);
1445 if (sc->sc_cdata.mvgbe_tx_cnt != 0) {
1446 if (sc->sc_wdogsoft) {
1447 /*
1448 * There is race condition between CPU and DMA
1449 * engine. When DMA engine encounters queue end,
1450 * it clears MVGBE_TQC_ENQ bit.
1451 */
1452 MVGBE_WRITE(sc, MVGBE_TQC, MVGBE_TQC_ENQ(0));
1453 ifp->if_timer = 5;
1454 sc->sc_wdogsoft = 0;
1455 MVGBE_EVCNT_INCR(&sc->sc_ev_wdogsoft);
1456 } else {
1457 aprint_error_ifnet(ifp, "watchdog timeout\n");
1458
1459 if_statinc(ifp, if_oerrors);
1460
1461 mvgbe_init(ifp);
1462 }
1463 }
1464 }
1465
1466 static int
1467 mvgbe_ifflags_cb(struct ethercom *ec)
1468 {
1469 struct ifnet *ifp = &ec->ec_if;
1470 struct mvgbe_softc *sc = ifp->if_softc;
1471 u_short change = ifp->if_flags ^ sc->sc_if_flags;
1472
1473 if (change != 0)
1474 sc->sc_if_flags = ifp->if_flags;
1475
1476 if ((change & ~(IFF_CANTCHANGE | IFF_DEBUG)) != 0)
1477 return ENETRESET;
1478
1479 if ((change & IFF_PROMISC) != 0)
1480 mvgbe_filter_setup(sc);
1481
1482 return 0;
1483 }
1484
1485 /*
1486 * Set media options.
1487 */
1488 static int
1489 mvgbe_mediachange(struct ifnet *ifp)
1490 {
1491 return ether_mediachange(ifp);
1492 }
1493
1494 /*
1495 * Report current media status.
1496 */
1497 static void
1498 mvgbe_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
1499 {
1500 ether_mediastatus(ifp, ifmr);
1501 }
1502
1503
1504 static int
1505 mvgbe_init_rx_ring(struct mvgbe_softc *sc)
1506 {
1507 struct mvgbe_chain_data *cd = &sc->sc_cdata;
1508 struct mvgbe_ring_data *rd = sc->sc_rdata;
1509 int i;
1510
1511 memset(rd->mvgbe_rx_ring, 0,
1512 sizeof(struct mvgbe_rx_desc) * MVGBE_RX_RING_CNT);
1513
1514 for (i = 0; i < MVGBE_RX_RING_CNT; i++) {
1515 cd->mvgbe_rx_chain[i].mvgbe_desc =
1516 &rd->mvgbe_rx_ring[i];
1517 if (i == MVGBE_RX_RING_CNT - 1) {
1518 cd->mvgbe_rx_chain[i].mvgbe_next =
1519 &cd->mvgbe_rx_chain[0];
1520 rd->mvgbe_rx_ring[i].nextdescptr =
1521 MVGBE_RX_RING_ADDR(sc, 0);
1522 } else {
1523 cd->mvgbe_rx_chain[i].mvgbe_next =
1524 &cd->mvgbe_rx_chain[i + 1];
1525 rd->mvgbe_rx_ring[i].nextdescptr =
1526 MVGBE_RX_RING_ADDR(sc, i + 1);
1527 }
1528 }
1529
1530 for (i = 0; i < MVGBE_RX_RING_CNT; i++) {
1531 if (mvgbe_newbuf(sc, i, NULL,
1532 sc->sc_cdata.mvgbe_rx_jumbo_map) == ENOBUFS) {
1533 aprint_error_ifnet(&sc->sc_ethercom.ec_if,
1534 "failed alloc of %dth mbuf\n", i);
1535 return ENOBUFS;
1536 }
1537 }
1538 sc->sc_cdata.mvgbe_rx_prod = 0;
1539 sc->sc_cdata.mvgbe_rx_cons = 0;
1540
1541 return 0;
1542 }
1543
1544 static int
1545 mvgbe_init_tx_ring(struct mvgbe_softc *sc)
1546 {
1547 struct mvgbe_chain_data *cd = &sc->sc_cdata;
1548 struct mvgbe_ring_data *rd = sc->sc_rdata;
1549 int i;
1550
1551 memset(sc->sc_rdata->mvgbe_tx_ring, 0,
1552 sizeof(struct mvgbe_tx_desc) * MVGBE_TX_RING_CNT);
1553
1554 for (i = 0; i < MVGBE_TX_RING_CNT; i++) {
1555 cd->mvgbe_tx_chain[i].mvgbe_desc =
1556 &rd->mvgbe_tx_ring[i];
1557 if (i == MVGBE_TX_RING_CNT - 1) {
1558 cd->mvgbe_tx_chain[i].mvgbe_next =
1559 &cd->mvgbe_tx_chain[0];
1560 rd->mvgbe_tx_ring[i].nextdescptr =
1561 MVGBE_TX_RING_ADDR(sc, 0);
1562 } else {
1563 cd->mvgbe_tx_chain[i].mvgbe_next =
1564 &cd->mvgbe_tx_chain[i + 1];
1565 rd->mvgbe_tx_ring[i].nextdescptr =
1566 MVGBE_TX_RING_ADDR(sc, i + 1);
1567 }
1568 rd->mvgbe_tx_ring[i].cmdsts = MVGBE_BUFFER_OWNED_BY_HOST;
1569 }
1570
1571 sc->sc_cdata.mvgbe_tx_prod = 0;
1572 sc->sc_cdata.mvgbe_tx_cons = 0;
1573 sc->sc_cdata.mvgbe_tx_cnt = 0;
1574
1575 MVGBE_CDTXSYNC(sc, 0, MVGBE_TX_RING_CNT,
1576 BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1577
1578 return 0;
1579 }
1580
1581 static int
1582 mvgbe_newbuf(struct mvgbe_softc *sc, int i, struct mbuf *m,
1583 bus_dmamap_t dmamap)
1584 {
1585 struct mbuf *m_new = NULL;
1586 struct mvgbe_chain *c;
1587 struct mvgbe_rx_desc *r;
1588 int align;
1589 vaddr_t offset;
1590
1591 if (m == NULL) {
1592 void *buf = NULL;
1593
1594 MGETHDR(m_new, M_DONTWAIT, MT_DATA);
1595 if (m_new == NULL) {
1596 aprint_error_ifnet(&sc->sc_ethercom.ec_if,
1597 "no memory for rx list -- packet dropped!\n");
1598 return ENOBUFS;
1599 }
1600
1601 /* Allocate the jumbo buffer */
1602 buf = mvgbe_jalloc(sc);
1603 if (buf == NULL) {
1604 m_freem(m_new);
1605 DPRINTFN(1, ("%s jumbo allocation failed -- packet "
1606 "dropped!\n", sc->sc_ethercom.ec_if.if_xname));
1607 return ENOBUFS;
1608 }
1609
1610 /* Attach the buffer to the mbuf */
1611 m_new->m_len = m_new->m_pkthdr.len = MVGBE_JLEN;
1612 MEXTADD(m_new, buf, MVGBE_JLEN, 0, mvgbe_jfree, sc);
1613 } else {
1614 /*
1615 * We're re-using a previously allocated mbuf;
1616 * be sure to re-init pointers and lengths to
1617 * default values.
1618 */
1619 m_new = m;
1620 m_new->m_len = m_new->m_pkthdr.len = MVGBE_JLEN;
1621 m_new->m_data = m_new->m_ext.ext_buf;
1622 }
1623 align = (u_long)m_new->m_data & MVGBE_RXBUF_MASK;
1624 if (align != 0) {
1625 DPRINTFN(1,("align = %d\n", align));
1626 m_adj(m_new, MVGBE_RXBUF_ALIGN - align);
1627 }
1628
1629 c = &sc->sc_cdata.mvgbe_rx_chain[i];
1630 r = c->mvgbe_desc;
1631 c->mvgbe_mbuf = m_new;
1632 offset = (vaddr_t)m_new->m_data - (vaddr_t)sc->sc_cdata.mvgbe_jumbo_buf;
1633 r->bufptr = dmamap->dm_segs[0].ds_addr + offset;
1634 r->bufsize = MVGBE_JLEN & ~MVGBE_RXBUF_MASK;
1635 r->cmdsts = MVGBE_BUFFER_OWNED_BY_DMA | MVGBE_RX_ENABLE_INTERRUPT;
1636
1637 /* Invalidate RX buffer */
1638 bus_dmamap_sync(sc->sc_dmat, dmamap, offset, r->bufsize,
1639 BUS_DMASYNC_PREREAD);
1640
1641 MVGBE_CDRXSYNC(sc, i, BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1642
1643 return 0;
1644 }
1645
1646 /*
1647 * Memory management for jumbo frames.
1648 */
1649
1650 static int
1651 mvgbe_alloc_jumbo_mem(struct mvgbe_softc *sc)
1652 {
1653 char *ptr, *kva;
1654 bus_dma_segment_t seg;
1655 int i, rseg, state, error;
1656 struct mvgbe_jpool_entry *entry;
1657
1658 state = error = 0;
1659
1660 /* Grab a big chunk o' storage. */
1661 if (bus_dmamem_alloc(sc->sc_dmat, MVGBE_JMEM, PAGE_SIZE, 0,
1662 &seg, 1, &rseg, BUS_DMA_NOWAIT)) {
1663 aprint_error_dev(sc->sc_dev, "can't alloc rx buffers\n");
1664 return ENOBUFS;
1665 }
1666
1667 state = 1;
1668 if (bus_dmamem_map(sc->sc_dmat, &seg, rseg, MVGBE_JMEM,
1669 (void **)&kva, BUS_DMA_NOWAIT)) {
1670 aprint_error_dev(sc->sc_dev,
1671 "can't map dma buffers (%d bytes)\n", MVGBE_JMEM);
1672 error = ENOBUFS;
1673 goto out;
1674 }
1675
1676 state = 2;
1677 if (bus_dmamap_create(sc->sc_dmat, MVGBE_JMEM, 1, MVGBE_JMEM, 0,
1678 BUS_DMA_NOWAIT, &sc->sc_cdata.mvgbe_rx_jumbo_map)) {
1679 aprint_error_dev(sc->sc_dev, "can't create dma map\n");
1680 error = ENOBUFS;
1681 goto out;
1682 }
1683
1684 state = 3;
1685 if (bus_dmamap_load(sc->sc_dmat, sc->sc_cdata.mvgbe_rx_jumbo_map,
1686 kva, MVGBE_JMEM, NULL, BUS_DMA_NOWAIT)) {
1687 aprint_error_dev(sc->sc_dev, "can't load dma map\n");
1688 error = ENOBUFS;
1689 goto out;
1690 }
1691
1692 state = 4;
1693 sc->sc_cdata.mvgbe_jumbo_buf = (void *)kva;
1694 DPRINTFN(1,("mvgbe_jumbo_buf = %p\n", sc->sc_cdata.mvgbe_jumbo_buf));
1695
1696 LIST_INIT(&sc->sc_jfree_listhead);
1697 LIST_INIT(&sc->sc_jinuse_listhead);
1698
1699 /*
1700 * Now divide it up into 9K pieces and save the addresses
1701 * in an array.
1702 */
1703 ptr = sc->sc_cdata.mvgbe_jumbo_buf;
1704 for (i = 0; i < MVGBE_JSLOTS; i++) {
1705 sc->sc_cdata.mvgbe_jslots[i] = ptr;
1706 ptr += MVGBE_JLEN;
1707 entry = kmem_alloc(sizeof(struct mvgbe_jpool_entry), KM_SLEEP);
1708 entry->slot = i;
1709 if (i)
1710 LIST_INSERT_HEAD(&sc->sc_jfree_listhead, entry,
1711 jpool_entries);
1712 else
1713 LIST_INSERT_HEAD(&sc->sc_jinuse_listhead, entry,
1714 jpool_entries);
1715 }
1716 out:
1717 if (error != 0) {
1718 switch (state) {
1719 case 4:
1720 bus_dmamap_unload(sc->sc_dmat,
1721 sc->sc_cdata.mvgbe_rx_jumbo_map);
1722 case 3:
1723 bus_dmamap_destroy(sc->sc_dmat,
1724 sc->sc_cdata.mvgbe_rx_jumbo_map);
1725 case 2:
1726 bus_dmamem_unmap(sc->sc_dmat, kva, MVGBE_JMEM);
1727 case 1:
1728 bus_dmamem_free(sc->sc_dmat, &seg, rseg);
1729 break;
1730 default:
1731 break;
1732 }
1733 }
1734
1735 return error;
1736 }
1737
1738 /*
1739 * Allocate a jumbo buffer.
1740 */
1741 static void *
1742 mvgbe_jalloc(struct mvgbe_softc *sc)
1743 {
1744 struct mvgbe_jpool_entry *entry;
1745
1746 entry = LIST_FIRST(&sc->sc_jfree_listhead);
1747
1748 if (entry == NULL)
1749 return NULL;
1750
1751 LIST_REMOVE(entry, jpool_entries);
1752 LIST_INSERT_HEAD(&sc->sc_jinuse_listhead, entry, jpool_entries);
1753 return sc->sc_cdata.mvgbe_jslots[entry->slot];
1754 }
1755
1756 /*
1757 * Release a jumbo buffer.
1758 */
1759 static void
1760 mvgbe_jfree(struct mbuf *m, void *buf, size_t size, void *arg)
1761 {
1762 struct mvgbe_jpool_entry *entry;
1763 struct mvgbe_softc *sc;
1764 int i, s;
1765
1766 /* Extract the softc struct pointer. */
1767 sc = (struct mvgbe_softc *)arg;
1768
1769 if (sc == NULL)
1770 panic("%s: can't find softc pointer!", __func__);
1771
1772 /* calculate the slot this buffer belongs to */
1773
1774 i = ((vaddr_t)buf - (vaddr_t)sc->sc_cdata.mvgbe_jumbo_buf) / MVGBE_JLEN;
1775
1776 if ((i < 0) || (i >= MVGBE_JSLOTS))
1777 panic("%s: asked to free buffer that we don't manage!",
1778 __func__);
1779
1780 s = splvm();
1781 entry = LIST_FIRST(&sc->sc_jinuse_listhead);
1782 if (entry == NULL)
1783 panic("%s: buffer not in use!", __func__);
1784 entry->slot = i;
1785 LIST_REMOVE(entry, jpool_entries);
1786 LIST_INSERT_HEAD(&sc->sc_jfree_listhead, entry, jpool_entries);
1787
1788 if (__predict_true(m != NULL))
1789 pool_cache_put(mb_cache, m);
1790 splx(s);
1791 }
1792
1793 static int
1794 mvgbe_encap(struct mvgbe_softc *sc, struct mbuf *m_head,
1795 uint32_t *txidx)
1796 {
1797 struct mvgbe_tx_desc *f = NULL;
1798 struct mvgbe_txmap_entry *entry;
1799 bus_dma_segment_t *txseg;
1800 bus_dmamap_t txmap;
1801 uint32_t first, current, last, cmdsts;
1802 int m_csumflags, i;
1803 bool needs_defrag = false;
1804
1805 DPRINTFN(3, ("mvgbe_encap\n"));
1806
1807 entry = SIMPLEQ_FIRST(&sc->sc_txmap_head);
1808 if (entry == NULL) {
1809 DPRINTFN(2, ("mvgbe_encap: no txmap available\n"));
1810 return ENOBUFS;
1811 }
1812 txmap = entry->dmamap;
1813
1814 first = current = last = *txidx;
1815
1816 /*
1817 * Preserve m_pkthdr.csum_flags here since m_head might be
1818 * updated by m_defrag()
1819 */
1820 m_csumflags = m_head->m_pkthdr.csum_flags;
1821
1822 do_defrag:
1823 if (__predict_false(needs_defrag == true)) {
1824 /* A small unaligned segment was detected. */
1825 struct mbuf *m_new;
1826 m_new = m_defrag(m_head, M_DONTWAIT);
1827 if (m_new == NULL)
1828 return EFBIG;
1829 m_head = m_new;
1830 }
1831
1832 /*
1833 * Start packing the mbufs in this chain into
1834 * the fragment pointers. Stop when we run out
1835 * of fragments or hit the end of the mbuf chain.
1836 */
1837 if (bus_dmamap_load_mbuf(sc->sc_dmat, txmap, m_head, BUS_DMA_NOWAIT)) {
1838 DPRINTFN(1, ("mvgbe_encap: dmamap failed\n"));
1839 return ENOBUFS;
1840 }
1841
1842 txseg = txmap->dm_segs;
1843
1844 if (__predict_true(needs_defrag == false)) {
1845 /*
1846 * Detect rarely encountered DMA limitation.
1847 */
1848 for (i = 0; i < txmap->dm_nsegs; i++) {
1849 if (((txseg[i].ds_addr & 7) != 0) &&
1850 (txseg[i].ds_len <= 8) &&
1851 (txseg[i].ds_len >= 1)
1852 ) {
1853 txseg = NULL;
1854 bus_dmamap_unload(sc->sc_dmat, txmap);
1855 needs_defrag = true;
1856 goto do_defrag;
1857 }
1858 }
1859 }
1860
1861 /* Sync the DMA map. */
1862 bus_dmamap_sync(sc->sc_dmat, txmap, 0, txmap->dm_mapsize,
1863 BUS_DMASYNC_PREWRITE);
1864
1865 if (sc->sc_cdata.mvgbe_tx_cnt + txmap->dm_nsegs >=
1866 MVGBE_TX_RING_CNT) {
1867 DPRINTFN(2, ("mvgbe_encap: too few descriptors free\n"));
1868 bus_dmamap_unload(sc->sc_dmat, txmap);
1869 return ENOBUFS;
1870 }
1871
1872
1873 DPRINTFN(2, ("mvgbe_encap: dm_nsegs=%d\n", txmap->dm_nsegs));
1874
1875 for (i = 0; i < txmap->dm_nsegs; i++) {
1876 f = &sc->sc_rdata->mvgbe_tx_ring[current];
1877 f->bufptr = txseg[i].ds_addr;
1878 f->bytecnt = txseg[i].ds_len;
1879 if (i != 0)
1880 f->cmdsts = MVGBE_BUFFER_OWNED_BY_DMA;
1881 last = current;
1882 current = MVGBE_TX_RING_NEXT(current);
1883 }
1884
1885 cmdsts = sc->sc_cmdsts_opts;
1886 if (m_csumflags & M_CSUM_IPv4)
1887 cmdsts |= MVGBE_TX_GENERATE_IP_CHKSUM;
1888 if (m_csumflags & M_CSUM_TCPv4)
1889 cmdsts |=
1890 MVGBE_TX_GENERATE_L4_CHKSUM | MVGBE_TX_L4_TYPE_TCP;
1891 if (m_csumflags & M_CSUM_UDPv4)
1892 cmdsts |=
1893 MVGBE_TX_GENERATE_L4_CHKSUM | MVGBE_TX_L4_TYPE_UDP;
1894 if (m_csumflags & (M_CSUM_IPv4 | M_CSUM_TCPv4 | M_CSUM_UDPv4)) {
1895 const int iphdr_unitlen = sizeof(struct ip) / sizeof(uint32_t);
1896
1897 cmdsts |= MVGBE_TX_IP_NO_FRAG |
1898 MVGBE_TX_IP_HEADER_LEN(iphdr_unitlen); /* unit is 4B */
1899 }
1900 if (txmap->dm_nsegs == 1)
1901 f->cmdsts = cmdsts |
1902 MVGBE_TX_ENABLE_INTERRUPT |
1903 MVGBE_TX_ZERO_PADDING |
1904 MVGBE_TX_FIRST_DESC |
1905 MVGBE_TX_LAST_DESC;
1906 else {
1907 f = &sc->sc_rdata->mvgbe_tx_ring[first];
1908 f->cmdsts = cmdsts | MVGBE_TX_FIRST_DESC;
1909
1910 f = &sc->sc_rdata->mvgbe_tx_ring[last];
1911 f->cmdsts =
1912 MVGBE_BUFFER_OWNED_BY_DMA |
1913 MVGBE_TX_ENABLE_INTERRUPT |
1914 MVGBE_TX_ZERO_PADDING |
1915 MVGBE_TX_LAST_DESC;
1916
1917 /* Sync descriptors except first */
1918 MVGBE_CDTXSYNC(sc,
1919 (MVGBE_TX_RING_CNT - 1 == *txidx) ? 0 : (*txidx) + 1,
1920 txmap->dm_nsegs - 1,
1921 BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1922 }
1923
1924 sc->sc_cdata.mvgbe_tx_chain[last].mvgbe_mbuf = m_head;
1925 SIMPLEQ_REMOVE_HEAD(&sc->sc_txmap_head, link);
1926 sc->sc_cdata.mvgbe_tx_map[last] = entry;
1927
1928 /* Finally, sync first descriptor */
1929 sc->sc_rdata->mvgbe_tx_ring[first].cmdsts |=
1930 MVGBE_BUFFER_OWNED_BY_DMA;
1931 MVGBE_CDTXSYNC(sc, *txidx, 1,
1932 BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1933
1934 sc->sc_cdata.mvgbe_tx_cnt += i;
1935 *txidx = current;
1936
1937 DPRINTFN(3, ("mvgbe_encap: completed successfully\n"));
1938
1939 return 0;
1940 }
1941
1942 static void
1943 mvgbe_rxeof(struct mvgbe_softc *sc)
1944 {
1945 struct mvgbe_chain_data *cdata = &sc->sc_cdata;
1946 struct mvgbe_rx_desc *cur_rx;
1947 struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1948 struct mbuf *m;
1949 bus_dmamap_t dmamap;
1950 uint32_t rxstat;
1951 uint16_t bufsize;
1952 int idx, cur, total_len;
1953
1954 idx = sc->sc_cdata.mvgbe_rx_prod;
1955
1956 DPRINTFN(3, ("mvgbe_rxeof %d\n", idx));
1957
1958 for (;;) {
1959 cur = idx;
1960
1961 /* Sync the descriptor */
1962 MVGBE_CDRXSYNC(sc, idx,
1963 BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
1964
1965 cur_rx = &sc->sc_rdata->mvgbe_rx_ring[idx];
1966
1967 if ((cur_rx->cmdsts & MVGBE_BUFFER_OWNED_MASK) ==
1968 MVGBE_BUFFER_OWNED_BY_DMA) {
1969 /* Invalidate the descriptor -- it's not ready yet */
1970 MVGBE_CDRXSYNC(sc, idx, BUS_DMASYNC_PREREAD);
1971 sc->sc_cdata.mvgbe_rx_prod = idx;
1972 break;
1973 }
1974 #ifdef DIAGNOSTIC
1975 if ((cur_rx->cmdsts &
1976 (MVGBE_RX_LAST_DESC | MVGBE_RX_FIRST_DESC)) !=
1977 (MVGBE_RX_LAST_DESC | MVGBE_RX_FIRST_DESC))
1978 panic(
1979 "mvgbe_rxeof: buffer size is smaller than packet");
1980 #endif
1981
1982 dmamap = sc->sc_cdata.mvgbe_rx_jumbo_map;
1983
1984 bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
1985 BUS_DMASYNC_POSTREAD);
1986
1987 m = cdata->mvgbe_rx_chain[idx].mvgbe_mbuf;
1988 cdata->mvgbe_rx_chain[idx].mvgbe_mbuf = NULL;
1989 total_len = cur_rx->bytecnt - ETHER_CRC_LEN;
1990 rxstat = cur_rx->cmdsts;
1991 bufsize = cur_rx->bufsize;
1992
1993 cdata->mvgbe_rx_map[idx] = NULL;
1994
1995 idx = MVGBE_RX_RING_NEXT(idx);
1996
1997 if (rxstat & MVGBE_ERROR_SUMMARY) {
1998 #if 0
1999 int err = rxstat & MVGBE_RX_ERROR_CODE_MASK;
2000
2001 if (err == MVGBE_RX_CRC_ERROR)
2002 if_statinc(ifp, if_ierrors);
2003 if (err == MVGBE_RX_OVERRUN_ERROR)
2004 if_statinc(ifp, if_ierrors);
2005 if (err == MVGBE_RX_MAX_FRAME_LEN_ERROR)
2006 if_statinc(ifp, if_ierrors);
2007 if (err == MVGBE_RX_RESOURCE_ERROR)
2008 if_statinc(ifp, if_ierrors);
2009 #else
2010 if_statinc(ifp, if_ierrors);
2011 #endif
2012 mvgbe_newbuf(sc, cur, m, dmamap);
2013 continue;
2014 }
2015
2016 if (rxstat & MVGBE_RX_IP_FRAME_TYPE) {
2017 int flgs = 0;
2018
2019 /* Check IPv4 header checksum */
2020 flgs |= M_CSUM_IPv4;
2021 if (!(rxstat & MVGBE_RX_IP_HEADER_OK))
2022 flgs |= M_CSUM_IPv4_BAD;
2023 else if ((bufsize & MVGBE_RX_IP_FRAGMENT) == 0) {
2024 /*
2025 * Check TCPv4/UDPv4 checksum for
2026 * non-fragmented packet only.
2027 *
2028 * It seemd that sometimes
2029 * MVGBE_RX_L4_CHECKSUM_OK bit was set to 0
2030 * even if the checksum is correct and the
2031 * packet was not fragmented. So we don't set
2032 * M_CSUM_TCP_UDP_BAD even if csum bit is 0.
2033 */
2034
2035 if (((rxstat & MVGBE_RX_L4_TYPE_MASK) ==
2036 MVGBE_RX_L4_TYPE_TCP) &&
2037 ((rxstat & MVGBE_RX_L4_CHECKSUM_OK) != 0))
2038 flgs |= M_CSUM_TCPv4;
2039 else if (((rxstat & MVGBE_RX_L4_TYPE_MASK) ==
2040 MVGBE_RX_L4_TYPE_UDP) &&
2041 ((rxstat & MVGBE_RX_L4_CHECKSUM_OK) != 0))
2042 flgs |= M_CSUM_UDPv4;
2043 }
2044 m->m_pkthdr.csum_flags = flgs;
2045 }
2046
2047 /*
2048 * Try to allocate a new jumbo buffer. If that
2049 * fails, copy the packet to mbufs and put the
2050 * jumbo buffer back in the ring so it can be
2051 * re-used. If allocating mbufs fails, then we
2052 * have to drop the packet.
2053 */
2054 if (mvgbe_newbuf(sc, cur, NULL, dmamap) == ENOBUFS) {
2055 struct mbuf *m0;
2056
2057 m0 = m_devget(mtod(m, char *), total_len, 0, ifp);
2058 mvgbe_newbuf(sc, cur, m, dmamap);
2059 if (m0 == NULL) {
2060 aprint_error_ifnet(ifp,
2061 "no receive buffers available --"
2062 " packet dropped!\n");
2063 if_statinc(ifp, if_ierrors);
2064 continue;
2065 }
2066 m = m0;
2067 } else {
2068 m_set_rcvif(m, ifp);
2069 m->m_pkthdr.len = m->m_len = total_len;
2070 }
2071
2072 /* Skip on first 2byte (HW header) */
2073 m_adj(m, MVGBE_HWHEADER_SIZE);
2074
2075 /* pass it on. */
2076 if_percpuq_enqueue(ifp->if_percpuq, m);
2077 }
2078 }
2079
2080 static void
2081 mvgbe_txeof(struct mvgbe_softc *sc)
2082 {
2083 struct mvgbe_chain_data *cdata = &sc->sc_cdata;
2084 struct mvgbe_tx_desc *cur_tx;
2085 struct ifnet *ifp = &sc->sc_ethercom.ec_if;
2086 struct mvgbe_txmap_entry *entry;
2087 int idx;
2088
2089 DPRINTFN(3, ("mvgbe_txeof\n"));
2090
2091 /*
2092 * Go through our tx ring and free mbufs for those
2093 * frames that have been sent.
2094 */
2095 idx = cdata->mvgbe_tx_cons;
2096 while (idx != cdata->mvgbe_tx_prod) {
2097 MVGBE_CDTXSYNC(sc, idx, 1,
2098 BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
2099
2100 cur_tx = &sc->sc_rdata->mvgbe_tx_ring[idx];
2101 #ifdef MVGBE_DEBUG
2102 if (mvgbe_debug >= 3)
2103 mvgbe_dump_txdesc(cur_tx, idx);
2104 #endif
2105 if ((cur_tx->cmdsts & MVGBE_BUFFER_OWNED_MASK) ==
2106 MVGBE_BUFFER_OWNED_BY_DMA) {
2107 MVGBE_CDTXSYNC(sc, idx, 1, BUS_DMASYNC_PREREAD);
2108 break;
2109 }
2110 if (cur_tx->cmdsts & MVGBE_TX_LAST_DESC)
2111 if_statinc(ifp, if_opackets);
2112 if (cur_tx->cmdsts & MVGBE_ERROR_SUMMARY) {
2113 int err = cur_tx->cmdsts & MVGBE_TX_ERROR_CODE_MASK;
2114
2115 if (err == MVGBE_TX_LATE_COLLISION_ERROR)
2116 if_statinc(ifp, if_collisions);
2117 if (err == MVGBE_TX_UNDERRUN_ERROR)
2118 if_statinc(ifp, if_oerrors);
2119 if (err == MVGBE_TX_EXCESSIVE_COLLISION_ERRO)
2120 if_statinc(ifp, if_collisions);
2121 }
2122 if (cdata->mvgbe_tx_chain[idx].mvgbe_mbuf != NULL) {
2123 entry = cdata->mvgbe_tx_map[idx];
2124
2125 m_freem(cdata->mvgbe_tx_chain[idx].mvgbe_mbuf);
2126 cdata->mvgbe_tx_chain[idx].mvgbe_mbuf = NULL;
2127
2128 bus_dmamap_sync(sc->sc_dmat, entry->dmamap, 0,
2129 entry->dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
2130
2131 bus_dmamap_unload(sc->sc_dmat, entry->dmamap);
2132 SIMPLEQ_INSERT_TAIL(&sc->sc_txmap_head, entry, link);
2133 cdata->mvgbe_tx_map[idx] = NULL;
2134 }
2135 cdata->mvgbe_tx_cnt--;
2136 idx = MVGBE_TX_RING_NEXT(idx);
2137 }
2138 if (cdata->mvgbe_tx_cnt == 0)
2139 ifp->if_timer = 0;
2140
2141 if (cdata->mvgbe_tx_cnt < MVGBE_TX_RING_CNT - 2)
2142 ifp->if_flags &= ~IFF_OACTIVE;
2143
2144 cdata->mvgbe_tx_cons = idx;
2145 }
2146
2147 static uint8_t
2148 mvgbe_crc8(const uint8_t *data, size_t size)
2149 {
2150 int bit;
2151 uint8_t byte;
2152 uint8_t crc = 0;
2153 const uint8_t poly = 0x07;
2154
2155 while (size--)
2156 for (byte = *data++, bit = NBBY-1; bit >= 0; bit--)
2157 crc = (crc << 1) ^ ((((crc >> 7) ^ (byte >> bit)) & 1) ? poly : 0);
2158
2159 return crc;
2160 }
2161
2162 CTASSERT(MVGBE_NDFSMT == MVGBE_NDFOMT);
2163
2164 static void
2165 mvgbe_filter_setup(struct mvgbe_softc *sc)
2166 {
2167 struct ethercom *ec = &sc->sc_ethercom;
2168 struct ifnet *ifp= &sc->sc_ethercom.ec_if;
2169 struct ether_multi *enm;
2170 struct ether_multistep step;
2171 uint32_t dfut[MVGBE_NDFUT], dfsmt[MVGBE_NDFSMT], dfomt[MVGBE_NDFOMT];
2172 uint32_t pxc;
2173 int i;
2174 const uint8_t special[ETHER_ADDR_LEN] = {0x01,0x00,0x5e,0x00,0x00,0x00};
2175
2176 memset(dfut, 0, sizeof(dfut));
2177 memset(dfsmt, 0, sizeof(dfsmt));
2178 memset(dfomt, 0, sizeof(dfomt));
2179
2180 if (ifp->if_flags & (IFF_ALLMULTI | IFF_PROMISC)) {
2181 goto allmulti;
2182 }
2183
2184 ETHER_LOCK(ec);
2185 ETHER_FIRST_MULTI(step, ec, enm);
2186 while (enm != NULL) {
2187 if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
2188 /* ranges are complex and somewhat rare */
2189 ETHER_UNLOCK(ec);
2190 goto allmulti;
2191 }
2192 /* chip handles some IPv4 multicast specially */
2193 if (memcmp(enm->enm_addrlo, special, 5) == 0) {
2194 i = enm->enm_addrlo[5];
2195 dfsmt[i>>2] |=
2196 MVGBE_DF(i&3, MVGBE_DF_QUEUE(0) | MVGBE_DF_PASS);
2197 } else {
2198 i = mvgbe_crc8(enm->enm_addrlo, ETHER_ADDR_LEN);
2199 dfomt[i>>2] |=
2200 MVGBE_DF(i&3, MVGBE_DF_QUEUE(0) | MVGBE_DF_PASS);
2201 }
2202
2203 ETHER_NEXT_MULTI(step, enm);
2204 }
2205 ETHER_UNLOCK(ec);
2206 goto set;
2207
2208 allmulti:
2209 if (ifp->if_flags & (IFF_ALLMULTI | IFF_PROMISC)) {
2210 for (i = 0; i < MVGBE_NDFSMT; i++) {
2211 dfsmt[i] = dfomt[i] =
2212 MVGBE_DF(0, MVGBE_DF_QUEUE(0) | MVGBE_DF_PASS) |
2213 MVGBE_DF(1, MVGBE_DF_QUEUE(0) | MVGBE_DF_PASS) |
2214 MVGBE_DF(2, MVGBE_DF_QUEUE(0) | MVGBE_DF_PASS) |
2215 MVGBE_DF(3, MVGBE_DF_QUEUE(0) | MVGBE_DF_PASS);
2216 }
2217 }
2218
2219 set:
2220 pxc = MVGBE_READ(sc, MVGBE_PXC);
2221 pxc &= ~MVGBE_PXC_UPM;
2222 pxc |= MVGBE_PXC_RB | MVGBE_PXC_RBIP | MVGBE_PXC_RBARP;
2223 if (ifp->if_flags & IFF_BROADCAST) {
2224 pxc &= ~(MVGBE_PXC_RB | MVGBE_PXC_RBIP | MVGBE_PXC_RBARP);
2225 }
2226 if (ifp->if_flags & IFF_PROMISC) {
2227 pxc |= MVGBE_PXC_UPM;
2228 }
2229 MVGBE_WRITE(sc, MVGBE_PXC, pxc);
2230
2231 /* Set Destination Address Filter Unicast Table */
2232 if (ifp->if_flags & IFF_PROMISC) {
2233 /* pass all unicast addresses */
2234 for (i = 0; i < MVGBE_NDFUT; i++) {
2235 dfut[i] =
2236 MVGBE_DF(0, MVGBE_DF_QUEUE(0) | MVGBE_DF_PASS) |
2237 MVGBE_DF(1, MVGBE_DF_QUEUE(0) | MVGBE_DF_PASS) |
2238 MVGBE_DF(2, MVGBE_DF_QUEUE(0) | MVGBE_DF_PASS) |
2239 MVGBE_DF(3, MVGBE_DF_QUEUE(0) | MVGBE_DF_PASS);
2240 }
2241 } else {
2242 i = sc->sc_enaddr[5] & 0xf; /* last nibble */
2243 dfut[i>>2] = MVGBE_DF(i&3, MVGBE_DF_QUEUE(0) | MVGBE_DF_PASS);
2244 }
2245 MVGBE_WRITE_FILTER(sc, MVGBE_DFUT, dfut, MVGBE_NDFUT);
2246
2247 /* Set Destination Address Filter Multicast Tables */
2248 MVGBE_WRITE_FILTER(sc, MVGBE_DFSMT, dfsmt, MVGBE_NDFSMT);
2249 MVGBE_WRITE_FILTER(sc, MVGBE_DFOMT, dfomt, MVGBE_NDFOMT);
2250 }
2251
2252 #ifdef MVGBE_DEBUG
2253 static void
2254 mvgbe_dump_txdesc(struct mvgbe_tx_desc *desc, int idx)
2255 {
2256 #define DESC_PRINT(X) \
2257 if (X) \
2258 printf("txdesc[%d]." #X "=%#x\n", idx, X);
2259
2260 #if BYTE_ORDER == BIG_ENDIAN
2261 DESC_PRINT(desc->bytecnt);
2262 DESC_PRINT(desc->l4ichk);
2263 DESC_PRINT(desc->cmdsts);
2264 DESC_PRINT(desc->nextdescptr);
2265 DESC_PRINT(desc->bufptr);
2266 #else /* LITTLE_ENDIAN */
2267 DESC_PRINT(desc->cmdsts);
2268 DESC_PRINT(desc->l4ichk);
2269 DESC_PRINT(desc->bytecnt);
2270 DESC_PRINT(desc->bufptr);
2271 DESC_PRINT(desc->nextdescptr);
2272 #endif
2273 #undef DESC_PRINT
2274 }
2275 #endif
2276
2277 SYSCTL_SETUP(sysctl_mvgbe, "sysctl mvgbe subtree setup")
2278 {
2279 int rc;
2280 const struct sysctlnode *node;
2281
2282 if ((rc = sysctl_createv(clog, 0, NULL, &node,
2283 0, CTLTYPE_NODE, "mvgbe",
2284 SYSCTL_DESCR("mvgbe interface controls"),
2285 NULL, 0, NULL, 0, CTL_HW, CTL_CREATE, CTL_EOL)) != 0) {
2286 goto err;
2287 }
2288
2289 mvgbe_root_num = node->sysctl_num;
2290 return;
2291
2292 err:
2293 aprint_error("%s: syctl_createv failed (rc = %d)\n", __func__, rc);
2294 }
2295
2296 static void
2297 sysctl_mvgbe_init(struct mvgbe_softc *sc)
2298 {
2299 const struct sysctlnode *node;
2300 int mvgbe_nodenum;
2301
2302 if (sysctl_createv(&sc->mvgbe_clog, 0, NULL, &node,
2303 0, CTLTYPE_NODE, device_xname(sc->sc_dev),
2304 SYSCTL_DESCR("mvgbe per-controller controls"),
2305 NULL, 0, NULL, 0, CTL_HW, mvgbe_root_num, CTL_CREATE,
2306 CTL_EOL) != 0) {
2307 aprint_normal_dev(sc->sc_dev, "couldn't create sysctl node\n");
2308 return;
2309 }
2310 mvgbe_nodenum = node->sysctl_num;
2311
2312 /* interrupt moderation sysctls */
2313 if (sysctl_createv(&sc->mvgbe_clog, 0, NULL, &node,
2314 CTLFLAG_READWRITE, CTLTYPE_INT, "ipginttx",
2315 SYSCTL_DESCR("mvgbe TX interrupt moderation timer"),
2316 mvgbe_sysctl_ipginttx, 0, (void *)sc,
2317 0, CTL_HW, mvgbe_root_num, mvgbe_nodenum, CTL_CREATE,
2318 CTL_EOL) != 0) {
2319 aprint_normal_dev(sc->sc_dev,
2320 "couldn't create ipginttx sysctl node\n");
2321 }
2322 if (sysctl_createv(&sc->mvgbe_clog, 0, NULL, &node,
2323 CTLFLAG_READWRITE, CTLTYPE_INT, "ipgintrx",
2324 SYSCTL_DESCR("mvgbe RX interrupt moderation timer"),
2325 mvgbe_sysctl_ipgintrx, 0, (void *)sc,
2326 0, CTL_HW, mvgbe_root_num, mvgbe_nodenum, CTL_CREATE,
2327 CTL_EOL) != 0) {
2328 aprint_normal_dev(sc->sc_dev,
2329 "couldn't create ipginttx sysctl node\n");
2330 }
2331 }
2332
2333 static int
2334 mvgbe_sysctl_ipginttx(SYSCTLFN_ARGS)
2335 {
2336 int error;
2337 unsigned int t;
2338 struct sysctlnode node;
2339 struct mvgbec_softc *csc;
2340 struct mvgbe_softc *sc;
2341
2342 node = *rnode;
2343 sc = node.sysctl_data;
2344 csc = device_private(device_parent(sc->sc_dev));
2345 t = sc->sc_ipginttx;
2346 node.sysctl_data = &t;
2347 error = sysctl_lookup(SYSCTLFN_CALL(&node));
2348 if (error || newp == NULL)
2349 return error;
2350
2351 if (mvgbe_ipginttx(csc, sc, t) < 0)
2352 return EINVAL;
2353 /*
2354 * update the softc with sysctl-changed value, and mark
2355 * for hardware update
2356 */
2357 sc->sc_ipginttx = t;
2358
2359 return 0;
2360 }
2361
2362 static int
2363 mvgbe_sysctl_ipgintrx(SYSCTLFN_ARGS)
2364 {
2365 int error;
2366 unsigned int t;
2367 struct sysctlnode node;
2368 struct mvgbec_softc *csc;
2369 struct mvgbe_softc *sc;
2370
2371 node = *rnode;
2372 sc = node.sysctl_data;
2373 csc = device_private(device_parent(sc->sc_dev));
2374 t = sc->sc_ipgintrx;
2375 node.sysctl_data = &t;
2376 error = sysctl_lookup(SYSCTLFN_CALL(&node));
2377 if (error || newp == NULL)
2378 return error;
2379
2380 if (mvgbe_ipgintrx(csc, sc, t) < 0)
2381 return EINVAL;
2382 /*
2383 * update the softc with sysctl-changed value, and mark
2384 * for hardware update
2385 */
2386 sc->sc_ipgintrx = t;
2387
2388 return 0;
2389 }
2390