if_mvxpereg.h revision 1.5 1 1.5 msaitoh /* $NetBSD: if_mvxpereg.h,v 1.5 2019/03/18 11:38:03 msaitoh Exp $ */
2 1.1 hsuenaga /*
3 1.1 hsuenaga * Copyright (c) 2015 Internet Initiative Japan Inc.
4 1.1 hsuenaga * All rights reserved.
5 1.1 hsuenaga *
6 1.1 hsuenaga * Redistribution and use in source and binary forms, with or without
7 1.1 hsuenaga * modification, are permitted provided that the following conditions
8 1.1 hsuenaga * are met:
9 1.1 hsuenaga * 1. Redistributions of source code must retain the above copyright
10 1.1 hsuenaga * notice, this list of conditions and the following disclaimer.
11 1.1 hsuenaga * 2. Redistributions in binary form must reproduce the above copyright
12 1.1 hsuenaga * notice, this list of conditions and the following disclaimer in the
13 1.1 hsuenaga * documentation and/or other materials provided with the distribution.
14 1.1 hsuenaga *
15 1.1 hsuenaga * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
16 1.1 hsuenaga * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
17 1.1 hsuenaga * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
18 1.1 hsuenaga * DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
19 1.1 hsuenaga * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
20 1.1 hsuenaga * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
21 1.1 hsuenaga * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
22 1.1 hsuenaga * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
23 1.1 hsuenaga * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
24 1.1 hsuenaga * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
25 1.1 hsuenaga * POSSIBILITY OF SUCH DAMAGE.
26 1.1 hsuenaga */
27 1.1 hsuenaga #ifndef _IF_MVXPEREG_H_
28 1.1 hsuenaga #define _IF_MVXPEREG_H_
29 1.1 hsuenaga
30 1.1 hsuenaga #if BYTE_ORDER == BIG_ENDIAN
31 1.1 hsuenaga #error "BIG ENDIAN not supported"
32 1.1 hsuenaga #endif
33 1.1 hsuenaga
34 1.1 hsuenaga #define MVXPE_SIZE 0x4000
35 1.1 hsuenaga
36 1.1 hsuenaga #define MVXPE_NWINDOW 6
37 1.1 hsuenaga #define MVXPE_NREMAP 4
38 1.1 hsuenaga
39 1.1 hsuenaga #define MVXPE_QUEUE_SIZE 8
40 1.1 hsuenaga #define MVXPE_QUEUE(n) (1 << (n))
41 1.1 hsuenaga #define MVXPE_QUEUE_ALL 0xff
42 1.1 hsuenaga
43 1.1 hsuenaga /*
44 1.1 hsuenaga * Ethernet Unit Registers
45 1.1 hsuenaga * GbE0 BASE 0x00007.0000 SIZE 0x4000
46 1.1 hsuenaga * GbE1 BASE 0x00007.4000 SIZE 0x4000
47 1.1 hsuenaga *
48 1.1 hsuenaga * TBD: reasonable bus space submapping....
49 1.1 hsuenaga */
50 1.1 hsuenaga /* Address Decoder Registers */
51 1.1 hsuenaga #define MVXPE_BASEADDR(n) (0x2200 + ((n) << 3)) /* Base Address */
52 1.1 hsuenaga #define MVXPE_S(n) (0x2204 + ((n) << 3)) /* Size */
53 1.1 hsuenaga #define MVXPE_HA(n) (0x2280 + ((n) << 2)) /* High Address Remap */
54 1.1 hsuenaga #define MVXPE_BARE 0x2290 /* Base Address Enable */
55 1.1 hsuenaga #define MVXPE_EPAP 0x2294 /* Ethernet Port Access Protect */
56 1.1 hsuenaga
57 1.1 hsuenaga /* Global Miscellaneous Registers */
58 1.1 hsuenaga #define MVXPE_PHYADDR 0x2000
59 1.1 hsuenaga #define MVXPE_SMI 0x2004
60 1.1 hsuenaga #define MVXPE_EUDA 0x2008 /* Ethernet Unit Default Address */
61 1.1 hsuenaga #define MVXPE_EUDID 0x200c /* Ethernet Unit Default ID */
62 1.1 hsuenaga #define MVXPE_EUIC 0x2080 /* Ethernet Unit Interrupt Cause */
63 1.1 hsuenaga #define MVXPE_EUIM 0x2084 /* Ethernet Unit Interrupt Mask */
64 1.1 hsuenaga #define MVXPE_EUEA 0x2094 /* Ethernet Unit Error Address */
65 1.1 hsuenaga #define MVXPE_EUIAE 0x2098 /* Ethernet Unit Internal Addr Error */
66 1.1 hsuenaga #define MVXPE_EUC 0x20b0 /* Ethernet Unit Control */
67 1.1 hsuenaga
68 1.1 hsuenaga /* Miscellaneous Registers */
69 1.1 hsuenaga #define MVXPE_SDC 0x241c /* SDMA Configuration */
70 1.1 hsuenaga
71 1.1 hsuenaga /* Networking Controller Miscellaneous Registers */
72 1.1 hsuenaga #define MVXPE_PACC 0x2500 /* Port Acceleration Mode */
73 1.1 hsuenaga #define MVXPE_PV 0x25bc /* Port Version */
74 1.1 hsuenaga
75 1.1 hsuenaga /* Rx DMA Hardware Parser Registers */
76 1.1 hsuenaga #define MVXPE_EVLANE 0x2410 /* VLAN EtherType */
77 1.1 hsuenaga #define MVXPE_MACAL 0x2414 /* MAC Address Low */
78 1.1 hsuenaga #define MVXPE_MACAH 0x2418 /* MAC Address High */
79 1.1 hsuenaga #define MVXPE_NDSCP 7
80 1.1 hsuenaga #define MVXPE_DSCP(n) (0x2420 + ((n) << 2))
81 1.1 hsuenaga #define MVXPE_VPT2P 0x2440 /* VLAN Priority Tag to Priority */
82 1.1 hsuenaga #define MVXPE_ETP 0x24bc /* Ethernet Type Priority */
83 1.1 hsuenaga #define MVXPE_NDFSMT 64
84 1.1 hsuenaga #define MVXPE_DFSMT(n) (0x3400 + ((n) << 2))
85 1.1 hsuenaga /* Destination Address Filter Special Multicast Table */
86 1.1 hsuenaga #define MVXPE_NDFOMT 64
87 1.1 hsuenaga #define MVXPE_DFOMT(n) (0x3500 + ((n) << 2))
88 1.1 hsuenaga /* Destination Address Filter Other Multicast Table */
89 1.1 hsuenaga #define MVXPE_NDFUT 4
90 1.1 hsuenaga #define MVXPE_DFUT(n) (0x3600 + ((n) << 2))
91 1.1 hsuenaga /* Destination Address Filter Unicast Table */
92 1.1 hsuenaga
93 1.1 hsuenaga /* Rx DMA Miscellaneous Registers */
94 1.1 hsuenaga #define MVXPE_PMFS 0x247c /* Port Rx Minimal Frame Size */
95 1.1 hsuenaga #define MVXPE_PDFC 0x2484 /* Port Rx Discard Frame Counter */
96 1.1 hsuenaga #define MVXPE_POFC 0x2488 /* Port Overrun Frame Counter */
97 1.1 hsuenaga #define MVXPE_RQC 0x2680 /* Receive Queue Command */
98 1.1 hsuenaga
99 1.1 hsuenaga /* Rx DMA Networking Controller Miscellaneous Registers */
100 1.1 hsuenaga #define MVXPE_PRXC(q) (0x1400 + ((q) << 2)) /*Port RX queues Config*/
101 1.1 hsuenaga #define MVXPE_PRXSNP(q) (0x1420 + ((q) << 2)) /* Port RX queues Snoop */
102 1.1 hsuenaga #define MVXPE_PRXDQA(q) (0x1480 + ((q) << 2)) /*P RXqueues desc Q Addr*/
103 1.1 hsuenaga #define MVXPE_PRXDQS(q) (0x14a0 + ((q) << 2)) /*P RXqueues desc Q Size*/
104 1.1 hsuenaga #define MVXPE_PRXDQTH(q) (0x14c0 + ((q) << 2)) /*P RXqueues desc Q Thrs*/
105 1.1 hsuenaga #define MVXPE_PRXS(q) (0x14e0 + ((q) << 2)) /*Port RX queues Status */
106 1.1 hsuenaga #define MVXPE_PRXSU(q) (0x1500 + ((q) << 2)) /*P RXqueues Stat Update*/
107 1.1 hsuenaga #define MVXPE_PRXDI(q) (0x1520 + ((q) << 2)) /*P RXqueues Stat Update*/
108 1.1 hsuenaga #define MVXPE_PRXINIT 0x1cc0 /* Port RX Initialization */
109 1.1 hsuenaga
110 1.1 hsuenaga /* Rx DMA Wake on LAN Registers 0x3690 - 0x36b8 */
111 1.1 hsuenaga
112 1.1 hsuenaga /* Tx DMA Miscellaneous Registers */
113 1.1 hsuenaga #define MVXPE_TQC 0x2448 /* Transmit Queue Command */
114 1.1 hsuenaga #define MVXPE_PXTFTT 0x2478 /* Port Tx FIFO Threshold */
115 1.1 hsuenaga #define MVXPE_TXBADFCS 0x3cc0 /*Tx Bad FCS Transmitted Pckts Counter*/
116 1.1 hsuenaga #define MVXPE_TXDROPPED 0x3cc4 /* Tx Dropped Packets Counter */
117 1.1 hsuenaga
118 1.1 hsuenaga /* Tx DMA Networking Controller Miscellaneous Registers */
119 1.1 hsuenaga #define MVXPE_PTXDQA(q) (0x3c00 + ((q) << 2)) /*P TXqueues desc Q Addr*/
120 1.1 hsuenaga #define MVXPE_PTXDQS(q) (0x3c20 + ((q) << 2)) /*P TXqueues desc Q Size*/
121 1.1 hsuenaga #define MVXPE_PTXS(q) (0x3c40 + ((q) << 2)) /* Port TX queues Status*/
122 1.1 hsuenaga #define MVXPE_PTXSU(q) (0x3c60 + ((q) << 2)) /*P TXqueues Stat Update*/
123 1.1 hsuenaga #define MVXPE_PTXDI(q) (0x3c80 + ((q) << 2)) /* P TXqueues Desc Index*/
124 1.1 hsuenaga #define MVXPE_TXTBC(q) (0x3ca0 + ((q) << 2)) /* TX Trans-ed Buf Count*/
125 1.1 hsuenaga #define MVXPE_PTXINIT 0x3cf0 /* Port TX Initialization */
126 1.1 hsuenaga
127 1.1 hsuenaga /* Tx DMA Packet Modification Registers */
128 1.1 hsuenaga #define MVXPE_NMH 15
129 1.1 hsuenaga #define MVXPE_TXMH(n) (0x3d44 + ((n) << 2))
130 1.1 hsuenaga #define MVXPE_TXMTU 0x3d88
131 1.1 hsuenaga
132 1.1 hsuenaga /* Tx DMA Queue Arbiter Registers (Version 1) */
133 1.1 hsuenaga #define MVXPE_TQFPC_V1 0x24dc /* Transmit Queue Fixed Priority Cfg */
134 1.1 hsuenaga #define MVXPE_TQTBC_V1 0x24e0 /* Transmit Queue Token-Bucket Cfg */
135 1.1 hsuenaga #define MVXPE_MTU_V1 0x24e8 /* MTU */
136 1.1 hsuenaga #define MVXPE_PMTBS_V1 0x24ec /* Port Max Token-Bucket Size */
137 1.1 hsuenaga #define MVXPE_TQTBCOUNT_V1(q) (0x2700 + ((q) << 4))
138 1.1 hsuenaga /* Transmit Queue Token-Bucket Counter */
139 1.1 hsuenaga #define MVXPE_TQTBCONFIG_V1(q) (0x2704 + ((q) << 4))
140 1.1 hsuenaga /* Transmit Queue Token-Bucket Configuration */
141 1.1 hsuenaga #define MVXPE_PTTBC_V1 0x2740 /* Port Transmit Backet Counter */
142 1.1 hsuenaga
143 1.1 hsuenaga /* Tx DMA Queue Arbiter Registers (Version 3) */
144 1.1 hsuenaga #define MVXPE_TQC1_V3 0x3e00 /* Transmit Queue Command1 */
145 1.1 hsuenaga #define MVXPE_TQFPC_V3 0x3e04 /* Transmit Queue Fixed Priority Cfg */
146 1.1 hsuenaga #define MVXPE_BRC_V3 0x3e08 /* Basic Refill No of Clocks */
147 1.1 hsuenaga #define MVXPE_MTU_V3 0x3e0c /* MTU */
148 1.1 hsuenaga #define MVXPE_PREFILL_V3 0x3e10 /* Port Backet Refill */
149 1.1 hsuenaga #define MVXPE_PMTBS_V3 0x3e14 /* Port Max Token-Bucket Size */
150 1.1 hsuenaga #define MVXPE_QREFILL_V3(q) (0x3e20 + ((q) << 2))
151 1.1 hsuenaga /* Transmit Queue Refill */
152 1.1 hsuenaga #define MVXPE_QMTBS_V3(q) (0x3e40 + ((q) << 2))
153 1.1 hsuenaga /* Transmit Queue Max Token-Bucket Size */
154 1.1 hsuenaga #define MVXPE_QTTBC_V3(q) (0x3e60 + ((q) << 2))
155 1.1 hsuenaga /* Transmit Queue Token-Bucket Counter */
156 1.1 hsuenaga #define MVXPE_TQAC_V3(q) (0x3e80 + ((q) << 2))
157 1.1 hsuenaga /* Transmit Queue Arbiter Cfg */
158 1.1 hsuenaga #define MVXPE_TQIPG_V3(q) (0x3ea0 + ((q) << 2))
159 1.1 hsuenaga /* Transmit Queue IPG(valid q=2..3) */
160 1.1 hsuenaga #define MVXPE_HITKNINLOPKT_V3 0x3eb0 /* High Token in Low Packet */
161 1.1 hsuenaga #define MVXPE_HITKNINASYNCPKT_V3 0x3eb4 /* High Token in Async Packet */
162 1.1 hsuenaga #define MVXPE_LOTKNINASYNCPKT_V3 0x3eb8 /* Low Token in Async Packet */
163 1.1 hsuenaga #define MVXPE_TS_V3 0x3ebc /* Token Speed */
164 1.1 hsuenaga
165 1.1 hsuenaga /* RX_TX DMA Registers */
166 1.1 hsuenaga #define MVXPE_PXC 0x2400 /* Port Configuration */
167 1.1 hsuenaga #define MVXPE_PXCX 0x2404 /* Port Configuration Extend */
168 1.1 hsuenaga #define MVXPE_MH 0x2454 /* Marvell Header */
169 1.1 hsuenaga
170 1.1 hsuenaga /* Serial(SMI/MII) Registers */
171 1.1 hsuenaga #define MVXPE_PSC0 0x243c /* Port Serial Control0 */
172 1.1 hsuenaga #define MVXPE_PS0 0x2444 /* Ethernet Port Status */
173 1.1 hsuenaga #define MVXPE_PSERDESCFG 0x24a0 /* Serdes Configuration */
174 1.1 hsuenaga #define MVXPE_PSERDESSTS 0x24a4 /* Serdes Status */
175 1.1 hsuenaga #define MVXPE_PSOMSCD 0x24f4 /* One mS Clock Divider */
176 1.1 hsuenaga #define MVXPE_PSPFCCD 0x24f8 /* Periodic Flow Control Clock Divider*/
177 1.1 hsuenaga
178 1.1 hsuenaga /* Gigabit Ethernet MAC Serial Parameters Configuration Registers */
179 1.1 hsuenaga #define MVXPE_PSPC 0x2c14 /* Port Serial Parameters Config */
180 1.1 hsuenaga #define MVXPE_PSP1C 0x2c94 /* Port Serial Parameters 1 Config */
181 1.1 hsuenaga
182 1.1 hsuenaga /* Gigabit Ethernet Auto-Negotiation Configuration Registers */
183 1.1 hsuenaga #define MVXPE_PANC 0x2c0c /* Port Auto-Negotiation Configuration*/
184 1.1 hsuenaga
185 1.1 hsuenaga /* Gigabit Ethernet MAC Control Registers */
186 1.1 hsuenaga #define MVXPE_PMACC0 0x2c00 /* Port MAC Control 0 */
187 1.1 hsuenaga #define MVXPE_PMACC1 0x2c04 /* Port MAC Control 1 */
188 1.1 hsuenaga #define MVXPE_PMACC2 0x2c08 /* Port MAC Control 2 */
189 1.1 hsuenaga #define MVXPE_PMACC3 0x2c48 /* Port MAC Control 3 */
190 1.1 hsuenaga #define MVXPE_CCFCPST(p) (0x2c58 + ((p) << 2)) /*CCFC Port Speed Timerp*/
191 1.1 hsuenaga #define MVXPE_PMACC4 0x2c90 /* Port MAC Control 4 */
192 1.1 hsuenaga
193 1.1 hsuenaga /* Gigabit Ethernet MAC Interrupt Registers */
194 1.1 hsuenaga #define MVXPE_PIC 0x2c20
195 1.1 hsuenaga #define MVXPE_PIM 0x2c24
196 1.1 hsuenaga
197 1.1 hsuenaga /* Gigabit Ethernet Low Power Idle Registers */
198 1.1 hsuenaga #define MVXPE_LPIC0 0x2cc0 /* LowPowerIdle control 0 */
199 1.1 hsuenaga #define MVXPE_LPIC1 0x2cc4 /* LPI control 1 */
200 1.1 hsuenaga #define MVXPE_LPIC2 0x2cc8 /* LPI control 2 */
201 1.1 hsuenaga #define MVXPE_LPIS 0x2ccc /* LPI status */
202 1.1 hsuenaga #define MVXPE_LPIC 0x2cd0 /* LPI counter */
203 1.1 hsuenaga
204 1.1 hsuenaga /* Gigabit Ethernet MAC PRBS Check Status Registers */
205 1.1 hsuenaga #define MVXPE_PPRBSS 0x2c38 /* Port PRBS Status */
206 1.1 hsuenaga #define MVXPE_PPRBSEC 0x2c3c /* Port PRBS Error Counter */
207 1.1 hsuenaga
208 1.1 hsuenaga /* Gigabit Ethernet MAC Status Registers */
209 1.1 hsuenaga #define MVXPE_PSR 0x2c10 /* Port Status Register0 */
210 1.1 hsuenaga
211 1.1 hsuenaga /* Networking Controller Interrupt Registers */
212 1.1 hsuenaga #define MVXPE_PRXITTH(q) (0x2580 + ((q) << 2))
213 1.1 hsuenaga /* Port Rx Interrupt Threshold */
214 1.1 hsuenaga #define MVXPE_PRXTXTIC 0x25a0 /*Port RX_TX Threshold Interrupt Cause*/
215 1.1 hsuenaga #define MVXPE_PRXTXTIM 0x25a4 /*Port RX_TX Threshold Interrupt Mask */
216 1.1 hsuenaga #define MVXPE_PRXTXIC 0x25a8 /* Port RX_TX Interrupt Cause */
217 1.1 hsuenaga #define MVXPE_PRXTXIM 0x25ac /* Port RX_TX Interrupt Mask */
218 1.1 hsuenaga #define MVXPE_PMIC 0x25b0 /* Port Misc Interrupt Cause */
219 1.1 hsuenaga #define MVXPE_PMIM 0x25b4 /* Port Misc Interrupt Mask */
220 1.1 hsuenaga #define MVXPE_PIE 0x25b8 /* Port Interrupt Enable */
221 1.1 hsuenaga
222 1.1 hsuenaga /* Miscellaneous Interrupt Registers */
223 1.1 hsuenaga #define MVXPE_PEUIAE 0x2494 /* Port Internal Address Error */
224 1.1 hsuenaga
225 1.1 hsuenaga /* SGMII PHY Registers */
226 1.1 hsuenaga #define MVXPE_PPLLC 0x2e04 /* Power and PLL Control */
227 1.1 hsuenaga #define MVXPE_TESTC0 0x2e54 /* PHY Test Control 0 */
228 1.1 hsuenaga #define MVXPE_TESTPRBSEC0 0x2e7c /* PHY Test PRBS Erorr Counter 0 */
229 1.1 hsuenaga #define MVXPE_TESTPRBSEC1 0x2e80 /* PHY Test PRBS Erorr Counter 1 */
230 1.1 hsuenaga #define MVXPE_TESTOOB0 0x2e84 /* PHY Test OOB 0 */
231 1.1 hsuenaga #define MVXPE_DLE 0x2e8c /* Digital Loopback Enable */
232 1.1 hsuenaga #define MVXPE_RCS 0x2f18 /* Reference Clock Select */
233 1.1 hsuenaga #define MVXPE_COMPHYC 0x2f18 /* COMPHY Control */
234 1.1 hsuenaga
235 1.1 hsuenaga /*
236 1.1 hsuenaga * Ethernet MAC MIB Registers
237 1.1 hsuenaga * GbE0 BASE 0x00007.3000
238 1.1 hsuenaga * GbE1 BASE 0x00007.7000
239 1.1 hsuenaga */
240 1.1 hsuenaga /* MAC MIB Counters 0x3000 - 0x307c */
241 1.1 hsuenaga #define MVXPE_PORTMIB_BASE 0x3000
242 1.1 hsuenaga #define MVXPE_PORTMIB_SIZE 0x0100
243 1.1 hsuenaga
244 1.1 hsuenaga /* Rx */
245 1.1 hsuenaga #define MVXPE_MIB_RX_GOOD_OCT 0x00 /* 64bit */
246 1.1 hsuenaga #define MVXPE_MIB_RX_BAD_OCT 0x08
247 1.4 hikaru #define MVXPE_MIB_TX_MAC_TRNS_ERR 0x0c
248 1.1 hsuenaga #define MVXPE_MIB_RX_GOOD_FRAME 0x10
249 1.1 hsuenaga #define MVXPE_MIB_RX_BAD_FRAME 0x14
250 1.1 hsuenaga #define MVXPE_MIB_RX_BCAST_FRAME 0x18
251 1.1 hsuenaga #define MVXPE_MIB_RX_MCAST_FRAME 0x1c
252 1.1 hsuenaga #define MVXPE_MIB_RX_FRAME64_OCT 0x20
253 1.1 hsuenaga #define MVXPE_MIB_RX_FRAME127_OCT 0x24
254 1.1 hsuenaga #define MVXPE_MIB_RX_FRAME255_OCT 0x28
255 1.1 hsuenaga #define MVXPE_MIB_RX_FRAME511_OCT 0x2c
256 1.1 hsuenaga #define MVXPE_MIB_RX_FRAME1023_OCT 0x30
257 1.1 hsuenaga #define MVXPE_MIB_RX_FRAMEMAX_OCT 0x34
258 1.1 hsuenaga
259 1.1 hsuenaga /* Tx */
260 1.1 hsuenaga #define MVXPE_MIB_TX_GOOD_OCT 0x38 /* 64bit */
261 1.1 hsuenaga #define MVXPE_MIB_TX_GOOD_FRAME 0x40
262 1.1 hsuenaga #define MVXPE_MIB_TX_EXCES_COL 0x44
263 1.1 hsuenaga #define MVXPE_MIB_TX_MCAST_FRAME 0x48
264 1.1 hsuenaga #define MVXPE_MIB_TX_BCAST_FRAME 0x4c
265 1.1 hsuenaga #define MVXPE_MIB_TX_MAC_CTL_ERR 0x50
266 1.1 hsuenaga
267 1.1 hsuenaga /* Flow Control */
268 1.1 hsuenaga #define MVXPE_MIB_FC_SENT 0x54
269 1.1 hsuenaga #define MVXPE_MIB_FC_GOOD 0x58
270 1.1 hsuenaga #define MVXPE_MIB_FC_BAD 0x5c
271 1.1 hsuenaga
272 1.1 hsuenaga /* Packet Processing */
273 1.1 hsuenaga #define MVXPE_MIB_PKT_UNDERSIZE 0x60
274 1.1 hsuenaga #define MVXPE_MIB_PKT_FRAGMENT 0x64
275 1.1 hsuenaga #define MVXPE_MIB_PKT_OVERSIZE 0x68
276 1.1 hsuenaga #define MVXPE_MIB_PKT_JABBER 0x6c
277 1.1 hsuenaga
278 1.1 hsuenaga /* MAC Layer Errors */
279 1.1 hsuenaga #define MVXPE_MIB_MAC_RX_ERR 0x70
280 1.1 hsuenaga #define MVXPE_MIB_MAC_CRC_ERR 0x74
281 1.1 hsuenaga #define MVXPE_MIB_MAC_COL 0x78
282 1.1 hsuenaga #define MVXPE_MIB_MAC_LATE_COL 0x7c
283 1.1 hsuenaga
284 1.1 hsuenaga /* END OF REGISTER NUMBERS */
285 1.1 hsuenaga
286 1.1 hsuenaga /*
287 1.1 hsuenaga *
288 1.1 hsuenaga * Register Formats
289 1.1 hsuenaga *
290 1.1 hsuenaga */
291 1.1 hsuenaga /*
292 1.1 hsuenaga * Address Decoder Registers
293 1.1 hsuenaga */
294 1.1 hsuenaga /* Base Address (MVXPE_BASEADDR) */
295 1.1 hsuenaga #define MVXPE_BASEADDR_TARGET(target) ((target) & 0xf)
296 1.1 hsuenaga #define MVXPE_BASEADDR_ATTR(attr) (((attr) & 0xff) << 8)
297 1.1 hsuenaga #define MVXPE_BASEADDR_BASE(base) ((base) & 0xffff0000)
298 1.1 hsuenaga
299 1.1 hsuenaga /* Size (MVXPE_S) */
300 1.1 hsuenaga #define MVXPE_S_SIZE(size) (((size) - 1) & 0xffff0000)
301 1.1 hsuenaga
302 1.1 hsuenaga /* Base Address Enable (MVXPE_BARE) */
303 1.1 hsuenaga #define MVXPE_BARE_EN_MASK ((1 << MVXPE_NWINDOW) - 1)
304 1.1 hsuenaga #define MVXPE_BARE_EN(win) ((1 << (win)) & MVXPE_BARE_EN_MASK)
305 1.1 hsuenaga
306 1.1 hsuenaga /* Ethernet Port Access Protect (MVXPE_EPAP) */
307 1.1 hsuenaga #define MVXPE_EPAP_AC_NAC 0x0 /* No access allowed */
308 1.1 hsuenaga #define MVXPE_EPAP_AC_RO 0x1 /* Read Only */
309 1.1 hsuenaga #define MVXPE_EPAP_AC_FA 0x3 /* Full access (r/w) */
310 1.1 hsuenaga #define MVXPE_EPAP_EPAR(win, ac) ((ac) << ((win) * 2))
311 1.1 hsuenaga
312 1.1 hsuenaga /*
313 1.1 hsuenaga * Global Miscellaneous Registers
314 1.1 hsuenaga */
315 1.1 hsuenaga /* PHY Address (MVXPE_PHYADDR) */
316 1.1 hsuenaga #define MVXPE_PHYADDR_PHYAD(phy) ((phy) & 0x1f)
317 1.1 hsuenaga #define MVXPE_PHYADDR_GET_PHYAD(reg) ((reg) & 0x1f)
318 1.1 hsuenaga
319 1.1 hsuenaga /* SMI register fields (MVXPE_SMI) */
320 1.1 hsuenaga #define MVXPE_SMI_DATA_MASK 0x0000ffff
321 1.1 hsuenaga #define MVXPE_SMI_PHYAD(phy) (((phy) & 0x1f) << 16)
322 1.1 hsuenaga #define MVXPE_SMI_REGAD(reg) (((reg) & 0x1f) << 21)
323 1.1 hsuenaga #define MVXPE_SMI_OPCODE_WRITE (0 << 26)
324 1.1 hsuenaga #define MVXPE_SMI_OPCODE_READ (1 << 26)
325 1.1 hsuenaga #define MVXPE_SMI_READVALID (1 << 27)
326 1.1 hsuenaga #define MVXPE_SMI_BUSY (1 << 28)
327 1.1 hsuenaga
328 1.1 hsuenaga /* Ethernet Unit Default ID (MVXPE_EUDID) */
329 1.1 hsuenaga #define MVXPE_EUDID_DIDR_MASK 0x0000000f
330 1.1 hsuenaga #define MVXPE_EUDID_DIDR(id) ((id) & 0x0f)
331 1.1 hsuenaga #define MVXPE_EUDID_DATTR_MASK 0x00000ff0
332 1.1 hsuenaga #define MVXPE_EUDID_DATTR(attr) (((attr) & 0xff) << 4)
333 1.1 hsuenaga
334 1.1 hsuenaga /* Ethernet Unit Interrupt Cause (MVXPE_EUIC) */
335 1.1 hsuenaga #define MVXPE_EUIC_ETHERINTSUM (1 << 0)
336 1.1 hsuenaga #define MVXPE_EUIC_PARITY (1 << 1)
337 1.1 hsuenaga #define MVXPE_EUIC_ADDRVIOL (1 << 2)
338 1.1 hsuenaga #define MVXPE_EUIC_ADDRVNOMATCH (1 << 3)
339 1.1 hsuenaga #define MVXPE_EUIC_SMIDONE (1 << 4)
340 1.1 hsuenaga #define MVXPE_EUIC_COUNTWA (1 << 5)
341 1.1 hsuenaga #define MVXPE_EUIC_INTADDRERR (1 << 7)
342 1.1 hsuenaga #define MVXPE_EUIC_PORT0DPERR (1 << 9)
343 1.1 hsuenaga #define MVXPE_EUIC_TOPDPERR (1 << 12)
344 1.1 hsuenaga
345 1.1 hsuenaga /* Ethernet Unit Internal Addr Error (MVXPE_EUIAE) */
346 1.1 hsuenaga #define MVXPE_EUIAE_INTADDR_MASK 0x000001ff
347 1.1 hsuenaga #define MVXPE_EUIAE_INTADDR(addr) ((addr) & 0x1ff)
348 1.1 hsuenaga #define MVXPE_EUIAE_GET_INTADDR(addr) ((addr) & 0x1ff)
349 1.1 hsuenaga
350 1.1 hsuenaga /* Ethernet Unit Control (MVXPE_EUC) */
351 1.1 hsuenaga #define MVXPE_EUC_POLLING (1 << 1)
352 1.1 hsuenaga #define MVXPE_EUC_PORTRESET (1 << 24)
353 1.1 hsuenaga #define MVXPE_EUC_RAMSINITIALIZATIONCOMPLETED (1 << 25)
354 1.1 hsuenaga
355 1.1 hsuenaga /*
356 1.1 hsuenaga * Miscellaneous Registers
357 1.1 hsuenaga */
358 1.1 hsuenaga /* SDMA Configuration (MVXPE_SDC) */
359 1.1 hsuenaga #define MVXPE_SDC_RXBSZ(x) ((x) << 1)
360 1.1 hsuenaga #define MVXPE_SDC_RXBSZ_MASK MVXPE_SDC_RXBSZ(7)
361 1.1 hsuenaga #define MVXPE_SDC_RXBSZ_1_64BITWORDS MVXPE_SDC_RXBSZ(0)
362 1.1 hsuenaga #define MVXPE_SDC_RXBSZ_2_64BITWORDS MVXPE_SDC_RXBSZ(1)
363 1.1 hsuenaga #define MVXPE_SDC_RXBSZ_4_64BITWORDS MVXPE_SDC_RXBSZ(2)
364 1.1 hsuenaga #define MVXPE_SDC_RXBSZ_8_64BITWORDS MVXPE_SDC_RXBSZ(3)
365 1.1 hsuenaga #define MVXPE_SDC_RXBSZ_16_64BITWORDS MVXPE_SDC_RXBSZ(4)
366 1.1 hsuenaga #define MVXPE_SDC_BLMR (1 << 4)
367 1.1 hsuenaga #define MVXPE_SDC_BLMT (1 << 5)
368 1.1 hsuenaga #define MVXPE_SDC_SWAPMODE (1 << 6)
369 1.1 hsuenaga #define MVXPE_SDC_TXBSZ(x) ((x) << 22)
370 1.1 hsuenaga #define MVXPE_SDC_TXBSZ_MASK MVXPE_SDC_TXBSZ(7)
371 1.1 hsuenaga #define MVXPE_SDC_TXBSZ_1_64BITWORDS MVXPE_SDC_TXBSZ(0)
372 1.1 hsuenaga #define MVXPE_SDC_TXBSZ_2_64BITWORDS MVXPE_SDC_TXBSZ(1)
373 1.1 hsuenaga #define MVXPE_SDC_TXBSZ_4_64BITWORDS MVXPE_SDC_TXBSZ(2)
374 1.1 hsuenaga #define MVXPE_SDC_TXBSZ_8_64BITWORDS MVXPE_SDC_TXBSZ(3)
375 1.1 hsuenaga #define MVXPE_SDC_TXBSZ_16_64BITWORDS MVXPE_SDC_TXBSZ(4)
376 1.1 hsuenaga
377 1.1 hsuenaga /*
378 1.1 hsuenaga * Networking Controller Miscellaneous Registers
379 1.1 hsuenaga */
380 1.1 hsuenaga /* Port Acceleration Mode (MVXPE_PACC) */
381 1.1 hsuenaga #define MVXPE_PACC_ACCELERATIONMODE_MASK 0x7
382 1.1 hsuenaga #define MVXPE_PACC_ACCELERATIONMODE_EDM 0x1 /* Enhanced Desc Mode */
383 1.1 hsuenaga
384 1.1 hsuenaga /* Port Version (MVXPE_PV) */
385 1.1 hsuenaga #define MVXPE_PV_VERSION_MASK 0xff
386 1.1 hsuenaga #define MVXPE_PV_VERSION(v) ((v) & 0xff)
387 1.1 hsuenaga #define MVXPE_PV_GET_VERSION(reg) ((reg) & 0xff)
388 1.1 hsuenaga
389 1.1 hsuenaga /*
390 1.1 hsuenaga * Rx DMA Hardware Parser Registers
391 1.1 hsuenaga */
392 1.1 hsuenaga /* Ether Type Priority (MVXPE_ETP) */
393 1.1 hsuenaga #define MVXPE_ETP_ETHERTYPEPRIEN (1 << 0) /* EtherType Prio Ena */
394 1.1 hsuenaga #define MVXPE_ETP_ETHERTYPEPRIFRSTEN (1 << 1)
395 1.1 hsuenaga #define MVXPE_ETP_ETHERTYPEPRIQ (0x7 << 2) /*EtherType Prio Queue*/
396 1.1 hsuenaga #define MVXPE_ETP_ETHERTYPEPRIVAL (0xffff << 5) /*EtherType Prio Value*/
397 1.1 hsuenaga #define MVXPE_ETP_FORCEUNICSTHIT (1 << 21) /* Force Unicast hit */
398 1.1 hsuenaga
399 1.1 hsuenaga /* Destination Address Filter Registers (MVXPE_DF{SM,OM,U}T) */
400 1.1 hsuenaga #define MVXPE_DF(n, x) ((x) << (8 * (n)))
401 1.1 hsuenaga #define MVXPE_DF_PASS (1 << 0)
402 1.1 hsuenaga #define MVXPE_DF_QUEUE(q) ((q) << 1)
403 1.1 hsuenaga #define MVXPE_DF_QUEUE_ALL ((7) << 1)
404 1.1 hsuenaga #define MVXPE_DF_QUEUE_MASK ((7) << 1)
405 1.1 hsuenaga
406 1.1 hsuenaga /*
407 1.1 hsuenaga * Rx DMA Miscellaneous Registers
408 1.1 hsuenaga */
409 1.1 hsuenaga /* Port Rx Minimal Frame Size (MVXPE_PMFS) */
410 1.1 hsuenaga #define MVXPE_PMFS_RXMFS(rxmfs) (((rxmfs) - 40) & 0x7c)
411 1.1 hsuenaga
412 1.1 hsuenaga /* Receive Queue Command (MVXPE_RQC) */
413 1.1 hsuenaga #define MVXPE_RQC_EN_MASK (0xff << 0) /* Enable Q */
414 1.1 hsuenaga #define MVXPE_RQC_ENQ(q) (1 << (0 + (q)))
415 1.1 hsuenaga #define MVXPE_RQC_EN(n) ((n) << 0)
416 1.1 hsuenaga #define MVXPE_RQC_DIS_MASK (0xff << 8) /* Disable Q */
417 1.1 hsuenaga #define MVXPE_RQC_DISQ(q) (1 << (8 + (n)))
418 1.1 hsuenaga #define MVXPE_RQC_DIS(n) ((n) << 8)
419 1.1 hsuenaga
420 1.1 hsuenaga /*
421 1.1 hsuenaga * Rx DMA Networking Controller Miscellaneous Registers
422 1.1 hsuenaga */
423 1.1 hsuenaga /* Port RX queues Configuration (MVXPE_PRXC) */
424 1.1 hsuenaga #define MVXPE_PRXC_PACKETOFFSET(o) (((o) & 0xf) << 8)
425 1.1 hsuenaga
426 1.1 hsuenaga /* Port RX queues Snoop (MVXPE_PRXSNP) */
427 1.1 hsuenaga #define MVXPE_PRXSNP_SNOOPNOOFBYTES(b) (((b) & 0x3fff) << 0)
428 1.1 hsuenaga #define MVXPE_PRXSNP_L2DEPOSITNOOFBYTES(b) (((b) & 0x3fff) << 16)
429 1.1 hsuenaga
430 1.1 hsuenaga /* Port RX queues Descriptors Queue Size (MVXPE_PRXDQS) */
431 1.1 hsuenaga #define MVXPE_PRXDQS_DESCRIPTORSQUEUESIZE(s) (((s) & 0x3fff) << 0)
432 1.1 hsuenaga #define MVXPE_PRXDQS_BUFFERSIZE(s) (((s) & 0x1fff) << 19)
433 1.1 hsuenaga
434 1.1 hsuenaga /* Port RX queues Descriptors Queue Threshold (MVXPE_PRXDQTH) */
435 1.1 hsuenaga /* Occupied Descriptors Threshold */
436 1.1 hsuenaga #define MVXPE_PRXDQTH_ODT(x) (((x) & 0x3fff) << 0)
437 1.1 hsuenaga /* Non Occupied Descriptors Threshold */
438 1.1 hsuenaga #define MVXPE_PRXDQTH_NODT(x) (((x) & 0x3fff) << 16)
439 1.1 hsuenaga
440 1.1 hsuenaga /* Port RX queues Status (MVXPE_PRXS) */
441 1.1 hsuenaga /* Occupied Descriptors Counter */
442 1.1 hsuenaga #define MVXPE_PRXS_ODC(x) (((x) & 0x3fff) << 0)
443 1.1 hsuenaga /* Non Occupied Descriptors Counter */
444 1.1 hsuenaga #define MVXPE_PRXS_NODC(x) (((x) & 0x3fff) << 16)
445 1.1 hsuenaga #define MVXPE_PRXS_GET_ODC(reg) (((reg) >> 0) & 0x3fff)
446 1.1 hsuenaga #define MVXPE_PRXS_GET_NODC(reg) (((reg) >> 16) & 0x3fff)
447 1.1 hsuenaga
448 1.1 hsuenaga /* Port RX queues Status Update (MVXPE_PRXSU) */
449 1.1 hsuenaga #define MVXPE_PRXSU_NOOFPROCESSEDDESCRIPTORS(x) (((x) & 0xff) << 0)
450 1.1 hsuenaga #define MVXPE_PRXSU_NOOFNEWDESCRIPTORS(x) (((x) & 0xff) << 16)
451 1.1 hsuenaga
452 1.1 hsuenaga /* Port RX Initialization (MVXPE_PRXINIT) */
453 1.1 hsuenaga #define MVXPE_PRXINIT_RXDMAINIT (1 << 0)
454 1.1 hsuenaga
455 1.1 hsuenaga /*
456 1.1 hsuenaga * Rx DMA Wake on LAN Registers
457 1.1 hsuenaga */
458 1.1 hsuenaga /* XXX: not implemented yet */
459 1.1 hsuenaga
460 1.1 hsuenaga /*
461 1.1 hsuenaga * Tx DMA Miscellaneous Registers
462 1.1 hsuenaga */
463 1.1 hsuenaga /* Transmit Queue Command (MVXPE_TQC) */
464 1.1 hsuenaga #define MVXPE_TQC_EN_MASK (0xff << 0)
465 1.1 hsuenaga #define MVXPE_TQC_ENQ(q) (1 << ((q) + 0))/* Enable Q */
466 1.1 hsuenaga #define MVXPE_TQC_EN(n) ((n) << 0)
467 1.1 hsuenaga #define MVXPE_TQC_DIS_MASK (0xff << 8)
468 1.1 hsuenaga #define MVXPE_TQC_DISQ(q) (1 << ((q) + 8))/* Disable Q */
469 1.1 hsuenaga #define MVXPE_TQC_DIS(n) ((n) << 8)
470 1.1 hsuenaga
471 1.1 hsuenaga /*
472 1.1 hsuenaga * Tx DMA Networking Controller Miscellaneous Registers
473 1.1 hsuenaga */
474 1.1 hsuenaga /* Port TX queues Descriptors Queue Size (MVXPE_PTXDQS) */
475 1.1 hsuenaga /* Descriptors Queue Size */
476 1.1 hsuenaga #define MVXPE_PTXDQS_DQS_MASK (0x3fff << 0)
477 1.1 hsuenaga #define MVXPE_PTXDQS_DQS(x) (((x) & 0x3fff) << 0)
478 1.1 hsuenaga /* Transmitted Buffer Threshold */
479 1.1 hsuenaga #define MVXPE_PTXDQS_TBT_MASK (0x3fff << 16)
480 1.1 hsuenaga #define MVXPE_PTXDQS_TBT(x) (((x) & 0x3fff) << 16)
481 1.1 hsuenaga
482 1.1 hsuenaga /* Port TX queues Status (MVXPE_PTXS) */
483 1.1 hsuenaga /* Transmitted Buffer Counter */
484 1.1 hsuenaga #define MVXPE_PTXS_TBC(x) (((x) & 0x3fff) << 16)
485 1.1 hsuenaga
486 1.1 hsuenaga #define MVXPE_PTXS_GET_TBC(reg) (((reg) >> 16) & 0x3fff)
487 1.1 hsuenaga /* Pending Descriptors Counter */
488 1.1 hsuenaga #define MVXPE_PTXS_PDC(x) ((x) & 0x3fff)
489 1.1 hsuenaga #define MVXPE_PTXS_GET_PDC(x) ((x) & 0x3fff)
490 1.1 hsuenaga
491 1.1 hsuenaga /* Port TX queues Status Update (MVXPE_PTXSU) */
492 1.1 hsuenaga /* Number Of Written Descriptoes */
493 1.1 hsuenaga #define MVXPE_PTXSU_NOWD(x) (((x) & 0xff) << 0)
494 1.1 hsuenaga /* Number Of Released Buffers */
495 1.1 hsuenaga #define MVXPE_PTXSU_NORB(x) (((x) & 0xff) << 16)
496 1.1 hsuenaga
497 1.1 hsuenaga /* TX Transmitted Buffers Counter (MVXPE_TXTBC) */
498 1.1 hsuenaga /* Transmitted Buffers Counter */
499 1.1 hsuenaga #define MVXPE_TXTBC_TBC(x) (((x) & 0x3fff) << 16)
500 1.1 hsuenaga
501 1.1 hsuenaga /* Port TX Initialization (MVXPE_PTXINIT) */
502 1.1 hsuenaga #define MVXPE_PTXINIT_TXDMAINIT (1 << 0)
503 1.1 hsuenaga
504 1.1 hsuenaga /*
505 1.1 hsuenaga * Tx DMA Packet Modification Registers
506 1.1 hsuenaga */
507 1.1 hsuenaga /* XXX: not implemeted yet */
508 1.1 hsuenaga
509 1.1 hsuenaga /*
510 1.1 hsuenaga * Tx DMA Queue Arbiter Registers (Version 1 )
511 1.1 hsuenaga */
512 1.1 hsuenaga /* XXX: not implemented yet */
513 1.1 hsuenaga /* Transmit Queue Fixed Priority Configuration */
514 1.1 hsuenaga #define MVXPE_TQFPC_EN(q) (1 << (q))
515 1.1 hsuenaga
516 1.1 hsuenaga
517 1.1 hsuenaga /*
518 1.1 hsuenaga * RX_TX DMA Registers
519 1.1 hsuenaga */
520 1.1 hsuenaga /* Port Configuration (MVXPE_PXC) */
521 1.1 hsuenaga #define MVXPE_PXC_UPM (1 << 0) /* Uni Promisc mode */
522 1.1 hsuenaga #define MVXPE_PXC_RXQ(q) ((q) << 1)
523 1.1 hsuenaga #define MVXPE_PXC_RXQ_MASK MVXPE_PXC_RXQ(7)
524 1.1 hsuenaga #define MVXPE_PXC_RXQARP(q) ((q) << 4)
525 1.1 hsuenaga #define MVXPE_PXC_RXQARP_MASK MVXPE_PXC_RXQARP(7)
526 1.1 hsuenaga #define MVXPE_PXC_RB (1 << 7) /* Rej mode of MAC */
527 1.1 hsuenaga #define MVXPE_PXC_RBIP (1 << 8)
528 1.1 hsuenaga #define MVXPE_PXC_RBARP (1 << 9)
529 1.1 hsuenaga #define MVXPE_PXC_AMNOTXES (1 << 12)
530 1.1 hsuenaga #define MVXPE_PXC_RBARPF (1 << 13)
531 1.1 hsuenaga #define MVXPE_PXC_TCPCAPEN (1 << 14)
532 1.1 hsuenaga #define MVXPE_PXC_UDPCAPEN (1 << 15)
533 1.1 hsuenaga #define MVXPE_PXC_TCPQ(q) ((q) << 16)
534 1.1 hsuenaga #define MVXPE_PXC_TCPQ_MASK MVXPE_PXC_TCPQ(7)
535 1.1 hsuenaga #define MVXPE_PXC_UDPQ(q) ((q) << 19)
536 1.1 hsuenaga #define MVXPE_PXC_UDPQ_MASK MVXPE_PXC_UDPQ(7)
537 1.1 hsuenaga #define MVXPE_PXC_BPDUQ(q) ((q) << 22)
538 1.1 hsuenaga #define MVXPE_PXC_BPDUQ_MASK MVXPE_PXC_BPDUQ(7)
539 1.1 hsuenaga #define MVXPE_PXC_RXCS (1 << 25)
540 1.1 hsuenaga
541 1.1 hsuenaga /* Port Configuration Extend (MVXPE_PXCX) */
542 1.1 hsuenaga #define MVXPE_PXCX_SPAN (1 << 1)
543 1.1 hsuenaga #define MVXPE_PXCX_TXCRCDIS (1 << 3)
544 1.1 hsuenaga
545 1.1 hsuenaga /* Marvell Header (MVXPE_MH) */
546 1.1 hsuenaga #define MVXPE_MH_MHEN (1 << 0)
547 1.1 hsuenaga #define MVXPE_MH_DAPREFIX (0x3 << 1)
548 1.1 hsuenaga #define MVXPE_MH_SPID (0xf << 4)
549 1.1 hsuenaga #define MVXPE_MH_MHMASK (0x3 << 8)
550 1.1 hsuenaga #define MVXPE_MH_MHMASK_8QUEUES (0x0 << 8)
551 1.1 hsuenaga #define MVXPE_MH_MHMASK_4QUEUES (0x1 << 8)
552 1.1 hsuenaga #define MVXPE_MH_MHMASK_2QUEUES (0x3 << 8)
553 1.1 hsuenaga #define MVXPE_MH_DSAEN_MASK (0x3 << 10)
554 1.1 hsuenaga #define MVXPE_MH_DSAEN_DISABLE (0x0 << 10)
555 1.1 hsuenaga #define MVXPE_MH_DSAEN_NONEXTENDED (0x1 << 10)
556 1.1 hsuenaga #define MVXPE_MH_DSAEN_EXTENDED (0x2 << 10)
557 1.1 hsuenaga
558 1.1 hsuenaga /*
559 1.1 hsuenaga * Serial(SMI/MII) Registers
560 1.1 hsuenaga */
561 1.1 hsuenaga /* Port Seiral Control0 (MVXPE_PSC0) */
562 1.1 hsuenaga #define MVXPE_PSC0_FORCE_FC_MASK (0x3 << 5)
563 1.1 hsuenaga #define MVXPE_PSC0_FORCE_FC(fc) (((fc) & 0x3) << 5)
564 1.1 hsuenaga #define MVXPE_PSC0_FORCE_FC_PAUSE MVXPE_PSC0_FORCE_FC(0x1)
565 1.1 hsuenaga #define MVXPE_PSC0_FORCE_FC_NO_PAUSE MVXPE_PSC0_FORCE_FC(0x0)
566 1.1 hsuenaga #define MVXPE_PSC0_FORCE_BP_MASK (0x3 << 7)
567 1.1 hsuenaga #define MVXPE_PSC0_FORCE_BP(fc) (((fc) & 0x3) << 5)
568 1.1 hsuenaga #define MVXPE_PSC0_FORCE_BP_JAM MVXPE_PSC0_FORCE_BP(0x1)
569 1.1 hsuenaga #define MVXPE_PSC0_FORCE_BP_NO_JAM MVXPE_PSC0_FORCE_BP(0x0)
570 1.1 hsuenaga #define MVXPE_PSC0_DTE_ADV (1 << 14)
571 1.1 hsuenaga #define MVXPE_PSC0_IGN_RXERR (1 << 28)
572 1.1 hsuenaga #define MVXPE_PSC0_IGN_COLLISION (1 << 29)
573 1.1 hsuenaga #define MVXPE_PSC0_IGN_CARRIER (1 << 30)
574 1.1 hsuenaga
575 1.1 hsuenaga /* Ethernet Port Status0 (MVXPE_PS0) */
576 1.1 hsuenaga #define MVXPE_PS0_TXINPROG (1 << 0)
577 1.1 hsuenaga #define MVXPE_PS0_TXFIFOEMP (1 << 8)
578 1.1 hsuenaga #define MVXPE_PS0_RXFIFOEMPTY (1 << 16)
579 1.1 hsuenaga
580 1.1 hsuenaga /*
581 1.1 hsuenaga * Gigabit Ethernet MAC Serial Parameters Configuration Registers
582 1.1 hsuenaga */
583 1.1 hsuenaga #define MVXPE_PSPC_MUST_SET (1 << 3 | 1 << 4 | 1 << 5 | 0x23 << 6)
584 1.1 hsuenaga #define MVXPE_PSP1C_MUST_SET (1 << 0 | 1 << 1 | 1 << 2)
585 1.1 hsuenaga
586 1.1 hsuenaga /*
587 1.1 hsuenaga * Gigabit Ethernet Auto-Negotiation Configuration Registers
588 1.1 hsuenaga */
589 1.1 hsuenaga /* Port Auto-Negotiation Configuration (MVXPE_PANC) */
590 1.1 hsuenaga #define MVXPE_PANC_FORCELINKFAIL (1 << 0)
591 1.1 hsuenaga #define MVXPE_PANC_FORCELINKPASS (1 << 1)
592 1.1 hsuenaga #define MVXPE_PANC_INBANDANEN (1 << 2)
593 1.1 hsuenaga #define MVXPE_PANC_INBANDANBYPASSEN (1 << 3)
594 1.1 hsuenaga #define MVXPE_PANC_INBANDRESTARTAN (1 << 4)
595 1.1 hsuenaga #define MVXPE_PANC_SETMIISPEED (1 << 5)
596 1.1 hsuenaga #define MVXPE_PANC_SETGMIISPEED (1 << 6)
597 1.1 hsuenaga #define MVXPE_PANC_ANSPEEDEN (1 << 7)
598 1.1 hsuenaga #define MVXPE_PANC_SETFCEN (1 << 8)
599 1.1 hsuenaga #define MVXPE_PANC_PAUSEADV (1 << 9)
600 1.1 hsuenaga #define MVXPE_PANC_ANFCEN (1 << 11)
601 1.1 hsuenaga #define MVXPE_PANC_SETFULLDX (1 << 12)
602 1.1 hsuenaga #define MVXPE_PANC_ANDUPLEXEN (1 << 13)
603 1.1 hsuenaga #define MVXPE_PANC_MUSTSET (1 << 15)
604 1.1 hsuenaga
605 1.1 hsuenaga /*
606 1.1 hsuenaga * Gigabit Ethernet MAC Control Registers
607 1.1 hsuenaga */
608 1.1 hsuenaga /* Port MAC Control 0 (MVXPE_PMACC0) */
609 1.1 hsuenaga #define MVXPE_PMACC0_PORTEN (1 << 0)
610 1.1 hsuenaga #define MVXPE_PMACC0_PORTTYPE (1 << 1)
611 1.3 hikaru #define MVXPE_PMACC0_FRAMESIZELIMIT(x) ((((x) >> 1) & 0x1fff) << 2)
612 1.1 hsuenaga #define MVXPE_PMACC0_MUSTSET (1 << 15)
613 1.1 hsuenaga
614 1.1 hsuenaga /* Port MAC Control 1 (MVXPE_PMACC1) */
615 1.1 hsuenaga #define MVXPE_PMACC1_PCSLB (1 << 6)
616 1.1 hsuenaga
617 1.1 hsuenaga /* Port MAC Control 2 (MVXPE_PMACC2) */
618 1.1 hsuenaga #define MVXPE_PMACC2_PCSEN (1 << 3)
619 1.1 hsuenaga #define MVXPE_PMACC2_RGMIIEN (1 << 4)
620 1.1 hsuenaga #define MVXPE_PMACC2_PADDINGDIS (1 << 5)
621 1.1 hsuenaga #define MVXPE_PMACC2_PORTMACRESET (1 << 6)
622 1.1 hsuenaga #define MVXPE_PMACC2_PRBSCHECKEN (1 << 10)
623 1.1 hsuenaga #define MVXPE_PMACC2_PRBSGENEN (1 << 11)
624 1.1 hsuenaga #define MVXPE_PMACC2_SDTT_MASK (3 << 12) /* Select Data To Transmit */
625 1.1 hsuenaga #define MVXPE_PMACC2_SDTT_RM (0 << 12) /* Regular Mode */
626 1.1 hsuenaga #define MVXPE_PMACC2_SDTT_PRBS (1 << 12) /* PRBS Mode */
627 1.1 hsuenaga #define MVXPE_PMACC2_SDTT_ZC (2 << 12) /* Zero Constant */
628 1.1 hsuenaga #define MVXPE_PMACC2_SDTT_OC (3 << 12) /* One Constant */
629 1.1 hsuenaga #define MVXPE_PMACC2_MUSTSET (3 << 14)
630 1.1 hsuenaga
631 1.1 hsuenaga /* Port MAC Control 3 (MVXPE_PMACC3) */
632 1.1 hsuenaga #define MVXPE_PMACC3_IPG_MASK 0x7f80
633 1.1 hsuenaga
634 1.1 hsuenaga /*
635 1.1 hsuenaga * Gigabit Ethernet MAC Interrupt Registers
636 1.1 hsuenaga */
637 1.1 hsuenaga /* Port Interrupt Cause/Mask (MVXPE_PIC/MVXPE_PIM) */
638 1.1 hsuenaga #define MVXPE_PI_INTSUM (1 << 0)
639 1.1 hsuenaga #define MVXPE_PI_LSC (1 << 1) /* LinkStatus Change */
640 1.1 hsuenaga #define MVXPE_PI_ACOP (1 << 2) /* AnCompleted OnPort */
641 1.1 hsuenaga #define MVXPE_PI_AOOR (1 << 5) /* AddressOut Of Range */
642 1.1 hsuenaga #define MVXPE_PI_SSC (1 << 6) /* SyncStatus Change */
643 1.1 hsuenaga #define MVXPE_PI_PRBSEOP (1 << 7) /* QSGMII PRBS error */
644 1.1 hsuenaga #define MVXPE_PI_MIBCWA (1 << 15) /* MIB counter wrap around */
645 1.1 hsuenaga #define MVXPE_PI_QSGMIIPRBSE (1 << 10) /* QSGMII PRBS error */
646 1.1 hsuenaga #define MVXPE_PI_PCSRXPRLPI (1 << 11) /* PCS Rx path received LPI*/
647 1.1 hsuenaga #define MVXPE_PI_PCSTXPRLPI (1 << 12) /* PCS Tx path received LPI*/
648 1.1 hsuenaga #define MVXPE_PI_MACRXPRLPI (1 << 13) /* MAC Rx path received LPI*/
649 1.1 hsuenaga #define MVXPE_PI_MIBCCD (1 << 14) /* MIB counters copy done */
650 1.1 hsuenaga
651 1.1 hsuenaga /*
652 1.1 hsuenaga * Gigabit Ethernet MAC Low Power Idle Registers
653 1.1 hsuenaga */
654 1.1 hsuenaga /* LPI Control 0 (MVXPE_LPIC0) */
655 1.1 hsuenaga #define MVXPE_LPIC0_LILIMIT(x) (((x) & 0xff) << 0)
656 1.1 hsuenaga #define MVXPE_LPIC0_TSLIMIT(x) (((x) & 0xff) << 8)
657 1.1 hsuenaga
658 1.1 hsuenaga /* LPI Control 1 (MVXPE_LPIC1) */
659 1.1 hsuenaga #define MVXPE_LPIC1_LPIRE (1 << 0) /* LPI request enable */
660 1.1 hsuenaga #define MVXPE_LPIC1_LPIRF (1 << 1) /* LPI request force */
661 1.1 hsuenaga #define MVXPE_LPIC1_LPIMM (1 << 2) /* LPI manual mode */
662 1.1 hsuenaga #define MVXPE_LPIC1_TWLIMIT(x) (((x) & 0xfff) << 4)
663 1.1 hsuenaga
664 1.1 hsuenaga /* LPI Control 2 (MVXPE_LPIC2) */
665 1.1 hsuenaga #define MVXPE_LPIC2_MUSTSET 0x17d
666 1.1 hsuenaga
667 1.1 hsuenaga /* LPI Status (MVXPE_LPIS) */
668 1.1 hsuenaga #define MVXPE_LPIS_PCSRXPLPIS (1 << 0) /* PCS Rx path LPI status */
669 1.1 hsuenaga #define MVXPE_LPIS_PCSTXPLPIS (1 << 1) /* PCS Tx path LPI status */
670 1.1 hsuenaga #define MVXPE_LPIS_MACRXPLPIS (1 << 2)/* MAC Rx path LP idle status */
671 1.1 hsuenaga #define MVXPE_LPIS_MACTXPLPWS (1 << 3)/* MAC Tx path LP wait status */
672 1.1 hsuenaga #define MVXPE_LPIS_MACTXPLPIS (1 << 4)/* MAC Tx path LP idle status */
673 1.1 hsuenaga
674 1.1 hsuenaga /*
675 1.1 hsuenaga * Gigabit Ethernet MAC PRBS Check Status Registers
676 1.1 hsuenaga */
677 1.1 hsuenaga /* Port PRBS Status (MVXPE_PPRBSS) */
678 1.1 hsuenaga #define MVXPE_PPRBSS_PRBSCHECKLOCKED (1 << 0)
679 1.1 hsuenaga #define MVXPE_PPRBSS_PRBSCHECKRDY (1 << 1)
680 1.1 hsuenaga
681 1.1 hsuenaga /*
682 1.1 hsuenaga * Gigabit Ethernet MAC Status Registers
683 1.1 hsuenaga */
684 1.1 hsuenaga /* Port Status Register (MVXPE_PSR) */
685 1.1 hsuenaga #define MVXPE_PSR_LINKUP (1 << 0)
686 1.1 hsuenaga #define MVXPE_PSR_GMIISPEED (1 << 1)
687 1.1 hsuenaga #define MVXPE_PSR_MIISPEED (1 << 2)
688 1.1 hsuenaga #define MVXPE_PSR_FULLDX (1 << 3)
689 1.1 hsuenaga #define MVXPE_PSR_RXFCEN (1 << 4)
690 1.1 hsuenaga #define MVXPE_PSR_TXFCEN (1 << 5)
691 1.1 hsuenaga #define MVXPE_PSR_PRP (1 << 6) /* Port Rx Pause */
692 1.1 hsuenaga #define MVXPE_PSR_PTP (1 << 7) /* Port Tx Pause */
693 1.1 hsuenaga #define MVXPE_PSR_PDP (1 << 8) /*Port is Doing Back-Pressure*/
694 1.1 hsuenaga #define MVXPE_PSR_SYNCFAIL10MS (1 << 10)
695 1.1 hsuenaga #define MVXPE_PSR_ANDONE (1 << 11)
696 1.1 hsuenaga #define MVXPE_PSR_IBANBA (1 << 12) /* InBand AutoNeg BypassAct */
697 1.1 hsuenaga #define MVXPE_PSR_SYNCOK (1 << 14)
698 1.1 hsuenaga
699 1.1 hsuenaga /*
700 1.1 hsuenaga * Networking Controller Interrupt Registers
701 1.1 hsuenaga */
702 1.1 hsuenaga /* Port RX_TX Interrupt Threshold */
703 1.1 hsuenaga #define MVXPE_PRXITTH_RITT(t) ((t) & 0xffffff)
704 1.1 hsuenaga
705 1.1 hsuenaga /* Port RX_TX Threshold Interrupt Cause/Mask (MVXPE_PRXTXTIC/MVXPE_PRXTXTIM) */
706 1.1 hsuenaga #define MVXPE_PRXTXTI_TBTCQ(q) (1 << ((q) + 0))
707 1.1 hsuenaga #define MVXPE_PRXTXTI_TBTCQ_MASK (0xff << 0)
708 1.2 hsuenaga #define MVXPE_PRXTXTI_GET_TBTCQ(reg) (((reg) >> 0) & 0xff)
709 1.1 hsuenaga /* Tx Buffer Threshold Cross Queue*/
710 1.1 hsuenaga #define MVXPE_PRXTXTI_RBICTAPQ(q) (1 << ((q) + 8))
711 1.1 hsuenaga #define MVXPE_PRXTXTI_RBICTAPQ_MASK (0xff << 8)
712 1.2 hsuenaga #define MVXPE_PRXTXTI_GET_RBICTAPQ(reg) (((reg) >> 8) & 0xff)
713 1.1 hsuenaga /* Rx Buffer Int. Coaleasing Th. Pri. Alrt Q */
714 1.1 hsuenaga #define MVXPE_PRXTXTI_RDTAQ(q) (1 << ((q) + 16))
715 1.1 hsuenaga #define MVXPE_PRXTXTI_RDTAQ_MASK (0xff << 16)
716 1.2 hsuenaga #define MVXPE_PRXTXTI_GET_RDTAQ(reg) (((reg) >> 16) & 0xff)
717 1.1 hsuenaga /* Rx Descriptor Threshold Alert Queue*/
718 1.1 hsuenaga #define MVXPE_PRXTXTI_PRXTXICSUMMARY (1 << 29) /* PRXTXI summary */
719 1.1 hsuenaga #define MVXPE_PRXTXTI_PTXERRORSUMMARY (1 << 30) /* PTEXERROR summary */
720 1.1 hsuenaga #define MVXPE_PRXTXTI_PMISCICSUMMARY (1 << 31) /* PMISCIC summary */
721 1.1 hsuenaga
722 1.1 hsuenaga /* Port RX_TX Interrupt Cause/Mask (MVXPE_PRXTXIC/MVXPE_PRXTXIM) */
723 1.1 hsuenaga #define MVXPE_PRXTXI_TBRQ(q) (1 << ((q) + 0))
724 1.1 hsuenaga #define MVXPE_PRXTXI_TBRQ_MASK (0xff << 0)
725 1.2 hsuenaga #define MVXPE_PRXTXI_GET_TBRQ(reg) (((reg) >> 0) & 0xff)
726 1.1 hsuenaga #define MVXPE_PRXTXI_RPQ(q) (1 << ((q) + 8))
727 1.1 hsuenaga #define MVXPE_PRXTXI_RPQ_MASK (0xff << 8)
728 1.2 hsuenaga #define MVXPE_PRXTXI_GET_RPQ(reg) (((reg) >> 8) & 0xff)
729 1.1 hsuenaga #define MVXPE_PRXTXI_RREQ(q) (1 << ((q) + 16))
730 1.1 hsuenaga #define MVXPE_PRXTXI_RREQ_MASK (0xff << 16)
731 1.2 hsuenaga #define MVXPE_PRXTXI_GET_RREQ(reg) (((reg) >> 16) & 0xff)
732 1.1 hsuenaga #define MVXPE_PRXTXI_PRXTXTHICSUMMARY (1 << 29)
733 1.1 hsuenaga #define MVXPE_PRXTXI_PTXERRORSUMMARY (1 << 30)
734 1.1 hsuenaga #define MVXPE_PRXTXI_PMISCICSUMMARY (1 << 31)
735 1.1 hsuenaga
736 1.1 hsuenaga /* Port Misc Interrupt Cause/Mask (MVXPE_PMIC/MVXPE_PMIM) */
737 1.1 hsuenaga #define MVXPE_PMI_PHYSTATUSCHNG (1 << 0)
738 1.1 hsuenaga #define MVXPE_PMI_LINKCHANGE (1 << 1)
739 1.1 hsuenaga #define MVXPE_PMI_IAE (1 << 7) /* Internal Address Error */
740 1.1 hsuenaga #define MVXPE_PMI_RXOVERRUN (1 << 8)
741 1.1 hsuenaga #define MVXPE_PMI_RXCRCERROR (1 << 9)
742 1.1 hsuenaga #define MVXPE_PMI_RXLARGEPACKET (1 << 10)
743 1.1 hsuenaga #define MVXPE_PMI_TXUNDRN (1 << 11)
744 1.1 hsuenaga #define MVXPE_PMI_PRBSERROR (1 << 12)
745 1.1 hsuenaga #define MVXPE_PMI_SRSE (1 << 14) /* SerdesRealignSyncError */
746 1.1 hsuenaga #define MVXPE_PMI_TREQ(q) (1 << ((q) + 24)) /* TxResourceErrorQ */
747 1.1 hsuenaga #define MVXPE_PMI_TREQ_MASK (0xff << 24) /* TxResourceErrorQ */
748 1.1 hsuenaga
749 1.1 hsuenaga /* Port Interrupt Enable (MVXPE_PIE) */
750 1.1 hsuenaga #define MVXPE_PIE_RXPKTINTRPTENB(q) (1 << ((q) + 0))
751 1.1 hsuenaga #define MVXPE_PIE_TXPKTINTRPTENB(q) (1 << ((q) + 8))
752 1.1 hsuenaga #define MVXPE_PIE_RXPKTINTRPTENB_MASK (0xff << 0)
753 1.1 hsuenaga #define MVXPE_PIE_TXPKTINTRPTENB_MASK (0xff << 8)
754 1.1 hsuenaga
755 1.1 hsuenaga /*
756 1.1 hsuenaga * Miscellaneous Interrupt Registers
757 1.1 hsuenaga */
758 1.1 hsuenaga #define MVXPE_PEUIAE_ADDR_MASK (0x3fff)
759 1.1 hsuenaga #define MVXPE_PEUIAE_ADDR(addr) ((addr) & 0x3fff)
760 1.1 hsuenaga #define MVXPE_PEUIAE_GET_ADDR(reg) ((reg) & 0x3fff)
761 1.1 hsuenaga
762 1.1 hsuenaga /*
763 1.1 hsuenaga * SGMII PHY Registers
764 1.1 hsuenaga */
765 1.1 hsuenaga /* Power and PLL Control (MVXPE_PPLLC) */
766 1.1 hsuenaga #define MVXPE_PPLLC_REF_FREF_SEL_MASK (0xf << 0)
767 1.1 hsuenaga #define MVXPE_PPLLC_PHY_MODE_MASK (7 << 5)
768 1.1 hsuenaga #define MVXPE_PPLLC_PHY_MODE_SATA (0 << 5)
769 1.1 hsuenaga #define MVXPE_PPLLC_PHY_MODE_SAS (1 << 5)
770 1.1 hsuenaga #define MVXPE_PPLLC_PLL_LOCK (1 << 8)
771 1.1 hsuenaga #define MVXPE_PPLLC_PU_DFE (1 << 10)
772 1.1 hsuenaga #define MVXPE_PPLLC_PU_TX_INTP (1 << 11)
773 1.1 hsuenaga #define MVXPE_PPLLC_PU_TX (1 << 12)
774 1.1 hsuenaga #define MVXPE_PPLLC_PU_RX (1 << 13)
775 1.1 hsuenaga #define MVXPE_PPLLC_PU_PLL (1 << 14)
776 1.1 hsuenaga
777 1.1 hsuenaga /* Digital Loopback Enable (MVXPE_DLE) */
778 1.1 hsuenaga #define MVXPE_DLE_LOCAL_SEL_BITS_MASK (3 << 10)
779 1.1 hsuenaga #define MVXPE_DLE_LOCAL_SEL_BITS_10BITS (0 << 10)
780 1.1 hsuenaga #define MVXPE_DLE_LOCAL_SEL_BITS_20BITS (1 << 10)
781 1.1 hsuenaga #define MVXPE_DLE_LOCAL_SEL_BITS_40BITS (2 << 10)
782 1.1 hsuenaga #define MVXPE_DLE_LOCAL_RXPHER_TO_TX_EN (1 << 12)
783 1.1 hsuenaga #define MVXPE_DLE_LOCAL_ANA_TX2RX_LPBK_EN (1 << 13)
784 1.1 hsuenaga #define MVXPE_DLE_LOCAL_DIG_TX2RX_LPBK_EN (1 << 14)
785 1.1 hsuenaga #define MVXPE_DLE_LOCAL_DIG_RX2TX_LPBK_EN (1 << 15)
786 1.1 hsuenaga
787 1.1 hsuenaga /* Reference Clock Select (MVXPE_RCS) */
788 1.1 hsuenaga #define MVXPE_RCS_REFCLK_SEL (1 << 10)
789 1.1 hsuenaga
790 1.1 hsuenaga /*
791 1.1 hsuenaga * DMA descriptors
792 1.1 hsuenaga */
793 1.1 hsuenaga struct mvxpe_tx_desc {
794 1.1 hsuenaga /* LITTLE_ENDIAN */
795 1.1 hsuenaga uint32_t command; /* off 0x00: commands */
796 1.1 hsuenaga uint16_t l4ichk; /* initial checksum */
797 1.1 hsuenaga uint16_t bytecnt; /* 0ff 0x04: buffer byte count */
798 1.1 hsuenaga uint32_t bufptr; /* off 0x08: buffer ptr(PA) */
799 1.1 hsuenaga uint32_t flags; /* off 0x0c: flags */
800 1.1 hsuenaga uint32_t reserved0; /* off 0x10 */
801 1.1 hsuenaga uint32_t reserved1; /* off 0x14 */
802 1.1 hsuenaga uint32_t reserved2; /* off 0x18 */
803 1.1 hsuenaga uint32_t reserved3; /* off 0x1c */
804 1.1 hsuenaga };
805 1.1 hsuenaga
806 1.1 hsuenaga struct mvxpe_rx_desc {
807 1.1 hsuenaga /* LITTLE_ENDIAN */
808 1.1 hsuenaga uint32_t status; /* status and flags */
809 1.1 hsuenaga uint16_t reserved0;
810 1.1 hsuenaga uint16_t bytecnt; /* buffer byte count */
811 1.1 hsuenaga uint32_t bufptr; /* packet buffer pointer */
812 1.1 hsuenaga uint32_t reserved1;
813 1.1 hsuenaga uint32_t reserved2;
814 1.1 hsuenaga uint16_t reserved3;
815 1.1 hsuenaga uint16_t l4chk; /* L4 checksum */
816 1.1 hsuenaga uint32_t reserved4;
817 1.1 hsuenaga uint32_t reserved5;
818 1.1 hsuenaga };
819 1.1 hsuenaga
820 1.1 hsuenaga /*
821 1.5 msaitoh * Received packet command header:
822 1.1 hsuenaga * network controller => software
823 1.1 hsuenaga * the controller parse the packet and set some flags.
824 1.1 hsuenaga */
825 1.1 hsuenaga #define MVXPE_RX_IPV4_FRAGMENT (1 << 31) /* Fragment Indicator */
826 1.1 hsuenaga #define MVXPE_RX_L4_CHECKSUM_OK (1 << 30) /* L4 Checksum */
827 1.1 hsuenaga /* bit 29 reserved */
828 1.1 hsuenaga #define MVXPE_RX_U (1 << 28) /* Unknown Destination */
829 1.1 hsuenaga #define MVXPE_RX_F (1 << 27) /* First buffer */
830 1.1 hsuenaga #define MVXPE_RX_L (1 << 26) /* Last buffer */
831 1.1 hsuenaga #define MVXPE_RX_IP_HEADER_OK (1 << 25) /* IP Header is OK */
832 1.1 hsuenaga #define MVXPE_RX_L3_IP (1 << 24) /* IP Type 0:IP6 1:IP4 */
833 1.1 hsuenaga #define MVXPE_RX_L2_EV2 (1 << 23) /* Ethernet v2 frame */
834 1.1 hsuenaga #define MVXPE_RX_L4_MASK (3 << 21) /* L4 Type */
835 1.1 hsuenaga #define MVXPE_RX_L4_TCP (0x00 << 21)
836 1.1 hsuenaga #define MVXPE_RX_L4_UDP (0x01 << 21)
837 1.1 hsuenaga #define MVXPE_RX_L4_OTH (0x10 << 21)
838 1.1 hsuenaga #define MVXPE_RX_BPDU (1 << 20) /* BPDU frame */
839 1.1 hsuenaga #define MVXPE_RX_VLAN (1 << 19) /* VLAN tag found */
840 1.1 hsuenaga #define MVXPE_RX_EC_MASK (3 << 17) /* Error code */
841 1.1 hsuenaga #define MVXPE_RX_EC_CE (0x00 << 17) /* CRC error */
842 1.1 hsuenaga #define MVXPE_RX_EC_OR (0x01 << 17) /* FIFO overrun */
843 1.1 hsuenaga #define MVXPE_RX_EC_MF (0x10 << 17) /* Max. frame len */
844 1.1 hsuenaga #define MVXPE_RX_EC_RE (0x11 << 17) /* Resource error */
845 1.1 hsuenaga #define MVXPE_RX_ES (1 << 16) /* Error summary */
846 1.1 hsuenaga /* bit 15:0 reserved */
847 1.1 hsuenaga
848 1.1 hsuenaga /*
849 1.1 hsuenaga * Transmit packet command header:
850 1.1 hsuenaga * software => network controller
851 1.1 hsuenaga */
852 1.1 hsuenaga #define MVXPE_TX_CMD_L4_CHECKSUM_MASK (0x3 << 30) /* Do L4 Checksum */
853 1.1 hsuenaga #define MVXPE_TX_CMD_L4_CHECKSUM_FRAG (0x0 << 30)
854 1.1 hsuenaga #define MVXPE_TX_CMD_L4_CHECKSUM_NOFRAG (0x1 << 30)
855 1.1 hsuenaga #define MVXPE_TX_CMD_L4_CHECKSUM_NONE (0x2 << 30)
856 1.1 hsuenaga #define MVXPE_TX_CMD_PACKET_OFFSET_MASK (0x7f << 23) /* Payload offset */
857 1.1 hsuenaga #define MVXPE_TX_CMD_W_PACKET_OFFSET(v) (((v) & 0x7f) << 23)
858 1.1 hsuenaga /* bit 22 reserved */
859 1.1 hsuenaga #define MVXPE_TX_CMD_F (1 << 21) /* First buffer */
860 1.1 hsuenaga #define MVXPE_TX_CMD_L (1 << 20) /* Last buffer */
861 1.1 hsuenaga #define MVXPE_TX_CMD_PADDING (1 << 19) /* Pad short frame */
862 1.1 hsuenaga #define MVXPE_TX_CMD_IP4_CHECKSUM (1 << 18) /* Do IPv4 Checksum */
863 1.1 hsuenaga #define MVXPE_TX_CMD_L3_IP4 (0 << 17)
864 1.2 hsuenaga #define MVXPE_TX_CMD_L3_IP6 (1 << 17)
865 1.1 hsuenaga #define MVXPE_TX_CMD_L4_TCP (0 << 16)
866 1.1 hsuenaga #define MVXPE_TX_CMD_L4_UDP (1 << 16)
867 1.1 hsuenaga /* bit 15:13 reserved */
868 1.1 hsuenaga #define MVXPE_TX_CMD_IP_HEADER_LEN_MASK (0x1f << 8) /* IP header len >> 2 */
869 1.2 hsuenaga #define MVXPE_TX_CMD_IP_HEADER_LEN(v) (((v) & 0x1f) << 8)
870 1.1 hsuenaga /* bit 7 reserved */
871 1.1 hsuenaga #define MVXPE_TX_CMD_L3_OFFSET_MASK (0x7f << 0) /* offset of L3 hdr. */
872 1.2 hsuenaga #define MVXPE_TX_CMD_L3_OFFSET(v) (((v) & 0x7f) << 0)
873 1.1 hsuenaga
874 1.1 hsuenaga /*
875 1.5 msaitoh * Transmit packet extra attributes
876 1.1 hsuenaga * and error status returned from network controller.
877 1.1 hsuenaga */
878 1.1 hsuenaga #define MVXPE_TX_F_DSA_TAG (3 << 30) /* DSA Tag */
879 1.1 hsuenaga /* bit 29:8 reserved */
880 1.1 hsuenaga #define MVXPE_TX_F_MH_SEL (0xf << 4) /* Marvell Header */
881 1.1 hsuenaga /* bit 3 reserved */
882 1.1 hsuenaga #define MVXPE_TX_F_EC_MASK (3 << 1) /* Error code */
883 1.1 hsuenaga #define MVXPE_TX_F_EC_LC (0x00 << 1) /* Late Collision */
884 1.1 hsuenaga #define MVXPE_TX_F_EC_UR (0x01 << 1) /* Underrun */
885 1.1 hsuenaga #define MVXPE_TX_F_EC_RL (0x10 << 1) /* Excess. Collision */
886 1.1 hsuenaga #define MVXPE_TX_F_EC_RESERVED (0x11 << 1)
887 1.1 hsuenaga #define MVXPE_TX_F_ES (1 << 0) /* Error summary */
888 1.1 hsuenaga
889 1.1 hsuenaga #define MVXPE_ERROR_SUMMARY (1 << 0)
890 1.1 hsuenaga #define MVXPE_BUFFER_OWNED_MASK (1 << 31)
891 1.1 hsuenaga #define MVXPE_BUFFER_OWNED_BY_HOST (0 << 31)
892 1.1 hsuenaga #define MVXPE_BUFFER_OWNED_BY_DMA (1 << 31)
893 1.1 hsuenaga
894 1.1 hsuenaga #endif /* _IF_MVXPEREG_H_ */
895