Home | History | Annotate | Line # | Download | only in marvell
mvgbereg.h revision 1.3.4.1
      1  1.3.4.1      yamt /*	$NetBSD: mvgbereg.h,v 1.3.4.1 2012/10/30 17:21:18 yamt Exp $	*/
      2      1.1  kiyohara /*
      3      1.1  kiyohara  * Copyright (c) 2007 KIYOHARA Takashi
      4      1.1  kiyohara  * All rights reserved.
      5      1.1  kiyohara  *
      6      1.1  kiyohara  * Redistribution and use in source and binary forms, with or without
      7      1.1  kiyohara  * modification, are permitted provided that the following conditions
      8      1.1  kiyohara  * are met:
      9      1.1  kiyohara  * 1. Redistributions of source code must retain the above copyright
     10      1.1  kiyohara  *    notice, this list of conditions and the following disclaimer.
     11      1.1  kiyohara  * 2. Redistributions in binary form must reproduce the above copyright
     12      1.1  kiyohara  *    notice, this list of conditions and the following disclaimer in the
     13      1.1  kiyohara  *    documentation and/or other materials provided with the distribution.
     14      1.1  kiyohara  *
     15      1.1  kiyohara  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     16      1.1  kiyohara  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
     17      1.1  kiyohara  * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
     18      1.1  kiyohara  * DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
     19      1.1  kiyohara  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
     20      1.1  kiyohara  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
     21      1.1  kiyohara  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     22      1.1  kiyohara  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
     23      1.1  kiyohara  * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
     24      1.1  kiyohara  * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     25      1.1  kiyohara  * POSSIBILITY OF SUCH DAMAGE.
     26      1.1  kiyohara  */
     27      1.1  kiyohara #ifndef _MVGBEREG_H_
     28      1.1  kiyohara #define _MVGBEREG_H_
     29      1.1  kiyohara 
     30      1.1  kiyohara #define MVGBE_SIZE		0x4000
     31      1.1  kiyohara 
     32      1.1  kiyohara #define MVGBE_NWINDOW		6
     33      1.1  kiyohara #define MVGBE_NREMAP		4
     34      1.1  kiyohara 
     35      1.1  kiyohara #define MVGBE_PHY_TIMEOUT	10000	/* msec */
     36      1.1  kiyohara 
     37      1.1  kiyohara /*
     38      1.1  kiyohara  * Ethernet Unit Registers
     39      1.1  kiyohara  */
     40      1.1  kiyohara /* Ethernet Unit Global Registers */
     41      1.1  kiyohara #define MVGBE_PHYADDR		0x2000
     42      1.1  kiyohara #if defined(MV88W8660)
     43      1.1  kiyohara #define MVGBE_SMI		0x8010
     44      1.1  kiyohara #else
     45      1.1  kiyohara #define MVGBE_SMI		0x2004
     46      1.1  kiyohara #endif
     47      1.1  kiyohara #define MVGBE_EUDA		0x2008	/* Ethernet Unit Default Address */
     48      1.1  kiyohara #define MVGBE_EUDID		0x200c	/* Ethernet Unit Default ID */
     49      1.1  kiyohara #define MVGBE_EU 		0x2014	/* Ethernet Unit Reserved */
     50      1.1  kiyohara #define MVGBE_EUIC 		0x2080	/* Ethernet Unit Interrupt Cause */
     51      1.1  kiyohara #define MVGBE_EUIM 		0x2084	/* Ethernet Unit Interrupt Mask */
     52      1.1  kiyohara #define MVGBE_EUEA 		0x2094	/* Ethernet Unit Error Address */
     53      1.1  kiyohara #define MVGBE_EUIAE 		0x2098	/* Ethernet Unit Internal Addr Error */
     54      1.1  kiyohara #define MVGBE_EUPCR 		0x20a0	/* EthernetUnit Port Pads Calibration */
     55      1.1  kiyohara #define MVGBE_EUC 		0x20b0	/* Ethernet Unit Control */
     56      1.1  kiyohara 
     57      1.1  kiyohara #define MVGBE_BASEADDR(n)	(0x2200 + ((n) << 3))	/* Base Address */
     58      1.1  kiyohara #define MVGBE_S(n)		(0x2204 + ((n) << 3))	/* Size */
     59      1.1  kiyohara #define MVGBE_HA(n)		(0x2280 + ((n) << 2))	/* High Address Remap */
     60      1.1  kiyohara #define MVGBE_BARE 		0x2290	/* Base Address Enable */
     61      1.1  kiyohara #define MVGBE_EPAP 		0x2294	/* Ethernet Port Access Protect */
     62      1.1  kiyohara 
     63      1.1  kiyohara /* Ethernet Unit Port Registers */
     64      1.1  kiyohara #define MVGBE_PORTR_BASE	0x2400
     65      1.1  kiyohara #define MVGBE_PORTR_SIZE	 0x400
     66      1.1  kiyohara 
     67      1.1  kiyohara #define MVGBE_PXC		0x000	/* Port Configuration */
     68      1.1  kiyohara #define MVGBE_PXCX		0x004	/* Port Configuration Extend */
     69      1.1  kiyohara #define MVGBE_MIISP		0x008	/* MII Serial Parameters */
     70      1.1  kiyohara #define MVGBE_GMIISP		0x00c	/* GMII Serial Params */
     71      1.1  kiyohara #define MVGBE_EVLANE		0x010	/* VLAN EtherType */
     72      1.1  kiyohara #define MVGBE_MACAL		0x014	/* MAC Address Low */
     73      1.1  kiyohara #define MVGBE_MACAH		0x018	/* MAC Address High */
     74      1.1  kiyohara #define MVGBE_SDC		0x01c	/* SDMA Configuration */
     75      1.1  kiyohara #define MVGBE_DSCP(n)		(0x020 + ((n) << 2))
     76      1.2  kiyohara #define MVGBE_PSC		0x03c	/* Port Serial Control0 */
     77      1.1  kiyohara #define MVGBE_VPT2P		0x040	/* VLAN Priority Tag to Priority */
     78      1.1  kiyohara #define MVGBE_PS		0x044	/* Ethernet Port Status */
     79      1.1  kiyohara #define MVGBE_TQC		0x048	/* Transmit Queue Command */
     80      1.2  kiyohara #define MVGBE_PSC1		0x04c	/* Port Serial Control1 */
     81      1.1  kiyohara #define MVGBE_MTU		0x058	/* Max Transmit Unit */
     82      1.1  kiyohara #define MVGBE_IC		0x060	/* Port Interrupt Cause */
     83      1.1  kiyohara #define MVGBE_ICE		0x064	/* Port Interrupt Cause Extend */
     84      1.1  kiyohara #define MVGBE_PIM		0x068	/* Port Interrupt Mask */
     85      1.1  kiyohara #define MVGBE_PEIM		0x06c	/* Port Extend Interrupt Mask */
     86      1.1  kiyohara #define MVGBE_PRFUT		0x070	/* Port Rx FIFO Urgent Threshold */
     87      1.1  kiyohara #define MVGBE_PTFUT		0x074	/* Port Tx FIFO Urgent Threshold */
     88      1.1  kiyohara #define MVGBE_PMFS		0x07c	/* Port Rx Minimal Frame Size */
     89      1.1  kiyohara #define MVGBE_PXDFC		0x084	/* Port Rx Discard Frame Counter */
     90      1.1  kiyohara #define MVGBE_POFC		0x088	/* Port Overrun Frame Counter */
     91      1.1  kiyohara #define MVGBE_PIAE		0x094	/* Port Internal Address Error */
     92      1.2  kiyohara #define MVGBE_TQFPC		0x0dc	/* Transmit Queue Fixed Priority Cfg */
     93      1.1  kiyohara #define MVGBE_CRDP(n)		(0x20c + ((n) << 4))
     94      1.1  kiyohara 			/* Ethernet Current Receive Descriptor Pointers */
     95      1.1  kiyohara #define MVGBE_RQC		0x280	/* Receive Queue Command */
     96      1.1  kiyohara #define MVGBE_TCSDP		0x284	/* Tx Current Served Desc Pointer */
     97      1.1  kiyohara #define MVGBE_TCQDP		0x2c0	/* Tx Current Queue Desc Pointer */
     98      1.1  kiyohara #define MVGBE_TQTBCOUNT(q)	(0x300 + ((q) << 4))
     99      1.1  kiyohara 				/* Transmit Queue Token-Bucket Counter */
    100      1.1  kiyohara #define MVGBE_TQTBCONFIG(q)	(0x304 + ((q) << 4))
    101      1.1  kiyohara 				/* Transmit Queue Token-Bucket Configuration */
    102      1.1  kiyohara #define MVGBE_TQAC(q)		(0x308 + ((q) << 4))
    103      1.1  kiyohara 				/* Transmit Queue Arbiter Configuration */
    104      1.1  kiyohara 
    105      1.1  kiyohara #define MVGBE_PORTDAFR_BASE	0x3400
    106      1.1  kiyohara #define MVGBE_PORTDAFR_SIZE	 0x400
    107      1.1  kiyohara 
    108      1.1  kiyohara #define MVGBE_NDFSMT		 0x40
    109      1.1  kiyohara #define MVGBE_DFSMT		0x000
    110      1.1  kiyohara 			/* Destination Address Filter Special Multicast Table */
    111      1.1  kiyohara #define MVGBE_NDFOMT		 0x40
    112      1.1  kiyohara #define MVGBE_DFOMT		0x100
    113      1.1  kiyohara 			/* Destination Address Filter Other Multicast Table */
    114      1.1  kiyohara #define MVGBE_NDFUT		  0x4
    115      1.1  kiyohara #define MVGBE_DFUT		0x200
    116      1.1  kiyohara 			/* Destination Address Filter Unicast Table */
    117      1.1  kiyohara 
    118      1.1  kiyohara 
    119      1.1  kiyohara /* MAC MIB Counters 		0x3000 - 0x307c */
    120      1.1  kiyohara 
    121      1.1  kiyohara 
    122      1.1  kiyohara 
    123      1.1  kiyohara /* PHY Address (MVGBE_PHYADDR) */
    124      1.1  kiyohara #define MVGBE_PHYADDR_PHYAD_MASK	0x1f
    125      1.1  kiyohara #define MVGBE_PHYADDR_PHYAD(port, phy)	((phy) << ((port) * 5))
    126      1.1  kiyohara 
    127      1.1  kiyohara /* SMI register fields (MVGBE_SMI) */
    128      1.1  kiyohara #define MVGBE_SMI_DATA_MASK		0x0000ffff
    129      1.1  kiyohara #define MVGBE_SMI_PHYAD(phy)		(((phy) & 0x1f) << 16)
    130      1.1  kiyohara #define MVGBE_SMI_REGAD(reg)		(((reg) & 0x1f) << 21)
    131      1.1  kiyohara #define MVGBE_SMI_OPCODE_WRITE		(0 << 26)
    132      1.1  kiyohara #define MVGBE_SMI_OPCODE_READ		(1 << 26)
    133      1.1  kiyohara #define MVGBE_SMI_READVALID		(1 << 27)
    134      1.1  kiyohara #define MVGBE_SMI_BUSY			(1 << 28)
    135      1.1  kiyohara 
    136      1.1  kiyohara /* Ethernet Unit Default ID (MVGBE_EUDID) */
    137      1.1  kiyohara #define MVGBE_EUDID_DIDR_MASK		0x0000000f
    138      1.1  kiyohara #define MVGBE_EUDID_DATTR_MASK		0x00000ff0
    139      1.1  kiyohara 
    140      1.1  kiyohara /* Ethernet Unit Reserved (MVGBE_EU) */
    141      1.1  kiyohara #define MVGBE_EU_FASTMDC 		(1 << 0)
    142      1.1  kiyohara #define MVGBE_EU_ACCS 			(1 << 1)
    143      1.1  kiyohara 
    144      1.1  kiyohara /* Ethernet Unit Interrupt Cause (MVGBE_EUIC) */
    145      1.1  kiyohara #define MVGBE_EUIC_ETHERINTSUM 		(1 << 0)
    146      1.1  kiyohara #define MVGBE_EUIC_PARITY 		(1 << 1)
    147      1.1  kiyohara #define MVGBE_EUIC_ADDRVIOL		(1 << 2)
    148      1.1  kiyohara #define MVGBE_EUIC_ADDRVNOMATCH		(1 << 3)
    149      1.1  kiyohara #define MVGBE_EUIC_SMIDONE		(1 << 4)
    150      1.1  kiyohara #define MVGBE_EUIC_COUNTWA		(1 << 5)
    151      1.1  kiyohara #define MVGBE_EUIC_INTADDRERR		(1 << 7)
    152      1.1  kiyohara #define MVGBE_EUIC_PORT0DPERR		(1 << 9)
    153      1.1  kiyohara #define MVGBE_EUIC_TOPDPERR		(1 << 12)
    154      1.1  kiyohara 
    155      1.1  kiyohara /* Ethernet Unit Internal Addr Error (MVGBE_EUIAE) */
    156      1.1  kiyohara #define MVGBE_EUIAE_INTADDR_MASK 	0x000001ff
    157      1.1  kiyohara 
    158      1.1  kiyohara /* Ethernet Unit Port Pads Calibration (MVGBE_EUPCR) */
    159      1.1  kiyohara #define MVGBE_EUPCR_DRVN_MASK		0x0000001f
    160      1.1  kiyohara #define MVGBE_EUPCR_TUNEEN		(1 << 16)
    161      1.1  kiyohara #define MVGBE_EUPCR_LOCKN_MASK		0x003e0000
    162      1.1  kiyohara #define MVGBE_EUPCR_OFFSET_MASK		0x1f000000	/* Reserved */
    163      1.1  kiyohara #define MVGBE_EUPCR_WREN		(1 << 31)
    164      1.1  kiyohara 
    165      1.1  kiyohara /* Ethernet Unit Control (MVGBE_EUC) */
    166      1.1  kiyohara #define MVGBE_EUC_PORT0DPPAR 		(1 << 0)
    167      1.1  kiyohara #define MVGBE_EUC_TOPDPPAR	 	(1 << 3)
    168      1.1  kiyohara #define MVGBE_EUC_PORT0PW 		(1 << 16)
    169      1.1  kiyohara 
    170      1.1  kiyohara /* Base Address (MVGBE_BASEADDR) */
    171      1.1  kiyohara #define MVGBE_BASEADDR_TARGET(target)	((target) & 0xf)
    172      1.1  kiyohara #define MVGBE_BASEADDR_ATTR(attr)	(((attr) & 0xff) << 8)
    173      1.1  kiyohara #define MVGBE_BASEADDR_BASE(base)	((base) & 0xffff0000)
    174      1.1  kiyohara 
    175      1.1  kiyohara /* Size (MVGBE_S) */
    176      1.1  kiyohara #define MVGBE_S_SIZE(size)		(((size) - 1) & 0xffff0000)
    177      1.1  kiyohara 
    178      1.1  kiyohara /* Base Address Enable (MVGBE_BARE) */
    179      1.1  kiyohara #define MVGBE_BARE_EN_MASK		((1 << MVGBE_NWINDOW) - 1)
    180      1.1  kiyohara #define MVGBE_BARE_EN(win)		((1 << (win)) & MVGBE_BARE_EN_MASK)
    181      1.1  kiyohara 
    182      1.1  kiyohara /* Ethernet Port Access Protect (MVGBE_EPAP) */
    183      1.1  kiyohara #define MVGBE_EPAP_AC_NAC		0x0	/* No access allowed */
    184      1.1  kiyohara #define MVGBE_EPAP_AC_RO		0x1	/* Read Only */
    185      1.1  kiyohara #define MVGBE_EPAP_AC_FA		0x3	/* Full access (r/w) */
    186      1.1  kiyohara #define MVGBE_EPAP_EPAR(win, ac)	((ac) << ((win) * 2))
    187      1.1  kiyohara 
    188      1.1  kiyohara /* Port Configuration (MVGBE_PXC) */
    189      1.1  kiyohara #define MVGBE_PXC_UPM			(1 << 0) /* Uni Promisc mode */
    190      1.1  kiyohara #define MVGBE_PXC_RXQ(q)		((q) << 1)
    191      1.1  kiyohara #define MVGBE_PXC_RXQ_MASK		MVGBE_PXC_RXQ(7)
    192      1.1  kiyohara #define MVGBE_PXC_RXQARP(q)		((q) << 4)
    193      1.1  kiyohara #define MVGBE_PXC_RXQARP_MASK		MVGBE_PXC_RXQARP(7)
    194      1.1  kiyohara #define MVGBE_PXC_RB			(1 << 7) /* Rej mode of MAC */
    195      1.1  kiyohara #define MVGBE_PXC_RBIP			(1 << 8)
    196      1.1  kiyohara #define MVGBE_PXC_RBARP			(1 << 9)
    197      1.1  kiyohara #define MVGBE_PXC_AMNOTXES		(1 << 12)
    198      1.1  kiyohara #define MVGBE_PXC_TCPCAPEN		(1 << 14)
    199      1.1  kiyohara #define MVGBE_PXC_UDPCAPEN		(1 << 15)
    200      1.1  kiyohara #define MVGBE_PXC_TCPQ(q)		((q) << 16)
    201      1.1  kiyohara #define MVGBE_PXC_TCPQ_MASK		MVGBE_PXC_TCPQ(7)
    202      1.1  kiyohara #define MVGBE_PXC_UDPQ(q)		((q) << 19)
    203      1.1  kiyohara #define MVGBE_PXC_UDPQ_MASK		MVGBE_PXC_UDPQ(7)
    204      1.1  kiyohara #define MVGBE_PXC_BPDUQ(q)		((q) << 22)
    205      1.1  kiyohara #define MVGBE_PXC_BPDUQ_MASK		MVGBE_PXC_BPDUQ(7)
    206      1.1  kiyohara #define MVGBE_PXC_RXCS			(1 << 25)
    207      1.1  kiyohara 
    208      1.1  kiyohara /* Port Configuration Extend (MVGBE_PXCX) */
    209      1.1  kiyohara #define MVGBE_PXCX_SPAN			(1 << 1)
    210      1.1  kiyohara 
    211      1.1  kiyohara /* MII Serial Parameters (MVGBE_MIISP) */
    212      1.1  kiyohara #define MVGBE_MIISP_JAMLENGTH_12KBIT	0x00000000
    213      1.1  kiyohara #define MVGBE_MIISP_JAMLENGTH_24KBIT	0x00000001
    214      1.1  kiyohara #define MVGBE_MIISP_JAMLENGTH_32KBIT	0x00000002
    215      1.1  kiyohara #define MVGBE_MIISP_JAMLENGTH_48KBIT	0x00000003
    216      1.1  kiyohara #define MVGBE_MIISP_JAMIPG(x)		(((x) & 0x7c) << 0)
    217      1.1  kiyohara #define MVGBE_MIISP_IPGJAMTODATA(x)	(((x) & 0x7c) << 5)
    218      1.1  kiyohara #define MVGBE_MIISP_IPGDATA(x)		(((x) & 0x7c) << 10)
    219      1.1  kiyohara #define MVGBE_MIISP_DATABLIND(x)	(((x) & 0x1f) << 17)
    220      1.1  kiyohara 
    221      1.1  kiyohara /* GMII Serial Parameters (MVGBE_GMIISP) */
    222      1.1  kiyohara #define MVGBE_GMIISP_IPGDATA(x)		(((x) >> 4) & 0x7)
    223      1.1  kiyohara 
    224      1.1  kiyohara /* SDMA Configuration (MVGBE_SDC) */
    225      1.1  kiyohara #define MVGBE_SDC_RIFB			(1 << 0)
    226      1.1  kiyohara #define MVGBE_SDC_RXBSZ(x)		((x) << 1)
    227      1.1  kiyohara #define MVGBE_SDC_RXBSZ_MASK		MVGBE_SDC_RXBSZ(7)
    228      1.1  kiyohara #define MVGBE_SDC_RXBSZ_1_64BITWORDS	MVGBE_SDC_RXBSZ(0)
    229      1.1  kiyohara #define MVGBE_SDC_RXBSZ_2_64BITWORDS	MVGBE_SDC_RXBSZ(1)
    230      1.1  kiyohara #define MVGBE_SDC_RXBSZ_4_64BITWORDS	MVGBE_SDC_RXBSZ(2)
    231      1.1  kiyohara #define MVGBE_SDC_RXBSZ_8_64BITWORDS	MVGBE_SDC_RXBSZ(3)
    232      1.1  kiyohara #define MVGBE_SDC_RXBSZ_16_64BITWORDS	MVGBE_SDC_RXBSZ(4)
    233      1.1  kiyohara #define MVGBE_SDC_BLMR			(1 << 4)
    234      1.1  kiyohara #define MVGBE_SDC_BLMT			(1 << 5)
    235      1.1  kiyohara #define MVGBE_SDC_SWAPMODE		(1 << 6)
    236  1.3.4.1      yamt #define MVGBE_SDC_IPGINTRX_V1_MASK	__BITS(21, 8)
    237  1.3.4.1      yamt #define MVGBE_SDC_IPGINTRX_V2_MASK	(__BIT(25) | __BITS(21, 7))
    238  1.3.4.1      yamt #define MVGBE_SDC_IPGINTRX_V1(x)	(((x) << 4)			\
    239  1.3.4.1      yamt 						& MVGBE_SDC_IPGINTRX_V1_MASK)
    240  1.3.4.1      yamt #define MVGBE_SDC_IPGINTRX_V2(x)	((((x) & 0x8000) << 10) 	\
    241  1.3.4.1      yamt 						| (((x) & 0x7fff) << 7))
    242  1.3.4.1      yamt #define MVGBE_SDC_IPGINTRX_V1_MAX	0x3fff
    243  1.3.4.1      yamt #define MVGBE_SDC_IPGINTRX_V2_MAX	0xffff
    244      1.1  kiyohara #define MVGBE_SDC_TXBSZ(x)		((x) << 22)
    245      1.1  kiyohara #define MVGBE_SDC_TXBSZ_MASK		MVGBE_SDC_TXBSZ(7)
    246      1.1  kiyohara #define MVGBE_SDC_TXBSZ_1_64BITWORDS	MVGBE_SDC_TXBSZ(0)
    247      1.1  kiyohara #define MVGBE_SDC_TXBSZ_2_64BITWORDS	MVGBE_SDC_TXBSZ(1)
    248      1.1  kiyohara #define MVGBE_SDC_TXBSZ_4_64BITWORDS	MVGBE_SDC_TXBSZ(2)
    249      1.1  kiyohara #define MVGBE_SDC_TXBSZ_8_64BITWORDS	MVGBE_SDC_TXBSZ(3)
    250      1.1  kiyohara #define MVGBE_SDC_TXBSZ_16_64BITWORDS	MVGBE_SDC_TXBSZ(4)
    251      1.1  kiyohara 
    252      1.1  kiyohara /* Port Serial Control (MVGBE_PSC) */
    253      1.1  kiyohara #define MVGBE_PSC_PORTEN		(1 << 0)
    254      1.1  kiyohara #define MVGBE_PSC_FLP			(1 << 1) /* Force_Link_Pass */
    255      1.1  kiyohara #define MVGBE_PSC_ANDUPLEX		(1 << 2)	/* auto nego */
    256      1.1  kiyohara #define MVGBE_PSC_ANFC			(1 << 3)
    257      1.1  kiyohara #define MVGBE_PSC_PAUSEADV		(1 << 4)
    258      1.1  kiyohara #define MVGBE_PSC_FFCMODE		(1 << 5)	/* Force FC */
    259      1.1  kiyohara #define MVGBE_PSC_FBPMODE		(1 << 7)	/* Back pressure */
    260      1.1  kiyohara #define MVGBE_PSC_RESERVED		(1 << 9)	/* Must be set to 1 */
    261      1.1  kiyohara #define MVGBE_PSC_FLFAIL		(1 << 10)	/* Force Link Fail */
    262      1.1  kiyohara #define MVGBE_PSC_ANSPEED		(1 << 13)
    263      1.1  kiyohara #define MVGBE_PSC_DTEADVERT		(1 << 14)
    264      1.1  kiyohara #define MVGBE_PSC_MRU(x)		((x) << 17)
    265      1.1  kiyohara #define MVGBE_PSC_MRU_MASK		MVGBE_PSC_MRU(7)
    266      1.1  kiyohara #define MVGBE_PSC_MRU_1518		0
    267      1.1  kiyohara #define MVGBE_PSC_MRU_1522		1
    268      1.1  kiyohara #define MVGBE_PSC_MRU_1552		2
    269      1.1  kiyohara #define MVGBE_PSC_MRU_9022		3
    270      1.1  kiyohara #define MVGBE_PSC_MRU_9192		4
    271      1.1  kiyohara #define MVGBE_PSC_MRU_9700		5
    272      1.1  kiyohara #define MVGBE_PSC_SETFULLDX		(1 << 21)
    273      1.1  kiyohara #define MVGBE_PSC_SETFCEN		(1 << 22)
    274      1.1  kiyohara #define MVGBE_PSC_SETGMIISPEED		(1 << 23)
    275      1.1  kiyohara #define MVGBE_PSC_SETMIISPEED		(1 << 24)
    276      1.1  kiyohara 
    277      1.1  kiyohara /* Ethernet Port Status (MVGBE_PS) */
    278      1.1  kiyohara #define MVGBE_PS_LINKUP			(1 << 1)
    279      1.1  kiyohara #define MVGBE_PS_FULLDX			(1 << 2)
    280      1.1  kiyohara #define MVGBE_PS_ENFC			(1 << 3)
    281      1.1  kiyohara #define MVGBE_PS_GMIISPEED		(1 << 4)
    282      1.1  kiyohara #define MVGBE_PS_MIISPEED		(1 << 5)
    283      1.1  kiyohara #define MVGBE_PS_TXINPROG		(1 << 7)
    284      1.1  kiyohara #define MVGBE_PS_TXFIFOEMP		(1 << 10)	/* FIFO Empty */
    285      1.1  kiyohara 
    286      1.1  kiyohara /* Transmit Queue Command (MVGBE_TQC) */
    287      1.1  kiyohara #define MVGBE_TQC_ENQ			(1 << 0)	/* Enable Q */
    288      1.1  kiyohara #define MVGBE_TQC_DISQ			(1 << 8)	/* Disable Q */
    289      1.1  kiyohara 
    290      1.2  kiyohara /* Port Serial Control 1 (MVGBE_PSC1) */
    291      1.2  kiyohara #define MVGBE_PSC1_PCSLB		(1 << 1)
    292      1.2  kiyohara #define MVGBE_PSC1_RGMIIEN		(1 << 3)	/* RGMII */
    293      1.2  kiyohara #define MVGBE_PSC1_PRST			(1 << 4)	/* Port Reset */
    294      1.2  kiyohara 
    295      1.1  kiyohara /* Port Interrupt Cause (MVGBE_IC) */
    296      1.1  kiyohara #define MVGBE_IC_RXBUF			(1 << 0)
    297      1.1  kiyohara #define MVGBE_IC_EXTEND			(1 << 1)
    298      1.1  kiyohara #define MVGBE_IC_RXBUFQ_MASK		(0xff << 2)
    299      1.1  kiyohara #define MVGBE_IC_RXBUFQ(q)		(1 << ((q) + 2))
    300      1.1  kiyohara #define MVGBE_IC_RXERROR		(1 << 10)
    301      1.1  kiyohara #define MVGBE_IC_RXERRQ_MASK		(0xff << 11)
    302      1.1  kiyohara #define MVGBE_IC_RXERRQ(q)		(1 << ((q) + 11))
    303      1.1  kiyohara #define MVGBE_IC_TXEND			(1 << 19)
    304      1.1  kiyohara #define MVGBE_IC_ETHERINTSUM		(1 << 31)
    305      1.1  kiyohara 
    306      1.1  kiyohara /* Port Interrupt Cause Extend (MVGBE_ICE) */
    307      1.1  kiyohara #define MVGBE_ICE_TXBUF			(1 << 0)
    308      1.1  kiyohara #define MVGBE_ICE_TXERR			(1 << 8)
    309      1.1  kiyohara #define MVGBE_ICE_PHYSTC		(1 << 16)
    310      1.1  kiyohara #define MVGBE_ICE_RXOVR			(1 << 18)
    311      1.1  kiyohara #define MVGBE_ICE_TXUDR			(1 << 19)
    312      1.1  kiyohara #define MVGBE_ICE_LINKCHG		(1 << 20)
    313      1.1  kiyohara #define MVGBE_ICE_INTADDRERR		(1 << 23)
    314      1.1  kiyohara #define MVGBE_ICE_ETHERINTSUM		(1 << 31)
    315      1.1  kiyohara 
    316      1.3  jakllsch /* Port Tx FIFO Urgent Threshold (MVGBE_PTFUT) */
    317  1.3.4.1      yamt #define MVGBE_PTFUT_IPGINTTX_V1_MASK	__BITS(17, 4)
    318  1.3.4.1      yamt #define MVGBE_PTFUT_IPGINTTX_V2_MASK	__BITS(19, 4)
    319  1.3.4.1      yamt #define MVGBE_PTFUT_IPGINTTX_V1(x)   __SHIFTIN(x, MVGBE_PTFUT_IPGINTTX_V1_MASK)
    320  1.3.4.1      yamt #define MVGBE_PTFUT_IPGINTTX_V2(x)   __SHIFTIN(x, MVGBE_PTFUT_IPGINTTX_V2_MASK)
    321  1.3.4.1      yamt #define MVGBE_PTFUT_IPGINTTX_V1_MAX	0x3fff
    322  1.3.4.1      yamt #define MVGBE_PTFUT_IPGINTTX_V2_MAX	0xffff
    323      1.3  jakllsch 
    324      1.1  kiyohara /* Port Rx Minimal Frame Size (MVGBE_PMFS) */
    325      1.1  kiyohara #define MVGBE_PMFS_RXMFS(rxmfs)		(((rxmfs) - 40) & 0x7c)
    326      1.1  kiyohara 					/* RxMFS = 40,44,48,52,56,60,64 bytes */
    327      1.1  kiyohara 
    328      1.2  kiyohara /* Transmit Queue Fixed Priority Configuration */
    329      1.2  kiyohara #define MVGBE_TQFPC_EN(q)		(1 << (q))
    330      1.2  kiyohara 
    331      1.1  kiyohara /* Receive Queue Command (MVGBE_RQC) */
    332      1.1  kiyohara #define MVGBE_RQC_ENQ_MASK		(0xff << 0)	/* Enable Q */
    333      1.1  kiyohara #define MVGBE_RQC_ENQ(n)		(1 << (0 + (n)))
    334      1.1  kiyohara #define MVGBE_RQC_DISQ_MASK		(0xff << 8)	/* Disable Q */
    335      1.1  kiyohara #define MVGBE_RQC_DISQ(n)		(1 << (8 + (n)))
    336      1.1  kiyohara #define MVGBE_RQC_DISQ_DISABLE(q)	((q) << 8)
    337      1.1  kiyohara 
    338      1.1  kiyohara /* Destination Address Filter Registers (MVGBE_DF{SM,OM,U}T) */
    339      1.1  kiyohara #define MVGBE_DF(n, x)			((x) << (8 * (n)))
    340      1.1  kiyohara #define MVGBE_DF_PASS			(1 << 0)
    341      1.1  kiyohara #define MVGBE_DF_QUEUE(q)		((q) << 1)
    342      1.1  kiyohara #define MVGBE_DF_QUEUE_MASK		((7) << 1)
    343      1.1  kiyohara 
    344      1.1  kiyohara 
    345      1.3  jakllsch /*
    346      1.3  jakllsch  * Set the chip's packet size limit to 9022.
    347      1.3  jakllsch  * (ETHER_MAX_LEN_JUMBO + ETHER_VLAN_ENCAP_LEN)
    348      1.3  jakllsch  */
    349      1.3  jakllsch #define MVGBE_MRU		9022
    350      1.1  kiyohara 
    351      1.3  jakllsch #define MVGBE_RXBUF_ALIGN	8
    352      1.3  jakllsch #define MVGBE_RXBUF_MASK	(MVGBE_RXBUF_ALIGN - 1)
    353      1.1  kiyohara #define MVGBE_HWHEADER_SIZE	2
    354      1.1  kiyohara 
    355      1.1  kiyohara 
    356      1.1  kiyohara /*
    357      1.1  kiyohara  * DMA descriptors
    358      1.3  jakllsch  *    Despite the documentation saying these descriptors only need to be
    359      1.3  jakllsch  *    aligned to 16-byte bondaries, 32-byte alignment seems to be required
    360      1.3  jakllsch  *    by the hardware.  We'll just pad them out to that to make it easier.
    361      1.1  kiyohara  */
    362      1.1  kiyohara struct mvgbe_tx_desc {
    363      1.1  kiyohara #if BYTE_ORDER == BIG_ENDIAN
    364      1.1  kiyohara 	uint16_t bytecnt;		/* Descriptor buffer byte count */
    365      1.1  kiyohara 	uint16_t l4ichk;		/* CPU provided TCP Checksum */
    366      1.1  kiyohara 	uint32_t cmdsts;		/* Descriptor command status */
    367      1.1  kiyohara 	uint32_t nextdescptr;		/* Next descriptor pointer */
    368      1.1  kiyohara 	uint32_t bufptr;		/* Descriptor buffer pointer */
    369      1.1  kiyohara #else	/* LITTLE_ENDIAN */
    370      1.1  kiyohara 	uint32_t cmdsts;		/* Descriptor command status */
    371      1.1  kiyohara 	uint16_t l4ichk;		/* CPU provided TCP Checksum */
    372      1.1  kiyohara 	uint16_t bytecnt;		/* Descriptor buffer byte count */
    373      1.1  kiyohara 	uint32_t bufptr;		/* Descriptor buffer pointer */
    374      1.1  kiyohara 	uint32_t nextdescptr;		/* Next descriptor pointer */
    375      1.1  kiyohara #endif
    376      1.3  jakllsch 	uint32_t _padding[4];
    377      1.1  kiyohara } __packed;
    378      1.1  kiyohara 
    379      1.1  kiyohara struct mvgbe_rx_desc {
    380      1.1  kiyohara #if BYTE_ORDER == BIG_ENDIAN
    381      1.1  kiyohara 	uint16_t bytecnt;		/* Descriptor buffer byte count */
    382      1.1  kiyohara 	uint16_t bufsize;		/* Buffer size */
    383      1.1  kiyohara 	uint32_t cmdsts;		/* Descriptor command status */
    384      1.1  kiyohara 	uint32_t nextdescptr;		/* Next descriptor pointer */
    385      1.1  kiyohara 	uint32_t bufptr;		/* Descriptor buffer pointer */
    386      1.1  kiyohara #else	/* LITTLE_ENDIAN */
    387      1.1  kiyohara 	uint32_t cmdsts;		/* Descriptor command status */
    388      1.1  kiyohara 	uint16_t bufsize;		/* Buffer size */
    389      1.1  kiyohara 	uint16_t bytecnt;		/* Descriptor buffer byte count */
    390      1.1  kiyohara 	uint32_t bufptr;		/* Descriptor buffer pointer */
    391      1.1  kiyohara 	uint32_t nextdescptr;		/* Next descriptor pointer */
    392      1.1  kiyohara #endif
    393      1.3  jakllsch 	uint32_t _padding[4];
    394      1.1  kiyohara } __packed;
    395      1.1  kiyohara 
    396      1.1  kiyohara #define MVGBE_ERROR_SUMMARY		(1 << 0)
    397      1.1  kiyohara #define MVGBE_BUFFER_OWNED_MASK		(1 << 31)
    398      1.1  kiyohara #define MVGBE_BUFFER_OWNED_BY_HOST	(0 << 31)
    399      1.1  kiyohara #define MVGBE_BUFFER_OWNED_BY_DMA	(1 << 31)
    400      1.1  kiyohara 
    401      1.1  kiyohara #define MVGBE_TX_ERROR_CODE_MASK	(3 << 1)
    402      1.1  kiyohara #define MVGBE_TX_LATE_COLLISION_ERROR	(0 << 1)
    403      1.1  kiyohara #define MVGBE_TX_UNDERRUN_ERROR		(1 << 1)
    404      1.1  kiyohara #define MVGBE_TX_EXCESSIVE_COLLISION_ERRO (2 << 1)
    405      1.1  kiyohara #define MVGBE_TX_LLC_SNAP_FORMAT	(1 << 9)
    406      1.1  kiyohara #define MVGBE_TX_IP_NO_FRAG		(1 << 10)
    407      1.1  kiyohara #define MVGBE_TX_IP_HEADER_LEN(len)	((len) << 11)
    408      1.1  kiyohara #define MVGBE_TX_VLAN_TAGGED_FRAME	(1 << 15)
    409      1.1  kiyohara #define MVGBE_TX_L4_TYPE_TCP		(0 << 16)
    410      1.1  kiyohara #define MVGBE_TX_L4_TYPE_UDP		(1 << 16)
    411      1.1  kiyohara #define MVGBE_TX_GENERATE_L4_CHKSUM	(1 << 17)
    412      1.1  kiyohara #define MVGBE_TX_GENERATE_IP_CHKSUM	(1 << 18)
    413      1.1  kiyohara #define MVGBE_TX_ZERO_PADDING		(1 << 19)
    414      1.1  kiyohara #define MVGBE_TX_LAST_DESC		(1 << 20)
    415      1.1  kiyohara #define MVGBE_TX_FIRST_DESC		(1 << 21)
    416      1.1  kiyohara #define MVGBE_TX_GENERATE_CRC		(1 << 22)
    417      1.1  kiyohara #define MVGBE_TX_ENABLE_INTERRUPT	(1 << 23)
    418      1.1  kiyohara #define MVGBE_TX_AUTO_MODE		(1 << 30)
    419      1.1  kiyohara 
    420      1.1  kiyohara #define MVGBE_RX_ERROR_CODE_MASK	(3 << 1)
    421      1.1  kiyohara #define MVGBE_RX_CRC_ERROR		(0 << 1)
    422      1.1  kiyohara #define MVGBE_RX_OVERRUN_ERROR		(1 << 1)
    423      1.1  kiyohara #define MVGBE_RX_MAX_FRAME_LEN_ERROR	(2 << 1)
    424      1.1  kiyohara #define MVGBE_RX_RESOURCE_ERROR		(3 << 1)
    425      1.1  kiyohara #define MVGBE_RX_L4_CHECKSUM_MASK	(0xffff << 3)
    426      1.1  kiyohara #define MVGBE_RX_VLAN_TAGGED_FRAME	(1 << 19)
    427      1.1  kiyohara #define MVGBE_RX_BPDU_FRAME		(1 << 20)
    428      1.1  kiyohara #define MVGBE_RX_L4_TYPE_MASK		(3 << 21)
    429      1.1  kiyohara #define MVGBE_RX_L4_TYPE_TCP		(0 << 21)
    430      1.1  kiyohara #define MVGBE_RX_L4_TYPE_UDP		(1 << 21)
    431      1.1  kiyohara #define MVGBE_RX_L4_TYPE_OTHER		(2 << 21)
    432      1.1  kiyohara #define MVGBE_RX_NOT_LLC_SNAP_FORMAT	(1 << 23)
    433      1.1  kiyohara #define MVGBE_RX_IP_FRAME_TYPE		(1 << 24)
    434      1.1  kiyohara #define MVGBE_RX_IP_HEADER_OK		(1 << 25)
    435      1.1  kiyohara #define MVGBE_RX_LAST_DESC		(1 << 26)
    436      1.1  kiyohara #define MVGBE_RX_FIRST_DESC		(1 << 27)
    437      1.1  kiyohara #define MVGBE_RX_UNKNOWN_DA		(1 << 28)
    438      1.1  kiyohara #define MVGBE_RX_ENABLE_INTERRUPT	(1 << 29)
    439  1.3.4.1      yamt #define MVGBE_RX_L4_CHECKSUM_OK		(1 << 30)
    440  1.3.4.1      yamt 
    441  1.3.4.1      yamt #define MVGBE_RX_IP_FRAGMENT		(1 << 2)
    442      1.1  kiyohara 
    443      1.1  kiyohara #endif	/* _MVGEREG_H_ */
    444