edc_mca.c revision 1.29 1 1.29 drochner /* $NetBSD: edc_mca.c,v 1.29 2005/08/25 18:35:39 drochner Exp $ */
2 1.1 jdolecek
3 1.1 jdolecek /*
4 1.1 jdolecek * Copyright (c) 2001 The NetBSD Foundation, Inc.
5 1.1 jdolecek *
6 1.1 jdolecek * This code is derived from software contributed to The NetBSD Foundation
7 1.1 jdolecek * by Jaromir Dolecek.
8 1.1 jdolecek *
9 1.1 jdolecek * Redistribution and use in source and binary forms, with or without
10 1.1 jdolecek * modification, are permitted provided that the following conditions
11 1.1 jdolecek * are met:
12 1.1 jdolecek * 1. Redistributions of source code must retain the above copyright
13 1.1 jdolecek * notice, this list of conditions and the following disclaimer.
14 1.1 jdolecek * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 jdolecek * notice, this list of conditions and the following disclaimer in the
16 1.1 jdolecek * documentation and/or other materials provided with the distribution.
17 1.1 jdolecek * 3. All advertising materials mentioning features or use of this software
18 1.1 jdolecek * must display the following acknowledgement:
19 1.1 jdolecek * This product includes software developed by the NetBSD
20 1.1 jdolecek * Foundation, Inc. and its contributors.
21 1.1 jdolecek * 4. The name of the author may not be used to endorse or promote products
22 1.1 jdolecek * derived from this software without specific prior written permission.
23 1.1 jdolecek *
24 1.1 jdolecek * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
25 1.1 jdolecek * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
26 1.1 jdolecek * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
27 1.1 jdolecek * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
28 1.1 jdolecek * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
29 1.1 jdolecek * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
30 1.1 jdolecek * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
31 1.1 jdolecek * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
32 1.1 jdolecek * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
33 1.1 jdolecek * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
34 1.1 jdolecek */
35 1.1 jdolecek
36 1.1 jdolecek /*
37 1.1 jdolecek * Driver for MCA ESDI controllers and disks conforming to IBM DASD
38 1.1 jdolecek * spec.
39 1.1 jdolecek *
40 1.1 jdolecek * The driver was written with DASD Storage Interface Specification
41 1.1 jdolecek * for MCA rev. 2.2 in hands, thanks to Scott Telford <st (at) epcc.ed.ac.uk>.
42 1.1 jdolecek *
43 1.1 jdolecek * TODO:
44 1.1 jdolecek * - improve error recovery
45 1.11 jdolecek * Issue soft reset on error or timeout?
46 1.11 jdolecek * - test with > 1 disk (this is supported by some controllers)
47 1.1 jdolecek * - test with > 1 ESDI controller in machine; shared interrupts
48 1.1 jdolecek * necessary for this to work should be supported - edc_intr() specifically
49 1.1 jdolecek * checks if the interrupt is for this controller
50 1.1 jdolecek */
51 1.10 lukem
52 1.10 lukem #include <sys/cdefs.h>
53 1.29 drochner __KERNEL_RCSID(0, "$NetBSD: edc_mca.c,v 1.29 2005/08/25 18:35:39 drochner Exp $");
54 1.1 jdolecek
55 1.1 jdolecek #include "rnd.h"
56 1.1 jdolecek
57 1.1 jdolecek #include <sys/param.h>
58 1.1 jdolecek #include <sys/systm.h>
59 1.26 yamt #include <sys/buf.h>
60 1.26 yamt #include <sys/bufq.h>
61 1.1 jdolecek #include <sys/errno.h>
62 1.1 jdolecek #include <sys/device.h>
63 1.1 jdolecek #include <sys/malloc.h>
64 1.1 jdolecek #include <sys/endian.h>
65 1.1 jdolecek #include <sys/disklabel.h>
66 1.1 jdolecek #include <sys/disk.h>
67 1.1 jdolecek #include <sys/syslog.h>
68 1.1 jdolecek #include <sys/proc.h>
69 1.1 jdolecek #include <sys/vnode.h>
70 1.1 jdolecek #include <sys/kernel.h>
71 1.11 jdolecek #include <sys/kthread.h>
72 1.1 jdolecek #if NRND > 0
73 1.1 jdolecek #include <sys/rnd.h>
74 1.1 jdolecek #endif
75 1.1 jdolecek
76 1.1 jdolecek #include <machine/bus.h>
77 1.1 jdolecek #include <machine/intr.h>
78 1.1 jdolecek
79 1.1 jdolecek #include <dev/mca/mcareg.h>
80 1.1 jdolecek #include <dev/mca/mcavar.h>
81 1.1 jdolecek #include <dev/mca/mcadevs.h>
82 1.1 jdolecek
83 1.1 jdolecek #include <dev/mca/edcreg.h>
84 1.1 jdolecek #include <dev/mca/edvar.h>
85 1.1 jdolecek #include <dev/mca/edcvar.h>
86 1.1 jdolecek
87 1.25 drochner #include "locators.h"
88 1.25 drochner
89 1.9 jdolecek #define EDC_ATTN_MAXTRIES 10000 /* How many times check for unbusy */
90 1.11 jdolecek #define EDC_MAX_CMD_RES_LEN 8
91 1.9 jdolecek
92 1.1 jdolecek struct edc_mca_softc {
93 1.1 jdolecek struct device sc_dev;
94 1.1 jdolecek
95 1.1 jdolecek bus_space_tag_t sc_iot;
96 1.1 jdolecek bus_space_handle_t sc_ioh;
97 1.1 jdolecek
98 1.11 jdolecek /* DMA related stuff */
99 1.1 jdolecek bus_dma_tag_t sc_dmat; /* DMA tag as passed by parent */
100 1.11 jdolecek bus_dmamap_t sc_dmamap_xfer; /* transfer dma map */
101 1.1 jdolecek
102 1.1 jdolecek void *sc_ih; /* interrupt handle */
103 1.1 jdolecek
104 1.1 jdolecek int sc_flags;
105 1.1 jdolecek #define DASD_QUIET 0x01 /* don't dump cmd error info */
106 1.11 jdolecek
107 1.9 jdolecek #define DASD_MAXDEVS 8
108 1.1 jdolecek struct ed_softc *sc_ed[DASD_MAXDEVS];
109 1.11 jdolecek int sc_maxdevs; /* max number of disks attached to this
110 1.11 jdolecek * controller */
111 1.11 jdolecek
112 1.11 jdolecek /* I/O results variables */
113 1.16 jdolecek volatile int sc_stat;
114 1.16 jdolecek #define STAT_START 0
115 1.16 jdolecek #define STAT_ERROR 1
116 1.16 jdolecek #define STAT_DONE 2
117 1.11 jdolecek volatile int sc_resblk; /* residual block count */
118 1.16 jdolecek
119 1.16 jdolecek /* CMD status block - only set & used in edc_intr() */
120 1.16 jdolecek u_int16_t status_block[EDC_MAX_CMD_RES_LEN];
121 1.1 jdolecek };
122 1.1 jdolecek
123 1.27 perry int edc_mca_probe(struct device *, struct cfdata *, void *);
124 1.27 perry void edc_mca_attach(struct device *, struct device *, void *);
125 1.1 jdolecek
126 1.19 thorpej CFATTACH_DECL(edc_mca, sizeof(struct edc_mca_softc),
127 1.20 thorpej edc_mca_probe, edc_mca_attach, NULL, NULL);
128 1.1 jdolecek
129 1.27 perry static int edc_intr(void *);
130 1.27 perry static void edc_dump_status_block(struct edc_mca_softc *,
131 1.27 perry u_int16_t *, int);
132 1.27 perry static int edc_do_attn(struct edc_mca_softc *, int, int, int);
133 1.27 perry static void edc_cmd_wait(struct edc_mca_softc *, int, int);
134 1.27 perry static void edcworker(void *);
135 1.27 perry static void edc_spawn_worker(void *);
136 1.1 jdolecek
137 1.1 jdolecek int
138 1.1 jdolecek edc_mca_probe(parent, match, aux)
139 1.1 jdolecek struct device *parent;
140 1.1 jdolecek struct cfdata *match;
141 1.1 jdolecek void *aux;
142 1.1 jdolecek {
143 1.1 jdolecek struct mca_attach_args *ma = aux;
144 1.1 jdolecek
145 1.1 jdolecek switch (ma->ma_id) {
146 1.1 jdolecek case MCA_PRODUCT_IBM_ESDIC:
147 1.1 jdolecek case MCA_PRODUCT_IBM_ESDIC_IG:
148 1.1 jdolecek return (1);
149 1.1 jdolecek default:
150 1.1 jdolecek return (0);
151 1.1 jdolecek }
152 1.1 jdolecek }
153 1.1 jdolecek
154 1.25 drochner static int
155 1.25 drochner edcsubmatch(struct device *parent, struct cfdata *cf,
156 1.29 drochner const locdesc_t *locs, void *aux)
157 1.25 drochner {
158 1.25 drochner
159 1.25 drochner if (cf->cf_loc[EDCCF_DRIVE] != EDCCF_DRIVE_DEFAULT &&
160 1.29 drochner cf->cf_loc[EDCCF_DRIVE] != locs[EDCCF_DRIVE])
161 1.25 drochner return (0);
162 1.25 drochner
163 1.25 drochner return (config_match(parent, cf, aux));
164 1.25 drochner }
165 1.25 drochner
166 1.1 jdolecek void
167 1.1 jdolecek edc_mca_attach(parent, self, aux)
168 1.1 jdolecek struct device *parent, *self;
169 1.1 jdolecek void *aux;
170 1.1 jdolecek {
171 1.1 jdolecek struct edc_mca_softc *sc = (void *) self;
172 1.1 jdolecek struct mca_attach_args *ma = aux;
173 1.11 jdolecek struct ed_attach_args eda;
174 1.1 jdolecek int pos2, pos3, pos4;
175 1.1 jdolecek int irq, drq, iobase;
176 1.1 jdolecek const char *typestr;
177 1.11 jdolecek int devno, error;
178 1.29 drochner int locs[EDCCF_NLOCS];
179 1.1 jdolecek
180 1.1 jdolecek pos2 = mca_conf_read(ma->ma_mc, ma->ma_slot, 2);
181 1.1 jdolecek pos3 = mca_conf_read(ma->ma_mc, ma->ma_slot, 3);
182 1.1 jdolecek pos4 = mca_conf_read(ma->ma_mc, ma->ma_slot, 4);
183 1.1 jdolecek
184 1.1 jdolecek /*
185 1.1 jdolecek * POS register 2: (adf pos0)
186 1.28 perry *
187 1.1 jdolecek * 7 6 5 4 3 2 1 0
188 1.1 jdolecek * \ \____/ \ \__ enable: 0=adapter disabled, 1=adapter enabled
189 1.23 wiz * \ \ \___ Primary/Alternate Port Addresses:
190 1.1 jdolecek * \ \ 0=0x3510-3517 1=0x3518-0x351f
191 1.1 jdolecek * \ \_____ DMA Arbitration Level: 0101=5 0110=6 0111=7
192 1.1 jdolecek * \ 0000=0 0001=1 0011=3 0100=4
193 1.1 jdolecek * \_________ Fairness On/Off: 1=On 0=Off
194 1.1 jdolecek *
195 1.1 jdolecek * POS register 3: (adf pos1)
196 1.28 perry *
197 1.1 jdolecek * 7 6 5 4 3 2 1 0
198 1.1 jdolecek * 0 0 \_/
199 1.1 jdolecek * \__________ DMA Burst Pacing Interval: 10=24ms 11=31ms
200 1.1 jdolecek * 01=16ms 00=Burst Disabled
201 1.1 jdolecek *
202 1.1 jdolecek * POS register 4: (adf pos2)
203 1.28 perry *
204 1.1 jdolecek * 7 6 5 4 3 2 1 0
205 1.1 jdolecek * \_/ \__ DMA Pacing Control: 1=Disabled 0=Enabled
206 1.1 jdolecek * \____ Time to Release: 1X=6ms 01=3ms 00=Immediate
207 1.1 jdolecek *
208 1.1 jdolecek * IRQ is fixed to 14 (0x0e).
209 1.1 jdolecek */
210 1.1 jdolecek
211 1.1 jdolecek switch (ma->ma_id) {
212 1.1 jdolecek case MCA_PRODUCT_IBM_ESDIC:
213 1.1 jdolecek typestr = "IBM ESDI Fixed Disk Controller";
214 1.1 jdolecek break;
215 1.1 jdolecek case MCA_PRODUCT_IBM_ESDIC_IG:
216 1.1 jdolecek typestr = "IBM Integ. ESDI Fixed Disk & Controller";
217 1.1 jdolecek break;
218 1.1 jdolecek default:
219 1.22 christos typestr = NULL;
220 1.22 christos break;
221 1.1 jdolecek }
222 1.28 perry
223 1.1 jdolecek irq = ESDIC_IRQ;
224 1.1 jdolecek iobase = (pos2 & IO_IS_ALT) ? ESDIC_IOALT : ESDIC_IOPRM;
225 1.1 jdolecek drq = (pos2 & DRQ_MASK) >> 2;
226 1.1 jdolecek
227 1.7 jdolecek printf(" slot %d irq %d drq %d: %s\n", ma->ma_slot+1,
228 1.7 jdolecek irq, drq, typestr);
229 1.6 jdolecek
230 1.1 jdolecek #ifdef DIAGNOSTIC
231 1.1 jdolecek /*
232 1.1 jdolecek * It's not strictly necessary to check this, machine configuration
233 1.23 wiz * utility uses only valid addresses.
234 1.1 jdolecek */
235 1.1 jdolecek if (drq == 2 || drq >= 8) {
236 1.1 jdolecek printf("%s: invalid DMA Arbitration Level %d\n",
237 1.1 jdolecek sc->sc_dev.dv_xname, drq);
238 1.1 jdolecek return;
239 1.1 jdolecek }
240 1.1 jdolecek #endif
241 1.1 jdolecek
242 1.7 jdolecek printf("%s: Fairness %s, Release %s, ",
243 1.1 jdolecek sc->sc_dev.dv_xname,
244 1.1 jdolecek (pos2 & FAIRNESS_ENABLE) ? "On" : "Off",
245 1.1 jdolecek (pos4 & RELEASE_1) ? "6ms"
246 1.7 jdolecek : ((pos4 & RELEASE_2) ? "3ms" : "Immediate")
247 1.7 jdolecek );
248 1.1 jdolecek if ((pos4 & PACING_CTRL_DISABLE) == 0) {
249 1.1 jdolecek static const char * const pacint[] =
250 1.1 jdolecek { "disabled", "16ms", "24ms", "31ms"};
251 1.1 jdolecek printf("DMA burst pacing interval %s\n",
252 1.1 jdolecek pacint[(pos3 & PACING_INT_MASK) >> 4]);
253 1.1 jdolecek } else
254 1.1 jdolecek printf("DMA pacing control disabled\n");
255 1.1 jdolecek
256 1.1 jdolecek sc->sc_iot = ma->ma_iot;
257 1.1 jdolecek
258 1.1 jdolecek if (bus_space_map(sc->sc_iot, iobase,
259 1.1 jdolecek ESDIC_REG_NPORTS, 0, &sc->sc_ioh)) {
260 1.1 jdolecek printf("%s: couldn't map registers\n",
261 1.1 jdolecek sc->sc_dev.dv_xname);
262 1.1 jdolecek return;
263 1.1 jdolecek }
264 1.1 jdolecek
265 1.11 jdolecek sc->sc_ih = mca_intr_establish(ma->ma_mc, irq, IPL_BIO, edc_intr, sc);
266 1.11 jdolecek if (sc->sc_ih == NULL) {
267 1.11 jdolecek printf("%s: couldn't establish interrupt handler\n",
268 1.11 jdolecek sc->sc_dev.dv_xname);
269 1.1 jdolecek return;
270 1.1 jdolecek }
271 1.1 jdolecek
272 1.11 jdolecek /* Create a MCA DMA map, used for data transfer */
273 1.1 jdolecek sc->sc_dmat = ma->ma_dmat;
274 1.11 jdolecek if ((error = mca_dmamap_create(sc->sc_dmat, MAXPHYS,
275 1.14 jdolecek BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW | MCABUS_DMA_16BIT,
276 1.12 jdolecek &sc->sc_dmamap_xfer, drq)) != 0){
277 1.11 jdolecek printf("%s: couldn't create DMA map - error %d\n",
278 1.11 jdolecek sc->sc_dev.dv_xname, error);
279 1.1 jdolecek return;
280 1.1 jdolecek }
281 1.1 jdolecek
282 1.1 jdolecek /*
283 1.1 jdolecek * Integrated ESDI controller supports only one disk, other
284 1.1 jdolecek * controllers support two disks.
285 1.1 jdolecek */
286 1.1 jdolecek if (ma->ma_id == MCA_PRODUCT_IBM_ESDIC_IG)
287 1.11 jdolecek sc->sc_maxdevs = 1;
288 1.1 jdolecek else
289 1.11 jdolecek sc->sc_maxdevs = 2;
290 1.1 jdolecek
291 1.9 jdolecek /*
292 1.9 jdolecek * Reset controller and attach individual disks. ed attach routine
293 1.9 jdolecek * uses polling so that this works with interrupts disabled.
294 1.9 jdolecek */
295 1.1 jdolecek
296 1.1 jdolecek /* Do a reset to ensure sane state after warm boot. */
297 1.1 jdolecek if (bus_space_read_1(sc->sc_iot, sc->sc_ioh, BSR) & BSR_BUSY) {
298 1.1 jdolecek /* hard reset */
299 1.1 jdolecek printf("%s: controller busy, performing hardware reset ...\n",
300 1.1 jdolecek sc->sc_dev.dv_xname);
301 1.1 jdolecek bus_space_write_1(sc->sc_iot, sc->sc_ioh, BCR,
302 1.1 jdolecek BCR_INT_ENABLE|BCR_RESET);
303 1.1 jdolecek } else {
304 1.1 jdolecek /* "SOFT" reset */
305 1.1 jdolecek edc_do_attn(sc, ATN_RESET_ATTACHMENT, DASD_DEVNO_CONTROLLER,0);
306 1.1 jdolecek }
307 1.25 drochner
308 1.9 jdolecek /*
309 1.16 jdolecek * Since interrupts are disabled, it's necessary
310 1.9 jdolecek * to detect the interrupt request and call edc_intr()
311 1.9 jdolecek * explicitly. See also edc_run_cmd().
312 1.9 jdolecek */
313 1.25 drochner while (bus_space_read_1(sc->sc_iot, sc->sc_ioh, BSR) & BSR_BUSY) {
314 1.9 jdolecek if (bus_space_read_1(sc->sc_iot, sc->sc_ioh, BSR) & BSR_INTR)
315 1.9 jdolecek edc_intr(sc);
316 1.9 jdolecek
317 1.9 jdolecek delay(100);
318 1.9 jdolecek }
319 1.1 jdolecek
320 1.11 jdolecek /* be quiet during probes */
321 1.1 jdolecek sc->sc_flags |= DASD_QUIET;
322 1.1 jdolecek
323 1.1 jdolecek /* check for attached disks */
324 1.25 drochner for (devno = 0; devno < sc->sc_maxdevs; devno++) {
325 1.11 jdolecek eda.edc_drive = devno;
326 1.29 drochner locs[EDCCF_DRIVE] = devno;
327 1.11 jdolecek sc->sc_ed[devno] =
328 1.29 drochner (void *) config_found_sm_loc(self, "edc", locs, &eda,
329 1.25 drochner NULL, edcsubmatch);
330 1.11 jdolecek
331 1.11 jdolecek /* If initialization did not succeed, NULL the pointer. */
332 1.11 jdolecek if (sc->sc_ed[devno]
333 1.11 jdolecek && (sc->sc_ed[devno]->sc_flags & EDF_INIT) == 0)
334 1.11 jdolecek sc->sc_ed[devno] = NULL;
335 1.1 jdolecek }
336 1.1 jdolecek
337 1.1 jdolecek /* enable full error dumps again */
338 1.1 jdolecek sc->sc_flags &= ~DASD_QUIET;
339 1.1 jdolecek
340 1.9 jdolecek /*
341 1.9 jdolecek * Check if there are any disks attached. If not, disestablish
342 1.9 jdolecek * the interrupt.
343 1.9 jdolecek */
344 1.25 drochner for (devno = 0; devno < sc->sc_maxdevs; devno++) {
345 1.11 jdolecek if (sc->sc_ed[devno])
346 1.9 jdolecek break;
347 1.9 jdolecek }
348 1.11 jdolecek
349 1.11 jdolecek if (devno == sc->sc_maxdevs) {
350 1.9 jdolecek printf("%s: disabling controller (no drives attached)\n",
351 1.9 jdolecek sc->sc_dev.dv_xname);
352 1.9 jdolecek mca_intr_disestablish(ma->ma_mc, sc->sc_ih);
353 1.11 jdolecek return;
354 1.9 jdolecek }
355 1.11 jdolecek
356 1.11 jdolecek /*
357 1.11 jdolecek * Run the worker thread.
358 1.11 jdolecek */
359 1.11 jdolecek config_pending_incr();
360 1.11 jdolecek kthread_create(edc_spawn_worker, (void *) sc);
361 1.1 jdolecek }
362 1.1 jdolecek
363 1.1 jdolecek void
364 1.11 jdolecek edc_add_disk(sc, ed)
365 1.1 jdolecek struct edc_mca_softc *sc;
366 1.1 jdolecek struct ed_softc *ed;
367 1.1 jdolecek {
368 1.11 jdolecek sc->sc_ed[ed->sc_devno] = ed;
369 1.1 jdolecek }
370 1.1 jdolecek
371 1.1 jdolecek static int
372 1.1 jdolecek edc_intr(arg)
373 1.1 jdolecek void *arg;
374 1.1 jdolecek {
375 1.1 jdolecek struct edc_mca_softc *sc = arg;
376 1.1 jdolecek u_int8_t isr, intr_id;
377 1.1 jdolecek u_int16_t sifr;
378 1.16 jdolecek int cmd=-1, devno;
379 1.1 jdolecek
380 1.1 jdolecek /*
381 1.1 jdolecek * Check if the interrupt was for us.
382 1.1 jdolecek */
383 1.1 jdolecek if ((bus_space_read_1(sc->sc_iot, sc->sc_ioh, BSR) & BSR_INTR) == 0)
384 1.1 jdolecek return (0);
385 1.1 jdolecek
386 1.1 jdolecek /*
387 1.1 jdolecek * Read ISR to find out interrupt type. This also clears the interrupt
388 1.1 jdolecek * condition and BSR_INTR flag. Accordings to docs interrupt ID of 0, 2
389 1.1 jdolecek * and 4 are reserved and not used.
390 1.1 jdolecek */
391 1.1 jdolecek isr = bus_space_read_1(sc->sc_iot, sc->sc_ioh, ISR);
392 1.1 jdolecek intr_id = isr & ISR_INTR_ID_MASK;
393 1.1 jdolecek
394 1.16 jdolecek #ifdef EDC_DEBUG
395 1.1 jdolecek if (intr_id == 0 || intr_id == 2 || intr_id == 4) {
396 1.1 jdolecek printf("%s: bogus interrupt id %d\n", sc->sc_dev.dv_xname,
397 1.1 jdolecek (int) intr_id);
398 1.1 jdolecek return (0);
399 1.1 jdolecek }
400 1.1 jdolecek #endif
401 1.1 jdolecek
402 1.1 jdolecek /* Get number of device whose intr this was */
403 1.1 jdolecek devno = (isr & 0xe0) >> 5;
404 1.1 jdolecek
405 1.1 jdolecek /*
406 1.1 jdolecek * Get Status block. Higher byte always says how long the status
407 1.1 jdolecek * block is, rest is device number and command code.
408 1.1 jdolecek * Check the status block length against our supported maximum length
409 1.1 jdolecek * and fetch the data.
410 1.1 jdolecek */
411 1.9 jdolecek if (bus_space_read_1(sc->sc_iot, sc->sc_ioh,BSR) & BSR_SIFR_FULL) {
412 1.1 jdolecek size_t len;
413 1.1 jdolecek int i;
414 1.1 jdolecek
415 1.1 jdolecek sifr = le16toh(bus_space_read_2(sc->sc_iot, sc->sc_ioh, SIFR));
416 1.1 jdolecek len = (sifr & 0xff00) >> 8;
417 1.9 jdolecek #ifdef DEBUG
418 1.13 sommerfe if (len > EDC_MAX_CMD_RES_LEN)
419 1.9 jdolecek panic("%s: maximum Status Length exceeded: %d > %d",
420 1.1 jdolecek sc->sc_dev.dv_xname,
421 1.13 sommerfe len, EDC_MAX_CMD_RES_LEN);
422 1.9 jdolecek #endif
423 1.1 jdolecek
424 1.1 jdolecek /* Get command code */
425 1.1 jdolecek cmd = sifr & SIFR_CMD_MASK;
426 1.1 jdolecek
427 1.1 jdolecek /* Read whole status block */
428 1.16 jdolecek sc->status_block[0] = sifr;
429 1.1 jdolecek for(i=1; i < len; i++) {
430 1.1 jdolecek while((bus_space_read_1(sc->sc_iot, sc->sc_ioh, BSR)
431 1.1 jdolecek & BSR_SIFR_FULL) == 0)
432 1.16 jdolecek ;
433 1.1 jdolecek
434 1.16 jdolecek sc->status_block[i] = le16toh(
435 1.1 jdolecek bus_space_read_2(sc->sc_iot, sc->sc_ioh, SIFR));
436 1.1 jdolecek }
437 1.16 jdolecek /* zero out rest */
438 1.16 jdolecek if (i < EDC_MAX_CMD_RES_LEN) {
439 1.16 jdolecek memset(&sc->status_block[i], 0,
440 1.16 jdolecek (EDC_MAX_CMD_RES_LEN-i)*sizeof(u_int16_t));
441 1.16 jdolecek }
442 1.1 jdolecek }
443 1.1 jdolecek
444 1.1 jdolecek switch (intr_id) {
445 1.1 jdolecek case ISR_DATA_TRANSFER_RDY:
446 1.1 jdolecek /*
447 1.11 jdolecek * Ready to do DMA. The DMA controller has already been
448 1.11 jdolecek * setup, now just kick disk controller to do the transfer.
449 1.1 jdolecek */
450 1.11 jdolecek bus_space_write_1(sc->sc_iot, sc->sc_ioh, BCR,
451 1.11 jdolecek BCR_INT_ENABLE|BCR_DMA_ENABLE);
452 1.1 jdolecek break;
453 1.16 jdolecek
454 1.1 jdolecek case ISR_COMPLETED:
455 1.1 jdolecek case ISR_COMPLETED_WITH_ECC:
456 1.1 jdolecek case ISR_COMPLETED_RETRIES:
457 1.1 jdolecek case ISR_COMPLETED_WARNING:
458 1.11 jdolecek /*
459 1.11 jdolecek * Copy device config data if appropriate. sc->sc_ed[]
460 1.11 jdolecek * entry might be NULL during probe.
461 1.11 jdolecek */
462 1.11 jdolecek if (cmd == CMD_GET_DEV_CONF && sc->sc_ed[devno]) {
463 1.16 jdolecek memcpy(sc->sc_ed[devno]->sense_data, sc->status_block,
464 1.11 jdolecek sizeof(sc->sc_ed[devno]->sense_data));
465 1.11 jdolecek }
466 1.11 jdolecek
467 1.16 jdolecek sc->sc_stat = STAT_DONE;
468 1.1 jdolecek break;
469 1.16 jdolecek
470 1.1 jdolecek case ISR_RESET_COMPLETED:
471 1.1 jdolecek case ISR_ABORT_COMPLETED:
472 1.1 jdolecek /* nothing to do */
473 1.1 jdolecek break;
474 1.16 jdolecek
475 1.16 jdolecek case ISR_ATTN_ERROR:
476 1.16 jdolecek /*
477 1.16 jdolecek * Basically, this means driver bug or something seriously
478 1.28 perry * hosed. panic rather than extending the lossage.
479 1.16 jdolecek * No status block available, so no further info.
480 1.16 jdolecek */
481 1.16 jdolecek panic("%s: dev %d: attention error",
482 1.16 jdolecek sc->sc_dev.dv_xname,
483 1.16 jdolecek devno);
484 1.16 jdolecek /* NOTREACHED */
485 1.16 jdolecek break;
486 1.16 jdolecek
487 1.1 jdolecek default:
488 1.1 jdolecek if ((sc->sc_flags & DASD_QUIET) == 0)
489 1.16 jdolecek edc_dump_status_block(sc, sc->status_block, intr_id);
490 1.1 jdolecek
491 1.16 jdolecek sc->sc_stat = STAT_ERROR;
492 1.1 jdolecek break;
493 1.1 jdolecek }
494 1.28 perry
495 1.1 jdolecek /*
496 1.1 jdolecek * Unless the interrupt is for Data Transfer Ready or
497 1.1 jdolecek * Attention Error, finish by assertion EOI. This makes
498 1.1 jdolecek * attachment aware the interrupt is processed and system
499 1.1 jdolecek * is ready to accept another one.
500 1.1 jdolecek */
501 1.1 jdolecek if (intr_id != ISR_DATA_TRANSFER_RDY && intr_id != ISR_ATTN_ERROR)
502 1.1 jdolecek edc_do_attn(sc, ATN_END_INT, devno, intr_id);
503 1.1 jdolecek
504 1.1 jdolecek /* If Read or Write Data, wakeup worker thread to finish it */
505 1.16 jdolecek if (intr_id != ISR_DATA_TRANSFER_RDY) {
506 1.16 jdolecek if (cmd == CMD_READ_DATA || cmd == CMD_WRITE_DATA)
507 1.16 jdolecek sc->sc_resblk = sc->status_block[SB_RESBLKCNT_IDX];
508 1.11 jdolecek wakeup_one(sc);
509 1.1 jdolecek }
510 1.1 jdolecek
511 1.1 jdolecek return (1);
512 1.1 jdolecek }
513 1.1 jdolecek
514 1.1 jdolecek /*
515 1.1 jdolecek * This follows the exact order for Attention Request as
516 1.1 jdolecek * written in DASD Storage Interface Specification MC (Rev 2.2).
517 1.28 perry */
518 1.1 jdolecek static int
519 1.1 jdolecek edc_do_attn(sc, attn_type, devno, intr_id)
520 1.1 jdolecek struct edc_mca_softc *sc;
521 1.1 jdolecek int attn_type, devno, intr_id;
522 1.1 jdolecek {
523 1.1 jdolecek int tries;
524 1.1 jdolecek
525 1.1 jdolecek /* 1. Disable interrupts in BCR. */
526 1.1 jdolecek bus_space_write_1(sc->sc_iot, sc->sc_ioh, BCR, 0);
527 1.1 jdolecek
528 1.9 jdolecek /*
529 1.9 jdolecek * 2. Assure NOT BUSY and NO INTERRUPT PENDING, unless acknowledging
530 1.9 jdolecek * a RESET COMPLETED interrupt.
531 1.9 jdolecek */
532 1.1 jdolecek if (intr_id != ISR_RESET_COMPLETED) {
533 1.16 jdolecek #ifdef EDC_DEBUG
534 1.16 jdolecek if (attn_type == ATN_CMD_REQ
535 1.16 jdolecek && (bus_space_read_1(sc->sc_iot, sc->sc_ioh, BSR)
536 1.16 jdolecek & BSR_INT_PENDING))
537 1.16 jdolecek panic("%s: edc int pending", sc->sc_dev.dv_xname);
538 1.16 jdolecek #endif
539 1.16 jdolecek
540 1.9 jdolecek for(tries=1; tries < EDC_ATTN_MAXTRIES; tries++) {
541 1.1 jdolecek if ((bus_space_read_1(sc->sc_iot, sc->sc_ioh, BSR)
542 1.16 jdolecek & BSR_BUSY) == 0)
543 1.1 jdolecek break;
544 1.1 jdolecek }
545 1.1 jdolecek
546 1.9 jdolecek if (tries == EDC_ATTN_MAXTRIES) {
547 1.1 jdolecek printf("%s: edc_do_attn: timeout waiting for attachment to become available\n",
548 1.9 jdolecek sc->sc_ed[devno]->sc_dev.dv_xname);
549 1.16 jdolecek return (EIO);
550 1.1 jdolecek }
551 1.1 jdolecek }
552 1.1 jdolecek
553 1.1 jdolecek /*
554 1.1 jdolecek * 3. Write proper DEVICE NUMBER and Attention number to ATN.
555 1.28 perry */
556 1.16 jdolecek bus_space_write_1(sc->sc_iot, sc->sc_ioh, ATN, attn_type | (devno<<5));
557 1.1 jdolecek
558 1.1 jdolecek /*
559 1.1 jdolecek * 4. Enable interrupts via BCR.
560 1.1 jdolecek */
561 1.1 jdolecek bus_space_write_1(sc->sc_iot, sc->sc_ioh, BCR, BCR_INT_ENABLE);
562 1.1 jdolecek
563 1.1 jdolecek return (0);
564 1.1 jdolecek }
565 1.1 jdolecek
566 1.1 jdolecek /*
567 1.1 jdolecek * Wait until command is processed, timeout after 'secs' seconds.
568 1.1 jdolecek * We use mono_time, since we don't need actual RTC, just time
569 1.1 jdolecek * interval.
570 1.1 jdolecek */
571 1.16 jdolecek static void
572 1.11 jdolecek edc_cmd_wait(sc, secs, poll)
573 1.1 jdolecek struct edc_mca_softc *sc;
574 1.11 jdolecek int secs, poll;
575 1.1 jdolecek {
576 1.16 jdolecek int val;
577 1.1 jdolecek
578 1.11 jdolecek if (!poll) {
579 1.16 jdolecek int s;
580 1.11 jdolecek
581 1.11 jdolecek /* Not polling, can sleep. Sleep until we are awakened,
582 1.11 jdolecek * but maximum secs seconds.
583 1.11 jdolecek */
584 1.16 jdolecek s = splbio();
585 1.16 jdolecek if (sc->sc_stat != STAT_DONE)
586 1.16 jdolecek (void) tsleep(sc, PRIBIO, "edcwcmd", secs * hz);
587 1.16 jdolecek splx(s);
588 1.11 jdolecek }
589 1.11 jdolecek
590 1.16 jdolecek /* Wait until the command is completely finished */
591 1.16 jdolecek while((val = bus_space_read_1(sc->sc_iot, sc->sc_ioh, BSR))
592 1.16 jdolecek & BSR_CMD_INPROGRESS) {
593 1.16 jdolecek if (poll && (val & BSR_INTR))
594 1.16 jdolecek edc_intr(sc);
595 1.1 jdolecek }
596 1.1 jdolecek }
597 1.28 perry
598 1.16 jdolecek /*
599 1.16 jdolecek * Command controller to execute specified command on a device.
600 1.16 jdolecek */
601 1.1 jdolecek int
602 1.11 jdolecek edc_run_cmd(sc, cmd, devno, cmd_args, cmd_len, poll)
603 1.1 jdolecek struct edc_mca_softc *sc;
604 1.1 jdolecek int cmd;
605 1.1 jdolecek int devno;
606 1.1 jdolecek u_int16_t cmd_args[];
607 1.11 jdolecek int cmd_len, poll;
608 1.1 jdolecek {
609 1.9 jdolecek int i, error, tries;
610 1.1 jdolecek u_int16_t cmd0;
611 1.1 jdolecek
612 1.16 jdolecek sc->sc_stat = STAT_START;
613 1.1 jdolecek
614 1.1 jdolecek /* Do Attention Request for Command Request. */
615 1.1 jdolecek if ((error = edc_do_attn(sc, ATN_CMD_REQ, devno, 0)))
616 1.1 jdolecek return (error);
617 1.1 jdolecek
618 1.1 jdolecek /*
619 1.1 jdolecek * Construct the command. The bits are like this:
620 1.1 jdolecek *
621 1.1 jdolecek * 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
622 1.28 perry * \_/ 0 0 1 0 \__/ \_____/
623 1.1 jdolecek * \ \__________/ \ \_ Command Code (see CMD_*)
624 1.1 jdolecek * \ \ \__ Device: 0 common, 7 controller
625 1.1 jdolecek * \ \__ Options: reserved, bit 10=cache bypass bit
626 1.1 jdolecek * \_ Type: 00=2B, 01=4B, 10 and 11 reserved
627 1.1 jdolecek *
628 1.1 jdolecek * We always use device 0 or 1, so difference is made only by Command
629 1.1 jdolecek * Code, Command Options and command length.
630 1.1 jdolecek */
631 1.1 jdolecek cmd0 = ((cmd_len == 4) ? (CIFR_LONG_CMD) : 0)
632 1.1 jdolecek | (devno << 5)
633 1.1 jdolecek | (cmd_args[0] << 8) | cmd;
634 1.1 jdolecek cmd_args[0] = cmd0;
635 1.28 perry
636 1.1 jdolecek /*
637 1.1 jdolecek * Write word of CMD to the CIFR. This sets "Command
638 1.1 jdolecek * Interface Register Full (CMD IN)" in BSR. Once the attachment
639 1.11 jdolecek * detects it, it reads the word and clears CMD IN. This all should
640 1.16 jdolecek * be quite fast, so don't sleep in !poll case neither.
641 1.1 jdolecek */
642 1.1 jdolecek for(i=0; i < cmd_len; i++) {
643 1.1 jdolecek bus_space_write_2(sc->sc_iot, sc->sc_ioh, CIFR,
644 1.1 jdolecek htole16(cmd_args[i]));
645 1.28 perry
646 1.16 jdolecek /* Wait until CMD IN is cleared. */
647 1.9 jdolecek tries = 0;
648 1.11 jdolecek for(; (bus_space_read_1(sc->sc_iot, sc->sc_ioh, BSR)
649 1.16 jdolecek & BSR_CIFR_FULL) && tries < 10000 ; tries++)
650 1.9 jdolecek delay(poll ? 1000 : 1);
651 1.16 jdolecek ;
652 1.1 jdolecek
653 1.16 jdolecek if (tries == 10000
654 1.16 jdolecek && bus_space_read_1(sc->sc_iot, sc->sc_ioh, BSR)
655 1.16 jdolecek & BSR_CIFR_FULL) {
656 1.11 jdolecek printf("%s: device too slow to accept command %d\n",
657 1.11 jdolecek sc->sc_dev.dv_xname, cmd);
658 1.16 jdolecek return (EIO);
659 1.11 jdolecek }
660 1.1 jdolecek }
661 1.1 jdolecek
662 1.1 jdolecek /* Wait for command to complete, but maximum 15 seconds. */
663 1.16 jdolecek edc_cmd_wait(sc, 15, poll);
664 1.1 jdolecek
665 1.16 jdolecek return ((sc->sc_stat != STAT_DONE) ? EIO : 0);
666 1.1 jdolecek }
667 1.1 jdolecek
668 1.11 jdolecek #ifdef EDC_DEBUG
669 1.1 jdolecek static const char * const edc_commands[] = {
670 1.1 jdolecek "Invalid Command",
671 1.1 jdolecek "Read Data",
672 1.1 jdolecek "Write Data",
673 1.1 jdolecek "Read Verify",
674 1.1 jdolecek "Write with Verify",
675 1.1 jdolecek "Seek",
676 1.1 jdolecek "Park Head",
677 1.1 jdolecek "Get Command Complete Status",
678 1.1 jdolecek "Get Device Status",
679 1.1 jdolecek "Get Device Configuration",
680 1.1 jdolecek "Get POS Information",
681 1.1 jdolecek "Translate RBA",
682 1.1 jdolecek "Write Attachment Buffer",
683 1.1 jdolecek "Read Attachment Buffer",
684 1.1 jdolecek "Run Diagnostic Test",
685 1.1 jdolecek "Get Diagnostic Status Block",
686 1.1 jdolecek "Get MFG Header",
687 1.1 jdolecek "Format Unit",
688 1.1 jdolecek "Format Prepare",
689 1.1 jdolecek "Set MAX RBA",
690 1.1 jdolecek "Set Power Saving Mode",
691 1.1 jdolecek "Power Conservation Command",
692 1.1 jdolecek };
693 1.1 jdolecek
694 1.1 jdolecek static const char * const edc_cmd_status[256] = {
695 1.1 jdolecek "Reserved",
696 1.1 jdolecek "Command completed successfully",
697 1.1 jdolecek "Reserved",
698 1.1 jdolecek "Command completed successfully with ECC applied",
699 1.1 jdolecek "Reserved",
700 1.1 jdolecek "Command completed successfully with retries",
701 1.1 jdolecek "Format Command partially completed", /* Status available */
702 1.1 jdolecek "Command completed successfully with ECC and retries",
703 1.1 jdolecek "Command completed with Warning", /* Command Error is available */
704 1.1 jdolecek "Aborted",
705 1.1 jdolecek "Reset completed",
706 1.1 jdolecek "Data Transfer Ready", /* No Status Block available */
707 1.1 jdolecek "Command terminated with failure", /* Device Error is available */
708 1.1 jdolecek "DMA Error", /* Retry entire command as recovery */
709 1.1 jdolecek "Command Block Error",
710 1.1 jdolecek "Attention Error (Illegal Attention Code)",
711 1.1 jdolecek /* 0x14 - 0xff reserved */
712 1.1 jdolecek };
713 1.1 jdolecek
714 1.1 jdolecek static const char * const edc_cmd_error[256] = {
715 1.1 jdolecek "No Error",
716 1.1 jdolecek "Invalid parameter in the command block",
717 1.1 jdolecek "Reserved",
718 1.1 jdolecek "Command not supported",
719 1.1 jdolecek "Command Aborted per request",
720 1.1 jdolecek "Reserved",
721 1.1 jdolecek "Command rejected", /* Attachment diagnostic failure */
722 1.1 jdolecek "Format Rejected", /* Prepare Format command is required */
723 1.1 jdolecek "Format Error (Primary Map is not readable)",
724 1.1 jdolecek "Format Error (Secondary map is not readable)",
725 1.1 jdolecek "Format Error (Diagnostic Failure)",
726 1.1 jdolecek "Format Warning (Secondary Map Overflow)",
727 1.1 jdolecek "Reserved"
728 1.1 jdolecek "Format Error (Host Checksum Error)",
729 1.1 jdolecek "Reserved",
730 1.1 jdolecek "Format Warning (Push table overflow)",
731 1.1 jdolecek "Format Warning (More pushes than allowed)",
732 1.1 jdolecek "Reserved",
733 1.1 jdolecek "Format Warning (Error during verifying)",
734 1.1 jdolecek "Invalid device number for the command",
735 1.1 jdolecek /* 0x14-0xff reserved */
736 1.1 jdolecek };
737 1.1 jdolecek
738 1.1 jdolecek static const char * const edc_dev_errors[] = {
739 1.1 jdolecek "No Error",
740 1.1 jdolecek "Seek Fault", /* Device report */
741 1.1 jdolecek "Interface Fault (Parity, Attn, or Cmd Complete Error)",
742 1.1 jdolecek "Block not found (ID not found)",
743 1.1 jdolecek "Block not found (AM not found)",
744 1.1 jdolecek "Data ECC Error (hard error)",
745 1.1 jdolecek "ID CRC Error",
746 1.1 jdolecek "RBA Out of Range",
747 1.1 jdolecek "Reserved",
748 1.1 jdolecek "Defective Block",
749 1.1 jdolecek "Reserved",
750 1.1 jdolecek "Selection Error",
751 1.1 jdolecek "Reserved",
752 1.1 jdolecek "Write Fault",
753 1.1 jdolecek "No index or sector pulse",
754 1.1 jdolecek "Device Not Ready",
755 1.1 jdolecek "Seek Error", /* Attachment report */
756 1.1 jdolecek "Bad Format",
757 1.1 jdolecek "Volume Overflow",
758 1.1 jdolecek "No Data AM Found",
759 1.8 simonb "Block not found (No ID AM or ID CRC error occurred)",
760 1.1 jdolecek "Reserved",
761 1.1 jdolecek "Reserved",
762 1.1 jdolecek "No ID found on track (ID search)",
763 1.1 jdolecek /* 0x19 - 0xff reserved */
764 1.1 jdolecek };
765 1.11 jdolecek #endif /* EDC_DEBUG */
766 1.1 jdolecek
767 1.1 jdolecek static void
768 1.11 jdolecek edc_dump_status_block(sc, status_block, intr_id)
769 1.1 jdolecek struct edc_mca_softc *sc;
770 1.11 jdolecek u_int16_t *status_block;
771 1.11 jdolecek int intr_id;
772 1.1 jdolecek {
773 1.11 jdolecek #ifdef EDC_DEBUG
774 1.16 jdolecek printf("%s: Command: %s, Status: %s (intr %d)\n",
775 1.11 jdolecek sc->sc_dev.dv_xname,
776 1.11 jdolecek edc_commands[status_block[0] & 0x1f],
777 1.16 jdolecek edc_cmd_status[SB_GET_CMD_STATUS(status_block)],
778 1.16 jdolecek intr_id
779 1.1 jdolecek );
780 1.11 jdolecek #else
781 1.16 jdolecek printf("%s: Command: %d, Status: %d (intr %d)\n",
782 1.11 jdolecek sc->sc_dev.dv_xname,
783 1.11 jdolecek status_block[0] & 0x1f,
784 1.16 jdolecek SB_GET_CMD_STATUS(status_block),
785 1.16 jdolecek intr_id
786 1.16 jdolecek );
787 1.11 jdolecek #endif
788 1.3 jdolecek printf("%s: # left blocks: %u, last processed RBA: %u\n",
789 1.11 jdolecek sc->sc_dev.dv_xname,
790 1.11 jdolecek status_block[SB_RESBLKCNT_IDX],
791 1.11 jdolecek (status_block[5] << 16) | status_block[4]);
792 1.1 jdolecek
793 1.4 jdolecek if (intr_id == ISR_COMPLETED_WARNING) {
794 1.11 jdolecek #ifdef EDC_DEBUG
795 1.1 jdolecek printf("%s: Command Error Code: %s\n",
796 1.11 jdolecek sc->sc_dev.dv_xname,
797 1.11 jdolecek edc_cmd_error[status_block[1] & 0xff]);
798 1.11 jdolecek #else
799 1.11 jdolecek printf("%s: Command Error Code: %d\n",
800 1.11 jdolecek sc->sc_dev.dv_xname,
801 1.11 jdolecek status_block[1] & 0xff);
802 1.11 jdolecek #endif
803 1.1 jdolecek }
804 1.1 jdolecek
805 1.4 jdolecek if (intr_id == ISR_CMD_FAILED) {
806 1.11 jdolecek #ifdef EDC_DEBUG
807 1.4 jdolecek char buf[100];
808 1.4 jdolecek
809 1.4 jdolecek printf("%s: Device Error Code: %s\n",
810 1.11 jdolecek sc->sc_dev.dv_xname,
811 1.11 jdolecek edc_dev_errors[status_block[2] & 0xff]);
812 1.11 jdolecek bitmask_snprintf((status_block[2] & 0xff00) >> 8,
813 1.4 jdolecek "\20"
814 1.4 jdolecek "\01SeekOrCmdComplete"
815 1.4 jdolecek "\02Track0Flag"
816 1.4 jdolecek "\03WriteFault"
817 1.4 jdolecek "\04Selected"
818 1.4 jdolecek "\05Ready"
819 1.4 jdolecek "\06Reserved0"
820 1.4 jdolecek "\07STANDBY"
821 1.4 jdolecek "\010Reserved0",
822 1.4 jdolecek buf, sizeof(buf));
823 1.4 jdolecek printf("%s: Device Status: %s\n",
824 1.11 jdolecek sc->sc_dev.dv_xname, buf);
825 1.11 jdolecek #else
826 1.11 jdolecek printf("%s: Device Error Code: %d, Device Status: %d\n",
827 1.11 jdolecek sc->sc_dev.dv_xname,
828 1.11 jdolecek status_block[2] & 0xff,
829 1.11 jdolecek (status_block[2] & 0xff00) >> 8);
830 1.11 jdolecek #endif
831 1.11 jdolecek }
832 1.11 jdolecek }
833 1.11 jdolecek
834 1.11 jdolecek static void
835 1.11 jdolecek edc_spawn_worker(arg)
836 1.11 jdolecek void *arg;
837 1.11 jdolecek {
838 1.11 jdolecek struct edc_mca_softc *sc = (struct edc_mca_softc *) arg;
839 1.11 jdolecek int error;
840 1.11 jdolecek struct proc *wrk;
841 1.11 jdolecek
842 1.11 jdolecek /* Now, everything is ready, start a kthread */
843 1.11 jdolecek if ((error = kthread_create1(edcworker, sc, &wrk,
844 1.11 jdolecek "%s", sc->sc_dev.dv_xname))) {
845 1.11 jdolecek printf("%s: cannot spawn worker thread: errno=%d\n",
846 1.11 jdolecek sc->sc_dev.dv_xname, error);
847 1.11 jdolecek panic("edc_spawn_worker");
848 1.1 jdolecek }
849 1.11 jdolecek }
850 1.11 jdolecek
851 1.11 jdolecek /*
852 1.11 jdolecek * Main worker thread function.
853 1.11 jdolecek */
854 1.11 jdolecek void
855 1.11 jdolecek edcworker(arg)
856 1.11 jdolecek void *arg;
857 1.11 jdolecek {
858 1.11 jdolecek struct edc_mca_softc *sc = (struct edc_mca_softc *) arg;
859 1.11 jdolecek struct ed_softc *ed;
860 1.11 jdolecek struct buf *bp;
861 1.16 jdolecek int i, error;
862 1.11 jdolecek
863 1.11 jdolecek config_pending_decr();
864 1.11 jdolecek
865 1.11 jdolecek for(;;) {
866 1.11 jdolecek /* Wait until awakened */
867 1.11 jdolecek (void) tsleep(sc, PRIBIO, "edcidle", 0);
868 1.11 jdolecek
869 1.11 jdolecek for(i=0; i<sc->sc_maxdevs; ) {
870 1.11 jdolecek if ((ed = sc->sc_ed[i]) == NULL) {
871 1.11 jdolecek i++;
872 1.11 jdolecek continue;
873 1.11 jdolecek }
874 1.11 jdolecek
875 1.11 jdolecek /* Is there a buf for us ? */
876 1.11 jdolecek simple_lock(&ed->sc_q_lock);
877 1.17 hannken if ((bp = BUFQ_GET(&ed->sc_q)) == NULL) {
878 1.11 jdolecek simple_unlock(&ed->sc_q_lock);
879 1.11 jdolecek i++;
880 1.11 jdolecek continue;
881 1.11 jdolecek }
882 1.11 jdolecek simple_unlock(&ed->sc_q_lock);
883 1.11 jdolecek
884 1.11 jdolecek /* Instrumentation. */
885 1.11 jdolecek disk_busy(&ed->sc_dk);
886 1.28 perry
887 1.11 jdolecek error = edc_bio(sc, ed, bp->b_data, bp->b_bcount,
888 1.11 jdolecek bp->b_rawblkno, (bp->b_flags & B_READ), 0);
889 1.11 jdolecek
890 1.11 jdolecek if (error) {
891 1.11 jdolecek bp->b_error = error;
892 1.11 jdolecek bp->b_flags |= B_ERROR;
893 1.11 jdolecek } else {
894 1.11 jdolecek /* Set resid, most commonly to zero. */
895 1.11 jdolecek bp->b_resid = sc->sc_resblk * DEV_BSIZE;
896 1.11 jdolecek }
897 1.11 jdolecek
898 1.21 mrg disk_unbusy(&ed->sc_dk, (bp->b_bcount - bp->b_resid),
899 1.21 mrg (bp->b_flags & B_READ));
900 1.11 jdolecek #if NRND > 0
901 1.11 jdolecek rnd_add_uint32(&ed->rnd_source, bp->b_blkno);
902 1.11 jdolecek #endif
903 1.11 jdolecek biodone(bp);
904 1.11 jdolecek }
905 1.11 jdolecek }
906 1.11 jdolecek }
907 1.11 jdolecek
908 1.11 jdolecek int
909 1.11 jdolecek edc_bio(struct edc_mca_softc *sc, struct ed_softc *ed, void *data,
910 1.11 jdolecek size_t bcount, daddr_t rawblkno, int isread, int poll)
911 1.11 jdolecek {
912 1.11 jdolecek u_int16_t cmd_args[4];
913 1.11 jdolecek int error=0, fl;
914 1.11 jdolecek u_int16_t track;
915 1.11 jdolecek u_int16_t cyl;
916 1.11 jdolecek u_int8_t head;
917 1.11 jdolecek u_int8_t sector;
918 1.11 jdolecek
919 1.11 jdolecek mca_disk_busy();
920 1.11 jdolecek
921 1.11 jdolecek /* set WAIT and R/W flag appropriately for the DMA transfer */
922 1.11 jdolecek fl = ((poll) ? BUS_DMA_NOWAIT : BUS_DMA_WAITOK)
923 1.11 jdolecek | ((isread) ? BUS_DMA_READ : BUS_DMA_WRITE);
924 1.11 jdolecek
925 1.11 jdolecek /* Load the buffer for DMA transfer. */
926 1.11 jdolecek if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_dmamap_xfer, data,
927 1.11 jdolecek bcount, NULL, BUS_DMA_STREAMING|fl))) {
928 1.11 jdolecek printf("%s: ed_bio: unable to load DMA buffer - error %d\n",
929 1.11 jdolecek ed->sc_dev.dv_xname, error);
930 1.11 jdolecek goto out;
931 1.11 jdolecek }
932 1.11 jdolecek
933 1.11 jdolecek bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap_xfer, 0,
934 1.11 jdolecek bcount, (isread) ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
935 1.28 perry
936 1.11 jdolecek track = rawblkno / ed->sectors;
937 1.11 jdolecek head = track % ed->heads;
938 1.11 jdolecek cyl = track / ed->heads;
939 1.11 jdolecek sector = rawblkno % ed->sectors;
940 1.11 jdolecek
941 1.11 jdolecek /* Read or Write Data command */
942 1.11 jdolecek cmd_args[0] = 2; /* Options 0000010 */
943 1.11 jdolecek cmd_args[1] = bcount / DEV_BSIZE;
944 1.11 jdolecek cmd_args[2] = ((cyl & 0x1f) << 11) | (head << 5) | sector;
945 1.11 jdolecek cmd_args[3] = ((cyl & 0x3E0) >> 5);
946 1.11 jdolecek error = edc_run_cmd(sc,
947 1.11 jdolecek (isread) ? CMD_READ_DATA : CMD_WRITE_DATA,
948 1.11 jdolecek ed->sc_devno, cmd_args, 4, poll);
949 1.11 jdolecek
950 1.11 jdolecek /* Sync the DMA memory */
951 1.11 jdolecek if (!error) {
952 1.11 jdolecek bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap_xfer, 0, bcount,
953 1.11 jdolecek (isread)? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
954 1.11 jdolecek }
955 1.11 jdolecek
956 1.11 jdolecek /* We are done, unload buffer from DMA map */
957 1.11 jdolecek bus_dmamap_unload(sc->sc_dmat, sc->sc_dmamap_xfer);
958 1.11 jdolecek
959 1.11 jdolecek out:
960 1.11 jdolecek mca_disk_unbusy();
961 1.11 jdolecek
962 1.11 jdolecek return (error);
963 1.1 jdolecek }
964