Home | History | Annotate | Line # | Download | only in mca
edc_mca.c revision 1.39
      1  1.39    cegger /*	$NetBSD: edc_mca.c,v 1.39 2008/04/08 20:41:00 cegger Exp $	*/
      2   1.1  jdolecek 
      3   1.1  jdolecek /*
      4   1.1  jdolecek  * Copyright (c) 2001 The NetBSD Foundation, Inc.
      5   1.1  jdolecek  *
      6   1.1  jdolecek  * This code is derived from software contributed to The NetBSD Foundation
      7   1.1  jdolecek  * by Jaromir Dolecek.
      8   1.1  jdolecek  *
      9   1.1  jdolecek  * Redistribution and use in source and binary forms, with or without
     10   1.1  jdolecek  * modification, are permitted provided that the following conditions
     11   1.1  jdolecek  * are met:
     12   1.1  jdolecek  * 1. Redistributions of source code must retain the above copyright
     13   1.1  jdolecek  *    notice, this list of conditions and the following disclaimer.
     14   1.1  jdolecek  * 2. Redistributions in binary form must reproduce the above copyright
     15   1.1  jdolecek  *    notice, this list of conditions and the following disclaimer in the
     16   1.1  jdolecek  *    documentation and/or other materials provided with the distribution.
     17   1.1  jdolecek  * 3. All advertising materials mentioning features or use of this software
     18   1.1  jdolecek  *    must display the following acknowledgement:
     19   1.1  jdolecek  *        This product includes software developed by the NetBSD
     20   1.1  jdolecek  *        Foundation, Inc. and its contributors.
     21   1.1  jdolecek  * 4. The name of the author may not be used to endorse or promote products
     22   1.1  jdolecek  *    derived from this software without specific prior written permission.
     23   1.1  jdolecek  *
     24   1.1  jdolecek  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     25   1.1  jdolecek  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     26   1.1  jdolecek  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     27   1.1  jdolecek  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     28   1.1  jdolecek  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     29   1.1  jdolecek  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     30   1.1  jdolecek  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     31   1.1  jdolecek  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     32   1.1  jdolecek  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     33   1.1  jdolecek  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     34   1.1  jdolecek  */
     35   1.1  jdolecek 
     36   1.1  jdolecek /*
     37   1.1  jdolecek  * Driver for MCA ESDI controllers and disks conforming to IBM DASD
     38   1.1  jdolecek  * spec.
     39   1.1  jdolecek  *
     40   1.1  jdolecek  * The driver was written with DASD Storage Interface Specification
     41   1.1  jdolecek  * for MCA rev. 2.2 in hands, thanks to Scott Telford <st (at) epcc.ed.ac.uk>.
     42   1.1  jdolecek  *
     43   1.1  jdolecek  * TODO:
     44   1.1  jdolecek  * - improve error recovery
     45  1.11  jdolecek  *   Issue soft reset on error or timeout?
     46  1.11  jdolecek  * - test with > 1 disk (this is supported by some controllers)
     47   1.1  jdolecek  * - test with > 1 ESDI controller in machine; shared interrupts
     48   1.1  jdolecek  *   necessary for this to work should be supported - edc_intr() specifically
     49   1.1  jdolecek  *   checks if the interrupt is for this controller
     50   1.1  jdolecek  */
     51  1.10     lukem 
     52  1.10     lukem #include <sys/cdefs.h>
     53  1.39    cegger __KERNEL_RCSID(0, "$NetBSD: edc_mca.c,v 1.39 2008/04/08 20:41:00 cegger Exp $");
     54   1.1  jdolecek 
     55   1.1  jdolecek #include "rnd.h"
     56   1.1  jdolecek 
     57   1.1  jdolecek #include <sys/param.h>
     58   1.1  jdolecek #include <sys/systm.h>
     59  1.26      yamt #include <sys/buf.h>
     60  1.26      yamt #include <sys/bufq.h>
     61   1.1  jdolecek #include <sys/errno.h>
     62   1.1  jdolecek #include <sys/device.h>
     63   1.1  jdolecek #include <sys/malloc.h>
     64   1.1  jdolecek #include <sys/endian.h>
     65   1.1  jdolecek #include <sys/disklabel.h>
     66   1.1  jdolecek #include <sys/disk.h>
     67   1.1  jdolecek #include <sys/syslog.h>
     68   1.1  jdolecek #include <sys/proc.h>
     69   1.1  jdolecek #include <sys/vnode.h>
     70   1.1  jdolecek #include <sys/kernel.h>
     71  1.11  jdolecek #include <sys/kthread.h>
     72   1.1  jdolecek #if NRND > 0
     73   1.1  jdolecek #include <sys/rnd.h>
     74   1.1  jdolecek #endif
     75   1.1  jdolecek 
     76  1.38        ad #include <sys/bus.h>
     77  1.38        ad #include <sys/intr.h>
     78   1.1  jdolecek 
     79   1.1  jdolecek #include <dev/mca/mcareg.h>
     80   1.1  jdolecek #include <dev/mca/mcavar.h>
     81   1.1  jdolecek #include <dev/mca/mcadevs.h>
     82   1.1  jdolecek 
     83   1.1  jdolecek #include <dev/mca/edcreg.h>
     84   1.1  jdolecek #include <dev/mca/edvar.h>
     85   1.1  jdolecek #include <dev/mca/edcvar.h>
     86   1.1  jdolecek 
     87  1.25  drochner #include "locators.h"
     88  1.25  drochner 
     89   1.9  jdolecek #define EDC_ATTN_MAXTRIES	10000	/* How many times check for unbusy */
     90  1.11  jdolecek #define EDC_MAX_CMD_RES_LEN	8
     91   1.9  jdolecek 
     92   1.1  jdolecek struct edc_mca_softc {
     93   1.1  jdolecek 	struct device sc_dev;
     94   1.1  jdolecek 
     95   1.1  jdolecek 	bus_space_tag_t	sc_iot;
     96   1.1  jdolecek 	bus_space_handle_t sc_ioh;
     97   1.1  jdolecek 
     98  1.11  jdolecek 	/* DMA related stuff */
     99   1.1  jdolecek 	bus_dma_tag_t sc_dmat;		/* DMA tag as passed by parent */
    100  1.11  jdolecek 	bus_dmamap_t  sc_dmamap_xfer;	/* transfer dma map */
    101   1.1  jdolecek 
    102   1.1  jdolecek 	void	*sc_ih;				/* interrupt handle */
    103   1.1  jdolecek 
    104   1.1  jdolecek 	int	sc_flags;
    105   1.1  jdolecek #define	DASD_QUIET	0x01		/* don't dump cmd error info */
    106  1.11  jdolecek 
    107   1.9  jdolecek #define DASD_MAXDEVS	8
    108   1.1  jdolecek 	struct ed_softc *sc_ed[DASD_MAXDEVS];
    109  1.11  jdolecek 	int sc_maxdevs;			/* max number of disks attached to this
    110  1.11  jdolecek 					 * controller */
    111  1.11  jdolecek 
    112  1.11  jdolecek 	/* I/O results variables */
    113  1.16  jdolecek 	volatile int sc_stat;
    114  1.16  jdolecek #define	STAT_START	0
    115  1.16  jdolecek #define	STAT_ERROR	1
    116  1.16  jdolecek #define	STAT_DONE	2
    117  1.11  jdolecek 	volatile int sc_resblk;		/* residual block count */
    118  1.16  jdolecek 
    119  1.16  jdolecek 	/* CMD status block - only set & used in edc_intr() */
    120  1.16  jdolecek 	u_int16_t status_block[EDC_MAX_CMD_RES_LEN];
    121   1.1  jdolecek };
    122   1.1  jdolecek 
    123  1.27     perry int	edc_mca_probe(struct device *, struct cfdata *, void *);
    124  1.27     perry void	edc_mca_attach(struct device *, struct device *, void *);
    125   1.1  jdolecek 
    126  1.19   thorpej CFATTACH_DECL(edc_mca, sizeof(struct edc_mca_softc),
    127  1.20   thorpej     edc_mca_probe, edc_mca_attach, NULL, NULL);
    128   1.1  jdolecek 
    129  1.27     perry static int	edc_intr(void *);
    130  1.27     perry static void	edc_dump_status_block(struct edc_mca_softc *,
    131  1.27     perry 		    u_int16_t *, int);
    132  1.27     perry static int	edc_do_attn(struct edc_mca_softc *, int, int, int);
    133  1.27     perry static void	edc_cmd_wait(struct edc_mca_softc *, int, int);
    134  1.27     perry static void	edcworker(void *);
    135   1.1  jdolecek 
    136   1.1  jdolecek int
    137  1.35  christos edc_mca_probe(struct device *parent, struct cfdata *match,
    138  1.34  christos     void *aux)
    139   1.1  jdolecek {
    140   1.1  jdolecek 	struct mca_attach_args *ma = aux;
    141   1.1  jdolecek 
    142   1.1  jdolecek 	switch (ma->ma_id) {
    143   1.1  jdolecek 	case MCA_PRODUCT_IBM_ESDIC:
    144   1.1  jdolecek 	case MCA_PRODUCT_IBM_ESDIC_IG:
    145   1.1  jdolecek 		return (1);
    146   1.1  jdolecek 	default:
    147   1.1  jdolecek 		return (0);
    148   1.1  jdolecek 	}
    149   1.1  jdolecek }
    150   1.1  jdolecek 
    151   1.1  jdolecek void
    152  1.35  christos edc_mca_attach(struct device *parent, struct device *self, void *aux)
    153   1.1  jdolecek {
    154  1.33   thorpej 	struct edc_mca_softc *sc = device_private(self);
    155   1.1  jdolecek 	struct mca_attach_args *ma = aux;
    156  1.11  jdolecek 	struct ed_attach_args eda;
    157   1.1  jdolecek 	int pos2, pos3, pos4;
    158   1.1  jdolecek 	int irq, drq, iobase;
    159   1.1  jdolecek 	const char *typestr;
    160  1.11  jdolecek 	int devno, error;
    161  1.29  drochner 	int locs[EDCCF_NLOCS];
    162   1.1  jdolecek 
    163   1.1  jdolecek 	pos2 = mca_conf_read(ma->ma_mc, ma->ma_slot, 2);
    164   1.1  jdolecek 	pos3 = mca_conf_read(ma->ma_mc, ma->ma_slot, 3);
    165   1.1  jdolecek 	pos4 = mca_conf_read(ma->ma_mc, ma->ma_slot, 4);
    166   1.1  jdolecek 
    167   1.1  jdolecek 	/*
    168   1.1  jdolecek 	 * POS register 2: (adf pos0)
    169  1.28     perry 	 *
    170   1.1  jdolecek 	 * 7 6 5 4 3 2 1 0
    171   1.1  jdolecek 	 *   \ \____/  \ \__ enable: 0=adapter disabled, 1=adapter enabled
    172  1.23       wiz 	 *    \     \   \___ Primary/Alternate Port Addresses:
    173   1.1  jdolecek 	 *     \     \		0=0x3510-3517 1=0x3518-0x351f
    174   1.1  jdolecek 	 *      \     \_____ DMA Arbitration Level: 0101=5 0110=6 0111=7
    175   1.1  jdolecek 	 *       \              0000=0 0001=1 0011=3 0100=4
    176   1.1  jdolecek 	 *        \_________ Fairness On/Off: 1=On 0=Off
    177   1.1  jdolecek 	 *
    178   1.1  jdolecek 	 * POS register 3: (adf pos1)
    179  1.28     perry 	 *
    180   1.1  jdolecek 	 * 7 6 5 4 3 2 1 0
    181   1.1  jdolecek 	 * 0 0 \_/
    182   1.1  jdolecek 	 *       \__________ DMA Burst Pacing Interval: 10=24ms 11=31ms
    183   1.1  jdolecek 	 *                     01=16ms 00=Burst Disabled
    184   1.1  jdolecek 	 *
    185   1.1  jdolecek 	 * POS register 4: (adf pos2)
    186  1.28     perry 	 *
    187   1.1  jdolecek 	 * 7 6 5 4 3 2 1 0
    188   1.1  jdolecek 	 *           \_/ \__ DMA Pacing Control: 1=Disabled 0=Enabled
    189   1.1  jdolecek 	 *             \____ Time to Release: 1X=6ms 01=3ms 00=Immediate
    190   1.1  jdolecek 	 *
    191   1.1  jdolecek 	 * IRQ is fixed to 14 (0x0e).
    192   1.1  jdolecek 	 */
    193   1.1  jdolecek 
    194   1.1  jdolecek 	switch (ma->ma_id) {
    195   1.1  jdolecek 	case MCA_PRODUCT_IBM_ESDIC:
    196   1.1  jdolecek 		typestr = "IBM ESDI Fixed Disk Controller";
    197   1.1  jdolecek 		break;
    198   1.1  jdolecek 	case MCA_PRODUCT_IBM_ESDIC_IG:
    199   1.1  jdolecek 		typestr = "IBM Integ. ESDI Fixed Disk & Controller";
    200   1.1  jdolecek 		break;
    201   1.1  jdolecek 	default:
    202  1.22  christos 		typestr = NULL;
    203  1.22  christos 		break;
    204   1.1  jdolecek 	}
    205  1.28     perry 
    206   1.1  jdolecek 	irq = ESDIC_IRQ;
    207   1.1  jdolecek 	iobase = (pos2 & IO_IS_ALT) ? ESDIC_IOALT : ESDIC_IOPRM;
    208   1.1  jdolecek 	drq = (pos2 & DRQ_MASK) >> 2;
    209   1.1  jdolecek 
    210   1.7  jdolecek 	printf(" slot %d irq %d drq %d: %s\n", ma->ma_slot+1,
    211   1.7  jdolecek 		irq, drq, typestr);
    212   1.6  jdolecek 
    213   1.1  jdolecek #ifdef DIAGNOSTIC
    214   1.1  jdolecek 	/*
    215   1.1  jdolecek 	 * It's not strictly necessary to check this, machine configuration
    216  1.23       wiz 	 * utility uses only valid addresses.
    217   1.1  jdolecek 	 */
    218   1.1  jdolecek 	if (drq == 2 || drq >= 8) {
    219  1.39    cegger 		aprint_error_dev(&sc->sc_dev, "invalid DMA Arbitration Level %d\n", drq);
    220   1.1  jdolecek 		return;
    221   1.1  jdolecek 	}
    222   1.1  jdolecek #endif
    223   1.1  jdolecek 
    224   1.7  jdolecek 	printf("%s: Fairness %s, Release %s, ",
    225  1.39    cegger 		device_xname(&sc->sc_dev),
    226   1.1  jdolecek 		(pos2 & FAIRNESS_ENABLE) ? "On" : "Off",
    227   1.1  jdolecek 		(pos4 & RELEASE_1) ? "6ms"
    228   1.7  jdolecek 				: ((pos4 & RELEASE_2) ? "3ms" : "Immediate")
    229   1.7  jdolecek 		);
    230   1.1  jdolecek 	if ((pos4 & PACING_CTRL_DISABLE) == 0) {
    231   1.1  jdolecek 		static const char * const pacint[] =
    232   1.1  jdolecek 			{ "disabled", "16ms", "24ms", "31ms"};
    233   1.1  jdolecek 		printf("DMA burst pacing interval %s\n",
    234   1.1  jdolecek 			pacint[(pos3 & PACING_INT_MASK) >> 4]);
    235   1.1  jdolecek 	} else
    236   1.1  jdolecek 		printf("DMA pacing control disabled\n");
    237   1.1  jdolecek 
    238   1.1  jdolecek 	sc->sc_iot = ma->ma_iot;
    239   1.1  jdolecek 
    240   1.1  jdolecek 	if (bus_space_map(sc->sc_iot, iobase,
    241   1.1  jdolecek 	    ESDIC_REG_NPORTS, 0, &sc->sc_ioh)) {
    242  1.39    cegger 		aprint_error_dev(&sc->sc_dev, "couldn't map registers\n");
    243   1.1  jdolecek 		return;
    244   1.1  jdolecek 	}
    245   1.1  jdolecek 
    246  1.11  jdolecek 	sc->sc_ih = mca_intr_establish(ma->ma_mc, irq, IPL_BIO, edc_intr, sc);
    247  1.11  jdolecek 	if (sc->sc_ih == NULL) {
    248  1.39    cegger 		aprint_error_dev(&sc->sc_dev, "couldn't establish interrupt handler\n");
    249   1.1  jdolecek 		return;
    250   1.1  jdolecek 	}
    251   1.1  jdolecek 
    252  1.11  jdolecek 	/* Create a MCA DMA map, used for data transfer */
    253   1.1  jdolecek 	sc->sc_dmat = ma->ma_dmat;
    254  1.11  jdolecek 	if ((error = mca_dmamap_create(sc->sc_dmat, MAXPHYS,
    255  1.14  jdolecek 	    BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW | MCABUS_DMA_16BIT,
    256  1.12  jdolecek 	    &sc->sc_dmamap_xfer, drq)) != 0){
    257  1.39    cegger 		aprint_error_dev(&sc->sc_dev, "couldn't create DMA map - error %d\n", error);
    258   1.1  jdolecek 		return;
    259   1.1  jdolecek 	}
    260   1.1  jdolecek 
    261   1.1  jdolecek 	/*
    262   1.1  jdolecek 	 * Integrated ESDI controller supports only one disk, other
    263   1.1  jdolecek 	 * controllers support two disks.
    264   1.1  jdolecek 	 */
    265   1.1  jdolecek 	if (ma->ma_id == MCA_PRODUCT_IBM_ESDIC_IG)
    266  1.11  jdolecek 		sc->sc_maxdevs = 1;
    267   1.1  jdolecek 	else
    268  1.11  jdolecek 		sc->sc_maxdevs = 2;
    269   1.1  jdolecek 
    270   1.9  jdolecek 	/*
    271   1.9  jdolecek 	 * Reset controller and attach individual disks. ed attach routine
    272   1.9  jdolecek 	 * uses polling so that this works with interrupts disabled.
    273   1.9  jdolecek 	 */
    274   1.1  jdolecek 
    275   1.1  jdolecek 	/* Do a reset to ensure sane state after warm boot. */
    276   1.1  jdolecek 	if (bus_space_read_1(sc->sc_iot, sc->sc_ioh, BSR) & BSR_BUSY) {
    277   1.1  jdolecek 		/* hard reset */
    278   1.1  jdolecek 		printf("%s: controller busy, performing hardware reset ...\n",
    279  1.39    cegger 			device_xname(&sc->sc_dev));
    280   1.1  jdolecek 		bus_space_write_1(sc->sc_iot, sc->sc_ioh, BCR,
    281   1.1  jdolecek 			BCR_INT_ENABLE|BCR_RESET);
    282   1.1  jdolecek 	} else {
    283   1.1  jdolecek 		/* "SOFT" reset */
    284   1.1  jdolecek 		edc_do_attn(sc, ATN_RESET_ATTACHMENT, DASD_DEVNO_CONTROLLER,0);
    285   1.1  jdolecek 	}
    286  1.25  drochner 
    287   1.9  jdolecek 	/*
    288  1.16  jdolecek 	 * Since interrupts are disabled, it's necessary
    289   1.9  jdolecek 	 * to detect the interrupt request and call edc_intr()
    290   1.9  jdolecek 	 * explicitly. See also edc_run_cmd().
    291   1.9  jdolecek 	 */
    292  1.25  drochner 	while (bus_space_read_1(sc->sc_iot, sc->sc_ioh, BSR) & BSR_BUSY) {
    293   1.9  jdolecek 		if (bus_space_read_1(sc->sc_iot, sc->sc_ioh, BSR) & BSR_INTR)
    294   1.9  jdolecek 			edc_intr(sc);
    295   1.9  jdolecek 
    296   1.9  jdolecek 		delay(100);
    297   1.9  jdolecek 	}
    298   1.1  jdolecek 
    299  1.11  jdolecek 	/* be quiet during probes */
    300   1.1  jdolecek 	sc->sc_flags |= DASD_QUIET;
    301   1.1  jdolecek 
    302   1.1  jdolecek 	/* check for attached disks */
    303  1.25  drochner 	for (devno = 0; devno < sc->sc_maxdevs; devno++) {
    304  1.11  jdolecek 		eda.edc_drive = devno;
    305  1.29  drochner 		locs[EDCCF_DRIVE] = devno;
    306  1.11  jdolecek 		sc->sc_ed[devno] =
    307  1.29  drochner 			(void *) config_found_sm_loc(self, "edc", locs, &eda,
    308  1.30  drochner 						     NULL, config_stdsubmatch);
    309  1.11  jdolecek 
    310  1.11  jdolecek 		/* If initialization did not succeed, NULL the pointer. */
    311  1.11  jdolecek 		if (sc->sc_ed[devno]
    312  1.11  jdolecek 		    && (sc->sc_ed[devno]->sc_flags & EDF_INIT) == 0)
    313  1.11  jdolecek 			sc->sc_ed[devno] = NULL;
    314   1.1  jdolecek 	}
    315   1.1  jdolecek 
    316   1.1  jdolecek 	/* enable full error dumps again */
    317   1.1  jdolecek 	sc->sc_flags &= ~DASD_QUIET;
    318   1.1  jdolecek 
    319   1.9  jdolecek 	/*
    320   1.9  jdolecek 	 * Check if there are any disks attached. If not, disestablish
    321   1.9  jdolecek 	 * the interrupt.
    322   1.9  jdolecek 	 */
    323  1.25  drochner 	for (devno = 0; devno < sc->sc_maxdevs; devno++) {
    324  1.11  jdolecek 		if (sc->sc_ed[devno])
    325   1.9  jdolecek 			break;
    326   1.9  jdolecek 	}
    327  1.11  jdolecek 
    328  1.11  jdolecek 	if (devno == sc->sc_maxdevs) {
    329   1.9  jdolecek 		printf("%s: disabling controller (no drives attached)\n",
    330  1.39    cegger 			device_xname(&sc->sc_dev));
    331   1.9  jdolecek 		mca_intr_disestablish(ma->ma_mc, sc->sc_ih);
    332  1.11  jdolecek 		return;
    333   1.9  jdolecek 	}
    334  1.11  jdolecek 
    335  1.11  jdolecek 	/*
    336  1.11  jdolecek 	 * Run the worker thread.
    337  1.11  jdolecek 	 */
    338  1.11  jdolecek 	config_pending_incr();
    339  1.36        ad 	if ((error = kthread_create(PRI_NONE, 0, NULL, edcworker, sc, NULL,
    340  1.39    cegger 	    "%s", device_xname(&sc->sc_dev)))) {
    341  1.39    cegger 		aprint_error_dev(&sc->sc_dev, "cannot spawn worker thread: errno=%d\n", error);
    342  1.36        ad 		panic("edc_mca_attach");
    343  1.36        ad 	}
    344   1.1  jdolecek }
    345   1.1  jdolecek 
    346   1.1  jdolecek void
    347  1.34  christos edc_add_disk(struct edc_mca_softc *sc, struct ed_softc *ed)
    348   1.1  jdolecek {
    349  1.11  jdolecek 	sc->sc_ed[ed->sc_devno] = ed;
    350   1.1  jdolecek }
    351   1.1  jdolecek 
    352   1.1  jdolecek static int
    353  1.34  christos edc_intr(void *arg)
    354   1.1  jdolecek {
    355   1.1  jdolecek 	struct edc_mca_softc *sc = arg;
    356   1.1  jdolecek 	u_int8_t isr, intr_id;
    357   1.1  jdolecek 	u_int16_t sifr;
    358  1.16  jdolecek 	int cmd=-1, devno;
    359   1.1  jdolecek 
    360   1.1  jdolecek 	/*
    361   1.1  jdolecek 	 * Check if the interrupt was for us.
    362   1.1  jdolecek 	 */
    363   1.1  jdolecek 	if ((bus_space_read_1(sc->sc_iot, sc->sc_ioh, BSR) & BSR_INTR) == 0)
    364   1.1  jdolecek 		return (0);
    365   1.1  jdolecek 
    366   1.1  jdolecek 	/*
    367   1.1  jdolecek 	 * Read ISR to find out interrupt type. This also clears the interrupt
    368   1.1  jdolecek 	 * condition and BSR_INTR flag. Accordings to docs interrupt ID of 0, 2
    369   1.1  jdolecek 	 * and 4 are reserved and not used.
    370   1.1  jdolecek 	 */
    371   1.1  jdolecek 	isr = bus_space_read_1(sc->sc_iot, sc->sc_ioh, ISR);
    372   1.1  jdolecek 	intr_id = isr & ISR_INTR_ID_MASK;
    373   1.1  jdolecek 
    374  1.16  jdolecek #ifdef EDC_DEBUG
    375   1.1  jdolecek 	if (intr_id == 0 || intr_id == 2 || intr_id == 4) {
    376  1.39    cegger 		aprint_error_dev(&sc->sc_dev, "bogus interrupt id %d\n",
    377   1.1  jdolecek 			(int) intr_id);
    378   1.1  jdolecek 		return (0);
    379   1.1  jdolecek 	}
    380   1.1  jdolecek #endif
    381   1.1  jdolecek 
    382   1.1  jdolecek 	/* Get number of device whose intr this was */
    383   1.1  jdolecek 	devno = (isr & 0xe0) >> 5;
    384   1.1  jdolecek 
    385   1.1  jdolecek 	/*
    386   1.1  jdolecek 	 * Get Status block. Higher byte always says how long the status
    387   1.1  jdolecek 	 * block is, rest is device number and command code.
    388   1.1  jdolecek 	 * Check the status block length against our supported maximum length
    389   1.1  jdolecek 	 * and fetch the data.
    390   1.1  jdolecek 	 */
    391   1.9  jdolecek 	if (bus_space_read_1(sc->sc_iot, sc->sc_ioh,BSR) & BSR_SIFR_FULL) {
    392   1.1  jdolecek 		size_t len;
    393   1.1  jdolecek 		int i;
    394   1.1  jdolecek 
    395   1.1  jdolecek 		sifr = le16toh(bus_space_read_2(sc->sc_iot, sc->sc_ioh, SIFR));
    396   1.1  jdolecek 		len = (sifr & 0xff00) >> 8;
    397   1.9  jdolecek #ifdef DEBUG
    398  1.13  sommerfe 		if (len > EDC_MAX_CMD_RES_LEN)
    399   1.9  jdolecek 			panic("%s: maximum Status Length exceeded: %d > %d",
    400  1.39    cegger 				device_xname(&sc->sc_dev),
    401  1.13  sommerfe 				len, EDC_MAX_CMD_RES_LEN);
    402   1.9  jdolecek #endif
    403   1.1  jdolecek 
    404   1.1  jdolecek 		/* Get command code */
    405   1.1  jdolecek 		cmd = sifr & SIFR_CMD_MASK;
    406   1.1  jdolecek 
    407   1.1  jdolecek 		/* Read whole status block */
    408  1.16  jdolecek 		sc->status_block[0] = sifr;
    409   1.1  jdolecek 		for(i=1; i < len; i++) {
    410   1.1  jdolecek 			while((bus_space_read_1(sc->sc_iot, sc->sc_ioh, BSR)
    411   1.1  jdolecek 				& BSR_SIFR_FULL) == 0)
    412  1.16  jdolecek 				;
    413   1.1  jdolecek 
    414  1.16  jdolecek 			sc->status_block[i] = le16toh(
    415   1.1  jdolecek 				bus_space_read_2(sc->sc_iot, sc->sc_ioh, SIFR));
    416   1.1  jdolecek 		}
    417  1.16  jdolecek 		/* zero out rest */
    418  1.16  jdolecek 		if (i < EDC_MAX_CMD_RES_LEN) {
    419  1.16  jdolecek 			memset(&sc->status_block[i], 0,
    420  1.16  jdolecek 				(EDC_MAX_CMD_RES_LEN-i)*sizeof(u_int16_t));
    421  1.16  jdolecek 		}
    422   1.1  jdolecek 	}
    423   1.1  jdolecek 
    424   1.1  jdolecek 	switch (intr_id) {
    425   1.1  jdolecek 	case ISR_DATA_TRANSFER_RDY:
    426   1.1  jdolecek 		/*
    427  1.11  jdolecek 		 * Ready to do DMA. The DMA controller has already been
    428  1.11  jdolecek 		 * setup, now just kick disk controller to do the transfer.
    429   1.1  jdolecek 		 */
    430  1.11  jdolecek 		bus_space_write_1(sc->sc_iot, sc->sc_ioh, BCR,
    431  1.11  jdolecek 			BCR_INT_ENABLE|BCR_DMA_ENABLE);
    432   1.1  jdolecek 		break;
    433  1.16  jdolecek 
    434   1.1  jdolecek 	case ISR_COMPLETED:
    435   1.1  jdolecek 	case ISR_COMPLETED_WITH_ECC:
    436   1.1  jdolecek 	case ISR_COMPLETED_RETRIES:
    437   1.1  jdolecek 	case ISR_COMPLETED_WARNING:
    438  1.11  jdolecek 		/*
    439  1.11  jdolecek 		 * Copy device config data if appropriate. sc->sc_ed[]
    440  1.11  jdolecek 		 * entry might be NULL during probe.
    441  1.11  jdolecek 		 */
    442  1.11  jdolecek 		if (cmd == CMD_GET_DEV_CONF && sc->sc_ed[devno]) {
    443  1.16  jdolecek 			memcpy(sc->sc_ed[devno]->sense_data, sc->status_block,
    444  1.11  jdolecek 				sizeof(sc->sc_ed[devno]->sense_data));
    445  1.11  jdolecek 		}
    446  1.11  jdolecek 
    447  1.16  jdolecek 		sc->sc_stat = STAT_DONE;
    448   1.1  jdolecek 		break;
    449  1.16  jdolecek 
    450   1.1  jdolecek 	case ISR_RESET_COMPLETED:
    451   1.1  jdolecek 	case ISR_ABORT_COMPLETED:
    452   1.1  jdolecek 		/* nothing to do */
    453   1.1  jdolecek 		break;
    454  1.16  jdolecek 
    455  1.16  jdolecek 	case ISR_ATTN_ERROR:
    456  1.16  jdolecek 		/*
    457  1.16  jdolecek 		 * Basically, this means driver bug or something seriously
    458  1.28     perry 		 * hosed. panic rather than extending the lossage.
    459  1.16  jdolecek 		 * No status block available, so no further info.
    460  1.16  jdolecek 		 */
    461  1.16  jdolecek 		panic("%s: dev %d: attention error",
    462  1.39    cegger 			device_xname(&sc->sc_dev),
    463  1.16  jdolecek 			devno);
    464  1.16  jdolecek 		/* NOTREACHED */
    465  1.16  jdolecek 		break;
    466  1.16  jdolecek 
    467   1.1  jdolecek 	default:
    468   1.1  jdolecek 		if ((sc->sc_flags & DASD_QUIET) == 0)
    469  1.16  jdolecek 			edc_dump_status_block(sc, sc->status_block, intr_id);
    470   1.1  jdolecek 
    471  1.16  jdolecek 		sc->sc_stat = STAT_ERROR;
    472   1.1  jdolecek 		break;
    473   1.1  jdolecek 	}
    474  1.28     perry 
    475   1.1  jdolecek 	/*
    476   1.1  jdolecek 	 * Unless the interrupt is for Data Transfer Ready or
    477   1.1  jdolecek 	 * Attention Error, finish by assertion EOI. This makes
    478   1.1  jdolecek 	 * attachment aware the interrupt is processed and system
    479   1.1  jdolecek 	 * is ready to accept another one.
    480   1.1  jdolecek 	 */
    481   1.1  jdolecek 	if (intr_id != ISR_DATA_TRANSFER_RDY && intr_id != ISR_ATTN_ERROR)
    482   1.1  jdolecek 		edc_do_attn(sc, ATN_END_INT, devno, intr_id);
    483   1.1  jdolecek 
    484   1.1  jdolecek 	/* If Read or Write Data, wakeup worker thread to finish it */
    485  1.16  jdolecek 	if (intr_id != ISR_DATA_TRANSFER_RDY) {
    486  1.16  jdolecek 	    	if (cmd == CMD_READ_DATA || cmd == CMD_WRITE_DATA)
    487  1.16  jdolecek 			sc->sc_resblk = sc->status_block[SB_RESBLKCNT_IDX];
    488  1.11  jdolecek 		wakeup_one(sc);
    489   1.1  jdolecek 	}
    490   1.1  jdolecek 
    491   1.1  jdolecek 	return (1);
    492   1.1  jdolecek }
    493   1.1  jdolecek 
    494   1.1  jdolecek /*
    495   1.1  jdolecek  * This follows the exact order for Attention Request as
    496   1.1  jdolecek  * written in DASD Storage Interface Specification MC (Rev 2.2).
    497  1.28     perry  */
    498   1.1  jdolecek static int
    499  1.34  christos edc_do_attn(struct edc_mca_softc *sc, int attn_type, int devno, int intr_id)
    500   1.1  jdolecek {
    501   1.1  jdolecek 	int tries;
    502   1.1  jdolecek 
    503   1.1  jdolecek 	/* 1. Disable interrupts in BCR. */
    504   1.1  jdolecek 	bus_space_write_1(sc->sc_iot, sc->sc_ioh, BCR, 0);
    505   1.1  jdolecek 
    506   1.9  jdolecek 	/*
    507   1.9  jdolecek 	 * 2. Assure NOT BUSY and NO INTERRUPT PENDING, unless acknowledging
    508   1.9  jdolecek 	 *    a RESET COMPLETED interrupt.
    509   1.9  jdolecek 	 */
    510   1.1  jdolecek 	if (intr_id != ISR_RESET_COMPLETED) {
    511  1.16  jdolecek #ifdef EDC_DEBUG
    512  1.16  jdolecek 		if (attn_type == ATN_CMD_REQ
    513  1.16  jdolecek 		    && (bus_space_read_1(sc->sc_iot, sc->sc_ioh, BSR)
    514  1.16  jdolecek 			    & BSR_INT_PENDING))
    515  1.39    cegger 			panic("%s: edc int pending", device_xname(&sc->sc_dev));
    516  1.16  jdolecek #endif
    517  1.16  jdolecek 
    518   1.9  jdolecek 		for(tries=1; tries < EDC_ATTN_MAXTRIES; tries++) {
    519   1.1  jdolecek 			if ((bus_space_read_1(sc->sc_iot, sc->sc_ioh, BSR)
    520  1.16  jdolecek 			     & BSR_BUSY) == 0)
    521   1.1  jdolecek 				break;
    522   1.1  jdolecek 		}
    523   1.1  jdolecek 
    524   1.9  jdolecek 		if (tries == EDC_ATTN_MAXTRIES) {
    525   1.1  jdolecek 			printf("%s: edc_do_attn: timeout waiting for attachment to become available\n",
    526  1.39    cegger 					device_xname(&sc->sc_ed[devno]->sc_dev));
    527  1.16  jdolecek 			return (EIO);
    528   1.1  jdolecek 		}
    529   1.1  jdolecek 	}
    530   1.1  jdolecek 
    531   1.1  jdolecek 	/*
    532   1.1  jdolecek 	 * 3. Write proper DEVICE NUMBER and Attention number to ATN.
    533  1.28     perry 	 */
    534  1.16  jdolecek 	bus_space_write_1(sc->sc_iot, sc->sc_ioh, ATN, attn_type | (devno<<5));
    535   1.1  jdolecek 
    536   1.1  jdolecek 	/*
    537   1.1  jdolecek 	 * 4. Enable interrupts via BCR.
    538   1.1  jdolecek 	 */
    539   1.1  jdolecek 	bus_space_write_1(sc->sc_iot, sc->sc_ioh, BCR, BCR_INT_ENABLE);
    540   1.1  jdolecek 
    541   1.1  jdolecek 	return (0);
    542   1.1  jdolecek }
    543   1.1  jdolecek 
    544   1.1  jdolecek /*
    545   1.1  jdolecek  * Wait until command is processed, timeout after 'secs' seconds.
    546   1.1  jdolecek  * We use mono_time, since we don't need actual RTC, just time
    547   1.1  jdolecek  * interval.
    548   1.1  jdolecek  */
    549  1.16  jdolecek static void
    550  1.34  christos edc_cmd_wait(struct edc_mca_softc *sc, int secs, int poll)
    551   1.1  jdolecek {
    552  1.16  jdolecek 	int val;
    553   1.1  jdolecek 
    554  1.11  jdolecek 	if (!poll) {
    555  1.16  jdolecek 		int s;
    556  1.11  jdolecek 
    557  1.11  jdolecek 		/* Not polling, can sleep. Sleep until we are awakened,
    558  1.11  jdolecek 		 * but maximum secs seconds.
    559  1.11  jdolecek 		 */
    560  1.16  jdolecek 		s = splbio();
    561  1.16  jdolecek 		if (sc->sc_stat != STAT_DONE)
    562  1.16  jdolecek 			(void) tsleep(sc, PRIBIO, "edcwcmd", secs * hz);
    563  1.16  jdolecek 		splx(s);
    564  1.11  jdolecek 	}
    565  1.11  jdolecek 
    566  1.16  jdolecek 	/* Wait until the command is completely finished */
    567  1.16  jdolecek 	while((val = bus_space_read_1(sc->sc_iot, sc->sc_ioh, BSR))
    568  1.16  jdolecek 	    & BSR_CMD_INPROGRESS) {
    569  1.16  jdolecek 		if (poll && (val & BSR_INTR))
    570  1.16  jdolecek 			edc_intr(sc);
    571   1.1  jdolecek 	}
    572   1.1  jdolecek }
    573  1.28     perry 
    574  1.16  jdolecek /*
    575  1.16  jdolecek  * Command controller to execute specified command on a device.
    576  1.16  jdolecek  */
    577   1.1  jdolecek int
    578  1.34  christos edc_run_cmd(struct edc_mca_softc *sc, int cmd, int devno,
    579  1.34  christos     u_int16_t cmd_args[], int cmd_len, int poll)
    580   1.1  jdolecek {
    581   1.9  jdolecek 	int i, error, tries;
    582   1.1  jdolecek 	u_int16_t cmd0;
    583   1.1  jdolecek 
    584  1.16  jdolecek 	sc->sc_stat = STAT_START;
    585   1.1  jdolecek 
    586   1.1  jdolecek 	/* Do Attention Request for Command Request. */
    587   1.1  jdolecek 	if ((error = edc_do_attn(sc, ATN_CMD_REQ, devno, 0)))
    588   1.1  jdolecek 		return (error);
    589   1.1  jdolecek 
    590   1.1  jdolecek 	/*
    591   1.1  jdolecek 	 * Construct the command. The bits are like this:
    592   1.1  jdolecek 	 *
    593   1.1  jdolecek 	 * 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
    594  1.28     perry 	 *  \_/   0  0       1 0 \__/   \_____/
    595   1.1  jdolecek 	 *    \    \__________/     \         \_ Command Code (see CMD_*)
    596   1.1  jdolecek 	 *     \              \      \__ Device: 0 common, 7 controller
    597   1.1  jdolecek 	 *      \              \__ Options: reserved, bit 10=cache bypass bit
    598   1.1  jdolecek 	 *       \_ Type: 00=2B, 01=4B, 10 and 11 reserved
    599   1.1  jdolecek 	 *
    600   1.1  jdolecek 	 * We always use device 0 or 1, so difference is made only by Command
    601   1.1  jdolecek 	 * Code, Command Options and command length.
    602   1.1  jdolecek 	 */
    603   1.1  jdolecek 	cmd0 = ((cmd_len == 4) ? (CIFR_LONG_CMD) : 0)
    604   1.1  jdolecek 		| (devno <<  5)
    605   1.1  jdolecek 		| (cmd_args[0] << 8) | cmd;
    606   1.1  jdolecek 	cmd_args[0] = cmd0;
    607  1.28     perry 
    608   1.1  jdolecek 	/*
    609   1.1  jdolecek 	 * Write word of CMD to the CIFR. This sets "Command
    610   1.1  jdolecek 	 * Interface Register Full (CMD IN)" in BSR. Once the attachment
    611  1.11  jdolecek 	 * detects it, it reads the word and clears CMD IN. This all should
    612  1.16  jdolecek 	 * be quite fast, so don't sleep in !poll case neither.
    613   1.1  jdolecek 	 */
    614   1.1  jdolecek 	for(i=0; i < cmd_len; i++) {
    615   1.1  jdolecek 		bus_space_write_2(sc->sc_iot, sc->sc_ioh, CIFR,
    616   1.1  jdolecek 			htole16(cmd_args[i]));
    617  1.28     perry 
    618  1.16  jdolecek 		/* Wait until CMD IN is cleared. */
    619   1.9  jdolecek 		tries = 0;
    620  1.11  jdolecek 		for(; (bus_space_read_1(sc->sc_iot, sc->sc_ioh, BSR)
    621  1.16  jdolecek 		    & BSR_CIFR_FULL) && tries < 10000 ; tries++)
    622   1.9  jdolecek 			delay(poll ? 1000 : 1);
    623  1.16  jdolecek 			;
    624   1.1  jdolecek 
    625  1.16  jdolecek 		if (tries == 10000
    626  1.16  jdolecek 		    && bus_space_read_1(sc->sc_iot, sc->sc_ioh, BSR)
    627  1.16  jdolecek 		       & BSR_CIFR_FULL) {
    628  1.39    cegger 			aprint_error_dev(&sc->sc_dev, "device too slow to accept command %d\n", cmd);
    629  1.16  jdolecek 			return (EIO);
    630  1.11  jdolecek 		}
    631   1.1  jdolecek 	}
    632   1.1  jdolecek 
    633   1.1  jdolecek 	/* Wait for command to complete, but maximum 15 seconds. */
    634  1.16  jdolecek 	edc_cmd_wait(sc, 15, poll);
    635   1.1  jdolecek 
    636  1.16  jdolecek 	return ((sc->sc_stat != STAT_DONE) ? EIO : 0);
    637   1.1  jdolecek }
    638   1.1  jdolecek 
    639  1.11  jdolecek #ifdef EDC_DEBUG
    640   1.1  jdolecek static const char * const edc_commands[] = {
    641   1.1  jdolecek 	"Invalid Command",
    642   1.1  jdolecek 	"Read Data",
    643   1.1  jdolecek 	"Write Data",
    644   1.1  jdolecek 	"Read Verify",
    645   1.1  jdolecek 	"Write with Verify",
    646   1.1  jdolecek 	"Seek",
    647   1.1  jdolecek 	"Park Head",
    648   1.1  jdolecek 	"Get Command Complete Status",
    649   1.1  jdolecek 	"Get Device Status",
    650   1.1  jdolecek 	"Get Device Configuration",
    651   1.1  jdolecek 	"Get POS Information",
    652   1.1  jdolecek 	"Translate RBA",
    653   1.1  jdolecek 	"Write Attachment Buffer",
    654   1.1  jdolecek 	"Read Attachment Buffer",
    655   1.1  jdolecek 	"Run Diagnostic Test",
    656   1.1  jdolecek 	"Get Diagnostic Status Block",
    657   1.1  jdolecek 	"Get MFG Header",
    658   1.1  jdolecek 	"Format Unit",
    659   1.1  jdolecek 	"Format Prepare",
    660   1.1  jdolecek 	"Set MAX RBA",
    661   1.1  jdolecek 	"Set Power Saving Mode",
    662   1.1  jdolecek 	"Power Conservation Command",
    663   1.1  jdolecek };
    664   1.1  jdolecek 
    665   1.1  jdolecek static const char * const edc_cmd_status[256] = {
    666   1.1  jdolecek 	"Reserved",
    667   1.1  jdolecek 	"Command completed successfully",
    668   1.1  jdolecek 	"Reserved",
    669   1.1  jdolecek 	"Command completed successfully with ECC applied",
    670   1.1  jdolecek 	"Reserved",
    671   1.1  jdolecek 	"Command completed successfully with retries",
    672   1.1  jdolecek 	"Format Command partially completed",	/* Status available */
    673   1.1  jdolecek 	"Command completed successfully with ECC and retries",
    674   1.1  jdolecek 	"Command completed with Warning", 	/* Command Error is available */
    675   1.1  jdolecek 	"Aborted",
    676   1.1  jdolecek 	"Reset completed",
    677   1.1  jdolecek 	"Data Transfer Ready",		/* No Status Block available */
    678   1.1  jdolecek 	"Command terminated with failure",	/* Device Error is available */
    679   1.1  jdolecek 	"DMA Error",			/* Retry entire command as recovery */
    680   1.1  jdolecek 	"Command Block Error",
    681   1.1  jdolecek 	"Attention Error (Illegal Attention Code)",
    682   1.1  jdolecek 	/* 0x14 - 0xff reserved */
    683   1.1  jdolecek };
    684   1.1  jdolecek 
    685   1.1  jdolecek static const char * const edc_cmd_error[256] = {
    686   1.1  jdolecek 	"No Error",
    687   1.1  jdolecek 	"Invalid parameter in the command block",
    688   1.1  jdolecek 	"Reserved",
    689   1.1  jdolecek 	"Command not supported",
    690   1.1  jdolecek 	"Command Aborted per request",
    691   1.1  jdolecek 	"Reserved",
    692   1.1  jdolecek 	"Command rejected",	/* Attachment diagnostic failure */
    693   1.1  jdolecek 	"Format Rejected",	/* Prepare Format command is required */
    694   1.1  jdolecek 	"Format Error (Primary Map is not readable)",
    695   1.1  jdolecek 	"Format Error (Secondary map is not readable)",
    696   1.1  jdolecek 	"Format Error (Diagnostic Failure)",
    697   1.1  jdolecek 	"Format Warning (Secondary Map Overflow)",
    698   1.1  jdolecek 	"Reserved"
    699   1.1  jdolecek 	"Format Error (Host Checksum Error)",
    700   1.1  jdolecek 	"Reserved",
    701   1.1  jdolecek 	"Format Warning (Push table overflow)",
    702   1.1  jdolecek 	"Format Warning (More pushes than allowed)",
    703   1.1  jdolecek 	"Reserved",
    704   1.1  jdolecek 	"Format Warning (Error during verifying)",
    705   1.1  jdolecek 	"Invalid device number for the command",
    706   1.1  jdolecek 	/* 0x14-0xff reserved */
    707   1.1  jdolecek };
    708   1.1  jdolecek 
    709   1.1  jdolecek static const char * const edc_dev_errors[] = {
    710   1.1  jdolecek 	"No Error",
    711   1.1  jdolecek 	"Seek Fault",	/* Device report */
    712   1.1  jdolecek 	"Interface Fault (Parity, Attn, or Cmd Complete Error)",
    713   1.1  jdolecek 	"Block not found (ID not found)",
    714   1.1  jdolecek 	"Block not found (AM not found)",
    715   1.1  jdolecek 	"Data ECC Error (hard error)",
    716   1.1  jdolecek 	"ID CRC Error",
    717   1.1  jdolecek 	"RBA Out of Range",
    718   1.1  jdolecek 	"Reserved",
    719   1.1  jdolecek 	"Defective Block",
    720   1.1  jdolecek 	"Reserved",
    721   1.1  jdolecek 	"Selection Error",
    722   1.1  jdolecek 	"Reserved",
    723   1.1  jdolecek 	"Write Fault",
    724   1.1  jdolecek 	"No index or sector pulse",
    725   1.1  jdolecek 	"Device Not Ready",
    726   1.1  jdolecek 	"Seek Error",	/* Attachment report */
    727   1.1  jdolecek 	"Bad Format",
    728   1.1  jdolecek 	"Volume Overflow",
    729   1.1  jdolecek 	"No Data AM Found",
    730   1.8    simonb 	"Block not found (No ID AM or ID CRC error occurred)",
    731   1.1  jdolecek 	"Reserved",
    732   1.1  jdolecek 	"Reserved",
    733   1.1  jdolecek 	"No ID found on track (ID search)",
    734   1.1  jdolecek 	/* 0x19 - 0xff reserved */
    735   1.1  jdolecek };
    736  1.11  jdolecek #endif /* EDC_DEBUG */
    737   1.1  jdolecek 
    738   1.1  jdolecek static void
    739  1.34  christos edc_dump_status_block(struct edc_mca_softc *sc, u_int16_t *status_block,
    740  1.34  christos     int intr_id)
    741   1.1  jdolecek {
    742  1.11  jdolecek #ifdef EDC_DEBUG
    743  1.16  jdolecek 	printf("%s: Command: %s, Status: %s (intr %d)\n",
    744  1.39    cegger 		device_xname(&sc->sc_dev),
    745  1.11  jdolecek 		edc_commands[status_block[0] & 0x1f],
    746  1.16  jdolecek 		edc_cmd_status[SB_GET_CMD_STATUS(status_block)],
    747  1.16  jdolecek 		intr_id
    748   1.1  jdolecek 		);
    749  1.11  jdolecek #else
    750  1.16  jdolecek 	printf("%s: Command: %d, Status: %d (intr %d)\n",
    751  1.39    cegger 		device_xname(&sc->sc_dev),
    752  1.11  jdolecek 		status_block[0] & 0x1f,
    753  1.16  jdolecek 		SB_GET_CMD_STATUS(status_block),
    754  1.16  jdolecek 		intr_id
    755  1.16  jdolecek 		);
    756  1.11  jdolecek #endif
    757   1.3  jdolecek 	printf("%s: # left blocks: %u, last processed RBA: %u\n",
    758  1.39    cegger 		device_xname(&sc->sc_dev),
    759  1.11  jdolecek 		status_block[SB_RESBLKCNT_IDX],
    760  1.11  jdolecek 		(status_block[5] << 16) | status_block[4]);
    761   1.1  jdolecek 
    762   1.4  jdolecek 	if (intr_id == ISR_COMPLETED_WARNING) {
    763  1.11  jdolecek #ifdef EDC_DEBUG
    764  1.39    cegger 		aprint_error_dev(&sc->sc_dev, "Command Error Code: %s\n",
    765  1.11  jdolecek 			edc_cmd_error[status_block[1] & 0xff]);
    766  1.11  jdolecek #else
    767  1.39    cegger 		aprint_error_dev(&sc->sc_dev, "Command Error Code: %d\n",
    768  1.11  jdolecek 			status_block[1] & 0xff);
    769  1.11  jdolecek #endif
    770   1.1  jdolecek 	}
    771   1.1  jdolecek 
    772   1.4  jdolecek 	if (intr_id == ISR_CMD_FAILED) {
    773  1.11  jdolecek #ifdef EDC_DEBUG
    774   1.4  jdolecek 		char buf[100];
    775   1.4  jdolecek 
    776   1.4  jdolecek 		printf("%s: Device Error Code: %s\n",
    777  1.39    cegger 			device_xname(&sc->sc_dev),
    778  1.11  jdolecek 			edc_dev_errors[status_block[2] & 0xff]);
    779  1.11  jdolecek 		bitmask_snprintf((status_block[2] & 0xff00) >> 8,
    780   1.4  jdolecek 			"\20"
    781   1.4  jdolecek 			"\01SeekOrCmdComplete"
    782   1.4  jdolecek 			"\02Track0Flag"
    783   1.4  jdolecek 			"\03WriteFault"
    784   1.4  jdolecek 			"\04Selected"
    785   1.4  jdolecek 			"\05Ready"
    786   1.4  jdolecek 			"\06Reserved0"
    787   1.4  jdolecek 			"\07STANDBY"
    788   1.4  jdolecek 			"\010Reserved0",
    789   1.4  jdolecek 			buf, sizeof(buf));
    790   1.4  jdolecek 		printf("%s: Device Status: %s\n",
    791  1.39    cegger 			device_xname(&sc->sc_dev), buf);
    792  1.11  jdolecek #else
    793  1.11  jdolecek 		printf("%s: Device Error Code: %d, Device Status: %d\n",
    794  1.39    cegger 			device_xname(&sc->sc_dev),
    795  1.11  jdolecek 			status_block[2] & 0xff,
    796  1.11  jdolecek 			(status_block[2] & 0xff00) >> 8);
    797  1.11  jdolecek #endif
    798  1.11  jdolecek 	}
    799  1.11  jdolecek }
    800  1.11  jdolecek /*
    801  1.11  jdolecek  * Main worker thread function.
    802  1.11  jdolecek  */
    803  1.11  jdolecek void
    804  1.34  christos edcworker(void *arg)
    805  1.11  jdolecek {
    806  1.11  jdolecek 	struct edc_mca_softc *sc = (struct edc_mca_softc *) arg;
    807  1.11  jdolecek 	struct ed_softc *ed;
    808  1.11  jdolecek 	struct buf *bp;
    809  1.16  jdolecek 	int i, error;
    810  1.11  jdolecek 
    811  1.11  jdolecek 	config_pending_decr();
    812  1.11  jdolecek 
    813  1.11  jdolecek 	for(;;) {
    814  1.11  jdolecek 		/* Wait until awakened */
    815  1.11  jdolecek 		(void) tsleep(sc, PRIBIO, "edcidle", 0);
    816  1.11  jdolecek 
    817  1.11  jdolecek 		for(i=0; i<sc->sc_maxdevs; ) {
    818  1.11  jdolecek 			if ((ed = sc->sc_ed[i]) == NULL) {
    819  1.11  jdolecek 				i++;
    820  1.11  jdolecek 				continue;
    821  1.11  jdolecek 			}
    822  1.11  jdolecek 
    823  1.11  jdolecek 			/* Is there a buf for us ? */
    824  1.11  jdolecek 			simple_lock(&ed->sc_q_lock);
    825  1.31      yamt 			if ((bp = BUFQ_GET(ed->sc_q)) == NULL) {
    826  1.11  jdolecek 				simple_unlock(&ed->sc_q_lock);
    827  1.11  jdolecek 				i++;
    828  1.11  jdolecek 				continue;
    829  1.11  jdolecek 			}
    830  1.11  jdolecek 			simple_unlock(&ed->sc_q_lock);
    831  1.11  jdolecek 
    832  1.11  jdolecek 			/* Instrumentation. */
    833  1.11  jdolecek 			disk_busy(&ed->sc_dk);
    834  1.28     perry 
    835  1.11  jdolecek 			error = edc_bio(sc, ed, bp->b_data, bp->b_bcount,
    836  1.11  jdolecek 				bp->b_rawblkno, (bp->b_flags & B_READ), 0);
    837  1.11  jdolecek 
    838  1.11  jdolecek 			if (error) {
    839  1.11  jdolecek 				bp->b_error = error;
    840  1.11  jdolecek 			} else {
    841  1.11  jdolecek 				/* Set resid, most commonly to zero. */
    842  1.11  jdolecek 				bp->b_resid = sc->sc_resblk * DEV_BSIZE;
    843  1.11  jdolecek 			}
    844  1.11  jdolecek 
    845  1.21       mrg 			disk_unbusy(&ed->sc_dk, (bp->b_bcount - bp->b_resid),
    846  1.21       mrg 			    (bp->b_flags & B_READ));
    847  1.11  jdolecek #if NRND > 0
    848  1.11  jdolecek 			rnd_add_uint32(&ed->rnd_source, bp->b_blkno);
    849  1.11  jdolecek #endif
    850  1.11  jdolecek 			biodone(bp);
    851  1.11  jdolecek 		}
    852  1.11  jdolecek 	}
    853  1.11  jdolecek }
    854  1.11  jdolecek 
    855  1.11  jdolecek int
    856  1.11  jdolecek edc_bio(struct edc_mca_softc *sc, struct ed_softc *ed, void *data,
    857  1.11  jdolecek 	size_t bcount, daddr_t rawblkno, int isread, int poll)
    858  1.11  jdolecek {
    859  1.11  jdolecek 	u_int16_t cmd_args[4];
    860  1.11  jdolecek 	int error=0, fl;
    861  1.11  jdolecek 	u_int16_t track;
    862  1.11  jdolecek 	u_int16_t cyl;
    863  1.11  jdolecek 	u_int8_t head;
    864  1.11  jdolecek 	u_int8_t sector;
    865  1.11  jdolecek 
    866  1.11  jdolecek 	mca_disk_busy();
    867  1.11  jdolecek 
    868  1.11  jdolecek 	/* set WAIT and R/W flag appropriately for the DMA transfer */
    869  1.11  jdolecek 	fl = ((poll) ? BUS_DMA_NOWAIT : BUS_DMA_WAITOK)
    870  1.11  jdolecek 		| ((isread) ? BUS_DMA_READ : BUS_DMA_WRITE);
    871  1.11  jdolecek 
    872  1.11  jdolecek 	/* Load the buffer for DMA transfer. */
    873  1.11  jdolecek 	if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_dmamap_xfer, data,
    874  1.11  jdolecek 	    bcount, NULL, BUS_DMA_STREAMING|fl))) {
    875  1.11  jdolecek 		printf("%s: ed_bio: unable to load DMA buffer - error %d\n",
    876  1.39    cegger 			device_xname(&ed->sc_dev), error);
    877  1.11  jdolecek 		goto out;
    878  1.11  jdolecek 	}
    879  1.11  jdolecek 
    880  1.11  jdolecek 	bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap_xfer, 0,
    881  1.11  jdolecek 		bcount, (isread) ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
    882  1.28     perry 
    883  1.11  jdolecek 	track = rawblkno / ed->sectors;
    884  1.11  jdolecek 	head = track % ed->heads;
    885  1.11  jdolecek 	cyl = track / ed->heads;
    886  1.11  jdolecek 	sector = rawblkno % ed->sectors;
    887  1.11  jdolecek 
    888  1.11  jdolecek 	/* Read or Write Data command */
    889  1.11  jdolecek 	cmd_args[0] = 2;	/* Options 0000010 */
    890  1.11  jdolecek 	cmd_args[1] = bcount / DEV_BSIZE;
    891  1.11  jdolecek 	cmd_args[2] = ((cyl & 0x1f) << 11) | (head << 5) | sector;
    892  1.11  jdolecek 	cmd_args[3] = ((cyl & 0x3E0) >> 5);
    893  1.11  jdolecek 	error = edc_run_cmd(sc,
    894  1.11  jdolecek 			(isread) ? CMD_READ_DATA : CMD_WRITE_DATA,
    895  1.11  jdolecek 			ed->sc_devno, cmd_args, 4, poll);
    896  1.11  jdolecek 
    897  1.11  jdolecek 	/* Sync the DMA memory */
    898  1.11  jdolecek 	if (!error)  {
    899  1.11  jdolecek 		bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap_xfer, 0, bcount,
    900  1.11  jdolecek 			(isread)? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
    901  1.11  jdolecek 	}
    902  1.11  jdolecek 
    903  1.11  jdolecek 	/* We are done, unload buffer from DMA map */
    904  1.11  jdolecek 	bus_dmamap_unload(sc->sc_dmat, sc->sc_dmamap_xfer);
    905  1.11  jdolecek 
    906  1.11  jdolecek     out:
    907  1.11  jdolecek 	mca_disk_unbusy();
    908  1.11  jdolecek 
    909  1.11  jdolecek 	return (error);
    910   1.1  jdolecek }
    911