edc_mca.c revision 1.45 1 1.45 rmind /* $NetBSD: edc_mca.c,v 1.45 2011/08/07 13:39:24 rmind Exp $ */
2 1.1 jdolecek
3 1.1 jdolecek /*
4 1.1 jdolecek * Copyright (c) 2001 The NetBSD Foundation, Inc.
5 1.40 martin * All rights reserved.
6 1.1 jdolecek *
7 1.1 jdolecek * This code is derived from software contributed to The NetBSD Foundation
8 1.1 jdolecek * by Jaromir Dolecek.
9 1.1 jdolecek *
10 1.1 jdolecek * Redistribution and use in source and binary forms, with or without
11 1.1 jdolecek * modification, are permitted provided that the following conditions
12 1.1 jdolecek * are met:
13 1.1 jdolecek * 1. Redistributions of source code must retain the above copyright
14 1.1 jdolecek * notice, this list of conditions and the following disclaimer.
15 1.1 jdolecek * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 jdolecek * notice, this list of conditions and the following disclaimer in the
17 1.1 jdolecek * documentation and/or other materials provided with the distribution.
18 1.1 jdolecek *
19 1.40 martin * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.40 martin * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.40 martin * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.40 martin * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.40 martin * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.40 martin * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.40 martin * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.40 martin * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.40 martin * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.40 martin * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.40 martin * POSSIBILITY OF SUCH DAMAGE.
30 1.1 jdolecek */
31 1.1 jdolecek
32 1.1 jdolecek /*
33 1.1 jdolecek * Driver for MCA ESDI controllers and disks conforming to IBM DASD
34 1.1 jdolecek * spec.
35 1.1 jdolecek *
36 1.1 jdolecek * The driver was written with DASD Storage Interface Specification
37 1.1 jdolecek * for MCA rev. 2.2 in hands, thanks to Scott Telford <st (at) epcc.ed.ac.uk>.
38 1.1 jdolecek *
39 1.1 jdolecek * TODO:
40 1.1 jdolecek * - improve error recovery
41 1.11 jdolecek * Issue soft reset on error or timeout?
42 1.11 jdolecek * - test with > 1 disk (this is supported by some controllers)
43 1.1 jdolecek * - test with > 1 ESDI controller in machine; shared interrupts
44 1.1 jdolecek * necessary for this to work should be supported - edc_intr() specifically
45 1.1 jdolecek * checks if the interrupt is for this controller
46 1.1 jdolecek */
47 1.10 lukem
48 1.10 lukem #include <sys/cdefs.h>
49 1.45 rmind __KERNEL_RCSID(0, "$NetBSD: edc_mca.c,v 1.45 2011/08/07 13:39:24 rmind Exp $");
50 1.1 jdolecek
51 1.1 jdolecek #include "rnd.h"
52 1.1 jdolecek
53 1.1 jdolecek #include <sys/param.h>
54 1.1 jdolecek #include <sys/systm.h>
55 1.26 yamt #include <sys/buf.h>
56 1.26 yamt #include <sys/bufq.h>
57 1.1 jdolecek #include <sys/errno.h>
58 1.1 jdolecek #include <sys/device.h>
59 1.1 jdolecek #include <sys/malloc.h>
60 1.1 jdolecek #include <sys/endian.h>
61 1.1 jdolecek #include <sys/disklabel.h>
62 1.1 jdolecek #include <sys/disk.h>
63 1.1 jdolecek #include <sys/syslog.h>
64 1.1 jdolecek #include <sys/proc.h>
65 1.1 jdolecek #include <sys/vnode.h>
66 1.1 jdolecek #include <sys/kernel.h>
67 1.11 jdolecek #include <sys/kthread.h>
68 1.1 jdolecek #if NRND > 0
69 1.1 jdolecek #include <sys/rnd.h>
70 1.1 jdolecek #endif
71 1.1 jdolecek
72 1.38 ad #include <sys/bus.h>
73 1.38 ad #include <sys/intr.h>
74 1.1 jdolecek
75 1.1 jdolecek #include <dev/mca/mcareg.h>
76 1.1 jdolecek #include <dev/mca/mcavar.h>
77 1.1 jdolecek #include <dev/mca/mcadevs.h>
78 1.1 jdolecek
79 1.1 jdolecek #include <dev/mca/edcreg.h>
80 1.1 jdolecek #include <dev/mca/edvar.h>
81 1.1 jdolecek #include <dev/mca/edcvar.h>
82 1.1 jdolecek
83 1.25 drochner #include "locators.h"
84 1.25 drochner
85 1.9 jdolecek #define EDC_ATTN_MAXTRIES 10000 /* How many times check for unbusy */
86 1.11 jdolecek #define EDC_MAX_CMD_RES_LEN 8
87 1.9 jdolecek
88 1.1 jdolecek struct edc_mca_softc {
89 1.1 jdolecek struct device sc_dev;
90 1.1 jdolecek
91 1.1 jdolecek bus_space_tag_t sc_iot;
92 1.1 jdolecek bus_space_handle_t sc_ioh;
93 1.1 jdolecek
94 1.11 jdolecek /* DMA related stuff */
95 1.1 jdolecek bus_dma_tag_t sc_dmat; /* DMA tag as passed by parent */
96 1.11 jdolecek bus_dmamap_t sc_dmamap_xfer; /* transfer dma map */
97 1.1 jdolecek
98 1.1 jdolecek void *sc_ih; /* interrupt handle */
99 1.1 jdolecek
100 1.1 jdolecek int sc_flags;
101 1.1 jdolecek #define DASD_QUIET 0x01 /* don't dump cmd error info */
102 1.11 jdolecek
103 1.9 jdolecek #define DASD_MAXDEVS 8
104 1.1 jdolecek struct ed_softc *sc_ed[DASD_MAXDEVS];
105 1.11 jdolecek int sc_maxdevs; /* max number of disks attached to this
106 1.11 jdolecek * controller */
107 1.11 jdolecek
108 1.11 jdolecek /* I/O results variables */
109 1.16 jdolecek volatile int sc_stat;
110 1.16 jdolecek #define STAT_START 0
111 1.16 jdolecek #define STAT_ERROR 1
112 1.16 jdolecek #define STAT_DONE 2
113 1.11 jdolecek volatile int sc_resblk; /* residual block count */
114 1.16 jdolecek
115 1.16 jdolecek /* CMD status block - only set & used in edc_intr() */
116 1.16 jdolecek u_int16_t status_block[EDC_MAX_CMD_RES_LEN];
117 1.1 jdolecek };
118 1.1 jdolecek
119 1.44 cegger int edc_mca_probe(device_t, cfdata_t, void *);
120 1.44 cegger void edc_mca_attach(device_t, device_t, void *);
121 1.1 jdolecek
122 1.19 thorpej CFATTACH_DECL(edc_mca, sizeof(struct edc_mca_softc),
123 1.20 thorpej edc_mca_probe, edc_mca_attach, NULL, NULL);
124 1.1 jdolecek
125 1.27 perry static int edc_intr(void *);
126 1.27 perry static void edc_dump_status_block(struct edc_mca_softc *,
127 1.27 perry u_int16_t *, int);
128 1.27 perry static int edc_do_attn(struct edc_mca_softc *, int, int, int);
129 1.27 perry static void edc_cmd_wait(struct edc_mca_softc *, int, int);
130 1.27 perry static void edcworker(void *);
131 1.1 jdolecek
132 1.1 jdolecek int
133 1.44 cegger edc_mca_probe(device_t parent, cfdata_t match,
134 1.34 christos void *aux)
135 1.1 jdolecek {
136 1.1 jdolecek struct mca_attach_args *ma = aux;
137 1.1 jdolecek
138 1.1 jdolecek switch (ma->ma_id) {
139 1.1 jdolecek case MCA_PRODUCT_IBM_ESDIC:
140 1.1 jdolecek case MCA_PRODUCT_IBM_ESDIC_IG:
141 1.1 jdolecek return (1);
142 1.1 jdolecek default:
143 1.1 jdolecek return (0);
144 1.1 jdolecek }
145 1.1 jdolecek }
146 1.1 jdolecek
147 1.1 jdolecek void
148 1.44 cegger edc_mca_attach(device_t parent, device_t self, void *aux)
149 1.1 jdolecek {
150 1.33 thorpej struct edc_mca_softc *sc = device_private(self);
151 1.1 jdolecek struct mca_attach_args *ma = aux;
152 1.11 jdolecek struct ed_attach_args eda;
153 1.1 jdolecek int pos2, pos3, pos4;
154 1.1 jdolecek int irq, drq, iobase;
155 1.1 jdolecek const char *typestr;
156 1.11 jdolecek int devno, error;
157 1.29 drochner int locs[EDCCF_NLOCS];
158 1.1 jdolecek
159 1.1 jdolecek pos2 = mca_conf_read(ma->ma_mc, ma->ma_slot, 2);
160 1.1 jdolecek pos3 = mca_conf_read(ma->ma_mc, ma->ma_slot, 3);
161 1.1 jdolecek pos4 = mca_conf_read(ma->ma_mc, ma->ma_slot, 4);
162 1.1 jdolecek
163 1.1 jdolecek /*
164 1.1 jdolecek * POS register 2: (adf pos0)
165 1.28 perry *
166 1.1 jdolecek * 7 6 5 4 3 2 1 0
167 1.1 jdolecek * \ \____/ \ \__ enable: 0=adapter disabled, 1=adapter enabled
168 1.23 wiz * \ \ \___ Primary/Alternate Port Addresses:
169 1.1 jdolecek * \ \ 0=0x3510-3517 1=0x3518-0x351f
170 1.1 jdolecek * \ \_____ DMA Arbitration Level: 0101=5 0110=6 0111=7
171 1.1 jdolecek * \ 0000=0 0001=1 0011=3 0100=4
172 1.1 jdolecek * \_________ Fairness On/Off: 1=On 0=Off
173 1.1 jdolecek *
174 1.1 jdolecek * POS register 3: (adf pos1)
175 1.28 perry *
176 1.1 jdolecek * 7 6 5 4 3 2 1 0
177 1.1 jdolecek * 0 0 \_/
178 1.1 jdolecek * \__________ DMA Burst Pacing Interval: 10=24ms 11=31ms
179 1.1 jdolecek * 01=16ms 00=Burst Disabled
180 1.1 jdolecek *
181 1.1 jdolecek * POS register 4: (adf pos2)
182 1.28 perry *
183 1.1 jdolecek * 7 6 5 4 3 2 1 0
184 1.1 jdolecek * \_/ \__ DMA Pacing Control: 1=Disabled 0=Enabled
185 1.1 jdolecek * \____ Time to Release: 1X=6ms 01=3ms 00=Immediate
186 1.1 jdolecek *
187 1.1 jdolecek * IRQ is fixed to 14 (0x0e).
188 1.1 jdolecek */
189 1.1 jdolecek
190 1.1 jdolecek switch (ma->ma_id) {
191 1.1 jdolecek case MCA_PRODUCT_IBM_ESDIC:
192 1.1 jdolecek typestr = "IBM ESDI Fixed Disk Controller";
193 1.1 jdolecek break;
194 1.1 jdolecek case MCA_PRODUCT_IBM_ESDIC_IG:
195 1.1 jdolecek typestr = "IBM Integ. ESDI Fixed Disk & Controller";
196 1.1 jdolecek break;
197 1.1 jdolecek default:
198 1.22 christos typestr = NULL;
199 1.22 christos break;
200 1.1 jdolecek }
201 1.28 perry
202 1.1 jdolecek irq = ESDIC_IRQ;
203 1.1 jdolecek iobase = (pos2 & IO_IS_ALT) ? ESDIC_IOALT : ESDIC_IOPRM;
204 1.1 jdolecek drq = (pos2 & DRQ_MASK) >> 2;
205 1.1 jdolecek
206 1.7 jdolecek printf(" slot %d irq %d drq %d: %s\n", ma->ma_slot+1,
207 1.7 jdolecek irq, drq, typestr);
208 1.6 jdolecek
209 1.1 jdolecek #ifdef DIAGNOSTIC
210 1.1 jdolecek /*
211 1.1 jdolecek * It's not strictly necessary to check this, machine configuration
212 1.23 wiz * utility uses only valid addresses.
213 1.1 jdolecek */
214 1.1 jdolecek if (drq == 2 || drq >= 8) {
215 1.39 cegger aprint_error_dev(&sc->sc_dev, "invalid DMA Arbitration Level %d\n", drq);
216 1.1 jdolecek return;
217 1.1 jdolecek }
218 1.1 jdolecek #endif
219 1.1 jdolecek
220 1.7 jdolecek printf("%s: Fairness %s, Release %s, ",
221 1.39 cegger device_xname(&sc->sc_dev),
222 1.1 jdolecek (pos2 & FAIRNESS_ENABLE) ? "On" : "Off",
223 1.1 jdolecek (pos4 & RELEASE_1) ? "6ms"
224 1.7 jdolecek : ((pos4 & RELEASE_2) ? "3ms" : "Immediate")
225 1.7 jdolecek );
226 1.1 jdolecek if ((pos4 & PACING_CTRL_DISABLE) == 0) {
227 1.1 jdolecek static const char * const pacint[] =
228 1.1 jdolecek { "disabled", "16ms", "24ms", "31ms"};
229 1.1 jdolecek printf("DMA burst pacing interval %s\n",
230 1.1 jdolecek pacint[(pos3 & PACING_INT_MASK) >> 4]);
231 1.1 jdolecek } else
232 1.1 jdolecek printf("DMA pacing control disabled\n");
233 1.1 jdolecek
234 1.1 jdolecek sc->sc_iot = ma->ma_iot;
235 1.1 jdolecek
236 1.1 jdolecek if (bus_space_map(sc->sc_iot, iobase,
237 1.1 jdolecek ESDIC_REG_NPORTS, 0, &sc->sc_ioh)) {
238 1.39 cegger aprint_error_dev(&sc->sc_dev, "couldn't map registers\n");
239 1.1 jdolecek return;
240 1.1 jdolecek }
241 1.1 jdolecek
242 1.11 jdolecek sc->sc_ih = mca_intr_establish(ma->ma_mc, irq, IPL_BIO, edc_intr, sc);
243 1.11 jdolecek if (sc->sc_ih == NULL) {
244 1.39 cegger aprint_error_dev(&sc->sc_dev, "couldn't establish interrupt handler\n");
245 1.1 jdolecek return;
246 1.1 jdolecek }
247 1.1 jdolecek
248 1.11 jdolecek /* Create a MCA DMA map, used for data transfer */
249 1.1 jdolecek sc->sc_dmat = ma->ma_dmat;
250 1.11 jdolecek if ((error = mca_dmamap_create(sc->sc_dmat, MAXPHYS,
251 1.14 jdolecek BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW | MCABUS_DMA_16BIT,
252 1.12 jdolecek &sc->sc_dmamap_xfer, drq)) != 0){
253 1.39 cegger aprint_error_dev(&sc->sc_dev, "couldn't create DMA map - error %d\n", error);
254 1.1 jdolecek return;
255 1.1 jdolecek }
256 1.1 jdolecek
257 1.1 jdolecek /*
258 1.1 jdolecek * Integrated ESDI controller supports only one disk, other
259 1.1 jdolecek * controllers support two disks.
260 1.1 jdolecek */
261 1.1 jdolecek if (ma->ma_id == MCA_PRODUCT_IBM_ESDIC_IG)
262 1.11 jdolecek sc->sc_maxdevs = 1;
263 1.1 jdolecek else
264 1.11 jdolecek sc->sc_maxdevs = 2;
265 1.1 jdolecek
266 1.9 jdolecek /*
267 1.9 jdolecek * Reset controller and attach individual disks. ed attach routine
268 1.9 jdolecek * uses polling so that this works with interrupts disabled.
269 1.9 jdolecek */
270 1.1 jdolecek
271 1.1 jdolecek /* Do a reset to ensure sane state after warm boot. */
272 1.1 jdolecek if (bus_space_read_1(sc->sc_iot, sc->sc_ioh, BSR) & BSR_BUSY) {
273 1.1 jdolecek /* hard reset */
274 1.1 jdolecek printf("%s: controller busy, performing hardware reset ...\n",
275 1.39 cegger device_xname(&sc->sc_dev));
276 1.1 jdolecek bus_space_write_1(sc->sc_iot, sc->sc_ioh, BCR,
277 1.1 jdolecek BCR_INT_ENABLE|BCR_RESET);
278 1.1 jdolecek } else {
279 1.1 jdolecek /* "SOFT" reset */
280 1.1 jdolecek edc_do_attn(sc, ATN_RESET_ATTACHMENT, DASD_DEVNO_CONTROLLER,0);
281 1.1 jdolecek }
282 1.25 drochner
283 1.9 jdolecek /*
284 1.16 jdolecek * Since interrupts are disabled, it's necessary
285 1.9 jdolecek * to detect the interrupt request and call edc_intr()
286 1.9 jdolecek * explicitly. See also edc_run_cmd().
287 1.9 jdolecek */
288 1.25 drochner while (bus_space_read_1(sc->sc_iot, sc->sc_ioh, BSR) & BSR_BUSY) {
289 1.9 jdolecek if (bus_space_read_1(sc->sc_iot, sc->sc_ioh, BSR) & BSR_INTR)
290 1.9 jdolecek edc_intr(sc);
291 1.9 jdolecek
292 1.9 jdolecek delay(100);
293 1.9 jdolecek }
294 1.1 jdolecek
295 1.11 jdolecek /* be quiet during probes */
296 1.1 jdolecek sc->sc_flags |= DASD_QUIET;
297 1.1 jdolecek
298 1.1 jdolecek /* check for attached disks */
299 1.25 drochner for (devno = 0; devno < sc->sc_maxdevs; devno++) {
300 1.11 jdolecek eda.edc_drive = devno;
301 1.29 drochner locs[EDCCF_DRIVE] = devno;
302 1.11 jdolecek sc->sc_ed[devno] =
303 1.29 drochner (void *) config_found_sm_loc(self, "edc", locs, &eda,
304 1.30 drochner NULL, config_stdsubmatch);
305 1.11 jdolecek
306 1.11 jdolecek /* If initialization did not succeed, NULL the pointer. */
307 1.11 jdolecek if (sc->sc_ed[devno]
308 1.11 jdolecek && (sc->sc_ed[devno]->sc_flags & EDF_INIT) == 0)
309 1.11 jdolecek sc->sc_ed[devno] = NULL;
310 1.1 jdolecek }
311 1.1 jdolecek
312 1.1 jdolecek /* enable full error dumps again */
313 1.1 jdolecek sc->sc_flags &= ~DASD_QUIET;
314 1.1 jdolecek
315 1.9 jdolecek /*
316 1.9 jdolecek * Check if there are any disks attached. If not, disestablish
317 1.9 jdolecek * the interrupt.
318 1.9 jdolecek */
319 1.25 drochner for (devno = 0; devno < sc->sc_maxdevs; devno++) {
320 1.11 jdolecek if (sc->sc_ed[devno])
321 1.9 jdolecek break;
322 1.9 jdolecek }
323 1.11 jdolecek
324 1.11 jdolecek if (devno == sc->sc_maxdevs) {
325 1.9 jdolecek printf("%s: disabling controller (no drives attached)\n",
326 1.39 cegger device_xname(&sc->sc_dev));
327 1.9 jdolecek mca_intr_disestablish(ma->ma_mc, sc->sc_ih);
328 1.11 jdolecek return;
329 1.9 jdolecek }
330 1.11 jdolecek
331 1.11 jdolecek /*
332 1.11 jdolecek * Run the worker thread.
333 1.11 jdolecek */
334 1.11 jdolecek config_pending_incr();
335 1.36 ad if ((error = kthread_create(PRI_NONE, 0, NULL, edcworker, sc, NULL,
336 1.39 cegger "%s", device_xname(&sc->sc_dev)))) {
337 1.39 cegger aprint_error_dev(&sc->sc_dev, "cannot spawn worker thread: errno=%d\n", error);
338 1.36 ad panic("edc_mca_attach");
339 1.36 ad }
340 1.1 jdolecek }
341 1.1 jdolecek
342 1.1 jdolecek void
343 1.34 christos edc_add_disk(struct edc_mca_softc *sc, struct ed_softc *ed)
344 1.1 jdolecek {
345 1.11 jdolecek sc->sc_ed[ed->sc_devno] = ed;
346 1.1 jdolecek }
347 1.1 jdolecek
348 1.1 jdolecek static int
349 1.34 christos edc_intr(void *arg)
350 1.1 jdolecek {
351 1.1 jdolecek struct edc_mca_softc *sc = arg;
352 1.1 jdolecek u_int8_t isr, intr_id;
353 1.1 jdolecek u_int16_t sifr;
354 1.16 jdolecek int cmd=-1, devno;
355 1.1 jdolecek
356 1.1 jdolecek /*
357 1.1 jdolecek * Check if the interrupt was for us.
358 1.1 jdolecek */
359 1.1 jdolecek if ((bus_space_read_1(sc->sc_iot, sc->sc_ioh, BSR) & BSR_INTR) == 0)
360 1.1 jdolecek return (0);
361 1.1 jdolecek
362 1.1 jdolecek /*
363 1.1 jdolecek * Read ISR to find out interrupt type. This also clears the interrupt
364 1.1 jdolecek * condition and BSR_INTR flag. Accordings to docs interrupt ID of 0, 2
365 1.1 jdolecek * and 4 are reserved and not used.
366 1.1 jdolecek */
367 1.1 jdolecek isr = bus_space_read_1(sc->sc_iot, sc->sc_ioh, ISR);
368 1.1 jdolecek intr_id = isr & ISR_INTR_ID_MASK;
369 1.1 jdolecek
370 1.16 jdolecek #ifdef EDC_DEBUG
371 1.1 jdolecek if (intr_id == 0 || intr_id == 2 || intr_id == 4) {
372 1.39 cegger aprint_error_dev(&sc->sc_dev, "bogus interrupt id %d\n",
373 1.1 jdolecek (int) intr_id);
374 1.1 jdolecek return (0);
375 1.1 jdolecek }
376 1.1 jdolecek #endif
377 1.1 jdolecek
378 1.1 jdolecek /* Get number of device whose intr this was */
379 1.1 jdolecek devno = (isr & 0xe0) >> 5;
380 1.1 jdolecek
381 1.1 jdolecek /*
382 1.1 jdolecek * Get Status block. Higher byte always says how long the status
383 1.1 jdolecek * block is, rest is device number and command code.
384 1.1 jdolecek * Check the status block length against our supported maximum length
385 1.1 jdolecek * and fetch the data.
386 1.1 jdolecek */
387 1.9 jdolecek if (bus_space_read_1(sc->sc_iot, sc->sc_ioh,BSR) & BSR_SIFR_FULL) {
388 1.1 jdolecek size_t len;
389 1.1 jdolecek int i;
390 1.1 jdolecek
391 1.1 jdolecek sifr = le16toh(bus_space_read_2(sc->sc_iot, sc->sc_ioh, SIFR));
392 1.1 jdolecek len = (sifr & 0xff00) >> 8;
393 1.9 jdolecek #ifdef DEBUG
394 1.13 sommerfe if (len > EDC_MAX_CMD_RES_LEN)
395 1.9 jdolecek panic("%s: maximum Status Length exceeded: %d > %d",
396 1.39 cegger device_xname(&sc->sc_dev),
397 1.13 sommerfe len, EDC_MAX_CMD_RES_LEN);
398 1.9 jdolecek #endif
399 1.1 jdolecek
400 1.1 jdolecek /* Get command code */
401 1.1 jdolecek cmd = sifr & SIFR_CMD_MASK;
402 1.1 jdolecek
403 1.1 jdolecek /* Read whole status block */
404 1.16 jdolecek sc->status_block[0] = sifr;
405 1.1 jdolecek for(i=1; i < len; i++) {
406 1.1 jdolecek while((bus_space_read_1(sc->sc_iot, sc->sc_ioh, BSR)
407 1.1 jdolecek & BSR_SIFR_FULL) == 0)
408 1.16 jdolecek ;
409 1.1 jdolecek
410 1.16 jdolecek sc->status_block[i] = le16toh(
411 1.1 jdolecek bus_space_read_2(sc->sc_iot, sc->sc_ioh, SIFR));
412 1.1 jdolecek }
413 1.16 jdolecek /* zero out rest */
414 1.16 jdolecek if (i < EDC_MAX_CMD_RES_LEN) {
415 1.16 jdolecek memset(&sc->status_block[i], 0,
416 1.16 jdolecek (EDC_MAX_CMD_RES_LEN-i)*sizeof(u_int16_t));
417 1.16 jdolecek }
418 1.1 jdolecek }
419 1.1 jdolecek
420 1.1 jdolecek switch (intr_id) {
421 1.1 jdolecek case ISR_DATA_TRANSFER_RDY:
422 1.1 jdolecek /*
423 1.11 jdolecek * Ready to do DMA. The DMA controller has already been
424 1.11 jdolecek * setup, now just kick disk controller to do the transfer.
425 1.1 jdolecek */
426 1.11 jdolecek bus_space_write_1(sc->sc_iot, sc->sc_ioh, BCR,
427 1.11 jdolecek BCR_INT_ENABLE|BCR_DMA_ENABLE);
428 1.1 jdolecek break;
429 1.16 jdolecek
430 1.1 jdolecek case ISR_COMPLETED:
431 1.1 jdolecek case ISR_COMPLETED_WITH_ECC:
432 1.1 jdolecek case ISR_COMPLETED_RETRIES:
433 1.1 jdolecek case ISR_COMPLETED_WARNING:
434 1.11 jdolecek /*
435 1.11 jdolecek * Copy device config data if appropriate. sc->sc_ed[]
436 1.11 jdolecek * entry might be NULL during probe.
437 1.11 jdolecek */
438 1.11 jdolecek if (cmd == CMD_GET_DEV_CONF && sc->sc_ed[devno]) {
439 1.16 jdolecek memcpy(sc->sc_ed[devno]->sense_data, sc->status_block,
440 1.11 jdolecek sizeof(sc->sc_ed[devno]->sense_data));
441 1.11 jdolecek }
442 1.11 jdolecek
443 1.16 jdolecek sc->sc_stat = STAT_DONE;
444 1.1 jdolecek break;
445 1.16 jdolecek
446 1.1 jdolecek case ISR_RESET_COMPLETED:
447 1.1 jdolecek case ISR_ABORT_COMPLETED:
448 1.1 jdolecek /* nothing to do */
449 1.1 jdolecek break;
450 1.16 jdolecek
451 1.16 jdolecek case ISR_ATTN_ERROR:
452 1.16 jdolecek /*
453 1.16 jdolecek * Basically, this means driver bug or something seriously
454 1.28 perry * hosed. panic rather than extending the lossage.
455 1.16 jdolecek * No status block available, so no further info.
456 1.16 jdolecek */
457 1.16 jdolecek panic("%s: dev %d: attention error",
458 1.39 cegger device_xname(&sc->sc_dev),
459 1.16 jdolecek devno);
460 1.16 jdolecek /* NOTREACHED */
461 1.16 jdolecek break;
462 1.16 jdolecek
463 1.1 jdolecek default:
464 1.1 jdolecek if ((sc->sc_flags & DASD_QUIET) == 0)
465 1.16 jdolecek edc_dump_status_block(sc, sc->status_block, intr_id);
466 1.1 jdolecek
467 1.16 jdolecek sc->sc_stat = STAT_ERROR;
468 1.1 jdolecek break;
469 1.1 jdolecek }
470 1.28 perry
471 1.1 jdolecek /*
472 1.1 jdolecek * Unless the interrupt is for Data Transfer Ready or
473 1.1 jdolecek * Attention Error, finish by assertion EOI. This makes
474 1.1 jdolecek * attachment aware the interrupt is processed and system
475 1.1 jdolecek * is ready to accept another one.
476 1.1 jdolecek */
477 1.1 jdolecek if (intr_id != ISR_DATA_TRANSFER_RDY && intr_id != ISR_ATTN_ERROR)
478 1.1 jdolecek edc_do_attn(sc, ATN_END_INT, devno, intr_id);
479 1.1 jdolecek
480 1.1 jdolecek /* If Read or Write Data, wakeup worker thread to finish it */
481 1.16 jdolecek if (intr_id != ISR_DATA_TRANSFER_RDY) {
482 1.16 jdolecek if (cmd == CMD_READ_DATA || cmd == CMD_WRITE_DATA)
483 1.16 jdolecek sc->sc_resblk = sc->status_block[SB_RESBLKCNT_IDX];
484 1.45 rmind wakeup(sc);
485 1.1 jdolecek }
486 1.1 jdolecek
487 1.1 jdolecek return (1);
488 1.1 jdolecek }
489 1.1 jdolecek
490 1.1 jdolecek /*
491 1.1 jdolecek * This follows the exact order for Attention Request as
492 1.1 jdolecek * written in DASD Storage Interface Specification MC (Rev 2.2).
493 1.28 perry */
494 1.1 jdolecek static int
495 1.34 christos edc_do_attn(struct edc_mca_softc *sc, int attn_type, int devno, int intr_id)
496 1.1 jdolecek {
497 1.1 jdolecek int tries;
498 1.1 jdolecek
499 1.1 jdolecek /* 1. Disable interrupts in BCR. */
500 1.1 jdolecek bus_space_write_1(sc->sc_iot, sc->sc_ioh, BCR, 0);
501 1.1 jdolecek
502 1.9 jdolecek /*
503 1.9 jdolecek * 2. Assure NOT BUSY and NO INTERRUPT PENDING, unless acknowledging
504 1.9 jdolecek * a RESET COMPLETED interrupt.
505 1.9 jdolecek */
506 1.1 jdolecek if (intr_id != ISR_RESET_COMPLETED) {
507 1.16 jdolecek #ifdef EDC_DEBUG
508 1.16 jdolecek if (attn_type == ATN_CMD_REQ
509 1.16 jdolecek && (bus_space_read_1(sc->sc_iot, sc->sc_ioh, BSR)
510 1.16 jdolecek & BSR_INT_PENDING))
511 1.39 cegger panic("%s: edc int pending", device_xname(&sc->sc_dev));
512 1.16 jdolecek #endif
513 1.16 jdolecek
514 1.9 jdolecek for(tries=1; tries < EDC_ATTN_MAXTRIES; tries++) {
515 1.1 jdolecek if ((bus_space_read_1(sc->sc_iot, sc->sc_ioh, BSR)
516 1.16 jdolecek & BSR_BUSY) == 0)
517 1.1 jdolecek break;
518 1.1 jdolecek }
519 1.1 jdolecek
520 1.9 jdolecek if (tries == EDC_ATTN_MAXTRIES) {
521 1.1 jdolecek printf("%s: edc_do_attn: timeout waiting for attachment to become available\n",
522 1.39 cegger device_xname(&sc->sc_ed[devno]->sc_dev));
523 1.16 jdolecek return (EIO);
524 1.1 jdolecek }
525 1.1 jdolecek }
526 1.1 jdolecek
527 1.1 jdolecek /*
528 1.1 jdolecek * 3. Write proper DEVICE NUMBER and Attention number to ATN.
529 1.28 perry */
530 1.16 jdolecek bus_space_write_1(sc->sc_iot, sc->sc_ioh, ATN, attn_type | (devno<<5));
531 1.1 jdolecek
532 1.1 jdolecek /*
533 1.1 jdolecek * 4. Enable interrupts via BCR.
534 1.1 jdolecek */
535 1.1 jdolecek bus_space_write_1(sc->sc_iot, sc->sc_ioh, BCR, BCR_INT_ENABLE);
536 1.1 jdolecek
537 1.1 jdolecek return (0);
538 1.1 jdolecek }
539 1.1 jdolecek
540 1.1 jdolecek /*
541 1.1 jdolecek * Wait until command is processed, timeout after 'secs' seconds.
542 1.1 jdolecek * We use mono_time, since we don't need actual RTC, just time
543 1.1 jdolecek * interval.
544 1.1 jdolecek */
545 1.16 jdolecek static void
546 1.34 christos edc_cmd_wait(struct edc_mca_softc *sc, int secs, int poll)
547 1.1 jdolecek {
548 1.16 jdolecek int val;
549 1.1 jdolecek
550 1.11 jdolecek if (!poll) {
551 1.16 jdolecek int s;
552 1.11 jdolecek
553 1.11 jdolecek /* Not polling, can sleep. Sleep until we are awakened,
554 1.11 jdolecek * but maximum secs seconds.
555 1.11 jdolecek */
556 1.16 jdolecek s = splbio();
557 1.16 jdolecek if (sc->sc_stat != STAT_DONE)
558 1.16 jdolecek (void) tsleep(sc, PRIBIO, "edcwcmd", secs * hz);
559 1.16 jdolecek splx(s);
560 1.11 jdolecek }
561 1.11 jdolecek
562 1.16 jdolecek /* Wait until the command is completely finished */
563 1.16 jdolecek while((val = bus_space_read_1(sc->sc_iot, sc->sc_ioh, BSR))
564 1.16 jdolecek & BSR_CMD_INPROGRESS) {
565 1.16 jdolecek if (poll && (val & BSR_INTR))
566 1.16 jdolecek edc_intr(sc);
567 1.1 jdolecek }
568 1.1 jdolecek }
569 1.28 perry
570 1.16 jdolecek /*
571 1.16 jdolecek * Command controller to execute specified command on a device.
572 1.16 jdolecek */
573 1.1 jdolecek int
574 1.34 christos edc_run_cmd(struct edc_mca_softc *sc, int cmd, int devno,
575 1.34 christos u_int16_t cmd_args[], int cmd_len, int poll)
576 1.1 jdolecek {
577 1.9 jdolecek int i, error, tries;
578 1.1 jdolecek u_int16_t cmd0;
579 1.1 jdolecek
580 1.16 jdolecek sc->sc_stat = STAT_START;
581 1.1 jdolecek
582 1.1 jdolecek /* Do Attention Request for Command Request. */
583 1.1 jdolecek if ((error = edc_do_attn(sc, ATN_CMD_REQ, devno, 0)))
584 1.1 jdolecek return (error);
585 1.1 jdolecek
586 1.1 jdolecek /*
587 1.1 jdolecek * Construct the command. The bits are like this:
588 1.1 jdolecek *
589 1.1 jdolecek * 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
590 1.28 perry * \_/ 0 0 1 0 \__/ \_____/
591 1.1 jdolecek * \ \__________/ \ \_ Command Code (see CMD_*)
592 1.1 jdolecek * \ \ \__ Device: 0 common, 7 controller
593 1.1 jdolecek * \ \__ Options: reserved, bit 10=cache bypass bit
594 1.1 jdolecek * \_ Type: 00=2B, 01=4B, 10 and 11 reserved
595 1.1 jdolecek *
596 1.1 jdolecek * We always use device 0 or 1, so difference is made only by Command
597 1.1 jdolecek * Code, Command Options and command length.
598 1.1 jdolecek */
599 1.1 jdolecek cmd0 = ((cmd_len == 4) ? (CIFR_LONG_CMD) : 0)
600 1.1 jdolecek | (devno << 5)
601 1.1 jdolecek | (cmd_args[0] << 8) | cmd;
602 1.1 jdolecek cmd_args[0] = cmd0;
603 1.28 perry
604 1.1 jdolecek /*
605 1.1 jdolecek * Write word of CMD to the CIFR. This sets "Command
606 1.1 jdolecek * Interface Register Full (CMD IN)" in BSR. Once the attachment
607 1.11 jdolecek * detects it, it reads the word and clears CMD IN. This all should
608 1.16 jdolecek * be quite fast, so don't sleep in !poll case neither.
609 1.1 jdolecek */
610 1.1 jdolecek for(i=0; i < cmd_len; i++) {
611 1.1 jdolecek bus_space_write_2(sc->sc_iot, sc->sc_ioh, CIFR,
612 1.1 jdolecek htole16(cmd_args[i]));
613 1.28 perry
614 1.16 jdolecek /* Wait until CMD IN is cleared. */
615 1.9 jdolecek tries = 0;
616 1.11 jdolecek for(; (bus_space_read_1(sc->sc_iot, sc->sc_ioh, BSR)
617 1.16 jdolecek & BSR_CIFR_FULL) && tries < 10000 ; tries++)
618 1.9 jdolecek delay(poll ? 1000 : 1);
619 1.16 jdolecek ;
620 1.1 jdolecek
621 1.16 jdolecek if (tries == 10000
622 1.16 jdolecek && bus_space_read_1(sc->sc_iot, sc->sc_ioh, BSR)
623 1.16 jdolecek & BSR_CIFR_FULL) {
624 1.39 cegger aprint_error_dev(&sc->sc_dev, "device too slow to accept command %d\n", cmd);
625 1.16 jdolecek return (EIO);
626 1.11 jdolecek }
627 1.1 jdolecek }
628 1.1 jdolecek
629 1.1 jdolecek /* Wait for command to complete, but maximum 15 seconds. */
630 1.16 jdolecek edc_cmd_wait(sc, 15, poll);
631 1.1 jdolecek
632 1.16 jdolecek return ((sc->sc_stat != STAT_DONE) ? EIO : 0);
633 1.1 jdolecek }
634 1.1 jdolecek
635 1.11 jdolecek #ifdef EDC_DEBUG
636 1.1 jdolecek static const char * const edc_commands[] = {
637 1.1 jdolecek "Invalid Command",
638 1.1 jdolecek "Read Data",
639 1.1 jdolecek "Write Data",
640 1.1 jdolecek "Read Verify",
641 1.1 jdolecek "Write with Verify",
642 1.1 jdolecek "Seek",
643 1.1 jdolecek "Park Head",
644 1.1 jdolecek "Get Command Complete Status",
645 1.1 jdolecek "Get Device Status",
646 1.1 jdolecek "Get Device Configuration",
647 1.1 jdolecek "Get POS Information",
648 1.1 jdolecek "Translate RBA",
649 1.1 jdolecek "Write Attachment Buffer",
650 1.1 jdolecek "Read Attachment Buffer",
651 1.1 jdolecek "Run Diagnostic Test",
652 1.1 jdolecek "Get Diagnostic Status Block",
653 1.1 jdolecek "Get MFG Header",
654 1.1 jdolecek "Format Unit",
655 1.1 jdolecek "Format Prepare",
656 1.1 jdolecek "Set MAX RBA",
657 1.1 jdolecek "Set Power Saving Mode",
658 1.1 jdolecek "Power Conservation Command",
659 1.1 jdolecek };
660 1.1 jdolecek
661 1.1 jdolecek static const char * const edc_cmd_status[256] = {
662 1.1 jdolecek "Reserved",
663 1.1 jdolecek "Command completed successfully",
664 1.1 jdolecek "Reserved",
665 1.1 jdolecek "Command completed successfully with ECC applied",
666 1.1 jdolecek "Reserved",
667 1.1 jdolecek "Command completed successfully with retries",
668 1.1 jdolecek "Format Command partially completed", /* Status available */
669 1.1 jdolecek "Command completed successfully with ECC and retries",
670 1.1 jdolecek "Command completed with Warning", /* Command Error is available */
671 1.1 jdolecek "Aborted",
672 1.1 jdolecek "Reset completed",
673 1.1 jdolecek "Data Transfer Ready", /* No Status Block available */
674 1.1 jdolecek "Command terminated with failure", /* Device Error is available */
675 1.1 jdolecek "DMA Error", /* Retry entire command as recovery */
676 1.1 jdolecek "Command Block Error",
677 1.1 jdolecek "Attention Error (Illegal Attention Code)",
678 1.1 jdolecek /* 0x14 - 0xff reserved */
679 1.1 jdolecek };
680 1.1 jdolecek
681 1.1 jdolecek static const char * const edc_cmd_error[256] = {
682 1.1 jdolecek "No Error",
683 1.1 jdolecek "Invalid parameter in the command block",
684 1.1 jdolecek "Reserved",
685 1.1 jdolecek "Command not supported",
686 1.1 jdolecek "Command Aborted per request",
687 1.1 jdolecek "Reserved",
688 1.1 jdolecek "Command rejected", /* Attachment diagnostic failure */
689 1.1 jdolecek "Format Rejected", /* Prepare Format command is required */
690 1.1 jdolecek "Format Error (Primary Map is not readable)",
691 1.1 jdolecek "Format Error (Secondary map is not readable)",
692 1.1 jdolecek "Format Error (Diagnostic Failure)",
693 1.1 jdolecek "Format Warning (Secondary Map Overflow)",
694 1.1 jdolecek "Reserved"
695 1.1 jdolecek "Format Error (Host Checksum Error)",
696 1.1 jdolecek "Reserved",
697 1.1 jdolecek "Format Warning (Push table overflow)",
698 1.1 jdolecek "Format Warning (More pushes than allowed)",
699 1.1 jdolecek "Reserved",
700 1.1 jdolecek "Format Warning (Error during verifying)",
701 1.1 jdolecek "Invalid device number for the command",
702 1.1 jdolecek /* 0x14-0xff reserved */
703 1.1 jdolecek };
704 1.1 jdolecek
705 1.1 jdolecek static const char * const edc_dev_errors[] = {
706 1.1 jdolecek "No Error",
707 1.1 jdolecek "Seek Fault", /* Device report */
708 1.1 jdolecek "Interface Fault (Parity, Attn, or Cmd Complete Error)",
709 1.1 jdolecek "Block not found (ID not found)",
710 1.1 jdolecek "Block not found (AM not found)",
711 1.1 jdolecek "Data ECC Error (hard error)",
712 1.1 jdolecek "ID CRC Error",
713 1.1 jdolecek "RBA Out of Range",
714 1.1 jdolecek "Reserved",
715 1.1 jdolecek "Defective Block",
716 1.1 jdolecek "Reserved",
717 1.1 jdolecek "Selection Error",
718 1.1 jdolecek "Reserved",
719 1.1 jdolecek "Write Fault",
720 1.1 jdolecek "No index or sector pulse",
721 1.1 jdolecek "Device Not Ready",
722 1.1 jdolecek "Seek Error", /* Attachment report */
723 1.1 jdolecek "Bad Format",
724 1.1 jdolecek "Volume Overflow",
725 1.1 jdolecek "No Data AM Found",
726 1.8 simonb "Block not found (No ID AM or ID CRC error occurred)",
727 1.1 jdolecek "Reserved",
728 1.1 jdolecek "Reserved",
729 1.1 jdolecek "No ID found on track (ID search)",
730 1.1 jdolecek /* 0x19 - 0xff reserved */
731 1.1 jdolecek };
732 1.11 jdolecek #endif /* EDC_DEBUG */
733 1.1 jdolecek
734 1.1 jdolecek static void
735 1.34 christos edc_dump_status_block(struct edc_mca_softc *sc, u_int16_t *status_block,
736 1.34 christos int intr_id)
737 1.1 jdolecek {
738 1.11 jdolecek #ifdef EDC_DEBUG
739 1.16 jdolecek printf("%s: Command: %s, Status: %s (intr %d)\n",
740 1.39 cegger device_xname(&sc->sc_dev),
741 1.11 jdolecek edc_commands[status_block[0] & 0x1f],
742 1.16 jdolecek edc_cmd_status[SB_GET_CMD_STATUS(status_block)],
743 1.16 jdolecek intr_id
744 1.1 jdolecek );
745 1.11 jdolecek #else
746 1.16 jdolecek printf("%s: Command: %d, Status: %d (intr %d)\n",
747 1.39 cegger device_xname(&sc->sc_dev),
748 1.11 jdolecek status_block[0] & 0x1f,
749 1.16 jdolecek SB_GET_CMD_STATUS(status_block),
750 1.16 jdolecek intr_id
751 1.16 jdolecek );
752 1.11 jdolecek #endif
753 1.3 jdolecek printf("%s: # left blocks: %u, last processed RBA: %u\n",
754 1.39 cegger device_xname(&sc->sc_dev),
755 1.11 jdolecek status_block[SB_RESBLKCNT_IDX],
756 1.11 jdolecek (status_block[5] << 16) | status_block[4]);
757 1.1 jdolecek
758 1.4 jdolecek if (intr_id == ISR_COMPLETED_WARNING) {
759 1.11 jdolecek #ifdef EDC_DEBUG
760 1.39 cegger aprint_error_dev(&sc->sc_dev, "Command Error Code: %s\n",
761 1.11 jdolecek edc_cmd_error[status_block[1] & 0xff]);
762 1.11 jdolecek #else
763 1.39 cegger aprint_error_dev(&sc->sc_dev, "Command Error Code: %d\n",
764 1.11 jdolecek status_block[1] & 0xff);
765 1.11 jdolecek #endif
766 1.1 jdolecek }
767 1.1 jdolecek
768 1.4 jdolecek if (intr_id == ISR_CMD_FAILED) {
769 1.11 jdolecek #ifdef EDC_DEBUG
770 1.4 jdolecek char buf[100];
771 1.4 jdolecek
772 1.4 jdolecek printf("%s: Device Error Code: %s\n",
773 1.39 cegger device_xname(&sc->sc_dev),
774 1.11 jdolecek edc_dev_errors[status_block[2] & 0xff]);
775 1.41 christos snprintb(buf, sizeof(buf),
776 1.4 jdolecek "\20"
777 1.4 jdolecek "\01SeekOrCmdComplete"
778 1.4 jdolecek "\02Track0Flag"
779 1.4 jdolecek "\03WriteFault"
780 1.4 jdolecek "\04Selected"
781 1.4 jdolecek "\05Ready"
782 1.4 jdolecek "\06Reserved0"
783 1.4 jdolecek "\07STANDBY"
784 1.41 christos "\010Reserved0", (status_block[2] & 0xff00) >> 8);
785 1.41 christos
786 1.4 jdolecek printf("%s: Device Status: %s\n",
787 1.39 cegger device_xname(&sc->sc_dev), buf);
788 1.11 jdolecek #else
789 1.11 jdolecek printf("%s: Device Error Code: %d, Device Status: %d\n",
790 1.39 cegger device_xname(&sc->sc_dev),
791 1.11 jdolecek status_block[2] & 0xff,
792 1.11 jdolecek (status_block[2] & 0xff00) >> 8);
793 1.11 jdolecek #endif
794 1.11 jdolecek }
795 1.11 jdolecek }
796 1.11 jdolecek /*
797 1.11 jdolecek * Main worker thread function.
798 1.11 jdolecek */
799 1.11 jdolecek void
800 1.34 christos edcworker(void *arg)
801 1.11 jdolecek {
802 1.11 jdolecek struct edc_mca_softc *sc = (struct edc_mca_softc *) arg;
803 1.11 jdolecek struct ed_softc *ed;
804 1.11 jdolecek struct buf *bp;
805 1.16 jdolecek int i, error;
806 1.11 jdolecek
807 1.11 jdolecek config_pending_decr();
808 1.11 jdolecek
809 1.11 jdolecek for(;;) {
810 1.11 jdolecek /* Wait until awakened */
811 1.11 jdolecek (void) tsleep(sc, PRIBIO, "edcidle", 0);
812 1.11 jdolecek
813 1.11 jdolecek for(i=0; i<sc->sc_maxdevs; ) {
814 1.11 jdolecek if ((ed = sc->sc_ed[i]) == NULL) {
815 1.11 jdolecek i++;
816 1.11 jdolecek continue;
817 1.11 jdolecek }
818 1.11 jdolecek
819 1.11 jdolecek /* Is there a buf for us ? */
820 1.11 jdolecek simple_lock(&ed->sc_q_lock);
821 1.42 yamt if ((bp = bufq_get(ed->sc_q)) == NULL) {
822 1.11 jdolecek simple_unlock(&ed->sc_q_lock);
823 1.11 jdolecek i++;
824 1.11 jdolecek continue;
825 1.11 jdolecek }
826 1.11 jdolecek simple_unlock(&ed->sc_q_lock);
827 1.11 jdolecek
828 1.11 jdolecek /* Instrumentation. */
829 1.11 jdolecek disk_busy(&ed->sc_dk);
830 1.28 perry
831 1.11 jdolecek error = edc_bio(sc, ed, bp->b_data, bp->b_bcount,
832 1.11 jdolecek bp->b_rawblkno, (bp->b_flags & B_READ), 0);
833 1.11 jdolecek
834 1.11 jdolecek if (error) {
835 1.11 jdolecek bp->b_error = error;
836 1.11 jdolecek } else {
837 1.11 jdolecek /* Set resid, most commonly to zero. */
838 1.11 jdolecek bp->b_resid = sc->sc_resblk * DEV_BSIZE;
839 1.11 jdolecek }
840 1.11 jdolecek
841 1.21 mrg disk_unbusy(&ed->sc_dk, (bp->b_bcount - bp->b_resid),
842 1.21 mrg (bp->b_flags & B_READ));
843 1.11 jdolecek #if NRND > 0
844 1.11 jdolecek rnd_add_uint32(&ed->rnd_source, bp->b_blkno);
845 1.11 jdolecek #endif
846 1.11 jdolecek biodone(bp);
847 1.11 jdolecek }
848 1.11 jdolecek }
849 1.11 jdolecek }
850 1.11 jdolecek
851 1.11 jdolecek int
852 1.11 jdolecek edc_bio(struct edc_mca_softc *sc, struct ed_softc *ed, void *data,
853 1.11 jdolecek size_t bcount, daddr_t rawblkno, int isread, int poll)
854 1.11 jdolecek {
855 1.11 jdolecek u_int16_t cmd_args[4];
856 1.11 jdolecek int error=0, fl;
857 1.11 jdolecek u_int16_t track;
858 1.11 jdolecek u_int16_t cyl;
859 1.11 jdolecek u_int8_t head;
860 1.11 jdolecek u_int8_t sector;
861 1.11 jdolecek
862 1.11 jdolecek mca_disk_busy();
863 1.11 jdolecek
864 1.11 jdolecek /* set WAIT and R/W flag appropriately for the DMA transfer */
865 1.11 jdolecek fl = ((poll) ? BUS_DMA_NOWAIT : BUS_DMA_WAITOK)
866 1.11 jdolecek | ((isread) ? BUS_DMA_READ : BUS_DMA_WRITE);
867 1.11 jdolecek
868 1.11 jdolecek /* Load the buffer for DMA transfer. */
869 1.11 jdolecek if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_dmamap_xfer, data,
870 1.11 jdolecek bcount, NULL, BUS_DMA_STREAMING|fl))) {
871 1.11 jdolecek printf("%s: ed_bio: unable to load DMA buffer - error %d\n",
872 1.39 cegger device_xname(&ed->sc_dev), error);
873 1.11 jdolecek goto out;
874 1.11 jdolecek }
875 1.11 jdolecek
876 1.11 jdolecek bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap_xfer, 0,
877 1.11 jdolecek bcount, (isread) ? BUS_DMASYNC_PREREAD : BUS_DMASYNC_PREWRITE);
878 1.28 perry
879 1.11 jdolecek track = rawblkno / ed->sectors;
880 1.11 jdolecek head = track % ed->heads;
881 1.11 jdolecek cyl = track / ed->heads;
882 1.11 jdolecek sector = rawblkno % ed->sectors;
883 1.11 jdolecek
884 1.11 jdolecek /* Read or Write Data command */
885 1.11 jdolecek cmd_args[0] = 2; /* Options 0000010 */
886 1.11 jdolecek cmd_args[1] = bcount / DEV_BSIZE;
887 1.11 jdolecek cmd_args[2] = ((cyl & 0x1f) << 11) | (head << 5) | sector;
888 1.11 jdolecek cmd_args[3] = ((cyl & 0x3E0) >> 5);
889 1.11 jdolecek error = edc_run_cmd(sc,
890 1.11 jdolecek (isread) ? CMD_READ_DATA : CMD_WRITE_DATA,
891 1.11 jdolecek ed->sc_devno, cmd_args, 4, poll);
892 1.11 jdolecek
893 1.11 jdolecek /* Sync the DMA memory */
894 1.11 jdolecek if (!error) {
895 1.11 jdolecek bus_dmamap_sync(sc->sc_dmat, sc->sc_dmamap_xfer, 0, bcount,
896 1.11 jdolecek (isread)? BUS_DMASYNC_POSTREAD : BUS_DMASYNC_POSTWRITE);
897 1.11 jdolecek }
898 1.11 jdolecek
899 1.11 jdolecek /* We are done, unload buffer from DMA map */
900 1.11 jdolecek bus_dmamap_unload(sc->sc_dmat, sc->sc_dmamap_xfer);
901 1.11 jdolecek
902 1.11 jdolecek out:
903 1.11 jdolecek mca_disk_unbusy();
904 1.11 jdolecek
905 1.11 jdolecek return (error);
906 1.1 jdolecek }
907