Home | History | Annotate | Line # | Download | only in mii
atphy.c revision 1.11.8.1
      1  1.11.8.1    martin /*	$NetBSD: atphy.c,v 1.11.8.1 2014/11/04 09:23:20 martin Exp $ */
      2       1.1    cegger /*	$OpenBSD: atphy.c,v 1.1 2008/09/25 20:47:16 brad Exp $	*/
      3       1.1    cegger 
      4       1.1    cegger /*-
      5       1.1    cegger  * Copyright (c) 2008, Pyun YongHyeon <yongari (at) FreeBSD.org>
      6       1.1    cegger  * All rights reserved.
      7       1.1    cegger  *
      8       1.1    cegger  * Redistribution and use in source and binary forms, with or without
      9       1.1    cegger  * modification, are permitted provided that the following conditions
     10       1.1    cegger  * are met:
     11       1.1    cegger  * 1. Redistributions of source code must retain the above copyright
     12       1.1    cegger  *    notice unmodified, this list of conditions, and the following
     13       1.1    cegger  *    disclaimer.
     14       1.1    cegger  * 2. Redistributions in binary form must reproduce the above copyright
     15       1.1    cegger  *    notice, this list of conditions and the following disclaimer in the
     16       1.1    cegger  *    documentation and/or other materials provided with the distribution.
     17       1.1    cegger  *
     18       1.1    cegger  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
     19       1.1    cegger  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     20       1.1    cegger  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     21       1.1    cegger  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
     22       1.1    cegger  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     23       1.1    cegger  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     24       1.1    cegger  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     25       1.1    cegger  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     26       1.1    cegger  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     27       1.1    cegger  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     28       1.1    cegger  * SUCH DAMAGE.
     29       1.1    cegger  */
     30       1.1    cegger 
     31       1.1    cegger /*
     32       1.1    cegger  * Driver for the Attansic F1 10/100/1000 PHY.
     33       1.1    cegger  */
     34       1.1    cegger 
     35       1.2    cegger #include <sys/cdefs.h>
     36  1.11.8.1    martin __KERNEL_RCSID(0, "$NetBSD: atphy.c,v 1.11.8.1 2014/11/04 09:23:20 martin Exp $");
     37       1.2    cegger 
     38       1.1    cegger #include <sys/param.h>
     39       1.1    cegger #include <sys/systm.h>
     40       1.1    cegger #include <sys/kernel.h>
     41       1.1    cegger #include <sys/device.h>
     42       1.1    cegger #include <sys/socket.h>
     43       1.1    cegger 
     44       1.1    cegger #include <net/if.h>
     45       1.1    cegger #include <net/if_media.h>
     46       1.1    cegger 
     47       1.1    cegger #include <dev/mii/mii.h>
     48       1.1    cegger #include <dev/mii/miivar.h>
     49       1.1    cegger #include <dev/mii/miidevs.h>
     50       1.1    cegger 
     51       1.1    cegger /* Special Control Register */
     52       1.1    cegger #define ATPHY_SCR			0x10
     53       1.1    cegger #define ATPHY_SCR_JABBER_DISABLE	0x0001
     54       1.1    cegger #define ATPHY_SCR_POLARITY_REVERSAL	0x0002
     55       1.1    cegger #define ATPHY_SCR_SQE_TEST		0x0004
     56       1.1    cegger #define ATPHY_SCR_MAC_PDOWN		0x0008
     57       1.1    cegger #define ATPHY_SCR_CLK125_DISABLE	0x0010
     58       1.1    cegger #define ATPHY_SCR_MDI_MANUAL_MODE	0x0000
     59       1.1    cegger #define ATPHY_SCR_MDIX_MANUAL_MODE	0x0020
     60       1.1    cegger #define ATPHY_SCR_AUTO_X_1000T		0x0040
     61       1.1    cegger #define ATPHY_SCR_AUTO_X_MODE		0x0060
     62       1.1    cegger #define ATPHY_SCR_10BT_EXT_ENABLE	0x0080
     63       1.1    cegger #define ATPHY_SCR_MII_5BIT_ENABLE	0x0100
     64       1.1    cegger #define ATPHY_SCR_SCRAMBLER_DISABLE	0x0200
     65       1.1    cegger #define ATPHY_SCR_FORCE_LINK_GOOD	0x0400
     66       1.1    cegger #define ATPHY_SCR_ASSERT_CRS_ON_TX	0x0800
     67       1.1    cegger 
     68       1.1    cegger /* Special Status Register. */
     69       1.1    cegger #define ATPHY_SSR			0x11
     70       1.1    cegger #define ATPHY_SSR_SPD_DPLX_RESOLVED	0x0800
     71       1.1    cegger #define ATPHY_SSR_DUPLEX		0x2000
     72       1.1    cegger #define ATPHY_SSR_SPEED_MASK		0xC000
     73       1.1    cegger #define ATPHY_SSR_10MBS			0x0000
     74       1.1    cegger #define ATPHY_SSR_100MBS		0x4000
     75       1.1    cegger #define ATPHY_SSR_1000MBS		0x8000
     76       1.1    cegger 
     77       1.1    cegger static int atphy_match(device_t, cfdata_t, void *);
     78       1.1    cegger static void atphy_attach(device_t, device_t, void *);
     79       1.1    cegger 
     80       1.1    cegger static int atphy_service(struct mii_softc *, struct mii_data *, int);
     81       1.1    cegger static void atphy_reset(struct mii_softc *);
     82       1.1    cegger static void atphy_status(struct mii_softc *);
     83       1.1    cegger static int atphy_mii_phy_auto(struct mii_softc *);
     84      1.11  jmcneill static bool atphy_is_gige(const struct mii_phydesc *);
     85       1.1    cegger 
     86       1.1    cegger CFATTACH_DECL_NEW(atphy, sizeof(struct mii_softc),
     87       1.1    cegger 	atphy_match, atphy_attach, mii_phy_detach, mii_phy_activate);
     88       1.1    cegger 
     89       1.1    cegger const struct mii_phy_funcs atphy_funcs = {
     90       1.1    cegger         atphy_service, atphy_status, atphy_reset,
     91       1.1    cegger };
     92       1.1    cegger 
     93       1.1    cegger static const struct mii_phydesc etphys[] = {
     94       1.1    cegger 	{ MII_OUI_ATHEROS,	MII_MODEL_ATHEROS_F1,
     95       1.1    cegger 	  MII_STR_ATHEROS_F1 },
     96       1.3    cegger 	{ MII_OUI_ATTANSIC,	MII_MODEL_ATTANSIC_L1,
     97       1.3    cegger 	  MII_STR_ATTANSIC_L1 },
     98      1.10  jmcneill 	{ MII_OUI_ATTANSIC,	MII_MODEL_ATTANSIC_L2,
     99      1.10  jmcneill 	  MII_STR_ATTANSIC_L2 },
    100       1.7      matt 	{ MII_OUI_ATTANSIC,	MII_MODEL_ATTANSIC_AR8021,
    101       1.7      matt 	  MII_STR_ATTANSIC_AR8021 },
    102       1.1    cegger 	{ 0,			0,
    103       1.1    cegger 	  NULL },
    104       1.1    cegger };
    105       1.1    cegger 
    106      1.11  jmcneill static bool
    107      1.11  jmcneill atphy_is_gige(const struct mii_phydesc *mpd)
    108      1.11  jmcneill {
    109      1.11  jmcneill 	switch (mpd->mpd_oui) {
    110      1.11  jmcneill 	case MII_OUI_ATTANSIC:
    111      1.11  jmcneill 		switch (mpd->mpd_model) {
    112      1.11  jmcneill 		case MII_MODEL_ATTANSIC_L2:
    113      1.11  jmcneill 			return false;
    114      1.11  jmcneill 		}
    115      1.11  jmcneill 	}
    116      1.11  jmcneill 
    117      1.11  jmcneill 	return true;
    118      1.11  jmcneill }
    119      1.11  jmcneill 
    120       1.1    cegger static int
    121       1.1    cegger atphy_match(device_t parent, cfdata_t match, void *aux)
    122       1.1    cegger {
    123       1.1    cegger 	struct mii_attach_args *ma = aux;
    124       1.1    cegger 
    125       1.1    cegger 	if (mii_phy_match(ma, etphys) != NULL)
    126       1.1    cegger 		return 10;
    127       1.1    cegger 
    128       1.1    cegger 	return 0;
    129       1.1    cegger }
    130       1.1    cegger 
    131       1.1    cegger void
    132       1.1    cegger atphy_attach(device_t parent, device_t self, void *aux)
    133       1.1    cegger {
    134       1.1    cegger 	struct mii_softc *sc = device_private(self);
    135       1.1    cegger 	struct mii_attach_args *ma = aux;
    136       1.1    cegger 	struct mii_data *mii = ma->mii_data;
    137       1.1    cegger 	const struct mii_phydesc *mpd;
    138       1.8    cegger 	uint16_t bmsr;
    139       1.1    cegger 
    140       1.1    cegger 	mpd = mii_phy_match(ma, etphys);
    141       1.1    cegger 	aprint_naive(": Media interface\n");
    142       1.1    cegger 	aprint_normal(": %s, rev. %d\n", mpd->mpd_name, MII_REV(ma->mii_id2));
    143       1.1    cegger 
    144       1.1    cegger 	sc->mii_dev = self;
    145       1.1    cegger 	sc->mii_inst = mii->mii_instance;
    146       1.1    cegger 	sc->mii_phy = ma->mii_phyno;
    147       1.1    cegger 	sc->mii_funcs = &atphy_funcs;
    148       1.1    cegger 	sc->mii_pdata = mii;
    149       1.1    cegger 	sc->mii_flags = ma->mii_flags;
    150      1.11  jmcneill 	if (atphy_is_gige(mpd))
    151      1.11  jmcneill 		sc->mii_anegticks = MII_ANEGTICKS_GIGE;
    152      1.11  jmcneill 	else
    153      1.11  jmcneill 		sc->mii_anegticks = MII_ANEGTICKS;
    154       1.1    cegger 
    155       1.1    cegger 	sc->mii_flags |= MIIF_NOLOOP;
    156       1.1    cegger 
    157       1.1    cegger 	PHY_RESET(sc);
    158       1.1    cegger 
    159       1.8    cegger 	bmsr = PHY_READ(sc, MII_BMSR) | PHY_READ(sc, MII_BMSR);
    160       1.8    cegger 	sc->mii_capabilities = bmsr & ma->mii_capmask;
    161      1.11  jmcneill 	if (atphy_is_gige(mpd) && (sc->mii_capabilities & BMSR_EXTSTAT))
    162       1.1    cegger 		sc->mii_extcapabilities = PHY_READ(sc, MII_EXTSR);
    163       1.1    cegger 
    164       1.4    cegger 	aprint_normal_dev(self, "");
    165       1.1    cegger 	mii_phy_add_media(sc);
    166       1.4    cegger 	aprint_normal("\n");
    167       1.1    cegger }
    168       1.1    cegger 
    169       1.1    cegger int
    170       1.1    cegger atphy_service(struct mii_softc *sc, struct mii_data *mii, int cmd)
    171       1.1    cegger {
    172       1.1    cegger 	struct ifmedia_entry *ife = mii->mii_media.ifm_cur;
    173       1.1    cegger 	uint16_t anar, bmcr, bmsr;
    174       1.1    cegger 
    175       1.1    cegger 	switch (cmd) {
    176       1.1    cegger 	case MII_POLLSTAT:
    177       1.1    cegger 		/*
    178       1.1    cegger 		 * If we're not polling our PHY instance, just return.
    179       1.1    cegger 		 */
    180       1.1    cegger 		if (IFM_INST(ife->ifm_media) != sc->mii_inst)
    181       1.1    cegger 			return 0;
    182       1.1    cegger 		break;
    183       1.1    cegger 
    184       1.1    cegger 	case MII_MEDIACHG:
    185       1.1    cegger 		/*
    186       1.1    cegger 		 * If the media indicates a different PHY instance,
    187       1.1    cegger 		 * isolate ourselves.
    188       1.1    cegger 		 */
    189       1.1    cegger 		if (IFM_INST(ife->ifm_media) != sc->mii_inst) {
    190       1.1    cegger 			bmcr = PHY_READ(sc, MII_BMCR);
    191       1.1    cegger 			PHY_WRITE(sc, MII_BMCR, bmcr | BMCR_ISO);
    192       1.1    cegger 			return 0;
    193       1.1    cegger 		}
    194       1.1    cegger 
    195       1.1    cegger 		/*
    196       1.1    cegger 		 * If the interface is not up, don't do anything.
    197       1.1    cegger 		 */
    198       1.1    cegger 		if ((mii->mii_ifp->if_flags & IFF_UP) == 0)
    199       1.1    cegger 			break;
    200       1.1    cegger 
    201       1.1    cegger 		bmcr = 0;
    202       1.1    cegger 		switch (IFM_SUBTYPE(ife->ifm_media)) {
    203       1.1    cegger 		case IFM_AUTO:
    204       1.1    cegger 		case IFM_1000_T:
    205       1.1    cegger 			atphy_mii_phy_auto(sc);
    206       1.1    cegger 			goto done;
    207       1.1    cegger 		case IFM_100_TX:
    208       1.1    cegger 			bmcr = BMCR_S100;
    209       1.1    cegger 			break;
    210       1.1    cegger 		case IFM_10_T:
    211       1.1    cegger 			bmcr = BMCR_S10;
    212       1.1    cegger 			break;
    213       1.1    cegger 		case IFM_NONE:
    214       1.1    cegger 			bmcr = PHY_READ(sc, MII_BMCR);
    215       1.1    cegger 			/*
    216       1.1    cegger 			 * XXX
    217       1.1    cegger 			 * Due to an unknown reason powering down PHY resulted
    218       1.6    cegger 			 * in unexpected results such as inaccessibility of
    219       1.1    cegger 			 * hardware of freshly rebooted system. Disable
    220       1.1    cegger 			 * powering down PHY until I got more information for
    221       1.1    cegger 			 * Attansic/Atheros PHY hardwares.
    222       1.1    cegger 			 */
    223       1.1    cegger 			PHY_WRITE(sc, MII_BMCR, bmcr | BMCR_ISO);
    224       1.1    cegger 			goto done;
    225       1.1    cegger 		default:
    226       1.1    cegger 			return EINVAL;
    227       1.1    cegger 		}
    228       1.1    cegger 
    229       1.1    cegger 		anar = mii_anar(ife->ifm_media);
    230       1.1    cegger 		if (((ife->ifm_media & IFM_GMASK) & IFM_FDX) != 0) {
    231       1.1    cegger 			bmcr |= BMCR_FDX;
    232       1.1    cegger 			/* Enable pause. */
    233       1.1    cegger 			if (sc->mii_flags & MIIF_DOPAUSE)
    234  1.11.8.1    martin 				anar |= ANAR_PAUSE_TOWARDS;
    235       1.1    cegger 		}
    236       1.1    cegger 
    237       1.1    cegger 		if ((sc->mii_extcapabilities & (EXTSR_1000TFDX |
    238       1.1    cegger 		    EXTSR_1000THDX)) != 0)
    239       1.1    cegger 			PHY_WRITE(sc, MII_100T2CR, 0);
    240       1.1    cegger 		PHY_WRITE(sc, MII_ANAR, anar);
    241       1.1    cegger 
    242       1.1    cegger 		/*
    243       1.9    cegger 		 * Start autonegotiation.
    244       1.1    cegger 		 */
    245       1.8    cegger 		PHY_WRITE(sc, MII_BMCR, bmcr | BMCR_AUTOEN | BMCR_STARTNEG);
    246       1.1    cegger done:
    247       1.1    cegger 		break;
    248       1.1    cegger 
    249       1.1    cegger 	case MII_TICK:
    250       1.1    cegger 		/*
    251       1.1    cegger 		 * If we're not currently selected, just return.
    252       1.1    cegger 		 */
    253       1.1    cegger 		if (IFM_INST(ife->ifm_media) != sc->mii_inst)
    254       1.1    cegger 			return 0;
    255       1.1    cegger 
    256       1.1    cegger 		/*
    257       1.1    cegger 		 * Is the interface even up?
    258       1.1    cegger 		 */
    259       1.1    cegger 		if ((mii->mii_ifp->if_flags & IFF_UP) == 0)
    260       1.1    cegger 			return 0;
    261       1.1    cegger 
    262       1.1    cegger 		/*
    263       1.1    cegger 		 * Only used for autonegotiation.
    264       1.1    cegger 		 */
    265       1.1    cegger 		if (IFM_SUBTYPE(ife->ifm_media) != IFM_AUTO) {
    266       1.1    cegger 			sc->mii_ticks = 0;
    267       1.1    cegger 			break;
    268       1.1    cegger 		}
    269       1.1    cegger 
    270       1.1    cegger 		/*
    271       1.1    cegger 		 * Check for link.
    272       1.1    cegger 		 * Read the status register twice; BMSR_LINK is latch-low.
    273       1.1    cegger 		 */
    274       1.1    cegger 		bmsr = PHY_READ(sc, MII_BMSR) | PHY_READ(sc, MII_BMSR);
    275       1.1    cegger 		if (bmsr & BMSR_LINK) {
    276       1.1    cegger 			sc->mii_ticks = 0;
    277       1.1    cegger 			break;
    278       1.1    cegger 		}
    279       1.1    cegger 
    280       1.1    cegger 		/* Announce link loss right after it happens. */
    281       1.1    cegger 		if (sc->mii_ticks++ == 0)
    282       1.1    cegger 			break;
    283       1.1    cegger 
    284       1.1    cegger 		/*
    285       1.1    cegger 		 * Only retry autonegotiation every mii_anegticks seconds.
    286       1.1    cegger 		 */
    287       1.1    cegger 		if (sc->mii_ticks <= sc->mii_anegticks)
    288       1.1    cegger 			break;
    289       1.1    cegger 
    290       1.1    cegger 		sc->mii_ticks = 0;
    291       1.1    cegger 		atphy_mii_phy_auto(sc);
    292       1.1    cegger 		break;
    293       1.1    cegger 	}
    294       1.1    cegger 
    295       1.1    cegger 	/* Update the media status. */
    296       1.1    cegger 	mii_phy_status(sc);
    297       1.1    cegger 
    298       1.1    cegger 	/* Callback if something changed. */
    299       1.1    cegger 	mii_phy_update(sc, cmd);
    300       1.1    cegger 	return 0;
    301       1.1    cegger }
    302       1.1    cegger 
    303       1.1    cegger static void
    304       1.1    cegger atphy_status(struct mii_softc *sc)
    305       1.1    cegger {
    306       1.1    cegger 	struct mii_data *mii = sc->mii_pdata;
    307       1.1    cegger 	uint32_t bmsr, bmcr, gsr, ssr;
    308       1.1    cegger 
    309       1.1    cegger 	mii->mii_media_status = IFM_AVALID;
    310       1.1    cegger 	mii->mii_media_active = IFM_ETHER;
    311       1.1    cegger 
    312       1.1    cegger 	bmsr = PHY_READ(sc, MII_BMSR) | PHY_READ(sc, MII_BMSR);
    313       1.1    cegger 	if (bmsr & BMSR_LINK)
    314       1.1    cegger 		mii->mii_media_status |= IFM_ACTIVE;
    315       1.1    cegger 
    316       1.1    cegger 	bmcr = PHY_READ(sc, MII_BMCR);
    317       1.1    cegger 	if (bmcr & BMCR_ISO) {
    318       1.1    cegger 		mii->mii_media_active |= IFM_NONE;
    319       1.1    cegger 		mii->mii_media_status = 0;
    320       1.1    cegger 		return;
    321       1.1    cegger 	}
    322       1.1    cegger 
    323       1.1    cegger 	if (bmcr & BMCR_LOOP)
    324       1.1    cegger 		mii->mii_media_active |= IFM_LOOP;
    325       1.1    cegger 
    326       1.1    cegger 	ssr = PHY_READ(sc, ATPHY_SSR);
    327       1.1    cegger 	if (!(ssr & ATPHY_SSR_SPD_DPLX_RESOLVED)) {
    328       1.1    cegger 		/* Erg, still trying, I guess... */
    329       1.1    cegger 		mii->mii_media_active |= IFM_NONE;
    330       1.1    cegger 		return;
    331       1.1    cegger 	}
    332       1.1    cegger 
    333       1.1    cegger 	switch (ssr & ATPHY_SSR_SPEED_MASK) {
    334       1.1    cegger 	case ATPHY_SSR_1000MBS:
    335       1.1    cegger 		mii->mii_media_active |= IFM_1000_T;
    336       1.1    cegger 		/*
    337       1.1    cegger 		 * atphy(4) has a valid link so reset mii_ticks.
    338       1.1    cegger 		 * Resetting mii_ticks is needed in order to
    339       1.1    cegger 		 * detect link loss after auto-negotiation.
    340       1.1    cegger 		 */
    341       1.1    cegger 		sc->mii_ticks = 0;
    342       1.1    cegger 		break;
    343       1.1    cegger 	case ATPHY_SSR_100MBS:
    344       1.1    cegger 		mii->mii_media_active |= IFM_100_TX;
    345       1.1    cegger 		sc->mii_ticks = 0;
    346       1.1    cegger 		break;
    347       1.1    cegger 	case ATPHY_SSR_10MBS:
    348       1.1    cegger 		mii->mii_media_active |= IFM_10_T;
    349       1.1    cegger 		sc->mii_ticks = 0;
    350       1.1    cegger 		break;
    351       1.1    cegger 	default:
    352       1.1    cegger 		mii->mii_media_active |= IFM_NONE;
    353       1.1    cegger 		return;
    354       1.1    cegger 	}
    355       1.1    cegger 
    356       1.1    cegger 	if (ssr & ATPHY_SSR_DUPLEX)
    357       1.1    cegger 		mii->mii_media_active |= IFM_FDX | mii_phy_flowstatus(sc);
    358       1.1    cegger 	else
    359       1.1    cegger 		mii->mii_media_active |= IFM_HDX;
    360       1.1    cegger 
    361       1.1    cegger 	gsr = PHY_READ(sc, MII_100T2SR);
    362       1.1    cegger 	if ((IFM_SUBTYPE(mii->mii_media_active) == IFM_1000_T) &&
    363       1.1    cegger 	    gsr & GTSR_MS_RES)
    364       1.1    cegger 		mii->mii_media_active |= IFM_ETH_MASTER;
    365       1.1    cegger }
    366       1.1    cegger 
    367       1.1    cegger static void
    368       1.1    cegger atphy_reset(struct mii_softc *sc)
    369       1.1    cegger {
    370       1.1    cegger 	uint32_t reg;
    371       1.1    cegger 	int i;
    372       1.1    cegger 
    373       1.1    cegger 	/* Take PHY out of power down mode. */
    374       1.1    cegger 	PHY_WRITE(sc, 29, 0x29);
    375       1.1    cegger 	PHY_WRITE(sc, 30, 0);
    376       1.1    cegger 
    377       1.1    cegger 	reg = PHY_READ(sc, ATPHY_SCR);
    378       1.1    cegger 	/* Enable automatic crossover. */
    379       1.1    cegger 	reg |= ATPHY_SCR_AUTO_X_MODE;
    380       1.1    cegger 	/* Disable power down. */
    381       1.1    cegger 	reg &= ~ATPHY_SCR_MAC_PDOWN;
    382       1.1    cegger 	/* Enable CRS on Tx. */
    383       1.1    cegger 	reg |= ATPHY_SCR_ASSERT_CRS_ON_TX;
    384       1.1    cegger 	/* Auto correction for reversed cable polarity. */
    385       1.1    cegger 	reg |= ATPHY_SCR_POLARITY_REVERSAL;
    386       1.1    cegger 	PHY_WRITE(sc, ATPHY_SCR, reg);
    387       1.1    cegger 
    388       1.8    cegger 	atphy_mii_phy_auto(sc);
    389       1.8    cegger 
    390       1.1    cegger 	/* Workaround F1 bug to reset phy. */
    391       1.8    cegger 	reg = PHY_READ(sc, MII_BMCR) | BMCR_RESET;
    392       1.8    cegger 	PHY_WRITE(sc, MII_BMCR, reg);
    393       1.1    cegger 
    394       1.1    cegger 	for (i = 0; i < 1000; i++) {
    395       1.1    cegger 		DELAY(1);
    396       1.1    cegger 		if ((PHY_READ(sc, MII_BMCR) & BMCR_RESET) == 0)
    397       1.1    cegger 			break;
    398       1.1    cegger 	}
    399       1.1    cegger }
    400       1.1    cegger 
    401       1.1    cegger static int
    402       1.1    cegger atphy_mii_phy_auto(struct mii_softc *sc)
    403       1.1    cegger {
    404       1.1    cegger 	uint16_t anar;
    405       1.1    cegger 
    406       1.1    cegger 	anar = BMSR_MEDIA_TO_ANAR(sc->mii_capabilities) | ANAR_CSMA;
    407       1.1    cegger 	if (sc->mii_flags & MIIF_DOPAUSE)
    408       1.6    cegger 		anar |= ANAR_X_PAUSE_TOWARDS;
    409       1.1    cegger 	PHY_WRITE(sc, MII_ANAR, anar);
    410       1.1    cegger 	if (sc->mii_extcapabilities & (EXTSR_1000TFDX | EXTSR_1000THDX))
    411       1.1    cegger 		PHY_WRITE(sc, MII_100T2CR, GTCR_ADV_1000TFDX |
    412       1.1    cegger 		    GTCR_ADV_1000THDX);
    413       1.8    cegger 	PHY_WRITE(sc, MII_BMCR, BMCR_AUTOEN | BMCR_STARTNEG);
    414       1.1    cegger 
    415       1.1    cegger 	return EJUSTRETURN;
    416       1.1    cegger }
    417