1 1.4 andvar /* $NetBSD: bmtphyreg.h,v 1.4 2024/06/06 21:28:31 andvar Exp $ */ 2 1.1 thorpej 3 1.1 thorpej /*- 4 1.1 thorpej * Copyright (c) 2001 The NetBSD Foundation, Inc. 5 1.1 thorpej * All rights reserved. 6 1.1 thorpej * 7 1.1 thorpej * This code is derived from software contributed to The NetBSD Foundation 8 1.1 thorpej * by Jason R. Thorpe. 9 1.1 thorpej * 10 1.1 thorpej * Redistribution and use in source and binary forms, with or without 11 1.1 thorpej * modification, are permitted provided that the following conditions 12 1.1 thorpej * are met: 13 1.1 thorpej * 1. Redistributions of source code must retain the above copyright 14 1.1 thorpej * notice, this list of conditions and the following disclaimer. 15 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright 16 1.1 thorpej * notice, this list of conditions and the following disclaimer in the 17 1.1 thorpej * documentation and/or other materials provided with the distribution. 18 1.1 thorpej * 19 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS 20 1.1 thorpej * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED 21 1.1 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 22 1.1 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS 23 1.1 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 24 1.1 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 25 1.1 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 26 1.1 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 27 1.1 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 28 1.1 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 29 1.1 thorpej * POSSIBILITY OF SUCH DAMAGE. 30 1.1 thorpej */ 31 1.1 thorpej 32 1.1 thorpej #ifndef _DEV_MII_BMTPHYREG_H_ 33 1.1 thorpej #define _DEV_MII_BMTPHYREG_H_ 34 1.1 thorpej 35 1.1 thorpej /* 36 1.1 thorpej * BCM5201/BCM5202 registers. 37 1.1 thorpej */ 38 1.1 thorpej 39 1.1 thorpej #define MII_BMTPHY_AUX_CTL 0x10 /* auxiliary control */ 40 1.1 thorpej #define AUX_CTL_TXDIS 0x2000 /* transmitter disable */ 41 1.1 thorpej #define AUX_CTL_4B5B_BYPASS 0x0400 /* bypass 4b5b encoder */ 42 1.1 thorpej #define AUX_CTL_SCR_BYPASS 0x0200 /* bypass scrambler */ 43 1.1 thorpej #define AUX_CTL_NRZI_BYPASS 0x0100 /* bypass NRZI encoder */ 44 1.1 thorpej #define AUX_CTL_RXALIGN_BYPASS 0x0080 /* bypass rx symbol alignment */ 45 1.1 thorpej #define AUX_CTL_BASEWANDER_DIS 0x0040 /* disable baseline wander correction */ 46 1.1 thorpej #define AUX_CTL_FEF_EN 0x0020 /* far-end fault enable */ 47 1.1 thorpej 48 1.1 thorpej 49 1.1 thorpej #define MII_BMTPHY_AUX_STS 0x11 /* auxiliary status */ 50 1.1 thorpej #define AUX_STS_FX_MODE 0x0400 /* 100base-FX mode (strap pin) */ 51 1.1 thorpej #define AUX_STS_LOCKED 0x0200 /* descrambler locked */ 52 1.1 thorpej #define AUX_STS_100BASE_LINK 0x0100 /* 1 = 100base link */ 53 1.1 thorpej #define AUX_STS_REMFAULT 0x0080 /* remote fault */ 54 1.1 thorpej #define AUX_STS_DISCON_STATE 0x0040 /* disconnect state */ 55 1.1 thorpej #define AUX_STS_FCARDET 0x0020 /* false carrier detected */ 56 1.1 thorpej #define AUX_STS_BAD_ESD 0x0010 /* bad ESD detected */ 57 1.1 thorpej #define AUX_STS_RXERROR 0x0008 /* Rx error detected */ 58 1.1 thorpej #define AUX_STS_TXERROR 0x0004 /* Tx error detected */ 59 1.1 thorpej #define AUX_STS_LOCKERROR 0x0002 /* lock error detected */ 60 1.1 thorpej #define AUX_STS_MLT3ERROR 0x0001 /* MLT3 code error detected */ 61 1.1 thorpej 62 1.1 thorpej 63 1.1 thorpej #define MII_BMTPHY_RXERROR_CTR 0x12 /* 100base-X Rx error counter */ 64 1.1 thorpej #define RXERROR_CTR_MASK 0x00ff 65 1.1 thorpej 66 1.1 thorpej 67 1.1 thorpej #define MII_BMTPHY_FCS_CTR 0x13 /* 100base-X false carrier counter */ 68 1.1 thorpej #define FCS_CTR_MASK 0x00ff 69 1.1 thorpej 70 1.1 thorpej 71 1.1 thorpej #define MII_BMTPHY_DIS_CTR 0x14 /* 100base-X disconnect counter */ 72 1.1 thorpej #define DIS_CTR_MASK 0x00ff 73 1.1 thorpej 74 1.1 thorpej 75 1.1 thorpej #define MII_BMTPHY_PTEST 0x17 /* PTEST */ 76 1.1 thorpej 77 1.1 thorpej 78 1.1 thorpej #define MII_BMTPHY_AUX_CSR 0x18 /* auxiliary control/status */ 79 1.1 thorpej #define AUX_CSR_JABBER_DIS 0x8000 /* jabber disable */ 80 1.1 thorpej #define AUX_CSR_FLINK 0x4000 /* force 10baseT link pass */ 81 1.1 thorpej #define AUX_CSR_HSQ 0x0080 /* SQ high */ 82 1.1 thorpej #define AUX_CSR_LSQ 0x0040 /* SQ low */ 83 1.1 thorpej #define AUX_CSR_ER1 0x0020 /* edge rate 1 */ 84 1.1 thorpej #define AUX_CSR_ER0 0x0010 /* edge rate 0 */ 85 1.1 thorpej #define AUX_CSR_ANEG 0x0008 /* auto-negotiation activated */ 86 1.1 thorpej #define AUX_CSR_F100 0x0004 /* force 100base */ 87 1.1 thorpej #define AUX_CSR_SPEED 0x0002 /* 1 = 100, 0 = 10 */ 88 1.1 thorpej #define AUX_CSR_FDX 0x0001 /* full-duplex */ 89 1.1 thorpej 90 1.1 thorpej 91 1.1 thorpej #define MII_BMTPHY_AUX_SS 0x19 /* auxiliary status summary */ 92 1.1 thorpej #define AUX_SS_ACOMP 0x8000 /* auto-negotiation complete */ 93 1.1 thorpej #define AUX_SS_ACOMP_ACK 0x4000 /* auto-negotiation compl. ack */ 94 1.1 thorpej #define AUX_SS_AACK_DET 0x2000 /* auto-neg. ack detected */ 95 1.1 thorpej #define AUX_SS_ANLPAD 0x1000 /* auto-neg. link part. ability det */ 96 1.1 thorpej #define AUX_SS_ANEG_PAUSE 0x0800 /* pause operation bit */ 97 1.1 thorpej #define AUX_SS_HCD 0x0700 /* highest common denominator */ 98 1.1 thorpej #define AUX_SS_HCD_NONE 0x0000 /* none */ 99 1.1 thorpej #define AUX_SS_HCD_10T 0x0100 /* 10baseT */ 100 1.1 thorpej #define AUX_SS_HCD_10T_FDX 0x0200 /* 10baseT-FDX */ 101 1.1 thorpej #define AUX_SS_HCD_100TX 0x0300 /* 100baseTX-FDX */ 102 1.1 thorpej #define AUX_SS_HCD_100T4 0x0400 /* 100baseT4 */ 103 1.1 thorpej #define AUX_SS_HCD_100TX_FDX 0x0500 /* 100baseTX-FDX */ 104 1.1 thorpej #define AUX_SS_PDF 0x0080 /* parallel detection fault */ 105 1.1 thorpej #define AUX_SS_LPRF 0x0040 /* link partner remote fault */ 106 1.1 thorpej #define AUX_SS_LPPR 0x0020 /* link partner page received */ 107 1.1 thorpej #define AUX_SS_LPANA 0x0010 /* link partner auto-neg able */ 108 1.1 thorpej #define AUX_SS_SPEED 0x0008 /* 1 = 100, 0 = 10 */ 109 1.1 thorpej #define AUX_SS_LINK 0x0004 /* link pass */ 110 1.1 thorpej #define AUX_SS_ANEN 0x0002 /* auto-neg. enabled */ 111 1.1 thorpej #define AUX_SS_JABBER 0x0001 /* jabber detected */ 112 1.1 thorpej 113 1.1 thorpej 114 1.1 thorpej #define MII_BMTPHY_INTR 0x1a /* interrupt register */ 115 1.1 thorpej #define INTR_FDX_LED 0x8000 /* full-duplex led enable */ 116 1.1 thorpej #define INTR_INTR_EN 0x4000 /* interrupt enable */ 117 1.4 andvar #define INTR_FDX_MASK 0x0800 /* full-duplex intr mask */ 118 1.1 thorpej #define INTR_SPD_MASK 0x0400 /* speed intr mask */ 119 1.1 thorpej #define INTR_LINK_MASK 0x0200 /* link intr mask */ 120 1.1 thorpej #define INTR_INTR_MASK 0x0100 /* master interrupt mask */ 121 1.1 thorpej #define INTR_FDX_CHANGE 0x0008 /* full-duplex change */ 122 1.1 thorpej #define INTR_SPD_CHANGE 0x0004 /* speed change */ 123 1.1 thorpej #define INTR_LINK_CHANGE 0x0002 /* link change */ 124 1.1 thorpej #define INTR_INTR_STATUS 0x0001 /* interrupt status */ 125 1.1 thorpej 126 1.1 thorpej 127 1.3 andvar #define MII_BMTPHY_AUX2 0x1b /* auxiliary mode 2 */ 128 1.1 thorpej #define AUX2_BLOCK_RXDV 0x0200 /* block RXDV mode enabled */ 129 1.1 thorpej #define AUX2_ANPDQ 0x0100 /* auto-neg parallel detection Q mode */ 130 1.1 thorpej #define AUX2_TRAFFIC_LED 0x0040 /* traffic meter led enable */ 131 1.1 thorpej #define AUX2_FXMTRCV_LED 0x0020 /* force Tx and Rx LEDs */ 132 1.1 thorpej #define AUX2_HS_TOKEN 0x0010 /* high-speed token ring mode */ 133 1.1 thorpej #define AUX2_AUTO_LP 0x0008 /* auto low-power mode */ 134 1.1 thorpej #define AUX2_TWOLINK_LED 0x0004 /* two link LEDs */ 135 1.1 thorpej #define AUX2_SQE_DIS 0x0002 /* disable SQE pulse */ 136 1.1 thorpej 137 1.1 thorpej 138 1.1 thorpej #define MII_BMTPHY_AUXERR 0x1c /* auxiliary error */ 139 1.1 thorpej #define AUXERR_MANCHESTER 0x0400 /* Manchester code error */ 140 1.1 thorpej #define AUXERR_EOF 0x0200 /* EOF detection error */ 141 1.1 thorpej #define AUXERR_POLARITY 0x0100 /* polarity inversion */ 142 1.1 thorpej #define AUXERR_ANEG 0x0008 /* autonegotiation enabled */ 143 1.1 thorpej #define AUXERR_F100 0x0004 /* force 100base */ 144 1.1 thorpej #define AUXERR_SPEED 0x0002 /* 1 = 100, 0 = 10 */ 145 1.1 thorpej #define AUXERR_FDX 0x0001 /* full-duplex */ 146 1.1 thorpej 147 1.1 thorpej 148 1.1 thorpej #define MII_BMTPHY_AUXMODE 0x1d /* auxiliary mode */ 149 1.1 thorpej #define AUXMODE_ACT_LED_DIS 0x0010 /* activity LED disable */ 150 1.1 thorpej #define AUXMODE_LINK_LED_DIS 0x0008 /* link LED disable */ 151 1.1 thorpej #define AUXMODE_BLOCK_TXEN 0x0002 /* enable block TXEN */ 152 1.1 thorpej 153 1.1 thorpej 154 1.1 thorpej #define MII_BMTPHY_AUXMPHY 0x1e /* auxiliary multiple phy register */ 155 1.1 thorpej #define AUXMPHY_HCD_TX_FDX 0x8000 /* res. is 100baseTX-FDX */ 156 1.1 thorpej #define AUXMPHY_HCD_T4 0x4000 /* res. is 100baseT4 */ 157 1.1 thorpej #define AUXMPHY_HCD_TX 0x2000 /* res. is 100baseTX */ 158 1.1 thorpej #define AUXMPHY_HCD_10T_FDX 0x1000 /* res. is 10baseT-FDX */ 159 1.1 thorpej #define AUXMPHY_HCD_10T 0x0800 /* res. is 10baseT */ 160 1.1 thorpej #define AUXMPHY_RES_ANEG 0x0100 /* restart auto-negotiation */ 161 1.1 thorpej #define AUXMPHY_ANEG_COMP 0x0080 /* auto-negotiation complete */ 162 1.1 thorpej #define AUXMPHY_ACK_COMP 0x0040 /* acknowledge complete */ 163 1.1 thorpej #define AUXMPHY_ACK_DET 0x0020 /* acknowledge detected */ 164 1.1 thorpej #define AUXMPHY_ABILITY_DET 0x0010 /* waiting for LP ability */ 165 1.1 thorpej #define AUXMPHY_SUPER_ISO 0x0008 /* super-isolate mode */ 166 1.1 thorpej #define AUXMPHY_10T_SERIAL 0x0002 /* 10baseT serial mode */ 167 1.1 thorpej 168 1.1 thorpej 169 1.1 thorpej #define MII_BMTPHY_TEST 0x1d /* Broadcom test register */ 170 1.1 thorpej 171 1.1 thorpej 172 1.1 thorpej #endif /* _DEV_MII_BMTPHYREG_H_ */ 173