brgphy.c revision 1.40.4.3 1 1.40.4.3 riz /* $NetBSD: brgphy.c,v 1.40.4.3 2010/11/19 23:58:41 riz Exp $ */
2 1.1 thorpej
3 1.1 thorpej /*-
4 1.1 thorpej * Copyright (c) 1998, 1999, 2000, 2001 The NetBSD Foundation, Inc.
5 1.1 thorpej * All rights reserved.
6 1.1 thorpej *
7 1.1 thorpej * This code is derived from software contributed to The NetBSD Foundation
8 1.1 thorpej * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
9 1.1 thorpej * NASA Ames Research Center.
10 1.1 thorpej *
11 1.1 thorpej * Redistribution and use in source and binary forms, with or without
12 1.1 thorpej * modification, are permitted provided that the following conditions
13 1.1 thorpej * are met:
14 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
15 1.1 thorpej * notice, this list of conditions and the following disclaimer.
16 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
17 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
18 1.1 thorpej * documentation and/or other materials provided with the distribution.
19 1.1 thorpej *
20 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
21 1.1 thorpej * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
22 1.1 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
23 1.1 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
24 1.1 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
25 1.1 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
26 1.1 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
27 1.1 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28 1.1 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
29 1.1 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
30 1.1 thorpej * POSSIBILITY OF SUCH DAMAGE.
31 1.1 thorpej */
32 1.1 thorpej
33 1.1 thorpej /*
34 1.1 thorpej * Copyright (c) 1997 Manuel Bouyer. All rights reserved.
35 1.1 thorpej *
36 1.1 thorpej * Redistribution and use in source and binary forms, with or without
37 1.1 thorpej * modification, are permitted provided that the following conditions
38 1.1 thorpej * are met:
39 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
40 1.1 thorpej * notice, this list of conditions and the following disclaimer.
41 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
42 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
43 1.1 thorpej * documentation and/or other materials provided with the distribution.
44 1.1 thorpej * 3. All advertising materials mentioning features or use of this software
45 1.1 thorpej * must display the following acknowledgement:
46 1.1 thorpej * This product includes software developed by Manuel Bouyer.
47 1.1 thorpej * 4. The name of the author may not be used to endorse or promote products
48 1.1 thorpej * derived from this software without specific prior written permission.
49 1.1 thorpej *
50 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
51 1.1 thorpej * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
52 1.1 thorpej * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
53 1.1 thorpej * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
54 1.1 thorpej * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
55 1.1 thorpej * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
56 1.1 thorpej * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
57 1.1 thorpej * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
58 1.1 thorpej * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
59 1.1 thorpej * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
60 1.1 thorpej */
61 1.1 thorpej
62 1.1 thorpej /*
63 1.1 thorpej * driver for the Broadcom BCM5400 Gig-E PHY.
64 1.1 thorpej *
65 1.1 thorpej * Programming information for this PHY was gleaned from FreeBSD
66 1.1 thorpej * (they were apparently able to get a datasheet from Broadcom).
67 1.1 thorpej */
68 1.5 lukem
69 1.5 lukem #include <sys/cdefs.h>
70 1.40.4.3 riz __KERNEL_RCSID(0, "$NetBSD: brgphy.c,v 1.40.4.3 2010/11/19 23:58:41 riz Exp $");
71 1.1 thorpej
72 1.1 thorpej #include <sys/param.h>
73 1.1 thorpej #include <sys/systm.h>
74 1.1 thorpej #include <sys/kernel.h>
75 1.1 thorpej #include <sys/device.h>
76 1.1 thorpej #include <sys/socket.h>
77 1.1 thorpej #include <sys/errno.h>
78 1.40.4.1 snj #include <prop/proplib.h>
79 1.1 thorpej
80 1.1 thorpej #include <net/if.h>
81 1.1 thorpej #include <net/if_media.h>
82 1.1 thorpej
83 1.1 thorpej #include <dev/mii/mii.h>
84 1.1 thorpej #include <dev/mii/miivar.h>
85 1.1 thorpej #include <dev/mii/miidevs.h>
86 1.1 thorpej
87 1.1 thorpej #include <dev/mii/brgphyreg.h>
88 1.40.4.1 snj #include <dev/pci/if_bgereg.h>
89 1.1 thorpej
90 1.39 xtraeme static int brgphymatch(device_t, cfdata_t, void *);
91 1.39 xtraeme static void brgphyattach(device_t, device_t, void *);
92 1.1 thorpej
93 1.40.4.1 snj struct brgphy_softc {
94 1.40.4.1 snj struct mii_softc sc_mii;
95 1.40.4.1 snj int sc_isbge;
96 1.40.4.1 snj int sc_isbnx;
97 1.40.4.1 snj int sc_bge_flags;
98 1.40.4.1 snj int sc_bnx_flags;
99 1.40.4.1 snj };
100 1.40.4.1 snj
101 1.40.4.1 snj CFATTACH_DECL_NEW(brgphy, sizeof(struct brgphy_softc),
102 1.13 thorpej brgphymatch, brgphyattach, mii_phy_detach, mii_phy_activate);
103 1.1 thorpej
104 1.21 thorpej static int brgphy_service(struct mii_softc *, struct mii_data *, int);
105 1.21 thorpej static void brgphy_status(struct mii_softc *);
106 1.32 msaitoh static int brgphy_mii_phy_auto(struct mii_softc *);
107 1.32 msaitoh static void brgphy_loop(struct mii_softc *);
108 1.40.4.1 snj static void brgphy_reset(struct mii_softc *);
109 1.40.4.1 snj static void brgphy_bcm5401_dspcode(struct mii_softc *);
110 1.40.4.1 snj static void brgphy_bcm5411_dspcode(struct mii_softc *);
111 1.40.4.1 snj static void brgphy_bcm5421_dspcode(struct mii_softc *);
112 1.40.4.1 snj static void brgphy_bcm54k2_dspcode(struct mii_softc *);
113 1.40.4.1 snj static void brgphy_adc_bug(struct mii_softc *);
114 1.40.4.1 snj static void brgphy_5704_a0_bug(struct mii_softc *);
115 1.40.4.1 snj static void brgphy_ber_bug(struct mii_softc *);
116 1.40.4.1 snj static void brgphy_crc_bug(struct mii_softc *);
117 1.40.4.3 riz static void brgphy_jumbo_settings(struct mii_softc *);
118 1.40.4.3 riz static void brgphy_eth_wirespeed(struct mii_softc *);
119 1.1 thorpej
120 1.10 thorpej
121 1.21 thorpej static const struct mii_phy_funcs brgphy_funcs = {
122 1.40.4.1 snj brgphy_service, brgphy_status, brgphy_reset,
123 1.34 markd };
124 1.34 markd
125 1.21 thorpej static const struct mii_phydesc brgphys[] = {
126 1.1 thorpej { MII_OUI_BROADCOM, MII_MODEL_BROADCOM_BCM5400,
127 1.1 thorpej MII_STR_BROADCOM_BCM5400 },
128 1.2 thorpej
129 1.1 thorpej { MII_OUI_BROADCOM, MII_MODEL_BROADCOM_BCM5401,
130 1.1 thorpej MII_STR_BROADCOM_BCM5401 },
131 1.2 thorpej
132 1.1 thorpej { MII_OUI_BROADCOM, MII_MODEL_BROADCOM_BCM5411,
133 1.1 thorpej MII_STR_BROADCOM_BCM5411 },
134 1.9 thorpej
135 1.9 thorpej { MII_OUI_BROADCOM, MII_MODEL_BROADCOM_BCM5421,
136 1.9 thorpej MII_STR_BROADCOM_BCM5421 },
137 1.7 fvdl
138 1.40.4.1 snj { MII_OUI_BROADCOM, MII_MODEL_BROADCOM_BCM54K2,
139 1.40.4.1 snj MII_STR_BROADCOM_BCM54K2 },
140 1.40.4.1 snj
141 1.40.4.3 riz { MII_OUI_BROADCOM, MII_MODEL_BROADCOM_BCM5461,
142 1.40.4.3 riz MII_STR_BROADCOM_BCM5461 },
143 1.40.4.3 riz
144 1.40.4.1 snj { MII_OUI_BROADCOM, MII_MODEL_BROADCOM_BCM5462,
145 1.40.4.1 snj MII_STR_BROADCOM_BCM5462 },
146 1.40.4.1 snj
147 1.40.4.3 riz { MII_OUI_BROADCOM, MII_MODEL_BROADCOM_BCM5464,
148 1.40.4.3 riz MII_STR_BROADCOM_BCM5464 },
149 1.40.4.3 riz
150 1.7 fvdl { MII_OUI_BROADCOM, MII_MODEL_BROADCOM_BCM5701,
151 1.7 fvdl MII_STR_BROADCOM_BCM5701 },
152 1.14 matt
153 1.14 matt { MII_OUI_BROADCOM, MII_MODEL_BROADCOM_BCM5703,
154 1.14 matt MII_STR_BROADCOM_BCM5703 },
155 1.1 thorpej
156 1.15 jonathan { MII_OUI_BROADCOM, MII_MODEL_BROADCOM_BCM5704,
157 1.15 jonathan MII_STR_BROADCOM_BCM5704 },
158 1.15 jonathan
159 1.25 jonathan { MII_OUI_BROADCOM, MII_MODEL_BROADCOM_BCM5705,
160 1.25 jonathan MII_STR_BROADCOM_BCM5705 },
161 1.25 jonathan
162 1.24 jonathan { MII_OUI_BROADCOM, MII_MODEL_BROADCOM_BCM5714,
163 1.24 jonathan MII_STR_BROADCOM_BCM5714 },
164 1.18 hannken
165 1.22 cube { MII_OUI_BROADCOM, MII_MODEL_BROADCOM_BCM5750,
166 1.22 cube MII_STR_BROADCOM_BCM5750 },
167 1.22 cube
168 1.31 tsutsui { MII_OUI_BROADCOM, MII_MODEL_BROADCOM_BCM5752,
169 1.31 tsutsui MII_STR_BROADCOM_BCM5752 },
170 1.31 tsutsui
171 1.27 jonathan { MII_OUI_BROADCOM, MII_MODEL_BROADCOM_BCM5780,
172 1.27 jonathan MII_STR_BROADCOM_BCM5780 },
173 1.27 jonathan
174 1.36 markd { MII_OUI_BROADCOM, MII_MODEL_BROADCOM_BCM5708C,
175 1.36 markd MII_STR_BROADCOM_BCM5708C },
176 1.36 markd
177 1.40.4.2 sborrill { MII_OUI_BROADCOM2, MII_MODEL_BROADCOM2_BCM5709C,
178 1.40.4.2 sborrill MII_STR_BROADCOM2_BCM5709C },
179 1.40.4.2 sborrill
180 1.40.4.2 sborrill { MII_OUI_BROADCOM2, MII_MODEL_BROADCOM2_BCM5709CAX,
181 1.40.4.2 sborrill MII_STR_BROADCOM2_BCM5709CAX },
182 1.40.4.2 sborrill
183 1.40.4.1 snj { MII_OUI_BROADCOM2, MII_MODEL_BROADCOM2_BCM5722,
184 1.40.4.1 snj MII_STR_BROADCOM2_BCM5722 },
185 1.40.4.1 snj
186 1.34 markd { MII_OUI_BROADCOM2, MII_MODEL_BROADCOM2_BCM5755,
187 1.34 markd MII_STR_BROADCOM2_BCM5755 },
188 1.34 markd
189 1.40.4.3 riz { MII_OUI_BROADCOM2, MII_MODEL_BROADCOM2_BCM5761,
190 1.40.4.3 riz MII_STR_BROADCOM2_BCM5761 },
191 1.40.4.3 riz
192 1.34 markd { MII_OUI_BROADCOM2, MII_MODEL_BROADCOM2_BCM5754,
193 1.34 markd MII_STR_BROADCOM2_BCM5754 },
194 1.34 markd
195 1.40.4.3 riz { MII_OUI_BROADCOM2, MII_MODEL_BROADCOM2_BCM5784,
196 1.40.4.3 riz MII_STR_BROADCOM2_BCM5784 },
197 1.40.4.3 riz
198 1.40 cegger { MII_OUI_xxBROADCOM_ALT1, MII_MODEL_xxBROADCOM_ALT1_BCM5906,
199 1.40 cegger MII_STR_xxBROADCOM_ALT1_BCM5906 },
200 1.40 cegger
201 1.1 thorpej { 0, 0,
202 1.1 thorpej NULL },
203 1.1 thorpej };
204 1.1 thorpej
205 1.21 thorpej static int
206 1.40.4.1 snj brgphymatch(struct device *parent, struct cfdata *match, void *aux)
207 1.1 thorpej {
208 1.1 thorpej struct mii_attach_args *ma = aux;
209 1.1 thorpej
210 1.2 thorpej if (mii_phy_match(ma, brgphys) != NULL)
211 1.1 thorpej return (10);
212 1.1 thorpej
213 1.1 thorpej return (0);
214 1.1 thorpej }
215 1.1 thorpej
216 1.21 thorpej static void
217 1.29 christos brgphyattach(struct device *parent, struct device *self, void *aux)
218 1.1 thorpej {
219 1.40.4.1 snj struct brgphy_softc *bsc = device_private(self);
220 1.40.4.1 snj struct mii_softc *sc = &bsc->sc_mii;
221 1.1 thorpej struct mii_attach_args *ma = aux;
222 1.1 thorpej struct mii_data *mii = ma->mii_data;
223 1.2 thorpej const struct mii_phydesc *mpd;
224 1.40.4.1 snj prop_dictionary_t dict;
225 1.1 thorpej
226 1.2 thorpej mpd = mii_phy_match(ma, brgphys);
227 1.17 thorpej aprint_naive(": Media interface\n");
228 1.17 thorpej aprint_normal(": %s, rev. %d\n", mpd->mpd_name, MII_REV(ma->mii_id2));
229 1.1 thorpej
230 1.39 xtraeme sc->mii_dev = self;
231 1.1 thorpej sc->mii_inst = mii->mii_instance;
232 1.1 thorpej sc->mii_phy = ma->mii_phyno;
233 1.32 msaitoh sc->mii_mpd_model = MII_MODEL(ma->mii_id2);
234 1.40.4.1 snj sc->mii_mpd_rev = MII_REV(ma->mii_id2);
235 1.1 thorpej sc->mii_pdata = mii;
236 1.6 thorpej sc->mii_flags = ma->mii_flags;
237 1.30 christos sc->mii_anegticks = MII_ANEGTICKS;
238 1.40.4.1 snj sc->mii_funcs = &brgphy_funcs;
239 1.10 thorpej
240 1.1 thorpej PHY_RESET(sc);
241 1.1 thorpej
242 1.1 thorpej sc->mii_capabilities =
243 1.1 thorpej PHY_READ(sc, MII_BMSR) & ma->mii_capmask;
244 1.1 thorpej if (sc->mii_capabilities & BMSR_EXTSTAT)
245 1.1 thorpej sc->mii_extcapabilities = PHY_READ(sc, MII_EXTSR);
246 1.1 thorpej
247 1.39 xtraeme aprint_normal_dev(self, "");
248 1.1 thorpej if ((sc->mii_capabilities & BMSR_MEDIAMASK) == 0 &&
249 1.1 thorpej (sc->mii_extcapabilities & EXTSR_MEDIAMASK) == 0)
250 1.17 thorpej aprint_error("no media present");
251 1.1 thorpej else
252 1.1 thorpej mii_phy_add_media(sc);
253 1.17 thorpej aprint_normal("\n");
254 1.35 jmcneill
255 1.40.4.1 snj if (device_is_a(parent, "bge")) {
256 1.40.4.1 snj bsc->sc_isbge = 1;
257 1.40.4.1 snj dict = device_properties(parent);
258 1.40.4.3 riz if (!prop_dictionary_get_uint32(dict, "phyflags",
259 1.40.4.3 riz &bsc->sc_bge_flags))
260 1.40.4.3 riz aprint_error("failed to get phyflags");
261 1.40.4.1 snj } else if (device_is_a(parent, "bnx")) {
262 1.40.4.1 snj bsc->sc_isbnx = 1;
263 1.40.4.1 snj dict = device_properties(parent);
264 1.40.4.1 snj prop_dictionary_get_uint32(dict, "phyflags",
265 1.40.4.1 snj &bsc->sc_bnx_flags);
266 1.40.4.1 snj }
267 1.40.4.1 snj
268 1.35 jmcneill if (!pmf_device_register(self, NULL, mii_phy_resume))
269 1.35 jmcneill aprint_error_dev(self, "couldn't establish power handler\n");
270 1.1 thorpej }
271 1.1 thorpej
272 1.21 thorpej static int
273 1.4 thorpej brgphy_service(struct mii_softc *sc, struct mii_data *mii, int cmd)
274 1.1 thorpej {
275 1.1 thorpej struct ifmedia_entry *ife = mii->mii_media.ifm_cur;
276 1.32 msaitoh int reg, speed, gig;
277 1.1 thorpej
278 1.1 thorpej switch (cmd) {
279 1.1 thorpej case MII_POLLSTAT:
280 1.1 thorpej /*
281 1.1 thorpej * If we're not polling our PHY instance, just return.
282 1.1 thorpej */
283 1.1 thorpej if (IFM_INST(ife->ifm_media) != sc->mii_inst)
284 1.1 thorpej return (0);
285 1.1 thorpej break;
286 1.1 thorpej
287 1.1 thorpej case MII_MEDIACHG:
288 1.1 thorpej /*
289 1.1 thorpej * If the media indicates a different PHY instance,
290 1.1 thorpej * isolate ourselves.
291 1.1 thorpej */
292 1.1 thorpej if (IFM_INST(ife->ifm_media) != sc->mii_inst) {
293 1.1 thorpej reg = PHY_READ(sc, MII_BMCR);
294 1.1 thorpej PHY_WRITE(sc, MII_BMCR, reg | BMCR_ISO);
295 1.1 thorpej return (0);
296 1.1 thorpej }
297 1.1 thorpej
298 1.1 thorpej /*
299 1.1 thorpej * If the interface is not up, don't do anything.
300 1.1 thorpej */
301 1.1 thorpej if ((mii->mii_ifp->if_flags & IFF_UP) == 0)
302 1.1 thorpej break;
303 1.1 thorpej
304 1.32 msaitoh PHY_RESET(sc); /* XXX hardware bug work-around */
305 1.32 msaitoh
306 1.32 msaitoh switch (IFM_SUBTYPE(ife->ifm_media)) {
307 1.32 msaitoh case IFM_AUTO:
308 1.32 msaitoh (void) brgphy_mii_phy_auto(sc);
309 1.32 msaitoh break;
310 1.32 msaitoh case IFM_1000_T:
311 1.32 msaitoh speed = BMCR_S1000;
312 1.32 msaitoh goto setit;
313 1.32 msaitoh case IFM_100_TX:
314 1.32 msaitoh speed = BMCR_S100;
315 1.32 msaitoh goto setit;
316 1.32 msaitoh case IFM_10_T:
317 1.32 msaitoh speed = BMCR_S10;
318 1.32 msaitoh setit:
319 1.32 msaitoh brgphy_loop(sc);
320 1.32 msaitoh if ((ife->ifm_media & IFM_GMASK) == IFM_FDX) {
321 1.32 msaitoh speed |= BMCR_FDX;
322 1.32 msaitoh gig = GTCR_ADV_1000TFDX;
323 1.32 msaitoh } else {
324 1.32 msaitoh gig = GTCR_ADV_1000THDX;
325 1.32 msaitoh }
326 1.32 msaitoh
327 1.32 msaitoh PHY_WRITE(sc, MII_100T2CR, 0);
328 1.32 msaitoh PHY_WRITE(sc, MII_ANAR, ANAR_CSMA);
329 1.40.4.2 sborrill PHY_WRITE(sc, MII_BMCR, speed);
330 1.32 msaitoh
331 1.32 msaitoh if (IFM_SUBTYPE(ife->ifm_media) != IFM_1000_T)
332 1.32 msaitoh break;
333 1.32 msaitoh
334 1.32 msaitoh PHY_WRITE(sc, MII_100T2CR, gig);
335 1.32 msaitoh PHY_WRITE(sc, MII_BMCR,
336 1.32 msaitoh speed|BMCR_AUTOEN|BMCR_STARTNEG);
337 1.32 msaitoh
338 1.32 msaitoh if (sc->mii_mpd_model != MII_MODEL_BROADCOM_BCM5701)
339 1.33 msaitoh break;
340 1.32 msaitoh
341 1.32 msaitoh if (mii->mii_media.ifm_media & IFM_ETH_MASTER)
342 1.32 msaitoh gig |= GTCR_MAN_MS | GTCR_ADV_MS;
343 1.32 msaitoh PHY_WRITE(sc, MII_100T2CR, gig);
344 1.32 msaitoh break;
345 1.32 msaitoh default:
346 1.32 msaitoh return (EINVAL);
347 1.32 msaitoh }
348 1.1 thorpej break;
349 1.1 thorpej
350 1.1 thorpej case MII_TICK:
351 1.1 thorpej /*
352 1.1 thorpej * If we're not currently selected, just return.
353 1.1 thorpej */
354 1.1 thorpej if (IFM_INST(ife->ifm_media) != sc->mii_inst)
355 1.1 thorpej return (0);
356 1.1 thorpej
357 1.1 thorpej if (mii_phy_tick(sc) == EJUSTRETURN)
358 1.1 thorpej return (0);
359 1.1 thorpej break;
360 1.1 thorpej
361 1.1 thorpej case MII_DOWN:
362 1.1 thorpej mii_phy_down(sc);
363 1.1 thorpej return (0);
364 1.1 thorpej }
365 1.1 thorpej
366 1.1 thorpej /* Update the media status. */
367 1.1 thorpej mii_phy_status(sc);
368 1.1 thorpej
369 1.10 thorpej /*
370 1.32 msaitoh * Callback if something changed. Note that we need to poke the DSP on
371 1.32 msaitoh * the Broadcom PHYs if the media changes.
372 1.10 thorpej */
373 1.23 perry if (sc->mii_media_active != mii->mii_media_active ||
374 1.10 thorpej sc->mii_media_status != mii->mii_media_status ||
375 1.10 thorpej cmd == MII_MEDIACHG) {
376 1.40.4.1 snj switch (sc->mii_mpd_model) {
377 1.40.4.1 snj case MII_MODEL_BROADCOM_BCM5400:
378 1.40.4.1 snj brgphy_bcm5401_dspcode(sc);
379 1.40.4.1 snj break;
380 1.40.4.1 snj case MII_MODEL_BROADCOM_BCM5401:
381 1.40.4.1 snj if (sc->mii_mpd_rev == 1 || sc->mii_mpd_rev == 3)
382 1.40.4.1 snj brgphy_bcm5401_dspcode(sc);
383 1.40.4.1 snj break;
384 1.40.4.1 snj case MII_MODEL_BROADCOM_BCM5411:
385 1.40.4.1 snj brgphy_bcm5411_dspcode(sc);
386 1.40.4.1 snj break;
387 1.40.4.1 snj }
388 1.10 thorpej }
389 1.40.4.1 snj
390 1.40.4.1 snj /* Callback if something changed. */
391 1.40.4.1 snj mii_phy_update(sc, cmd);
392 1.1 thorpej return (0);
393 1.1 thorpej }
394 1.1 thorpej
395 1.21 thorpej static void
396 1.4 thorpej brgphy_status(struct mii_softc *sc)
397 1.1 thorpej {
398 1.1 thorpej struct mii_data *mii = sc->mii_pdata;
399 1.1 thorpej struct ifmedia_entry *ife = mii->mii_media.ifm_cur;
400 1.1 thorpej int bmcr, auxsts, gtsr;
401 1.1 thorpej
402 1.1 thorpej mii->mii_media_status = IFM_AVALID;
403 1.1 thorpej mii->mii_media_active = IFM_ETHER;
404 1.1 thorpej
405 1.1 thorpej auxsts = PHY_READ(sc, BRGPHY_MII_AUXSTS);
406 1.1 thorpej
407 1.1 thorpej if (auxsts & BRGPHY_AUXSTS_LINK)
408 1.1 thorpej mii->mii_media_status |= IFM_ACTIVE;
409 1.1 thorpej
410 1.1 thorpej bmcr = PHY_READ(sc, MII_BMCR);
411 1.1 thorpej if (bmcr & BMCR_ISO) {
412 1.1 thorpej mii->mii_media_active |= IFM_NONE;
413 1.1 thorpej mii->mii_media_status = 0;
414 1.1 thorpej return;
415 1.1 thorpej }
416 1.1 thorpej
417 1.1 thorpej if (bmcr & BMCR_LOOP)
418 1.1 thorpej mii->mii_media_active |= IFM_LOOP;
419 1.1 thorpej
420 1.1 thorpej if (bmcr & BMCR_AUTOEN) {
421 1.1 thorpej /*
422 1.1 thorpej * The media status bits are only valid of autonegotiation
423 1.1 thorpej * has completed (or it's disabled).
424 1.1 thorpej */
425 1.1 thorpej if ((auxsts & BRGPHY_AUXSTS_ACOMP) == 0) {
426 1.1 thorpej /* Erg, still trying, I guess... */
427 1.1 thorpej mii->mii_media_active |= IFM_NONE;
428 1.1 thorpej return;
429 1.1 thorpej }
430 1.1 thorpej
431 1.1 thorpej switch (auxsts & BRGPHY_AUXSTS_AN_RES) {
432 1.1 thorpej case BRGPHY_RES_1000FD:
433 1.3 bjh21 mii->mii_media_active |= IFM_1000_T|IFM_FDX;
434 1.1 thorpej gtsr = PHY_READ(sc, MII_100T2SR);
435 1.1 thorpej if (gtsr & GTSR_MS_RES)
436 1.1 thorpej mii->mii_media_active |= IFM_ETH_MASTER;
437 1.1 thorpej break;
438 1.1 thorpej
439 1.1 thorpej case BRGPHY_RES_1000HD:
440 1.3 bjh21 mii->mii_media_active |= IFM_1000_T;
441 1.1 thorpej gtsr = PHY_READ(sc, MII_100T2SR);
442 1.1 thorpej if (gtsr & GTSR_MS_RES)
443 1.1 thorpej mii->mii_media_active |= IFM_ETH_MASTER;
444 1.1 thorpej break;
445 1.1 thorpej
446 1.1 thorpej case BRGPHY_RES_100FD:
447 1.1 thorpej mii->mii_media_active |= IFM_100_TX|IFM_FDX;
448 1.1 thorpej break;
449 1.1 thorpej
450 1.1 thorpej case BRGPHY_RES_100T4:
451 1.1 thorpej mii->mii_media_active |= IFM_100_T4;
452 1.1 thorpej break;
453 1.1 thorpej
454 1.1 thorpej case BRGPHY_RES_100HD:
455 1.1 thorpej mii->mii_media_active |= IFM_100_TX;
456 1.1 thorpej break;
457 1.1 thorpej
458 1.1 thorpej case BRGPHY_RES_10FD:
459 1.1 thorpej mii->mii_media_active |= IFM_10_T|IFM_FDX;
460 1.1 thorpej break;
461 1.1 thorpej
462 1.1 thorpej case BRGPHY_RES_10HD:
463 1.1 thorpej mii->mii_media_active |= IFM_10_T;
464 1.1 thorpej break;
465 1.1 thorpej
466 1.1 thorpej default:
467 1.1 thorpej mii->mii_media_active |= IFM_NONE;
468 1.1 thorpej mii->mii_media_status = 0;
469 1.1 thorpej }
470 1.19 thorpej if (mii->mii_media_active & IFM_FDX)
471 1.20 thorpej mii->mii_media_active |= mii_phy_flowstatus(sc);
472 1.1 thorpej } else
473 1.1 thorpej mii->mii_media_active = ife->ifm_media;
474 1.10 thorpej }
475 1.10 thorpej
476 1.32 msaitoh int
477 1.32 msaitoh brgphy_mii_phy_auto(struct mii_softc *sc)
478 1.32 msaitoh {
479 1.32 msaitoh int anar, ktcr = 0;
480 1.32 msaitoh
481 1.32 msaitoh brgphy_loop(sc);
482 1.32 msaitoh PHY_RESET(sc);
483 1.32 msaitoh ktcr = GTCR_ADV_1000TFDX|GTCR_ADV_1000THDX;
484 1.32 msaitoh if (sc->mii_mpd_model == MII_MODEL_BROADCOM_BCM5701)
485 1.32 msaitoh ktcr |= GTCR_MAN_MS|GTCR_ADV_MS;
486 1.32 msaitoh PHY_WRITE(sc, MII_100T2CR, ktcr);
487 1.32 msaitoh ktcr = PHY_READ(sc, MII_100T2CR);
488 1.32 msaitoh DELAY(1000);
489 1.32 msaitoh anar = BMSR_MEDIA_TO_ANAR(sc->mii_capabilities) | ANAR_CSMA;
490 1.32 msaitoh if (sc->mii_flags & MIIF_DOPAUSE)
491 1.32 msaitoh anar |= ANAR_FC| ANAR_X_PAUSE_ASYM;
492 1.32 msaitoh
493 1.32 msaitoh PHY_WRITE(sc, MII_ANAR, anar);
494 1.32 msaitoh DELAY(1000);
495 1.32 msaitoh PHY_WRITE(sc, MII_BMCR,
496 1.32 msaitoh BMCR_AUTOEN | BMCR_STARTNEG);
497 1.32 msaitoh PHY_WRITE(sc, BRGPHY_MII_IMR, 0xFF00);
498 1.32 msaitoh
499 1.32 msaitoh return (EJUSTRETURN);
500 1.32 msaitoh }
501 1.32 msaitoh
502 1.32 msaitoh void
503 1.32 msaitoh brgphy_loop(struct mii_softc *sc)
504 1.32 msaitoh {
505 1.32 msaitoh u_int32_t bmsr;
506 1.32 msaitoh int i;
507 1.32 msaitoh
508 1.32 msaitoh PHY_WRITE(sc, MII_BMCR, BMCR_LOOP);
509 1.33 msaitoh for (i = 0; i < 15000; i++) {
510 1.32 msaitoh bmsr = PHY_READ(sc, MII_BMSR);
511 1.32 msaitoh if (!(bmsr & BMSR_LINK))
512 1.32 msaitoh break;
513 1.32 msaitoh DELAY(10);
514 1.32 msaitoh }
515 1.32 msaitoh }
516 1.32 msaitoh
517 1.21 thorpej static void
518 1.40.4.1 snj brgphy_reset(struct mii_softc *sc)
519 1.10 thorpej {
520 1.40.4.1 snj struct brgphy_softc *bsc = (void *)sc;
521 1.10 thorpej
522 1.10 thorpej mii_phy_reset(sc);
523 1.15 jonathan
524 1.40.4.1 snj switch (sc->mii_mpd_model) {
525 1.40.4.1 snj case MII_MODEL_BROADCOM_BCM5400:
526 1.40.4.1 snj brgphy_bcm5401_dspcode(sc);
527 1.40.4.1 snj break;
528 1.40.4.1 snj case MII_MODEL_BROADCOM_BCM5401:
529 1.40.4.1 snj if (sc->mii_mpd_rev == 1 || sc->mii_mpd_rev == 3)
530 1.40.4.1 snj brgphy_bcm5401_dspcode(sc);
531 1.40.4.1 snj break;
532 1.40.4.1 snj case MII_MODEL_BROADCOM_BCM5411:
533 1.40.4.1 snj brgphy_bcm5411_dspcode(sc);
534 1.40.4.1 snj break;
535 1.40.4.1 snj case MII_MODEL_BROADCOM_BCM5421:
536 1.40.4.1 snj brgphy_bcm5421_dspcode(sc);
537 1.40.4.1 snj break;
538 1.40.4.1 snj case MII_MODEL_BROADCOM_BCM54K2:
539 1.40.4.1 snj brgphy_bcm54k2_dspcode(sc);
540 1.40.4.1 snj break;
541 1.40.4.1 snj }
542 1.15 jonathan
543 1.40.4.1 snj /* Handle any bge (NetXtreme/NetLink) workarounds. */
544 1.40.4.1 snj if (bsc->sc_isbge != 0) {
545 1.40.4.1 snj if (!(sc->mii_flags & MIIF_HAVEFIBER)) {
546 1.40.4.1 snj
547 1.40.4.1 snj if (bsc->sc_bge_flags & BGE_PHY_ADC_BUG)
548 1.40.4.1 snj brgphy_adc_bug(sc);
549 1.40.4.1 snj if (bsc->sc_bge_flags & BGE_PHY_5704_A0_BUG)
550 1.40.4.1 snj brgphy_5704_a0_bug(sc);
551 1.40.4.1 snj if (bsc->sc_bge_flags & BGE_PHY_BER_BUG)
552 1.40.4.1 snj brgphy_ber_bug(sc);
553 1.40.4.1 snj else if (bsc->sc_bge_flags & BGE_PHY_JITTER_BUG) {
554 1.40.4.1 snj PHY_WRITE(sc, BRGPHY_MII_AUXCTL, 0x0c00);
555 1.40.4.1 snj PHY_WRITE(sc, BRGPHY_MII_DSP_ADDR_REG,
556 1.40.4.1 snj 0x000a);
557 1.40.4.1 snj
558 1.40.4.1 snj if (bsc->sc_bge_flags & BGE_PHY_ADJUST_TRIM) {
559 1.40.4.1 snj PHY_WRITE(sc, BRGPHY_MII_DSP_RW_PORT,
560 1.40.4.1 snj 0x110b);
561 1.40.4.1 snj PHY_WRITE(sc, BRGPHY_TEST1,
562 1.40.4.1 snj BRGPHY_TEST1_TRIM_EN | 0x4);
563 1.40.4.1 snj } else {
564 1.40.4.1 snj PHY_WRITE(sc, BRGPHY_MII_DSP_RW_PORT,
565 1.40.4.1 snj 0x010b);
566 1.40.4.1 snj }
567 1.15 jonathan
568 1.40.4.1 snj PHY_WRITE(sc, BRGPHY_MII_AUXCTL, 0x0400);
569 1.40.4.1 snj }
570 1.40.4.1 snj if (bsc->sc_bge_flags & BGE_PHY_CRC_BUG)
571 1.40.4.1 snj brgphy_crc_bug(sc);
572 1.18 hannken
573 1.40.4.1 snj /* Set Jumbo frame settings in the PHY. */
574 1.40.4.3 riz if (bsc->sc_bge_flags & BGE_JUMBO_CAPABLE)
575 1.40.4.1 snj brgphy_jumbo_settings(sc);
576 1.40.4.1 snj
577 1.40.4.1 snj /* Adjust output voltage */
578 1.40.4.1 snj if (sc->mii_mpd_model == MII_MODEL_BROADCOM2_BCM5906)
579 1.40.4.1 snj PHY_WRITE(sc, BRGPHY_MII_EPHY_PTEST, 0x12);
580 1.40.4.1 snj
581 1.40.4.1 snj /* Enable Ethernet@Wirespeed */
582 1.40.4.1 snj if (!(bsc->sc_bge_flags & BGE_NO_ETH_WIRE_SPEED))
583 1.40.4.1 snj brgphy_eth_wirespeed(sc);
584 1.40.4.1 snj
585 1.40.4.3 riz #if 0
586 1.40.4.1 snj /* Enable Link LED on Dell boxes */
587 1.40.4.1 snj if (bsc->sc_bge_flags & BGE_NO_3LED) {
588 1.40.4.1 snj PHY_WRITE(sc, BRGPHY_MII_PHY_EXTCTL,
589 1.40.4.1 snj PHY_READ(sc, BRGPHY_MII_PHY_EXTCTL)
590 1.40.4.1 snj & ~BRGPHY_PHY_EXTCTL_3_LED);
591 1.40.4.1 snj }
592 1.40.4.1 snj #endif
593 1.40.4.1 snj }
594 1.40.4.1 snj #if 0 /* not yet */
595 1.40.4.1 snj /* Handle any bnx (NetXtreme II) workarounds. */
596 1.40.4.1 snj } else if (sc->sc_isbnx != 0) {
597 1.40.4.1 snj bnx_sc = sc->mii_pdata->mii_ifp->if_softc;
598 1.40.4.1 snj
599 1.40.4.1 snj if (sc->mii_mpd_model == MII_MODEL_xxBROADCOM2_BCM5708S) {
600 1.40.4.1 snj /* Store autoneg capabilities/results in digital block (Page 0) */
601 1.40.4.1 snj PHY_WRITE(sc, BRGPHY_5708S_BLOCK_ADDR, BRGPHY_5708S_DIG3_PG2);
602 1.40.4.1 snj PHY_WRITE(sc, BRGPHY_5708S_PG2_DIGCTL_3_0,
603 1.40.4.1 snj BRGPHY_5708S_PG2_DIGCTL_3_0_USE_IEEE);
604 1.40.4.1 snj PHY_WRITE(sc, BRGPHY_5708S_BLOCK_ADDR, BRGPHY_5708S_DIG_PG0);
605 1.40.4.1 snj
606 1.40.4.1 snj /* Enable fiber mode and autodetection */
607 1.40.4.1 snj PHY_WRITE(sc, BRGPHY_5708S_PG0_1000X_CTL1,
608 1.40.4.1 snj PHY_READ(sc, BRGPHY_5708S_PG0_1000X_CTL1) |
609 1.40.4.1 snj BRGPHY_5708S_PG0_1000X_CTL1_AUTODET_EN |
610 1.40.4.1 snj BRGPHY_5708S_PG0_1000X_CTL1_FIBER_MODE);
611 1.40.4.1 snj
612 1.40.4.1 snj /* Enable parallel detection */
613 1.40.4.1 snj PHY_WRITE(sc, BRGPHY_5708S_PG0_1000X_CTL2,
614 1.40.4.1 snj PHY_READ(sc, BRGPHY_5708S_PG0_1000X_CTL2) |
615 1.40.4.1 snj BRGPHY_5708S_PG0_1000X_CTL2_PAR_DET_EN);
616 1.40.4.1 snj
617 1.40.4.1 snj /* Advertise 2.5G support through next page during autoneg */
618 1.40.4.1 snj if (bnx_sc->bnx_phy_flags & BNX_PHY_2_5G_CAPABLE_FLAG)
619 1.40.4.1 snj PHY_WRITE(sc, BRGPHY_5708S_ANEG_NXT_PG_XMIT1,
620 1.40.4.1 snj PHY_READ(sc, BRGPHY_5708S_ANEG_NXT_PG_XMIT1) |
621 1.40.4.1 snj BRGPHY_5708S_ANEG_NXT_PG_XMIT1_25G);
622 1.40.4.1 snj
623 1.40.4.1 snj /* Increase TX signal amplitude */
624 1.40.4.1 snj if ((BNX_CHIP_ID(bnx_sc) == BNX_CHIP_ID_5708_A0) ||
625 1.40.4.1 snj (BNX_CHIP_ID(bnx_sc) == BNX_CHIP_ID_5708_B0) ||
626 1.40.4.1 snj (BNX_CHIP_ID(bnx_sc) == BNX_CHIP_ID_5708_B1)) {
627 1.40.4.1 snj PHY_WRITE(sc, BRGPHY_5708S_BLOCK_ADDR,
628 1.40.4.1 snj BRGPHY_5708S_TX_MISC_PG5);
629 1.40.4.1 snj PHY_WRITE(sc, BRGPHY_5708S_PG5_TXACTL1,
630 1.40.4.1 snj PHY_READ(sc, BRGPHY_5708S_PG5_TXACTL1) &
631 1.40.4.1 snj ~BRGPHY_5708S_PG5_TXACTL1_VCM);
632 1.40.4.1 snj PHY_WRITE(sc, BRGPHY_5708S_BLOCK_ADDR,
633 1.40.4.1 snj BRGPHY_5708S_DIG_PG0);
634 1.40.4.1 snj }
635 1.18 hannken
636 1.40.4.1 snj /* Backplanes use special driver/pre-driver/pre-emphasis values. */
637 1.40.4.1 snj if ((bnx_sc->bnx_shared_hw_cfg & BNX_SHARED_HW_CFG_PHY_BACKPLANE) &&
638 1.40.4.1 snj (bnx_sc->bnx_port_hw_cfg & BNX_PORT_HW_CFG_CFG_TXCTL3_MASK)) {
639 1.40.4.1 snj PHY_WRITE(sc, BRGPHY_5708S_BLOCK_ADDR,
640 1.40.4.1 snj BRGPHY_5708S_TX_MISC_PG5);
641 1.40.4.1 snj PHY_WRITE(sc, BRGPHY_5708S_PG5_TXACTL3,
642 1.40.4.1 snj bnx_sc->bnx_port_hw_cfg &
643 1.40.4.1 snj BNX_PORT_HW_CFG_CFG_TXCTL3_MASK);
644 1.40.4.1 snj PHY_WRITE(sc, BRGPHY_5708S_BLOCK_ADDR,
645 1.40.4.1 snj BRGPHY_5708S_DIG_PG0);
646 1.40.4.1 snj }
647 1.40.4.1 snj } else {
648 1.40.4.1 snj if (!(sc->mii_flags & MIIF_HAVEFIBER)) {
649 1.40.4.1 snj brgphy_ber_bug(sc);
650 1.15 jonathan
651 1.40.4.1 snj /* Set Jumbo frame settings in the PHY. */
652 1.40.4.1 snj brgphy_jumbo_settings(sc);
653 1.22 cube
654 1.40.4.1 snj /* Enable Ethernet@Wirespeed */
655 1.40.4.1 snj brgphy_eth_wirespeed(sc);
656 1.40.4.1 snj }
657 1.40.4.1 snj }
658 1.40.4.1 snj #endif
659 1.40.4.1 snj }
660 1.34 markd }
661 1.34 markd
662 1.16 jonathan /* Turn off tap power management on 5401. */
663 1.10 thorpej static void
664 1.40.4.1 snj brgphy_bcm5401_dspcode(struct mii_softc *sc)
665 1.10 thorpej {
666 1.10 thorpej static const struct {
667 1.10 thorpej int reg;
668 1.10 thorpej uint16_t val;
669 1.10 thorpej } dspcode[] = {
670 1.16 jonathan { BRGPHY_MII_AUXCTL, 0x0c20 },
671 1.10 thorpej { BRGPHY_MII_DSP_ADDR_REG, 0x0012 },
672 1.10 thorpej { BRGPHY_MII_DSP_RW_PORT, 0x1804 },
673 1.10 thorpej { BRGPHY_MII_DSP_ADDR_REG, 0x0013 },
674 1.10 thorpej { BRGPHY_MII_DSP_RW_PORT, 0x1204 },
675 1.10 thorpej { BRGPHY_MII_DSP_ADDR_REG, 0x8006 },
676 1.10 thorpej { BRGPHY_MII_DSP_RW_PORT, 0x0132 },
677 1.10 thorpej { BRGPHY_MII_DSP_ADDR_REG, 0x8006 },
678 1.10 thorpej { BRGPHY_MII_DSP_RW_PORT, 0x0232 },
679 1.10 thorpej { BRGPHY_MII_DSP_ADDR_REG, 0x201f },
680 1.10 thorpej { BRGPHY_MII_DSP_RW_PORT, 0x0a20 },
681 1.10 thorpej { 0, 0 },
682 1.10 thorpej };
683 1.10 thorpej int i;
684 1.10 thorpej
685 1.10 thorpej for (i = 0; dspcode[i].reg != 0; i++)
686 1.10 thorpej PHY_WRITE(sc, dspcode[i].reg, dspcode[i].val);
687 1.16 jonathan delay(40);
688 1.10 thorpej }
689 1.10 thorpej
690 1.10 thorpej static void
691 1.40.4.1 snj brgphy_bcm5411_dspcode(struct mii_softc *sc)
692 1.10 thorpej {
693 1.10 thorpej static const struct {
694 1.10 thorpej int reg;
695 1.10 thorpej uint16_t val;
696 1.10 thorpej } dspcode[] = {
697 1.10 thorpej { 0x1c, 0x8c23 },
698 1.10 thorpej { 0x1c, 0x8ca3 },
699 1.10 thorpej { 0x1c, 0x8c23 },
700 1.15 jonathan { 0, 0 },
701 1.15 jonathan };
702 1.15 jonathan int i;
703 1.15 jonathan
704 1.15 jonathan for (i = 0; dspcode[i].reg != 0; i++)
705 1.15 jonathan PHY_WRITE(sc, dspcode[i].reg, dspcode[i].val);
706 1.15 jonathan }
707 1.15 jonathan
708 1.40.4.1 snj void
709 1.40.4.1 snj brgphy_bcm5421_dspcode(struct mii_softc *sc)
710 1.40.4.1 snj {
711 1.40.4.1 snj uint16_t data;
712 1.40.4.1 snj
713 1.40.4.1 snj /* Set Class A mode */
714 1.40.4.1 snj PHY_WRITE(sc, BRGPHY_MII_AUXCTL, 0x1007);
715 1.40.4.1 snj data = PHY_READ(sc, BRGPHY_MII_AUXCTL);
716 1.40.4.1 snj PHY_WRITE(sc, BRGPHY_MII_AUXCTL, data | 0x0400);
717 1.40.4.1 snj
718 1.40.4.1 snj /* Set FFE gamma override to -0.125 */
719 1.40.4.1 snj PHY_WRITE(sc, BRGPHY_MII_AUXCTL, 0x0007);
720 1.40.4.1 snj data = PHY_READ(sc, BRGPHY_MII_AUXCTL);
721 1.40.4.1 snj PHY_WRITE(sc, BRGPHY_MII_AUXCTL, data | 0x0800);
722 1.40.4.1 snj PHY_WRITE(sc, BRGPHY_MII_DSP_ADDR_REG, 0x000a);
723 1.40.4.1 snj data = PHY_READ(sc, BRGPHY_MII_DSP_RW_PORT);
724 1.40.4.1 snj PHY_WRITE(sc, BRGPHY_MII_DSP_RW_PORT, data | 0x0200);
725 1.40.4.1 snj }
726 1.40.4.1 snj
727 1.40.4.1 snj void
728 1.40.4.1 snj brgphy_bcm54k2_dspcode(struct mii_softc *sc)
729 1.40.4.1 snj {
730 1.40.4.1 snj static const struct {
731 1.40.4.1 snj int reg;
732 1.40.4.1 snj uint16_t val;
733 1.40.4.1 snj } dspcode[] = {
734 1.40.4.1 snj { 4, 0x01e1 },
735 1.40.4.1 snj { 9, 0x0300 },
736 1.40.4.1 snj { 0, 0 },
737 1.40.4.1 snj };
738 1.40.4.1 snj int i;
739 1.40.4.1 snj
740 1.40.4.1 snj for (i = 0; dspcode[i].reg != 0; i++)
741 1.40.4.1 snj PHY_WRITE(sc, dspcode[i].reg, dspcode[i].val);
742 1.40.4.1 snj }
743 1.40.4.1 snj
744 1.15 jonathan static void
745 1.40.4.1 snj brgphy_adc_bug(struct mii_softc *sc)
746 1.15 jonathan {
747 1.15 jonathan static const struct {
748 1.15 jonathan int reg;
749 1.15 jonathan uint16_t val;
750 1.15 jonathan } dspcode[] = {
751 1.15 jonathan { BRGPHY_MII_AUXCTL, 0x0c00 },
752 1.15 jonathan { BRGPHY_MII_DSP_ADDR_REG, 0x201f },
753 1.15 jonathan { BRGPHY_MII_DSP_RW_PORT, 0x2aaa },
754 1.40.4.1 snj { BRGPHY_MII_DSP_ADDR_REG, 0x000a },
755 1.40.4.1 snj { BRGPHY_MII_DSP_RW_PORT, 0x0323 },
756 1.40.4.1 snj { BRGPHY_MII_AUXCTL, 0x0400 },
757 1.15 jonathan { 0, 0 },
758 1.15 jonathan };
759 1.15 jonathan int i;
760 1.15 jonathan
761 1.15 jonathan for (i = 0; dspcode[i].reg != 0; i++)
762 1.15 jonathan PHY_WRITE(sc, dspcode[i].reg, dspcode[i].val);
763 1.15 jonathan }
764 1.15 jonathan
765 1.15 jonathan static void
766 1.40.4.1 snj brgphy_5704_a0_bug(struct mii_softc *sc)
767 1.15 jonathan {
768 1.15 jonathan static const struct {
769 1.15 jonathan int reg;
770 1.15 jonathan uint16_t val;
771 1.15 jonathan } dspcode[] = {
772 1.15 jonathan { 0x1c, 0x8d68 },
773 1.33 msaitoh { 0x1c, 0x8d68 },
774 1.10 thorpej { 0, 0 },
775 1.10 thorpej };
776 1.10 thorpej int i;
777 1.10 thorpej
778 1.10 thorpej for (i = 0; dspcode[i].reg != 0; i++)
779 1.10 thorpej PHY_WRITE(sc, dspcode[i].reg, dspcode[i].val);
780 1.1 thorpej }
781 1.22 cube
782 1.22 cube static void
783 1.40.4.1 snj brgphy_ber_bug(struct mii_softc *sc)
784 1.22 cube {
785 1.22 cube static const struct {
786 1.22 cube int reg;
787 1.22 cube uint16_t val;
788 1.22 cube } dspcode[] = {
789 1.22 cube { BRGPHY_MII_AUXCTL, 0x0c00 },
790 1.22 cube { BRGPHY_MII_DSP_ADDR_REG, 0x000a },
791 1.22 cube { BRGPHY_MII_DSP_RW_PORT, 0x310b },
792 1.22 cube { BRGPHY_MII_DSP_ADDR_REG, 0x201f },
793 1.22 cube { BRGPHY_MII_DSP_RW_PORT, 0x9506 },
794 1.22 cube { BRGPHY_MII_DSP_ADDR_REG, 0x401f },
795 1.22 cube { BRGPHY_MII_DSP_RW_PORT, 0x14e2 },
796 1.22 cube { BRGPHY_MII_AUXCTL, 0x0400 },
797 1.22 cube { 0, 0 },
798 1.22 cube };
799 1.22 cube int i;
800 1.22 cube
801 1.22 cube for (i = 0; dspcode[i].reg != 0; i++)
802 1.22 cube PHY_WRITE(sc, dspcode[i].reg, dspcode[i].val);
803 1.22 cube }
804 1.34 markd
805 1.40.4.1 snj /* BCM5701 A0/B0 CRC bug workaround */
806 1.40.4.1 snj void
807 1.40.4.1 snj brgphy_crc_bug(struct mii_softc *sc)
808 1.34 markd {
809 1.34 markd static const struct {
810 1.34 markd int reg;
811 1.34 markd uint16_t val;
812 1.34 markd } dspcode[] = {
813 1.40.4.1 snj { BRGPHY_MII_DSP_ADDR_REG, 0x0a75 },
814 1.40.4.1 snj { 0x1c, 0x8c68 },
815 1.40.4.1 snj { 0x1c, 0x8d68 },
816 1.40.4.1 snj { 0x1c, 0x8c68 },
817 1.34 markd { 0, 0 },
818 1.34 markd };
819 1.34 markd int i;
820 1.34 markd
821 1.34 markd for (i = 0; dspcode[i].reg != 0; i++)
822 1.34 markd PHY_WRITE(sc, dspcode[i].reg, dspcode[i].val);
823 1.34 markd }
824 1.40.4.3 riz
825 1.40.4.3 riz static void
826 1.40.4.3 riz brgphy_jumbo_settings(struct mii_softc *sc)
827 1.40.4.3 riz {
828 1.40.4.3 riz u_int32_t val;
829 1.40.4.3 riz
830 1.40.4.3 riz /* Set Jumbo frame settings in the PHY. */
831 1.40.4.3 riz if (sc->mii_mpd_model == MII_MODEL_BROADCOM_BCM5401) {
832 1.40.4.3 riz /* Cannot do read-modify-write on the BCM5401 */
833 1.40.4.3 riz PHY_WRITE(sc, BRGPHY_MII_AUXCTL, 0x4c20);
834 1.40.4.3 riz } else {
835 1.40.4.3 riz PHY_WRITE(sc, BRGPHY_MII_AUXCTL, 0x7);
836 1.40.4.3 riz val = PHY_READ(sc, BRGPHY_MII_AUXCTL);
837 1.40.4.3 riz PHY_WRITE(sc, BRGPHY_MII_AUXCTL,
838 1.40.4.3 riz val & ~(BRGPHY_AUXCTL_LONG_PKT | 0x7));
839 1.40.4.3 riz }
840 1.40.4.3 riz
841 1.40.4.3 riz val = PHY_READ(sc, BRGPHY_MII_PHY_EXTCTL);
842 1.40.4.3 riz PHY_WRITE(sc, BRGPHY_MII_PHY_EXTCTL,
843 1.40.4.3 riz val & ~BRGPHY_PHY_EXTCTL_HIGH_LA);
844 1.40.4.3 riz }
845 1.40.4.3 riz
846 1.40.4.3 riz static void
847 1.40.4.3 riz brgphy_eth_wirespeed(struct mii_softc *sc)
848 1.40.4.3 riz {
849 1.40.4.3 riz u_int32_t val;
850 1.40.4.3 riz
851 1.40.4.3 riz /* Enable Ethernet@Wirespeed */
852 1.40.4.3 riz PHY_WRITE(sc, BRGPHY_MII_AUXCTL, 0x7007);
853 1.40.4.3 riz val = PHY_READ(sc, BRGPHY_MII_AUXCTL);
854 1.40.4.3 riz PHY_WRITE(sc, BRGPHY_MII_AUXCTL,
855 1.40.4.3 riz (val | (1 << 15) | (1 << 4)));
856 1.40.4.3 riz }
857