brgphy.c revision 1.51 1 1.51 bouyer /* $NetBSD: brgphy.c,v 1.51 2009/11/18 23:02:12 bouyer Exp $ */
2 1.1 thorpej
3 1.1 thorpej /*-
4 1.1 thorpej * Copyright (c) 1998, 1999, 2000, 2001 The NetBSD Foundation, Inc.
5 1.1 thorpej * All rights reserved.
6 1.1 thorpej *
7 1.1 thorpej * This code is derived from software contributed to The NetBSD Foundation
8 1.1 thorpej * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
9 1.1 thorpej * NASA Ames Research Center.
10 1.1 thorpej *
11 1.1 thorpej * Redistribution and use in source and binary forms, with or without
12 1.1 thorpej * modification, are permitted provided that the following conditions
13 1.1 thorpej * are met:
14 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
15 1.1 thorpej * notice, this list of conditions and the following disclaimer.
16 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
17 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
18 1.1 thorpej * documentation and/or other materials provided with the distribution.
19 1.1 thorpej *
20 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
21 1.1 thorpej * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
22 1.1 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
23 1.1 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
24 1.1 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
25 1.1 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
26 1.1 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
27 1.1 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28 1.1 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
29 1.1 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
30 1.1 thorpej * POSSIBILITY OF SUCH DAMAGE.
31 1.1 thorpej */
32 1.1 thorpej
33 1.1 thorpej /*
34 1.1 thorpej * Copyright (c) 1997 Manuel Bouyer. All rights reserved.
35 1.1 thorpej *
36 1.1 thorpej * Redistribution and use in source and binary forms, with or without
37 1.1 thorpej * modification, are permitted provided that the following conditions
38 1.1 thorpej * are met:
39 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
40 1.1 thorpej * notice, this list of conditions and the following disclaimer.
41 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
42 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
43 1.1 thorpej * documentation and/or other materials provided with the distribution.
44 1.1 thorpej *
45 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
46 1.1 thorpej * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
47 1.1 thorpej * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
48 1.1 thorpej * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
49 1.1 thorpej * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
50 1.1 thorpej * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
51 1.1 thorpej * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
52 1.1 thorpej * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
53 1.1 thorpej * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
54 1.1 thorpej * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
55 1.1 thorpej */
56 1.1 thorpej
57 1.1 thorpej /*
58 1.1 thorpej * driver for the Broadcom BCM5400 Gig-E PHY.
59 1.1 thorpej *
60 1.1 thorpej * Programming information for this PHY was gleaned from FreeBSD
61 1.1 thorpej * (they were apparently able to get a datasheet from Broadcom).
62 1.1 thorpej */
63 1.5 lukem
64 1.5 lukem #include <sys/cdefs.h>
65 1.51 bouyer __KERNEL_RCSID(0, "$NetBSD: brgphy.c,v 1.51 2009/11/18 23:02:12 bouyer Exp $");
66 1.1 thorpej
67 1.1 thorpej #include <sys/param.h>
68 1.1 thorpej #include <sys/systm.h>
69 1.1 thorpej #include <sys/kernel.h>
70 1.1 thorpej #include <sys/device.h>
71 1.1 thorpej #include <sys/socket.h>
72 1.1 thorpej #include <sys/errno.h>
73 1.44 msaitoh #include <prop/proplib.h>
74 1.1 thorpej
75 1.1 thorpej #include <net/if.h>
76 1.1 thorpej #include <net/if_media.h>
77 1.1 thorpej
78 1.1 thorpej #include <dev/mii/mii.h>
79 1.1 thorpej #include <dev/mii/miivar.h>
80 1.1 thorpej #include <dev/mii/miidevs.h>
81 1.1 thorpej #include <dev/mii/brgphyreg.h>
82 1.1 thorpej
83 1.43 msaitoh #include <dev/pci/if_bgereg.h>
84 1.43 msaitoh #if 0
85 1.43 msaitoh #include <dev/pci/if_bnxreg.h>
86 1.43 msaitoh #endif
87 1.43 msaitoh
88 1.39 xtraeme static int brgphymatch(device_t, cfdata_t, void *);
89 1.39 xtraeme static void brgphyattach(device_t, device_t, void *);
90 1.1 thorpej
91 1.44 msaitoh struct brgphy_softc {
92 1.44 msaitoh struct mii_softc sc_mii;
93 1.44 msaitoh int sc_isbge;
94 1.44 msaitoh int sc_isbnx;
95 1.44 msaitoh int sc_bge_flags;
96 1.44 msaitoh int sc_bnx_flags;
97 1.44 msaitoh };
98 1.44 msaitoh
99 1.44 msaitoh CFATTACH_DECL3_NEW(brgphy, sizeof(struct brgphy_softc),
100 1.42 dyoung brgphymatch, brgphyattach, mii_phy_detach, mii_phy_activate, NULL, NULL,
101 1.42 dyoung DVF_DETACH_SHUTDOWN);
102 1.1 thorpej
103 1.21 thorpej static int brgphy_service(struct mii_softc *, struct mii_data *, int);
104 1.21 thorpej static void brgphy_status(struct mii_softc *);
105 1.32 msaitoh static int brgphy_mii_phy_auto(struct mii_softc *);
106 1.32 msaitoh static void brgphy_loop(struct mii_softc *);
107 1.43 msaitoh static void brgphy_reset(struct mii_softc *);
108 1.43 msaitoh static void brgphy_bcm5401_dspcode(struct mii_softc *);
109 1.43 msaitoh static void brgphy_bcm5411_dspcode(struct mii_softc *);
110 1.43 msaitoh static void brgphy_bcm5421_dspcode(struct mii_softc *);
111 1.43 msaitoh static void brgphy_bcm54k2_dspcode(struct mii_softc *);
112 1.43 msaitoh static void brgphy_adc_bug(struct mii_softc *);
113 1.43 msaitoh static void brgphy_5704_a0_bug(struct mii_softc *);
114 1.43 msaitoh static void brgphy_ber_bug(struct mii_softc *);
115 1.43 msaitoh static void brgphy_crc_bug(struct mii_softc *);
116 1.1 thorpej
117 1.10 thorpej
118 1.21 thorpej static const struct mii_phy_funcs brgphy_funcs = {
119 1.43 msaitoh brgphy_service, brgphy_status, brgphy_reset,
120 1.34 markd };
121 1.34 markd
122 1.21 thorpej static const struct mii_phydesc brgphys[] = {
123 1.1 thorpej { MII_OUI_BROADCOM, MII_MODEL_BROADCOM_BCM5400,
124 1.1 thorpej MII_STR_BROADCOM_BCM5400 },
125 1.2 thorpej
126 1.1 thorpej { MII_OUI_BROADCOM, MII_MODEL_BROADCOM_BCM5401,
127 1.1 thorpej MII_STR_BROADCOM_BCM5401 },
128 1.2 thorpej
129 1.1 thorpej { MII_OUI_BROADCOM, MII_MODEL_BROADCOM_BCM5411,
130 1.1 thorpej MII_STR_BROADCOM_BCM5411 },
131 1.9 thorpej
132 1.9 thorpej { MII_OUI_BROADCOM, MII_MODEL_BROADCOM_BCM5421,
133 1.9 thorpej MII_STR_BROADCOM_BCM5421 },
134 1.7 fvdl
135 1.43 msaitoh { MII_OUI_BROADCOM, MII_MODEL_BROADCOM_BCM54K2,
136 1.43 msaitoh MII_STR_BROADCOM_BCM54K2 },
137 1.43 msaitoh
138 1.49 simonb { MII_OUI_BROADCOM, MII_MODEL_BROADCOM_BCM5464,
139 1.49 simonb MII_STR_BROADCOM_BCM5464 },
140 1.49 simonb
141 1.43 msaitoh { MII_OUI_BROADCOM, MII_MODEL_BROADCOM_BCM5462,
142 1.43 msaitoh MII_STR_BROADCOM_BCM5462 },
143 1.43 msaitoh
144 1.7 fvdl { MII_OUI_BROADCOM, MII_MODEL_BROADCOM_BCM5701,
145 1.7 fvdl MII_STR_BROADCOM_BCM5701 },
146 1.14 matt
147 1.14 matt { MII_OUI_BROADCOM, MII_MODEL_BROADCOM_BCM5703,
148 1.14 matt MII_STR_BROADCOM_BCM5703 },
149 1.1 thorpej
150 1.15 jonathan { MII_OUI_BROADCOM, MII_MODEL_BROADCOM_BCM5704,
151 1.15 jonathan MII_STR_BROADCOM_BCM5704 },
152 1.15 jonathan
153 1.25 jonathan { MII_OUI_BROADCOM, MII_MODEL_BROADCOM_BCM5705,
154 1.25 jonathan MII_STR_BROADCOM_BCM5705 },
155 1.25 jonathan
156 1.24 jonathan { MII_OUI_BROADCOM, MII_MODEL_BROADCOM_BCM5714,
157 1.24 jonathan MII_STR_BROADCOM_BCM5714 },
158 1.18 hannken
159 1.22 cube { MII_OUI_BROADCOM, MII_MODEL_BROADCOM_BCM5750,
160 1.22 cube MII_STR_BROADCOM_BCM5750 },
161 1.22 cube
162 1.31 tsutsui { MII_OUI_BROADCOM, MII_MODEL_BROADCOM_BCM5752,
163 1.31 tsutsui MII_STR_BROADCOM_BCM5752 },
164 1.31 tsutsui
165 1.27 jonathan { MII_OUI_BROADCOM, MII_MODEL_BROADCOM_BCM5780,
166 1.27 jonathan MII_STR_BROADCOM_BCM5780 },
167 1.27 jonathan
168 1.36 markd { MII_OUI_BROADCOM, MII_MODEL_BROADCOM_BCM5708C,
169 1.36 markd MII_STR_BROADCOM_BCM5708C },
170 1.36 markd
171 1.51 bouyer { MII_OUI_BROADCOM2, MII_MODEL_BROADCOM2_BCM5709C,
172 1.51 bouyer MII_STR_BROADCOM2_BCM5709C },
173 1.51 bouyer
174 1.51 bouyer { MII_OUI_BROADCOM2, MII_MODEL_BROADCOM2_BCM5709CAX,
175 1.51 bouyer MII_STR_BROADCOM2_BCM5709CAX },
176 1.51 bouyer
177 1.43 msaitoh { MII_OUI_BROADCOM2, MII_MODEL_BROADCOM2_BCM5722,
178 1.43 msaitoh MII_STR_BROADCOM2_BCM5722 },
179 1.43 msaitoh
180 1.34 markd { MII_OUI_BROADCOM2, MII_MODEL_BROADCOM2_BCM5755,
181 1.34 markd MII_STR_BROADCOM2_BCM5755 },
182 1.34 markd
183 1.34 markd { MII_OUI_BROADCOM2, MII_MODEL_BROADCOM2_BCM5754,
184 1.34 markd MII_STR_BROADCOM2_BCM5754 },
185 1.34 markd
186 1.40 cegger { MII_OUI_xxBROADCOM_ALT1, MII_MODEL_xxBROADCOM_ALT1_BCM5906,
187 1.40 cegger MII_STR_xxBROADCOM_ALT1_BCM5906 },
188 1.40 cegger
189 1.1 thorpej { 0, 0,
190 1.1 thorpej NULL },
191 1.1 thorpej };
192 1.1 thorpej
193 1.21 thorpej static int
194 1.48 tsutsui brgphymatch(device_t parent, cfdata_t match, void *aux)
195 1.1 thorpej {
196 1.1 thorpej struct mii_attach_args *ma = aux;
197 1.1 thorpej
198 1.2 thorpej if (mii_phy_match(ma, brgphys) != NULL)
199 1.1 thorpej return (10);
200 1.1 thorpej
201 1.1 thorpej return (0);
202 1.1 thorpej }
203 1.1 thorpej
204 1.21 thorpej static void
205 1.46 cegger brgphyattach(device_t parent, device_t self, void *aux)
206 1.1 thorpej {
207 1.44 msaitoh struct brgphy_softc *bsc = device_private(self);
208 1.44 msaitoh struct mii_softc *sc = &bsc->sc_mii;
209 1.1 thorpej struct mii_attach_args *ma = aux;
210 1.1 thorpej struct mii_data *mii = ma->mii_data;
211 1.2 thorpej const struct mii_phydesc *mpd;
212 1.44 msaitoh prop_dictionary_t dict;
213 1.1 thorpej
214 1.2 thorpej mpd = mii_phy_match(ma, brgphys);
215 1.17 thorpej aprint_naive(": Media interface\n");
216 1.17 thorpej aprint_normal(": %s, rev. %d\n", mpd->mpd_name, MII_REV(ma->mii_id2));
217 1.1 thorpej
218 1.39 xtraeme sc->mii_dev = self;
219 1.1 thorpej sc->mii_inst = mii->mii_instance;
220 1.1 thorpej sc->mii_phy = ma->mii_phyno;
221 1.32 msaitoh sc->mii_mpd_model = MII_MODEL(ma->mii_id2);
222 1.43 msaitoh sc->mii_mpd_rev = MII_REV(ma->mii_id2);
223 1.1 thorpej sc->mii_pdata = mii;
224 1.6 thorpej sc->mii_flags = ma->mii_flags;
225 1.30 christos sc->mii_anegticks = MII_ANEGTICKS;
226 1.43 msaitoh sc->mii_funcs = &brgphy_funcs;
227 1.10 thorpej
228 1.1 thorpej PHY_RESET(sc);
229 1.1 thorpej
230 1.1 thorpej sc->mii_capabilities =
231 1.1 thorpej PHY_READ(sc, MII_BMSR) & ma->mii_capmask;
232 1.1 thorpej if (sc->mii_capabilities & BMSR_EXTSTAT)
233 1.1 thorpej sc->mii_extcapabilities = PHY_READ(sc, MII_EXTSR);
234 1.1 thorpej
235 1.39 xtraeme aprint_normal_dev(self, "");
236 1.1 thorpej if ((sc->mii_capabilities & BMSR_MEDIAMASK) == 0 &&
237 1.1 thorpej (sc->mii_extcapabilities & EXTSR_MEDIAMASK) == 0)
238 1.17 thorpej aprint_error("no media present");
239 1.1 thorpej else
240 1.1 thorpej mii_phy_add_media(sc);
241 1.17 thorpej aprint_normal("\n");
242 1.44 msaitoh
243 1.47 tsutsui if (device_is_a(parent, "bge")) {
244 1.44 msaitoh bsc->sc_isbge = 1;
245 1.44 msaitoh dict = device_properties(parent);
246 1.44 msaitoh prop_dictionary_get_uint32(dict, "phyflags",
247 1.44 msaitoh &bsc->sc_bge_flags);
248 1.47 tsutsui } else if (device_is_a(parent, "bnx")) {
249 1.44 msaitoh bsc->sc_isbnx = 1;
250 1.44 msaitoh dict = device_properties(parent);
251 1.44 msaitoh prop_dictionary_get_uint32(dict, "phyflags",
252 1.44 msaitoh &bsc->sc_bnx_flags);
253 1.44 msaitoh }
254 1.1 thorpej }
255 1.1 thorpej
256 1.21 thorpej static int
257 1.4 thorpej brgphy_service(struct mii_softc *sc, struct mii_data *mii, int cmd)
258 1.1 thorpej {
259 1.1 thorpej struct ifmedia_entry *ife = mii->mii_media.ifm_cur;
260 1.32 msaitoh int reg, speed, gig;
261 1.1 thorpej
262 1.1 thorpej switch (cmd) {
263 1.1 thorpej case MII_POLLSTAT:
264 1.1 thorpej /*
265 1.1 thorpej * If we're not polling our PHY instance, just return.
266 1.1 thorpej */
267 1.1 thorpej if (IFM_INST(ife->ifm_media) != sc->mii_inst)
268 1.1 thorpej return (0);
269 1.1 thorpej break;
270 1.1 thorpej
271 1.1 thorpej case MII_MEDIACHG:
272 1.1 thorpej /*
273 1.1 thorpej * If the media indicates a different PHY instance,
274 1.1 thorpej * isolate ourselves.
275 1.1 thorpej */
276 1.1 thorpej if (IFM_INST(ife->ifm_media) != sc->mii_inst) {
277 1.1 thorpej reg = PHY_READ(sc, MII_BMCR);
278 1.1 thorpej PHY_WRITE(sc, MII_BMCR, reg | BMCR_ISO);
279 1.1 thorpej return (0);
280 1.1 thorpej }
281 1.1 thorpej
282 1.1 thorpej /*
283 1.1 thorpej * If the interface is not up, don't do anything.
284 1.1 thorpej */
285 1.1 thorpej if ((mii->mii_ifp->if_flags & IFF_UP) == 0)
286 1.1 thorpej break;
287 1.1 thorpej
288 1.32 msaitoh PHY_RESET(sc); /* XXX hardware bug work-around */
289 1.32 msaitoh
290 1.32 msaitoh switch (IFM_SUBTYPE(ife->ifm_media)) {
291 1.32 msaitoh case IFM_AUTO:
292 1.32 msaitoh (void) brgphy_mii_phy_auto(sc);
293 1.32 msaitoh break;
294 1.32 msaitoh case IFM_1000_T:
295 1.32 msaitoh speed = BMCR_S1000;
296 1.32 msaitoh goto setit;
297 1.32 msaitoh case IFM_100_TX:
298 1.32 msaitoh speed = BMCR_S100;
299 1.32 msaitoh goto setit;
300 1.32 msaitoh case IFM_10_T:
301 1.32 msaitoh speed = BMCR_S10;
302 1.32 msaitoh setit:
303 1.32 msaitoh brgphy_loop(sc);
304 1.32 msaitoh if ((ife->ifm_media & IFM_GMASK) == IFM_FDX) {
305 1.32 msaitoh speed |= BMCR_FDX;
306 1.32 msaitoh gig = GTCR_ADV_1000TFDX;
307 1.32 msaitoh } else {
308 1.32 msaitoh gig = GTCR_ADV_1000THDX;
309 1.32 msaitoh }
310 1.32 msaitoh
311 1.32 msaitoh PHY_WRITE(sc, MII_100T2CR, 0);
312 1.51 bouyer PHY_WRITE(sc, MII_ANAR, ANAR_CSMA);
313 1.32 msaitoh PHY_WRITE(sc, MII_BMCR, speed);
314 1.32 msaitoh
315 1.32 msaitoh if (IFM_SUBTYPE(ife->ifm_media) != IFM_1000_T)
316 1.32 msaitoh break;
317 1.32 msaitoh
318 1.32 msaitoh PHY_WRITE(sc, MII_100T2CR, gig);
319 1.32 msaitoh PHY_WRITE(sc, MII_BMCR,
320 1.32 msaitoh speed|BMCR_AUTOEN|BMCR_STARTNEG);
321 1.32 msaitoh
322 1.32 msaitoh if (sc->mii_mpd_model != MII_MODEL_BROADCOM_BCM5701)
323 1.33 msaitoh break;
324 1.32 msaitoh
325 1.32 msaitoh if (mii->mii_media.ifm_media & IFM_ETH_MASTER)
326 1.32 msaitoh gig |= GTCR_MAN_MS | GTCR_ADV_MS;
327 1.32 msaitoh PHY_WRITE(sc, MII_100T2CR, gig);
328 1.32 msaitoh break;
329 1.32 msaitoh default:
330 1.32 msaitoh return (EINVAL);
331 1.32 msaitoh }
332 1.1 thorpej break;
333 1.1 thorpej
334 1.1 thorpej case MII_TICK:
335 1.1 thorpej /*
336 1.1 thorpej * If we're not currently selected, just return.
337 1.1 thorpej */
338 1.1 thorpej if (IFM_INST(ife->ifm_media) != sc->mii_inst)
339 1.1 thorpej return (0);
340 1.1 thorpej
341 1.1 thorpej if (mii_phy_tick(sc) == EJUSTRETURN)
342 1.1 thorpej return (0);
343 1.1 thorpej break;
344 1.1 thorpej
345 1.1 thorpej case MII_DOWN:
346 1.1 thorpej mii_phy_down(sc);
347 1.1 thorpej return (0);
348 1.1 thorpej }
349 1.1 thorpej
350 1.1 thorpej /* Update the media status. */
351 1.1 thorpej mii_phy_status(sc);
352 1.1 thorpej
353 1.10 thorpej /*
354 1.32 msaitoh * Callback if something changed. Note that we need to poke the DSP on
355 1.32 msaitoh * the Broadcom PHYs if the media changes.
356 1.10 thorpej */
357 1.23 perry if (sc->mii_media_active != mii->mii_media_active ||
358 1.10 thorpej sc->mii_media_status != mii->mii_media_status ||
359 1.10 thorpej cmd == MII_MEDIACHG) {
360 1.43 msaitoh switch (sc->mii_mpd_model) {
361 1.43 msaitoh case MII_MODEL_BROADCOM_BCM5400:
362 1.43 msaitoh brgphy_bcm5401_dspcode(sc);
363 1.43 msaitoh break;
364 1.43 msaitoh case MII_MODEL_BROADCOM_BCM5401:
365 1.43 msaitoh if (sc->mii_mpd_rev == 1 || sc->mii_mpd_rev == 3)
366 1.43 msaitoh brgphy_bcm5401_dspcode(sc);
367 1.43 msaitoh break;
368 1.43 msaitoh case MII_MODEL_BROADCOM_BCM5411:
369 1.43 msaitoh brgphy_bcm5411_dspcode(sc);
370 1.43 msaitoh break;
371 1.43 msaitoh }
372 1.10 thorpej }
373 1.43 msaitoh
374 1.43 msaitoh /* Callback if something changed. */
375 1.43 msaitoh mii_phy_update(sc, cmd);
376 1.1 thorpej return (0);
377 1.1 thorpej }
378 1.1 thorpej
379 1.21 thorpej static void
380 1.4 thorpej brgphy_status(struct mii_softc *sc)
381 1.1 thorpej {
382 1.1 thorpej struct mii_data *mii = sc->mii_pdata;
383 1.1 thorpej struct ifmedia_entry *ife = mii->mii_media.ifm_cur;
384 1.1 thorpej int bmcr, auxsts, gtsr;
385 1.1 thorpej
386 1.1 thorpej mii->mii_media_status = IFM_AVALID;
387 1.1 thorpej mii->mii_media_active = IFM_ETHER;
388 1.1 thorpej
389 1.1 thorpej auxsts = PHY_READ(sc, BRGPHY_MII_AUXSTS);
390 1.1 thorpej
391 1.1 thorpej if (auxsts & BRGPHY_AUXSTS_LINK)
392 1.1 thorpej mii->mii_media_status |= IFM_ACTIVE;
393 1.1 thorpej
394 1.1 thorpej bmcr = PHY_READ(sc, MII_BMCR);
395 1.1 thorpej if (bmcr & BMCR_ISO) {
396 1.1 thorpej mii->mii_media_active |= IFM_NONE;
397 1.1 thorpej mii->mii_media_status = 0;
398 1.1 thorpej return;
399 1.1 thorpej }
400 1.1 thorpej
401 1.1 thorpej if (bmcr & BMCR_LOOP)
402 1.1 thorpej mii->mii_media_active |= IFM_LOOP;
403 1.1 thorpej
404 1.1 thorpej if (bmcr & BMCR_AUTOEN) {
405 1.1 thorpej /*
406 1.1 thorpej * The media status bits are only valid of autonegotiation
407 1.1 thorpej * has completed (or it's disabled).
408 1.1 thorpej */
409 1.1 thorpej if ((auxsts & BRGPHY_AUXSTS_ACOMP) == 0) {
410 1.1 thorpej /* Erg, still trying, I guess... */
411 1.1 thorpej mii->mii_media_active |= IFM_NONE;
412 1.1 thorpej return;
413 1.1 thorpej }
414 1.1 thorpej
415 1.1 thorpej switch (auxsts & BRGPHY_AUXSTS_AN_RES) {
416 1.1 thorpej case BRGPHY_RES_1000FD:
417 1.3 bjh21 mii->mii_media_active |= IFM_1000_T|IFM_FDX;
418 1.1 thorpej gtsr = PHY_READ(sc, MII_100T2SR);
419 1.1 thorpej if (gtsr & GTSR_MS_RES)
420 1.1 thorpej mii->mii_media_active |= IFM_ETH_MASTER;
421 1.1 thorpej break;
422 1.1 thorpej
423 1.1 thorpej case BRGPHY_RES_1000HD:
424 1.3 bjh21 mii->mii_media_active |= IFM_1000_T;
425 1.1 thorpej gtsr = PHY_READ(sc, MII_100T2SR);
426 1.1 thorpej if (gtsr & GTSR_MS_RES)
427 1.1 thorpej mii->mii_media_active |= IFM_ETH_MASTER;
428 1.1 thorpej break;
429 1.1 thorpej
430 1.1 thorpej case BRGPHY_RES_100FD:
431 1.1 thorpej mii->mii_media_active |= IFM_100_TX|IFM_FDX;
432 1.1 thorpej break;
433 1.1 thorpej
434 1.1 thorpej case BRGPHY_RES_100T4:
435 1.1 thorpej mii->mii_media_active |= IFM_100_T4;
436 1.1 thorpej break;
437 1.1 thorpej
438 1.1 thorpej case BRGPHY_RES_100HD:
439 1.1 thorpej mii->mii_media_active |= IFM_100_TX;
440 1.1 thorpej break;
441 1.1 thorpej
442 1.1 thorpej case BRGPHY_RES_10FD:
443 1.1 thorpej mii->mii_media_active |= IFM_10_T|IFM_FDX;
444 1.1 thorpej break;
445 1.1 thorpej
446 1.1 thorpej case BRGPHY_RES_10HD:
447 1.1 thorpej mii->mii_media_active |= IFM_10_T;
448 1.1 thorpej break;
449 1.1 thorpej
450 1.1 thorpej default:
451 1.1 thorpej mii->mii_media_active |= IFM_NONE;
452 1.1 thorpej mii->mii_media_status = 0;
453 1.1 thorpej }
454 1.19 thorpej if (mii->mii_media_active & IFM_FDX)
455 1.20 thorpej mii->mii_media_active |= mii_phy_flowstatus(sc);
456 1.1 thorpej } else
457 1.1 thorpej mii->mii_media_active = ife->ifm_media;
458 1.10 thorpej }
459 1.10 thorpej
460 1.32 msaitoh int
461 1.32 msaitoh brgphy_mii_phy_auto(struct mii_softc *sc)
462 1.32 msaitoh {
463 1.32 msaitoh int anar, ktcr = 0;
464 1.32 msaitoh
465 1.32 msaitoh brgphy_loop(sc);
466 1.32 msaitoh PHY_RESET(sc);
467 1.32 msaitoh ktcr = GTCR_ADV_1000TFDX|GTCR_ADV_1000THDX;
468 1.32 msaitoh if (sc->mii_mpd_model == MII_MODEL_BROADCOM_BCM5701)
469 1.32 msaitoh ktcr |= GTCR_MAN_MS|GTCR_ADV_MS;
470 1.32 msaitoh PHY_WRITE(sc, MII_100T2CR, ktcr);
471 1.32 msaitoh ktcr = PHY_READ(sc, MII_100T2CR);
472 1.32 msaitoh DELAY(1000);
473 1.32 msaitoh anar = BMSR_MEDIA_TO_ANAR(sc->mii_capabilities) | ANAR_CSMA;
474 1.32 msaitoh if (sc->mii_flags & MIIF_DOPAUSE)
475 1.32 msaitoh anar |= ANAR_FC| ANAR_X_PAUSE_ASYM;
476 1.32 msaitoh
477 1.32 msaitoh PHY_WRITE(sc, MII_ANAR, anar);
478 1.32 msaitoh DELAY(1000);
479 1.32 msaitoh PHY_WRITE(sc, MII_BMCR,
480 1.32 msaitoh BMCR_AUTOEN | BMCR_STARTNEG);
481 1.32 msaitoh PHY_WRITE(sc, BRGPHY_MII_IMR, 0xFF00);
482 1.32 msaitoh
483 1.32 msaitoh return (EJUSTRETURN);
484 1.32 msaitoh }
485 1.32 msaitoh
486 1.32 msaitoh void
487 1.32 msaitoh brgphy_loop(struct mii_softc *sc)
488 1.32 msaitoh {
489 1.32 msaitoh u_int32_t bmsr;
490 1.32 msaitoh int i;
491 1.32 msaitoh
492 1.32 msaitoh PHY_WRITE(sc, MII_BMCR, BMCR_LOOP);
493 1.33 msaitoh for (i = 0; i < 15000; i++) {
494 1.32 msaitoh bmsr = PHY_READ(sc, MII_BMSR);
495 1.32 msaitoh if (!(bmsr & BMSR_LINK))
496 1.32 msaitoh break;
497 1.32 msaitoh DELAY(10);
498 1.32 msaitoh }
499 1.32 msaitoh }
500 1.32 msaitoh
501 1.21 thorpej static void
502 1.43 msaitoh brgphy_reset(struct mii_softc *sc)
503 1.10 thorpej {
504 1.44 msaitoh struct brgphy_softc *bsc = (void *)sc;
505 1.10 thorpej
506 1.10 thorpej mii_phy_reset(sc);
507 1.10 thorpej
508 1.43 msaitoh switch (sc->mii_mpd_model) {
509 1.43 msaitoh case MII_MODEL_BROADCOM_BCM5400:
510 1.43 msaitoh brgphy_bcm5401_dspcode(sc);
511 1.43 msaitoh break;
512 1.43 msaitoh case MII_MODEL_BROADCOM_BCM5401:
513 1.43 msaitoh if (sc->mii_mpd_rev == 1 || sc->mii_mpd_rev == 3)
514 1.43 msaitoh brgphy_bcm5401_dspcode(sc);
515 1.43 msaitoh break;
516 1.43 msaitoh case MII_MODEL_BROADCOM_BCM5411:
517 1.43 msaitoh brgphy_bcm5411_dspcode(sc);
518 1.43 msaitoh break;
519 1.43 msaitoh case MII_MODEL_BROADCOM_BCM5421:
520 1.43 msaitoh brgphy_bcm5421_dspcode(sc);
521 1.43 msaitoh break;
522 1.43 msaitoh case MII_MODEL_BROADCOM_BCM54K2:
523 1.43 msaitoh brgphy_bcm54k2_dspcode(sc);
524 1.43 msaitoh break;
525 1.43 msaitoh }
526 1.15 jonathan
527 1.43 msaitoh /* Handle any bge (NetXtreme/NetLink) workarounds. */
528 1.44 msaitoh if (bsc->sc_isbge != 0) {
529 1.43 msaitoh if (!(sc->mii_flags & MIIF_HAVEFIBER)) {
530 1.43 msaitoh
531 1.44 msaitoh if (bsc->sc_bge_flags & BGE_PHY_ADC_BUG)
532 1.43 msaitoh brgphy_adc_bug(sc);
533 1.44 msaitoh if (bsc->sc_bge_flags & BGE_PHY_5704_A0_BUG)
534 1.43 msaitoh brgphy_5704_a0_bug(sc);
535 1.44 msaitoh if (bsc->sc_bge_flags & BGE_PHY_BER_BUG)
536 1.43 msaitoh brgphy_ber_bug(sc);
537 1.44 msaitoh else if (bsc->sc_bge_flags & BGE_PHY_JITTER_BUG) {
538 1.43 msaitoh PHY_WRITE(sc, BRGPHY_MII_AUXCTL, 0x0c00);
539 1.43 msaitoh PHY_WRITE(sc, BRGPHY_MII_DSP_ADDR_REG,
540 1.43 msaitoh 0x000a);
541 1.43 msaitoh
542 1.44 msaitoh if (bsc->sc_bge_flags & BGE_PHY_ADJUST_TRIM) {
543 1.43 msaitoh PHY_WRITE(sc, BRGPHY_MII_DSP_RW_PORT,
544 1.43 msaitoh 0x110b);
545 1.43 msaitoh PHY_WRITE(sc, BRGPHY_TEST1,
546 1.43 msaitoh BRGPHY_TEST1_TRIM_EN | 0x4);
547 1.43 msaitoh } else {
548 1.43 msaitoh PHY_WRITE(sc, BRGPHY_MII_DSP_RW_PORT,
549 1.43 msaitoh 0x010b);
550 1.43 msaitoh }
551 1.15 jonathan
552 1.43 msaitoh PHY_WRITE(sc, BRGPHY_MII_AUXCTL, 0x0400);
553 1.43 msaitoh }
554 1.44 msaitoh if (bsc->sc_bge_flags & BGE_PHY_CRC_BUG)
555 1.43 msaitoh brgphy_crc_bug(sc);
556 1.15 jonathan
557 1.43 msaitoh #if 0
558 1.43 msaitoh /* Set Jumbo frame settings in the PHY. */
559 1.44 msaitoh if (bsc->sc_bge_flags & BGE_JUMBO_CAP)
560 1.43 msaitoh brgphy_jumbo_settings(sc);
561 1.43 msaitoh #endif
562 1.43 msaitoh
563 1.43 msaitoh /* Adjust output voltage */
564 1.43 msaitoh if (sc->mii_mpd_model == MII_MODEL_BROADCOM2_BCM5906)
565 1.43 msaitoh PHY_WRITE(sc, BRGPHY_MII_EPHY_PTEST, 0x12);
566 1.43 msaitoh
567 1.43 msaitoh #if 0
568 1.43 msaitoh /* Enable Ethernet@Wirespeed */
569 1.44 msaitoh if (!(bsc->sc_bge_flags & BGE_NO_ETH_WIRE_SPEED))
570 1.43 msaitoh brgphy_eth_wirespeed(sc);
571 1.43 msaitoh
572 1.43 msaitoh /* Enable Link LED on Dell boxes */
573 1.44 msaitoh if (bsc->sc_bge_flags & BGE_NO_3LED) {
574 1.43 msaitoh PHY_WRITE(sc, BRGPHY_MII_PHY_EXTCTL,
575 1.43 msaitoh PHY_READ(sc, BRGPHY_MII_PHY_EXTCTL)
576 1.43 msaitoh & ~BRGPHY_PHY_EXTCTL_3_LED);
577 1.43 msaitoh }
578 1.43 msaitoh #endif
579 1.43 msaitoh }
580 1.43 msaitoh #if 0 /* not yet */
581 1.43 msaitoh /* Handle any bnx (NetXtreme II) workarounds. */
582 1.44 msaitoh } else if (sc->sc_isbnx != 0) {
583 1.43 msaitoh bnx_sc = sc->mii_pdata->mii_ifp->if_softc;
584 1.43 msaitoh
585 1.43 msaitoh if (sc->mii_mpd_model == MII_MODEL_xxBROADCOM2_BCM5708S) {
586 1.43 msaitoh /* Store autoneg capabilities/results in digital block (Page 0) */
587 1.43 msaitoh PHY_WRITE(sc, BRGPHY_5708S_BLOCK_ADDR, BRGPHY_5708S_DIG3_PG2);
588 1.43 msaitoh PHY_WRITE(sc, BRGPHY_5708S_PG2_DIGCTL_3_0,
589 1.43 msaitoh BRGPHY_5708S_PG2_DIGCTL_3_0_USE_IEEE);
590 1.43 msaitoh PHY_WRITE(sc, BRGPHY_5708S_BLOCK_ADDR, BRGPHY_5708S_DIG_PG0);
591 1.43 msaitoh
592 1.43 msaitoh /* Enable fiber mode and autodetection */
593 1.43 msaitoh PHY_WRITE(sc, BRGPHY_5708S_PG0_1000X_CTL1,
594 1.43 msaitoh PHY_READ(sc, BRGPHY_5708S_PG0_1000X_CTL1) |
595 1.43 msaitoh BRGPHY_5708S_PG0_1000X_CTL1_AUTODET_EN |
596 1.43 msaitoh BRGPHY_5708S_PG0_1000X_CTL1_FIBER_MODE);
597 1.43 msaitoh
598 1.43 msaitoh /* Enable parallel detection */
599 1.43 msaitoh PHY_WRITE(sc, BRGPHY_5708S_PG0_1000X_CTL2,
600 1.43 msaitoh PHY_READ(sc, BRGPHY_5708S_PG0_1000X_CTL2) |
601 1.43 msaitoh BRGPHY_5708S_PG0_1000X_CTL2_PAR_DET_EN);
602 1.43 msaitoh
603 1.43 msaitoh /* Advertise 2.5G support through next page during autoneg */
604 1.43 msaitoh if (bnx_sc->bnx_phy_flags & BNX_PHY_2_5G_CAPABLE_FLAG)
605 1.43 msaitoh PHY_WRITE(sc, BRGPHY_5708S_ANEG_NXT_PG_XMIT1,
606 1.43 msaitoh PHY_READ(sc, BRGPHY_5708S_ANEG_NXT_PG_XMIT1) |
607 1.43 msaitoh BRGPHY_5708S_ANEG_NXT_PG_XMIT1_25G);
608 1.43 msaitoh
609 1.43 msaitoh /* Increase TX signal amplitude */
610 1.43 msaitoh if ((BNX_CHIP_ID(bnx_sc) == BNX_CHIP_ID_5708_A0) ||
611 1.43 msaitoh (BNX_CHIP_ID(bnx_sc) == BNX_CHIP_ID_5708_B0) ||
612 1.43 msaitoh (BNX_CHIP_ID(bnx_sc) == BNX_CHIP_ID_5708_B1)) {
613 1.43 msaitoh PHY_WRITE(sc, BRGPHY_5708S_BLOCK_ADDR,
614 1.43 msaitoh BRGPHY_5708S_TX_MISC_PG5);
615 1.43 msaitoh PHY_WRITE(sc, BRGPHY_5708S_PG5_TXACTL1,
616 1.43 msaitoh PHY_READ(sc, BRGPHY_5708S_PG5_TXACTL1) &
617 1.43 msaitoh ~BRGPHY_5708S_PG5_TXACTL1_VCM);
618 1.43 msaitoh PHY_WRITE(sc, BRGPHY_5708S_BLOCK_ADDR,
619 1.43 msaitoh BRGPHY_5708S_DIG_PG0);
620 1.43 msaitoh }
621 1.15 jonathan
622 1.43 msaitoh /* Backplanes use special driver/pre-driver/pre-emphasis values. */
623 1.43 msaitoh if ((bnx_sc->bnx_shared_hw_cfg & BNX_SHARED_HW_CFG_PHY_BACKPLANE) &&
624 1.43 msaitoh (bnx_sc->bnx_port_hw_cfg & BNX_PORT_HW_CFG_CFG_TXCTL3_MASK)) {
625 1.43 msaitoh PHY_WRITE(sc, BRGPHY_5708S_BLOCK_ADDR,
626 1.43 msaitoh BRGPHY_5708S_TX_MISC_PG5);
627 1.43 msaitoh PHY_WRITE(sc, BRGPHY_5708S_PG5_TXACTL3,
628 1.43 msaitoh bnx_sc->bnx_port_hw_cfg &
629 1.43 msaitoh BNX_PORT_HW_CFG_CFG_TXCTL3_MASK);
630 1.43 msaitoh PHY_WRITE(sc, BRGPHY_5708S_BLOCK_ADDR,
631 1.43 msaitoh BRGPHY_5708S_DIG_PG0);
632 1.43 msaitoh }
633 1.43 msaitoh } else {
634 1.43 msaitoh if (!(sc->mii_flags & MIIF_HAVEFIBER)) {
635 1.43 msaitoh brgphy_ber_bug(sc);
636 1.18 hannken
637 1.43 msaitoh /* Set Jumbo frame settings in the PHY. */
638 1.43 msaitoh brgphy_jumbo_settings(sc);
639 1.18 hannken
640 1.43 msaitoh /* Enable Ethernet@Wirespeed */
641 1.43 msaitoh brgphy_eth_wirespeed(sc);
642 1.43 msaitoh }
643 1.43 msaitoh }
644 1.43 msaitoh #endif
645 1.43 msaitoh }
646 1.34 markd }
647 1.34 markd
648 1.16 jonathan /* Turn off tap power management on 5401. */
649 1.10 thorpej static void
650 1.43 msaitoh brgphy_bcm5401_dspcode(struct mii_softc *sc)
651 1.10 thorpej {
652 1.10 thorpej static const struct {
653 1.10 thorpej int reg;
654 1.10 thorpej uint16_t val;
655 1.10 thorpej } dspcode[] = {
656 1.16 jonathan { BRGPHY_MII_AUXCTL, 0x0c20 },
657 1.10 thorpej { BRGPHY_MII_DSP_ADDR_REG, 0x0012 },
658 1.10 thorpej { BRGPHY_MII_DSP_RW_PORT, 0x1804 },
659 1.10 thorpej { BRGPHY_MII_DSP_ADDR_REG, 0x0013 },
660 1.10 thorpej { BRGPHY_MII_DSP_RW_PORT, 0x1204 },
661 1.10 thorpej { BRGPHY_MII_DSP_ADDR_REG, 0x8006 },
662 1.10 thorpej { BRGPHY_MII_DSP_RW_PORT, 0x0132 },
663 1.10 thorpej { BRGPHY_MII_DSP_ADDR_REG, 0x8006 },
664 1.10 thorpej { BRGPHY_MII_DSP_RW_PORT, 0x0232 },
665 1.10 thorpej { BRGPHY_MII_DSP_ADDR_REG, 0x201f },
666 1.10 thorpej { BRGPHY_MII_DSP_RW_PORT, 0x0a20 },
667 1.10 thorpej { 0, 0 },
668 1.10 thorpej };
669 1.10 thorpej int i;
670 1.10 thorpej
671 1.10 thorpej for (i = 0; dspcode[i].reg != 0; i++)
672 1.10 thorpej PHY_WRITE(sc, dspcode[i].reg, dspcode[i].val);
673 1.16 jonathan delay(40);
674 1.10 thorpej }
675 1.10 thorpej
676 1.10 thorpej static void
677 1.43 msaitoh brgphy_bcm5411_dspcode(struct mii_softc *sc)
678 1.10 thorpej {
679 1.10 thorpej static const struct {
680 1.10 thorpej int reg;
681 1.10 thorpej uint16_t val;
682 1.10 thorpej } dspcode[] = {
683 1.10 thorpej { 0x1c, 0x8c23 },
684 1.10 thorpej { 0x1c, 0x8ca3 },
685 1.10 thorpej { 0x1c, 0x8c23 },
686 1.15 jonathan { 0, 0 },
687 1.15 jonathan };
688 1.15 jonathan int i;
689 1.15 jonathan
690 1.15 jonathan for (i = 0; dspcode[i].reg != 0; i++)
691 1.15 jonathan PHY_WRITE(sc, dspcode[i].reg, dspcode[i].val);
692 1.15 jonathan }
693 1.15 jonathan
694 1.43 msaitoh void
695 1.43 msaitoh brgphy_bcm5421_dspcode(struct mii_softc *sc)
696 1.43 msaitoh {
697 1.43 msaitoh uint16_t data;
698 1.43 msaitoh
699 1.43 msaitoh /* Set Class A mode */
700 1.43 msaitoh PHY_WRITE(sc, BRGPHY_MII_AUXCTL, 0x1007);
701 1.43 msaitoh data = PHY_READ(sc, BRGPHY_MII_AUXCTL);
702 1.43 msaitoh PHY_WRITE(sc, BRGPHY_MII_AUXCTL, data | 0x0400);
703 1.43 msaitoh
704 1.43 msaitoh /* Set FFE gamma override to -0.125 */
705 1.43 msaitoh PHY_WRITE(sc, BRGPHY_MII_AUXCTL, 0x0007);
706 1.43 msaitoh data = PHY_READ(sc, BRGPHY_MII_AUXCTL);
707 1.43 msaitoh PHY_WRITE(sc, BRGPHY_MII_AUXCTL, data | 0x0800);
708 1.43 msaitoh PHY_WRITE(sc, BRGPHY_MII_DSP_ADDR_REG, 0x000a);
709 1.43 msaitoh data = PHY_READ(sc, BRGPHY_MII_DSP_RW_PORT);
710 1.43 msaitoh PHY_WRITE(sc, BRGPHY_MII_DSP_RW_PORT, data | 0x0200);
711 1.43 msaitoh }
712 1.43 msaitoh
713 1.43 msaitoh void
714 1.43 msaitoh brgphy_bcm54k2_dspcode(struct mii_softc *sc)
715 1.43 msaitoh {
716 1.43 msaitoh static const struct {
717 1.43 msaitoh int reg;
718 1.43 msaitoh uint16_t val;
719 1.43 msaitoh } dspcode[] = {
720 1.43 msaitoh { 4, 0x01e1 },
721 1.43 msaitoh { 9, 0x0300 },
722 1.43 msaitoh { 0, 0 },
723 1.43 msaitoh };
724 1.43 msaitoh int i;
725 1.43 msaitoh
726 1.43 msaitoh for (i = 0; dspcode[i].reg != 0; i++)
727 1.43 msaitoh PHY_WRITE(sc, dspcode[i].reg, dspcode[i].val);
728 1.43 msaitoh }
729 1.43 msaitoh
730 1.15 jonathan static void
731 1.43 msaitoh brgphy_adc_bug(struct mii_softc *sc)
732 1.15 jonathan {
733 1.15 jonathan static const struct {
734 1.15 jonathan int reg;
735 1.15 jonathan uint16_t val;
736 1.15 jonathan } dspcode[] = {
737 1.15 jonathan { BRGPHY_MII_AUXCTL, 0x0c00 },
738 1.15 jonathan { BRGPHY_MII_DSP_ADDR_REG, 0x201f },
739 1.15 jonathan { BRGPHY_MII_DSP_RW_PORT, 0x2aaa },
740 1.43 msaitoh { BRGPHY_MII_DSP_ADDR_REG, 0x000a },
741 1.43 msaitoh { BRGPHY_MII_DSP_RW_PORT, 0x0323 },
742 1.43 msaitoh { BRGPHY_MII_AUXCTL, 0x0400 },
743 1.15 jonathan { 0, 0 },
744 1.15 jonathan };
745 1.15 jonathan int i;
746 1.15 jonathan
747 1.15 jonathan for (i = 0; dspcode[i].reg != 0; i++)
748 1.15 jonathan PHY_WRITE(sc, dspcode[i].reg, dspcode[i].val);
749 1.15 jonathan }
750 1.15 jonathan
751 1.15 jonathan static void
752 1.43 msaitoh brgphy_5704_a0_bug(struct mii_softc *sc)
753 1.15 jonathan {
754 1.15 jonathan static const struct {
755 1.15 jonathan int reg;
756 1.15 jonathan uint16_t val;
757 1.15 jonathan } dspcode[] = {
758 1.15 jonathan { 0x1c, 0x8d68 },
759 1.33 msaitoh { 0x1c, 0x8d68 },
760 1.10 thorpej { 0, 0 },
761 1.10 thorpej };
762 1.10 thorpej int i;
763 1.10 thorpej
764 1.10 thorpej for (i = 0; dspcode[i].reg != 0; i++)
765 1.10 thorpej PHY_WRITE(sc, dspcode[i].reg, dspcode[i].val);
766 1.1 thorpej }
767 1.22 cube
768 1.22 cube static void
769 1.43 msaitoh brgphy_ber_bug(struct mii_softc *sc)
770 1.22 cube {
771 1.22 cube static const struct {
772 1.22 cube int reg;
773 1.22 cube uint16_t val;
774 1.22 cube } dspcode[] = {
775 1.22 cube { BRGPHY_MII_AUXCTL, 0x0c00 },
776 1.22 cube { BRGPHY_MII_DSP_ADDR_REG, 0x000a },
777 1.22 cube { BRGPHY_MII_DSP_RW_PORT, 0x310b },
778 1.22 cube { BRGPHY_MII_DSP_ADDR_REG, 0x201f },
779 1.22 cube { BRGPHY_MII_DSP_RW_PORT, 0x9506 },
780 1.22 cube { BRGPHY_MII_DSP_ADDR_REG, 0x401f },
781 1.22 cube { BRGPHY_MII_DSP_RW_PORT, 0x14e2 },
782 1.22 cube { BRGPHY_MII_AUXCTL, 0x0400 },
783 1.22 cube { 0, 0 },
784 1.22 cube };
785 1.22 cube int i;
786 1.22 cube
787 1.22 cube for (i = 0; dspcode[i].reg != 0; i++)
788 1.22 cube PHY_WRITE(sc, dspcode[i].reg, dspcode[i].val);
789 1.22 cube }
790 1.34 markd
791 1.43 msaitoh /* BCM5701 A0/B0 CRC bug workaround */
792 1.43 msaitoh void
793 1.43 msaitoh brgphy_crc_bug(struct mii_softc *sc)
794 1.34 markd {
795 1.34 markd static const struct {
796 1.34 markd int reg;
797 1.34 markd uint16_t val;
798 1.34 markd } dspcode[] = {
799 1.43 msaitoh { BRGPHY_MII_DSP_ADDR_REG, 0x0a75 },
800 1.43 msaitoh { 0x1c, 0x8c68 },
801 1.43 msaitoh { 0x1c, 0x8d68 },
802 1.43 msaitoh { 0x1c, 0x8c68 },
803 1.34 markd { 0, 0 },
804 1.34 markd };
805 1.34 markd int i;
806 1.34 markd
807 1.34 markd for (i = 0; dspcode[i].reg != 0; i++)
808 1.34 markd PHY_WRITE(sc, dspcode[i].reg, dspcode[i].val);
809 1.34 markd }
810