brgphy.c revision 1.57 1 1.57 jym /* $NetBSD: brgphy.c,v 1.57 2010/12/09 23:25:49 jym Exp $ */
2 1.1 thorpej
3 1.1 thorpej /*-
4 1.1 thorpej * Copyright (c) 1998, 1999, 2000, 2001 The NetBSD Foundation, Inc.
5 1.1 thorpej * All rights reserved.
6 1.1 thorpej *
7 1.1 thorpej * This code is derived from software contributed to The NetBSD Foundation
8 1.1 thorpej * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
9 1.1 thorpej * NASA Ames Research Center.
10 1.1 thorpej *
11 1.1 thorpej * Redistribution and use in source and binary forms, with or without
12 1.1 thorpej * modification, are permitted provided that the following conditions
13 1.1 thorpej * are met:
14 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
15 1.1 thorpej * notice, this list of conditions and the following disclaimer.
16 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
17 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
18 1.1 thorpej * documentation and/or other materials provided with the distribution.
19 1.1 thorpej *
20 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
21 1.1 thorpej * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
22 1.1 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
23 1.1 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
24 1.1 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
25 1.1 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
26 1.1 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
27 1.1 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28 1.1 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
29 1.1 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
30 1.1 thorpej * POSSIBILITY OF SUCH DAMAGE.
31 1.1 thorpej */
32 1.1 thorpej
33 1.1 thorpej /*
34 1.1 thorpej * Copyright (c) 1997 Manuel Bouyer. All rights reserved.
35 1.1 thorpej *
36 1.1 thorpej * Redistribution and use in source and binary forms, with or without
37 1.1 thorpej * modification, are permitted provided that the following conditions
38 1.1 thorpej * are met:
39 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
40 1.1 thorpej * notice, this list of conditions and the following disclaimer.
41 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
42 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
43 1.1 thorpej * documentation and/or other materials provided with the distribution.
44 1.1 thorpej *
45 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
46 1.1 thorpej * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
47 1.1 thorpej * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
48 1.1 thorpej * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
49 1.1 thorpej * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
50 1.1 thorpej * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
51 1.1 thorpej * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
52 1.1 thorpej * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
53 1.1 thorpej * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
54 1.1 thorpej * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
55 1.1 thorpej */
56 1.1 thorpej
57 1.1 thorpej /*
58 1.57 jym * driver for the Broadcom BCM5400 and BCM5700 Gig-E PHYs.
59 1.1 thorpej *
60 1.1 thorpej * Programming information for this PHY was gleaned from FreeBSD
61 1.1 thorpej * (they were apparently able to get a datasheet from Broadcom).
62 1.1 thorpej */
63 1.5 lukem
64 1.5 lukem #include <sys/cdefs.h>
65 1.57 jym __KERNEL_RCSID(0, "$NetBSD: brgphy.c,v 1.57 2010/12/09 23:25:49 jym Exp $");
66 1.1 thorpej
67 1.1 thorpej #include <sys/param.h>
68 1.1 thorpej #include <sys/systm.h>
69 1.1 thorpej #include <sys/kernel.h>
70 1.1 thorpej #include <sys/device.h>
71 1.1 thorpej #include <sys/socket.h>
72 1.1 thorpej #include <sys/errno.h>
73 1.44 msaitoh #include <prop/proplib.h>
74 1.1 thorpej
75 1.1 thorpej #include <net/if.h>
76 1.1 thorpej #include <net/if_media.h>
77 1.1 thorpej
78 1.1 thorpej #include <dev/mii/mii.h>
79 1.1 thorpej #include <dev/mii/miivar.h>
80 1.1 thorpej #include <dev/mii/miidevs.h>
81 1.1 thorpej #include <dev/mii/brgphyreg.h>
82 1.1 thorpej
83 1.43 msaitoh #include <dev/pci/if_bgereg.h>
84 1.43 msaitoh #include <dev/pci/if_bnxreg.h>
85 1.43 msaitoh
86 1.39 xtraeme static int brgphymatch(device_t, cfdata_t, void *);
87 1.39 xtraeme static void brgphyattach(device_t, device_t, void *);
88 1.1 thorpej
89 1.44 msaitoh struct brgphy_softc {
90 1.44 msaitoh struct mii_softc sc_mii;
91 1.54 dyoung bool sc_isbge;
92 1.54 dyoung bool sc_isbnx;
93 1.44 msaitoh int sc_bge_flags;
94 1.44 msaitoh int sc_bnx_flags;
95 1.44 msaitoh };
96 1.44 msaitoh
97 1.44 msaitoh CFATTACH_DECL3_NEW(brgphy, sizeof(struct brgphy_softc),
98 1.42 dyoung brgphymatch, brgphyattach, mii_phy_detach, mii_phy_activate, NULL, NULL,
99 1.42 dyoung DVF_DETACH_SHUTDOWN);
100 1.1 thorpej
101 1.21 thorpej static int brgphy_service(struct mii_softc *, struct mii_data *, int);
102 1.21 thorpej static void brgphy_status(struct mii_softc *);
103 1.32 msaitoh static int brgphy_mii_phy_auto(struct mii_softc *);
104 1.32 msaitoh static void brgphy_loop(struct mii_softc *);
105 1.43 msaitoh static void brgphy_reset(struct mii_softc *);
106 1.43 msaitoh static void brgphy_bcm5401_dspcode(struct mii_softc *);
107 1.43 msaitoh static void brgphy_bcm5411_dspcode(struct mii_softc *);
108 1.43 msaitoh static void brgphy_bcm5421_dspcode(struct mii_softc *);
109 1.43 msaitoh static void brgphy_bcm54k2_dspcode(struct mii_softc *);
110 1.43 msaitoh static void brgphy_adc_bug(struct mii_softc *);
111 1.43 msaitoh static void brgphy_5704_a0_bug(struct mii_softc *);
112 1.43 msaitoh static void brgphy_ber_bug(struct mii_softc *);
113 1.43 msaitoh static void brgphy_crc_bug(struct mii_softc *);
114 1.52 msaitoh static void brgphy_jumbo_settings(struct mii_softc *);
115 1.52 msaitoh static void brgphy_eth_wirespeed(struct mii_softc *);
116 1.1 thorpej
117 1.10 thorpej
118 1.21 thorpej static const struct mii_phy_funcs brgphy_funcs = {
119 1.43 msaitoh brgphy_service, brgphy_status, brgphy_reset,
120 1.34 markd };
121 1.34 markd
122 1.21 thorpej static const struct mii_phydesc brgphys[] = {
123 1.1 thorpej { MII_OUI_BROADCOM, MII_MODEL_BROADCOM_BCM5400,
124 1.1 thorpej MII_STR_BROADCOM_BCM5400 },
125 1.2 thorpej
126 1.1 thorpej { MII_OUI_BROADCOM, MII_MODEL_BROADCOM_BCM5401,
127 1.1 thorpej MII_STR_BROADCOM_BCM5401 },
128 1.2 thorpej
129 1.1 thorpej { MII_OUI_BROADCOM, MII_MODEL_BROADCOM_BCM5411,
130 1.1 thorpej MII_STR_BROADCOM_BCM5411 },
131 1.9 thorpej
132 1.9 thorpej { MII_OUI_BROADCOM, MII_MODEL_BROADCOM_BCM5421,
133 1.9 thorpej MII_STR_BROADCOM_BCM5421 },
134 1.7 fvdl
135 1.53 kiyohara { MII_OUI_BROADCOM, MII_MODEL_BROADCOM_BCM5462,
136 1.53 kiyohara MII_STR_BROADCOM_BCM5462 },
137 1.43 msaitoh
138 1.52 msaitoh { MII_OUI_BROADCOM, MII_MODEL_BROADCOM_BCM5461,
139 1.52 msaitoh MII_STR_BROADCOM_BCM5461 },
140 1.49 simonb
141 1.53 kiyohara { MII_OUI_BROADCOM, MII_MODEL_BROADCOM_BCM54K2,
142 1.53 kiyohara MII_STR_BROADCOM_BCM54K2 },
143 1.43 msaitoh
144 1.52 msaitoh { MII_OUI_BROADCOM, MII_MODEL_BROADCOM_BCM5464,
145 1.52 msaitoh MII_STR_BROADCOM_BCM5464 },
146 1.52 msaitoh
147 1.7 fvdl { MII_OUI_BROADCOM, MII_MODEL_BROADCOM_BCM5701,
148 1.7 fvdl MII_STR_BROADCOM_BCM5701 },
149 1.14 matt
150 1.14 matt { MII_OUI_BROADCOM, MII_MODEL_BROADCOM_BCM5703,
151 1.14 matt MII_STR_BROADCOM_BCM5703 },
152 1.1 thorpej
153 1.15 jonathan { MII_OUI_BROADCOM, MII_MODEL_BROADCOM_BCM5704,
154 1.15 jonathan MII_STR_BROADCOM_BCM5704 },
155 1.15 jonathan
156 1.25 jonathan { MII_OUI_BROADCOM, MII_MODEL_BROADCOM_BCM5705,
157 1.25 jonathan MII_STR_BROADCOM_BCM5705 },
158 1.25 jonathan
159 1.24 jonathan { MII_OUI_BROADCOM, MII_MODEL_BROADCOM_BCM5714,
160 1.24 jonathan MII_STR_BROADCOM_BCM5714 },
161 1.18 hannken
162 1.22 cube { MII_OUI_BROADCOM, MII_MODEL_BROADCOM_BCM5750,
163 1.22 cube MII_STR_BROADCOM_BCM5750 },
164 1.22 cube
165 1.31 tsutsui { MII_OUI_BROADCOM, MII_MODEL_BROADCOM_BCM5752,
166 1.31 tsutsui MII_STR_BROADCOM_BCM5752 },
167 1.31 tsutsui
168 1.27 jonathan { MII_OUI_BROADCOM, MII_MODEL_BROADCOM_BCM5780,
169 1.27 jonathan MII_STR_BROADCOM_BCM5780 },
170 1.27 jonathan
171 1.36 markd { MII_OUI_BROADCOM, MII_MODEL_BROADCOM_BCM5708C,
172 1.36 markd MII_STR_BROADCOM_BCM5708C },
173 1.36 markd
174 1.55 pgoyette { MII_OUI_BROADCOM2, MII_MODEL_BROADCOM2_BCM5481,
175 1.55 pgoyette MII_STR_BROADCOM2_BCM5481 },
176 1.55 pgoyette
177 1.53 kiyohara { MII_OUI_BROADCOM2, MII_MODEL_BROADCOM2_BCM5482,
178 1.53 kiyohara MII_STR_BROADCOM2_BCM5482 },
179 1.53 kiyohara
180 1.51 bouyer { MII_OUI_BROADCOM2, MII_MODEL_BROADCOM2_BCM5709C,
181 1.51 bouyer MII_STR_BROADCOM2_BCM5709C },
182 1.51 bouyer
183 1.57 jym { MII_OUI_BROADCOM2, MII_MODEL_BROADCOM2_BCM5709S,
184 1.57 jym MII_STR_BROADCOM2_BCM5709S },
185 1.57 jym
186 1.51 bouyer { MII_OUI_BROADCOM2, MII_MODEL_BROADCOM2_BCM5709CAX,
187 1.51 bouyer MII_STR_BROADCOM2_BCM5709CAX },
188 1.51 bouyer
189 1.43 msaitoh { MII_OUI_BROADCOM2, MII_MODEL_BROADCOM2_BCM5722,
190 1.43 msaitoh MII_STR_BROADCOM2_BCM5722 },
191 1.43 msaitoh
192 1.53 kiyohara { MII_OUI_BROADCOM2, MII_MODEL_BROADCOM2_BCM5754,
193 1.53 kiyohara MII_STR_BROADCOM2_BCM5754 },
194 1.53 kiyohara
195 1.34 markd { MII_OUI_BROADCOM2, MII_MODEL_BROADCOM2_BCM5755,
196 1.34 markd MII_STR_BROADCOM2_BCM5755 },
197 1.34 markd
198 1.52 msaitoh { MII_OUI_BROADCOM2, MII_MODEL_BROADCOM2_BCM5761,
199 1.52 msaitoh MII_STR_BROADCOM2_BCM5761 },
200 1.52 msaitoh
201 1.52 msaitoh { MII_OUI_BROADCOM2, MII_MODEL_BROADCOM2_BCM5784,
202 1.52 msaitoh MII_STR_BROADCOM2_BCM5784 },
203 1.52 msaitoh
204 1.40 cegger { MII_OUI_xxBROADCOM_ALT1, MII_MODEL_xxBROADCOM_ALT1_BCM5906,
205 1.40 cegger MII_STR_xxBROADCOM_ALT1_BCM5906 },
206 1.40 cegger
207 1.1 thorpej { 0, 0,
208 1.1 thorpej NULL },
209 1.1 thorpej };
210 1.1 thorpej
211 1.21 thorpej static int
212 1.48 tsutsui brgphymatch(device_t parent, cfdata_t match, void *aux)
213 1.1 thorpej {
214 1.1 thorpej struct mii_attach_args *ma = aux;
215 1.1 thorpej
216 1.2 thorpej if (mii_phy_match(ma, brgphys) != NULL)
217 1.1 thorpej return (10);
218 1.1 thorpej
219 1.1 thorpej return (0);
220 1.1 thorpej }
221 1.1 thorpej
222 1.21 thorpej static void
223 1.46 cegger brgphyattach(device_t parent, device_t self, void *aux)
224 1.1 thorpej {
225 1.44 msaitoh struct brgphy_softc *bsc = device_private(self);
226 1.44 msaitoh struct mii_softc *sc = &bsc->sc_mii;
227 1.1 thorpej struct mii_attach_args *ma = aux;
228 1.1 thorpej struct mii_data *mii = ma->mii_data;
229 1.2 thorpej const struct mii_phydesc *mpd;
230 1.44 msaitoh prop_dictionary_t dict;
231 1.1 thorpej
232 1.2 thorpej mpd = mii_phy_match(ma, brgphys);
233 1.17 thorpej aprint_naive(": Media interface\n");
234 1.17 thorpej aprint_normal(": %s, rev. %d\n", mpd->mpd_name, MII_REV(ma->mii_id2));
235 1.1 thorpej
236 1.39 xtraeme sc->mii_dev = self;
237 1.1 thorpej sc->mii_inst = mii->mii_instance;
238 1.1 thorpej sc->mii_phy = ma->mii_phyno;
239 1.32 msaitoh sc->mii_mpd_model = MII_MODEL(ma->mii_id2);
240 1.43 msaitoh sc->mii_mpd_rev = MII_REV(ma->mii_id2);
241 1.1 thorpej sc->mii_pdata = mii;
242 1.6 thorpej sc->mii_flags = ma->mii_flags;
243 1.30 christos sc->mii_anegticks = MII_ANEGTICKS;
244 1.43 msaitoh sc->mii_funcs = &brgphy_funcs;
245 1.10 thorpej
246 1.1 thorpej PHY_RESET(sc);
247 1.1 thorpej
248 1.1 thorpej sc->mii_capabilities =
249 1.1 thorpej PHY_READ(sc, MII_BMSR) & ma->mii_capmask;
250 1.1 thorpej if (sc->mii_capabilities & BMSR_EXTSTAT)
251 1.1 thorpej sc->mii_extcapabilities = PHY_READ(sc, MII_EXTSR);
252 1.1 thorpej
253 1.44 msaitoh
254 1.47 tsutsui if (device_is_a(parent, "bge")) {
255 1.54 dyoung bsc->sc_isbge = true;
256 1.44 msaitoh dict = device_properties(parent);
257 1.52 msaitoh if (!prop_dictionary_get_uint32(dict, "phyflags",
258 1.57 jym &bsc->sc_bge_flags))
259 1.57 jym aprint_error_dev(self, "failed to get phyflags");
260 1.47 tsutsui } else if (device_is_a(parent, "bnx")) {
261 1.54 dyoung bsc->sc_isbnx = true;
262 1.44 msaitoh dict = device_properties(parent);
263 1.57 jym if (!prop_dictionary_get_uint32(dict, "phyflags",
264 1.57 jym &bsc->sc_bnx_flags))
265 1.57 jym aprint_error_dev(self, "failed to get phyflags");
266 1.44 msaitoh }
267 1.57 jym
268 1.57 jym aprint_normal_dev(self, "");
269 1.57 jym if ((sc->mii_capabilities & BMSR_MEDIAMASK) == 0 &&
270 1.57 jym (sc->mii_extcapabilities & EXTSR_MEDIAMASK) == 0)
271 1.57 jym aprint_error("no media present");
272 1.57 jym else {
273 1.57 jym if (sc->mii_flags & MIIF_HAVEFIBER) {
274 1.57 jym sc->mii_flags |= MIIF_NOISOLATE | MIIF_NOLOOP;
275 1.57 jym
276 1.57 jym /*
277 1.57 jym * Set the proper bits for capabilities so that the
278 1.57 jym * correct media get selected by mii_phy_add_media()
279 1.57 jym */
280 1.57 jym sc->mii_capabilities |= BMSR_ANEG;
281 1.57 jym sc->mii_capabilities &= ~BMSR_100T4;
282 1.57 jym sc->mii_extcapabilities |= EXTSR_1000XFDX;
283 1.57 jym
284 1.57 jym if (bsc->sc_isbnx) {
285 1.57 jym /*
286 1.57 jym * 2.5Gb support is a software enabled feature
287 1.57 jym * on the BCM5708S and BCM5709S controllers.
288 1.57 jym */
289 1.57 jym #define ADD(m, c) ifmedia_add(&mii->mii_media, (m), (c), NULL)
290 1.57 jym if (bsc->sc_bnx_flags
291 1.57 jym & BNX_PHY_2_5G_CAPABLE_FLAG) {
292 1.57 jym ADD(IFM_MAKEWORD(IFM_ETHER, IFM_2500_SX,
293 1.57 jym IFM_FDX, sc->mii_inst), 0);
294 1.57 jym aprint_normal("2500baseSX-FDX, ");
295 1.57 jym #undef ADD
296 1.57 jym }
297 1.57 jym }
298 1.57 jym }
299 1.57 jym mii_phy_add_media(sc);
300 1.57 jym }
301 1.57 jym aprint_normal("\n");
302 1.57 jym
303 1.1 thorpej }
304 1.1 thorpej
305 1.21 thorpej static int
306 1.4 thorpej brgphy_service(struct mii_softc *sc, struct mii_data *mii, int cmd)
307 1.1 thorpej {
308 1.1 thorpej struct ifmedia_entry *ife = mii->mii_media.ifm_cur;
309 1.32 msaitoh int reg, speed, gig;
310 1.1 thorpej
311 1.1 thorpej switch (cmd) {
312 1.1 thorpej case MII_POLLSTAT:
313 1.1 thorpej /*
314 1.1 thorpej * If we're not polling our PHY instance, just return.
315 1.1 thorpej */
316 1.1 thorpej if (IFM_INST(ife->ifm_media) != sc->mii_inst)
317 1.1 thorpej return (0);
318 1.1 thorpej break;
319 1.1 thorpej
320 1.1 thorpej case MII_MEDIACHG:
321 1.1 thorpej /*
322 1.1 thorpej * If the media indicates a different PHY instance,
323 1.1 thorpej * isolate ourselves.
324 1.1 thorpej */
325 1.1 thorpej if (IFM_INST(ife->ifm_media) != sc->mii_inst) {
326 1.1 thorpej reg = PHY_READ(sc, MII_BMCR);
327 1.1 thorpej PHY_WRITE(sc, MII_BMCR, reg | BMCR_ISO);
328 1.1 thorpej return (0);
329 1.1 thorpej }
330 1.1 thorpej
331 1.1 thorpej /*
332 1.1 thorpej * If the interface is not up, don't do anything.
333 1.1 thorpej */
334 1.1 thorpej if ((mii->mii_ifp->if_flags & IFF_UP) == 0)
335 1.1 thorpej break;
336 1.1 thorpej
337 1.32 msaitoh PHY_RESET(sc); /* XXX hardware bug work-around */
338 1.32 msaitoh
339 1.32 msaitoh switch (IFM_SUBTYPE(ife->ifm_media)) {
340 1.32 msaitoh case IFM_AUTO:
341 1.32 msaitoh (void) brgphy_mii_phy_auto(sc);
342 1.32 msaitoh break;
343 1.32 msaitoh case IFM_1000_T:
344 1.32 msaitoh speed = BMCR_S1000;
345 1.32 msaitoh goto setit;
346 1.32 msaitoh case IFM_100_TX:
347 1.32 msaitoh speed = BMCR_S100;
348 1.32 msaitoh goto setit;
349 1.32 msaitoh case IFM_10_T:
350 1.32 msaitoh speed = BMCR_S10;
351 1.32 msaitoh setit:
352 1.32 msaitoh brgphy_loop(sc);
353 1.32 msaitoh if ((ife->ifm_media & IFM_GMASK) == IFM_FDX) {
354 1.32 msaitoh speed |= BMCR_FDX;
355 1.32 msaitoh gig = GTCR_ADV_1000TFDX;
356 1.32 msaitoh } else {
357 1.32 msaitoh gig = GTCR_ADV_1000THDX;
358 1.32 msaitoh }
359 1.32 msaitoh
360 1.32 msaitoh PHY_WRITE(sc, MII_100T2CR, 0);
361 1.51 bouyer PHY_WRITE(sc, MII_ANAR, ANAR_CSMA);
362 1.32 msaitoh PHY_WRITE(sc, MII_BMCR, speed);
363 1.32 msaitoh
364 1.32 msaitoh if (IFM_SUBTYPE(ife->ifm_media) != IFM_1000_T)
365 1.32 msaitoh break;
366 1.32 msaitoh
367 1.32 msaitoh PHY_WRITE(sc, MII_100T2CR, gig);
368 1.32 msaitoh PHY_WRITE(sc, MII_BMCR,
369 1.32 msaitoh speed|BMCR_AUTOEN|BMCR_STARTNEG);
370 1.32 msaitoh
371 1.32 msaitoh if (sc->mii_mpd_model != MII_MODEL_BROADCOM_BCM5701)
372 1.33 msaitoh break;
373 1.32 msaitoh
374 1.32 msaitoh if (mii->mii_media.ifm_media & IFM_ETH_MASTER)
375 1.32 msaitoh gig |= GTCR_MAN_MS | GTCR_ADV_MS;
376 1.32 msaitoh PHY_WRITE(sc, MII_100T2CR, gig);
377 1.32 msaitoh break;
378 1.32 msaitoh default:
379 1.32 msaitoh return (EINVAL);
380 1.32 msaitoh }
381 1.1 thorpej break;
382 1.1 thorpej
383 1.1 thorpej case MII_TICK:
384 1.1 thorpej /*
385 1.1 thorpej * If we're not currently selected, just return.
386 1.1 thorpej */
387 1.1 thorpej if (IFM_INST(ife->ifm_media) != sc->mii_inst)
388 1.1 thorpej return (0);
389 1.1 thorpej
390 1.1 thorpej if (mii_phy_tick(sc) == EJUSTRETURN)
391 1.1 thorpej return (0);
392 1.1 thorpej break;
393 1.1 thorpej
394 1.1 thorpej case MII_DOWN:
395 1.1 thorpej mii_phy_down(sc);
396 1.1 thorpej return (0);
397 1.1 thorpej }
398 1.1 thorpej
399 1.1 thorpej /* Update the media status. */
400 1.1 thorpej mii_phy_status(sc);
401 1.1 thorpej
402 1.10 thorpej /*
403 1.32 msaitoh * Callback if something changed. Note that we need to poke the DSP on
404 1.32 msaitoh * the Broadcom PHYs if the media changes.
405 1.10 thorpej */
406 1.23 perry if (sc->mii_media_active != mii->mii_media_active ||
407 1.10 thorpej sc->mii_media_status != mii->mii_media_status ||
408 1.10 thorpej cmd == MII_MEDIACHG) {
409 1.43 msaitoh switch (sc->mii_mpd_model) {
410 1.43 msaitoh case MII_MODEL_BROADCOM_BCM5400:
411 1.43 msaitoh brgphy_bcm5401_dspcode(sc);
412 1.43 msaitoh break;
413 1.43 msaitoh case MII_MODEL_BROADCOM_BCM5401:
414 1.43 msaitoh if (sc->mii_mpd_rev == 1 || sc->mii_mpd_rev == 3)
415 1.43 msaitoh brgphy_bcm5401_dspcode(sc);
416 1.43 msaitoh break;
417 1.43 msaitoh case MII_MODEL_BROADCOM_BCM5411:
418 1.43 msaitoh brgphy_bcm5411_dspcode(sc);
419 1.43 msaitoh break;
420 1.43 msaitoh }
421 1.10 thorpej }
422 1.43 msaitoh
423 1.43 msaitoh /* Callback if something changed. */
424 1.43 msaitoh mii_phy_update(sc, cmd);
425 1.1 thorpej return (0);
426 1.1 thorpej }
427 1.1 thorpej
428 1.21 thorpej static void
429 1.4 thorpej brgphy_status(struct mii_softc *sc)
430 1.1 thorpej {
431 1.1 thorpej struct mii_data *mii = sc->mii_pdata;
432 1.1 thorpej struct ifmedia_entry *ife = mii->mii_media.ifm_cur;
433 1.57 jym int bmcr, bmsr, auxsts, gtsr;
434 1.1 thorpej
435 1.1 thorpej mii->mii_media_status = IFM_AVALID;
436 1.1 thorpej mii->mii_media_active = IFM_ETHER;
437 1.1 thorpej
438 1.57 jym bmsr = PHY_READ(sc, MII_BMSR) | PHY_READ(sc, MII_BMSR);
439 1.57 jym if (bmsr & BMSR_LINK)
440 1.1 thorpej mii->mii_media_status |= IFM_ACTIVE;
441 1.1 thorpej
442 1.1 thorpej bmcr = PHY_READ(sc, MII_BMCR);
443 1.1 thorpej if (bmcr & BMCR_ISO) {
444 1.1 thorpej mii->mii_media_active |= IFM_NONE;
445 1.1 thorpej mii->mii_media_status = 0;
446 1.1 thorpej return;
447 1.1 thorpej }
448 1.1 thorpej
449 1.1 thorpej if (bmcr & BMCR_LOOP)
450 1.1 thorpej mii->mii_media_active |= IFM_LOOP;
451 1.1 thorpej
452 1.1 thorpej if (bmcr & BMCR_AUTOEN) {
453 1.1 thorpej /*
454 1.1 thorpej * The media status bits are only valid of autonegotiation
455 1.1 thorpej * has completed (or it's disabled).
456 1.1 thorpej */
457 1.57 jym if ((bmsr & BMSR_ACOMP) == 0) {
458 1.1 thorpej /* Erg, still trying, I guess... */
459 1.1 thorpej mii->mii_media_active |= IFM_NONE;
460 1.1 thorpej return;
461 1.1 thorpej }
462 1.1 thorpej
463 1.57 jym if (sc->mii_mpd_model == MII_MODEL_BROADCOM2_BCM5709S) {
464 1.57 jym
465 1.57 jym /* 5709S has its own general purpose status registers */
466 1.57 jym
467 1.57 jym PHY_WRITE(sc, BRGPHY_BLOCK_ADDR,
468 1.57 jym BRGPHY_BLOCK_ADDR_GP_STATUS);
469 1.57 jym
470 1.57 jym auxsts = PHY_READ(sc, BRGPHY_GP_STATUS_TOP_ANEG_STATUS);
471 1.57 jym
472 1.57 jym PHY_WRITE(sc, BRGPHY_BLOCK_ADDR,
473 1.57 jym BRGPHY_BLOCK_ADDR_COMBO_IEEE0);
474 1.57 jym
475 1.57 jym switch (auxsts & BRGPHY_GP_STATUS_TOP_ANEG_SPEED_MASK) {
476 1.57 jym case BRGPHY_GP_STATUS_TOP_ANEG_SPEED_10:
477 1.57 jym mii->mii_media_active |= IFM_10_FL;
478 1.57 jym break;
479 1.57 jym case BRGPHY_GP_STATUS_TOP_ANEG_SPEED_100:
480 1.57 jym mii->mii_media_active |= IFM_100_FX;
481 1.57 jym break;
482 1.57 jym case BRGPHY_GP_STATUS_TOP_ANEG_SPEED_1G:
483 1.57 jym mii->mii_media_active |= IFM_1000_SX;
484 1.57 jym break;
485 1.57 jym case BRGPHY_GP_STATUS_TOP_ANEG_SPEED_25G:
486 1.57 jym mii->mii_media_active |= IFM_2500_SX;
487 1.57 jym break;
488 1.57 jym default:
489 1.57 jym mii->mii_media_active |= IFM_NONE;
490 1.57 jym mii->mii_media_status = 0;
491 1.57 jym break;
492 1.57 jym }
493 1.57 jym
494 1.57 jym if (auxsts & BRGPHY_GP_STATUS_TOP_ANEG_FDX)
495 1.57 jym mii->mii_media_active |= IFM_FDX;
496 1.57 jym else
497 1.57 jym mii->mii_media_active |= IFM_HDX;
498 1.57 jym
499 1.57 jym } else {
500 1.57 jym auxsts = PHY_READ(sc, BRGPHY_MII_AUXSTS);
501 1.57 jym
502 1.57 jym switch (auxsts & BRGPHY_AUXSTS_AN_RES) {
503 1.57 jym case BRGPHY_RES_1000FD:
504 1.57 jym mii->mii_media_active |= IFM_1000_T|IFM_FDX;
505 1.57 jym gtsr = PHY_READ(sc, MII_100T2SR);
506 1.57 jym if (gtsr & GTSR_MS_RES)
507 1.57 jym mii->mii_media_active |= IFM_ETH_MASTER;
508 1.57 jym break;
509 1.1 thorpej
510 1.57 jym case BRGPHY_RES_1000HD:
511 1.57 jym mii->mii_media_active |= IFM_1000_T;
512 1.57 jym gtsr = PHY_READ(sc, MII_100T2SR);
513 1.57 jym if (gtsr & GTSR_MS_RES)
514 1.57 jym mii->mii_media_active |= IFM_ETH_MASTER;
515 1.57 jym break;
516 1.1 thorpej
517 1.57 jym case BRGPHY_RES_100FD:
518 1.57 jym mii->mii_media_active |= IFM_100_TX|IFM_FDX;
519 1.57 jym break;
520 1.1 thorpej
521 1.57 jym case BRGPHY_RES_100T4:
522 1.57 jym mii->mii_media_active |= IFM_100_T4;
523 1.57 jym break;
524 1.1 thorpej
525 1.57 jym case BRGPHY_RES_100HD:
526 1.57 jym mii->mii_media_active |= IFM_100_TX;
527 1.57 jym break;
528 1.1 thorpej
529 1.57 jym case BRGPHY_RES_10FD:
530 1.57 jym mii->mii_media_active |= IFM_10_T|IFM_FDX;
531 1.57 jym break;
532 1.1 thorpej
533 1.57 jym case BRGPHY_RES_10HD:
534 1.57 jym mii->mii_media_active |= IFM_10_T;
535 1.57 jym break;
536 1.1 thorpej
537 1.57 jym default:
538 1.57 jym mii->mii_media_active |= IFM_NONE;
539 1.57 jym mii->mii_media_status = 0;
540 1.57 jym }
541 1.1 thorpej }
542 1.57 jym
543 1.19 thorpej if (mii->mii_media_active & IFM_FDX)
544 1.20 thorpej mii->mii_media_active |= mii_phy_flowstatus(sc);
545 1.57 jym
546 1.1 thorpej } else
547 1.1 thorpej mii->mii_media_active = ife->ifm_media;
548 1.10 thorpej }
549 1.10 thorpej
550 1.32 msaitoh int
551 1.32 msaitoh brgphy_mii_phy_auto(struct mii_softc *sc)
552 1.32 msaitoh {
553 1.32 msaitoh int anar, ktcr = 0;
554 1.32 msaitoh
555 1.32 msaitoh brgphy_loop(sc);
556 1.32 msaitoh PHY_RESET(sc);
557 1.57 jym
558 1.32 msaitoh ktcr = GTCR_ADV_1000TFDX|GTCR_ADV_1000THDX;
559 1.32 msaitoh if (sc->mii_mpd_model == MII_MODEL_BROADCOM_BCM5701)
560 1.32 msaitoh ktcr |= GTCR_MAN_MS|GTCR_ADV_MS;
561 1.32 msaitoh PHY_WRITE(sc, MII_100T2CR, ktcr);
562 1.32 msaitoh ktcr = PHY_READ(sc, MII_100T2CR);
563 1.32 msaitoh DELAY(1000);
564 1.32 msaitoh
565 1.57 jym if (sc->mii_flags & MIIF_HAVEFIBER) {
566 1.57 jym anar = ANAR_X_FD | ANAR_X_HD;
567 1.57 jym if (sc->mii_flags & MIIF_DOPAUSE)
568 1.57 jym anar |= BRGPHY_SERDES_ANAR_BOTH_PAUSE;
569 1.57 jym } else {
570 1.57 jym anar = BMSR_MEDIA_TO_ANAR(sc->mii_capabilities) | ANAR_CSMA;
571 1.57 jym if (sc->mii_flags & MIIF_DOPAUSE)
572 1.57 jym anar |= ANAR_FC | ANAR_X_PAUSE_ASYM;
573 1.57 jym }
574 1.32 msaitoh PHY_WRITE(sc, MII_ANAR, anar);
575 1.32 msaitoh DELAY(1000);
576 1.57 jym
577 1.57 jym /* Start autonegotiation */
578 1.32 msaitoh PHY_WRITE(sc, MII_BMCR,
579 1.32 msaitoh BMCR_AUTOEN | BMCR_STARTNEG);
580 1.32 msaitoh PHY_WRITE(sc, BRGPHY_MII_IMR, 0xFF00);
581 1.32 msaitoh
582 1.32 msaitoh return (EJUSTRETURN);
583 1.32 msaitoh }
584 1.32 msaitoh
585 1.32 msaitoh void
586 1.32 msaitoh brgphy_loop(struct mii_softc *sc)
587 1.32 msaitoh {
588 1.32 msaitoh u_int32_t bmsr;
589 1.32 msaitoh int i;
590 1.32 msaitoh
591 1.32 msaitoh PHY_WRITE(sc, MII_BMCR, BMCR_LOOP);
592 1.33 msaitoh for (i = 0; i < 15000; i++) {
593 1.32 msaitoh bmsr = PHY_READ(sc, MII_BMSR);
594 1.32 msaitoh if (!(bmsr & BMSR_LINK))
595 1.32 msaitoh break;
596 1.32 msaitoh DELAY(10);
597 1.32 msaitoh }
598 1.32 msaitoh }
599 1.32 msaitoh
600 1.21 thorpej static void
601 1.43 msaitoh brgphy_reset(struct mii_softc *sc)
602 1.10 thorpej {
603 1.56 jym struct brgphy_softc *bsc = device_private(sc->mii_dev);
604 1.10 thorpej
605 1.10 thorpej mii_phy_reset(sc);
606 1.10 thorpej
607 1.43 msaitoh switch (sc->mii_mpd_model) {
608 1.43 msaitoh case MII_MODEL_BROADCOM_BCM5400:
609 1.43 msaitoh brgphy_bcm5401_dspcode(sc);
610 1.43 msaitoh break;
611 1.43 msaitoh case MII_MODEL_BROADCOM_BCM5401:
612 1.43 msaitoh if (sc->mii_mpd_rev == 1 || sc->mii_mpd_rev == 3)
613 1.43 msaitoh brgphy_bcm5401_dspcode(sc);
614 1.43 msaitoh break;
615 1.43 msaitoh case MII_MODEL_BROADCOM_BCM5411:
616 1.43 msaitoh brgphy_bcm5411_dspcode(sc);
617 1.43 msaitoh break;
618 1.43 msaitoh case MII_MODEL_BROADCOM_BCM5421:
619 1.43 msaitoh brgphy_bcm5421_dspcode(sc);
620 1.43 msaitoh break;
621 1.43 msaitoh case MII_MODEL_BROADCOM_BCM54K2:
622 1.43 msaitoh brgphy_bcm54k2_dspcode(sc);
623 1.43 msaitoh break;
624 1.43 msaitoh }
625 1.15 jonathan
626 1.43 msaitoh /* Handle any bge (NetXtreme/NetLink) workarounds. */
627 1.54 dyoung if (bsc->sc_isbge) {
628 1.43 msaitoh if (!(sc->mii_flags & MIIF_HAVEFIBER)) {
629 1.43 msaitoh
630 1.44 msaitoh if (bsc->sc_bge_flags & BGE_PHY_ADC_BUG)
631 1.43 msaitoh brgphy_adc_bug(sc);
632 1.44 msaitoh if (bsc->sc_bge_flags & BGE_PHY_5704_A0_BUG)
633 1.43 msaitoh brgphy_5704_a0_bug(sc);
634 1.44 msaitoh if (bsc->sc_bge_flags & BGE_PHY_BER_BUG)
635 1.43 msaitoh brgphy_ber_bug(sc);
636 1.44 msaitoh else if (bsc->sc_bge_flags & BGE_PHY_JITTER_BUG) {
637 1.43 msaitoh PHY_WRITE(sc, BRGPHY_MII_AUXCTL, 0x0c00);
638 1.43 msaitoh PHY_WRITE(sc, BRGPHY_MII_DSP_ADDR_REG,
639 1.43 msaitoh 0x000a);
640 1.43 msaitoh
641 1.44 msaitoh if (bsc->sc_bge_flags & BGE_PHY_ADJUST_TRIM) {
642 1.43 msaitoh PHY_WRITE(sc, BRGPHY_MII_DSP_RW_PORT,
643 1.43 msaitoh 0x110b);
644 1.43 msaitoh PHY_WRITE(sc, BRGPHY_TEST1,
645 1.43 msaitoh BRGPHY_TEST1_TRIM_EN | 0x4);
646 1.43 msaitoh } else {
647 1.43 msaitoh PHY_WRITE(sc, BRGPHY_MII_DSP_RW_PORT,
648 1.43 msaitoh 0x010b);
649 1.43 msaitoh }
650 1.15 jonathan
651 1.43 msaitoh PHY_WRITE(sc, BRGPHY_MII_AUXCTL, 0x0400);
652 1.43 msaitoh }
653 1.44 msaitoh if (bsc->sc_bge_flags & BGE_PHY_CRC_BUG)
654 1.43 msaitoh brgphy_crc_bug(sc);
655 1.15 jonathan
656 1.43 msaitoh /* Set Jumbo frame settings in the PHY. */
657 1.52 msaitoh if (bsc->sc_bge_flags & BGE_JUMBO_CAPABLE)
658 1.43 msaitoh brgphy_jumbo_settings(sc);
659 1.43 msaitoh
660 1.43 msaitoh /* Adjust output voltage */
661 1.43 msaitoh if (sc->mii_mpd_model == MII_MODEL_BROADCOM2_BCM5906)
662 1.43 msaitoh PHY_WRITE(sc, BRGPHY_MII_EPHY_PTEST, 0x12);
663 1.43 msaitoh
664 1.43 msaitoh /* Enable Ethernet@Wirespeed */
665 1.44 msaitoh if (!(bsc->sc_bge_flags & BGE_NO_ETH_WIRE_SPEED))
666 1.43 msaitoh brgphy_eth_wirespeed(sc);
667 1.43 msaitoh
668 1.52 msaitoh #if 0
669 1.43 msaitoh /* Enable Link LED on Dell boxes */
670 1.44 msaitoh if (bsc->sc_bge_flags & BGE_NO_3LED) {
671 1.43 msaitoh PHY_WRITE(sc, BRGPHY_MII_PHY_EXTCTL,
672 1.43 msaitoh PHY_READ(sc, BRGPHY_MII_PHY_EXTCTL)
673 1.43 msaitoh & ~BRGPHY_PHY_EXTCTL_3_LED);
674 1.43 msaitoh }
675 1.43 msaitoh #endif
676 1.43 msaitoh }
677 1.57 jym /* Handle any bnx (NetXtreme II) workarounds. */
678 1.57 jym } else if (bsc->sc_isbnx) {
679 1.43 msaitoh #if 0 /* not yet */
680 1.43 msaitoh if (sc->mii_mpd_model == MII_MODEL_xxBROADCOM2_BCM5708S) {
681 1.43 msaitoh /* Store autoneg capabilities/results in digital block (Page 0) */
682 1.43 msaitoh PHY_WRITE(sc, BRGPHY_5708S_BLOCK_ADDR, BRGPHY_5708S_DIG3_PG2);
683 1.43 msaitoh PHY_WRITE(sc, BRGPHY_5708S_PG2_DIGCTL_3_0,
684 1.43 msaitoh BRGPHY_5708S_PG2_DIGCTL_3_0_USE_IEEE);
685 1.43 msaitoh PHY_WRITE(sc, BRGPHY_5708S_BLOCK_ADDR, BRGPHY_5708S_DIG_PG0);
686 1.43 msaitoh
687 1.43 msaitoh /* Enable fiber mode and autodetection */
688 1.43 msaitoh PHY_WRITE(sc, BRGPHY_5708S_PG0_1000X_CTL1,
689 1.43 msaitoh PHY_READ(sc, BRGPHY_5708S_PG0_1000X_CTL1) |
690 1.43 msaitoh BRGPHY_5708S_PG0_1000X_CTL1_AUTODET_EN |
691 1.43 msaitoh BRGPHY_5708S_PG0_1000X_CTL1_FIBER_MODE);
692 1.43 msaitoh
693 1.43 msaitoh /* Enable parallel detection */
694 1.43 msaitoh PHY_WRITE(sc, BRGPHY_5708S_PG0_1000X_CTL2,
695 1.43 msaitoh PHY_READ(sc, BRGPHY_5708S_PG0_1000X_CTL2) |
696 1.43 msaitoh BRGPHY_5708S_PG0_1000X_CTL2_PAR_DET_EN);
697 1.43 msaitoh
698 1.43 msaitoh /* Advertise 2.5G support through next page during autoneg */
699 1.43 msaitoh if (bnx_sc->bnx_phy_flags & BNX_PHY_2_5G_CAPABLE_FLAG)
700 1.43 msaitoh PHY_WRITE(sc, BRGPHY_5708S_ANEG_NXT_PG_XMIT1,
701 1.43 msaitoh PHY_READ(sc, BRGPHY_5708S_ANEG_NXT_PG_XMIT1) |
702 1.43 msaitoh BRGPHY_5708S_ANEG_NXT_PG_XMIT1_25G);
703 1.43 msaitoh
704 1.43 msaitoh /* Increase TX signal amplitude */
705 1.43 msaitoh if ((BNX_CHIP_ID(bnx_sc) == BNX_CHIP_ID_5708_A0) ||
706 1.43 msaitoh (BNX_CHIP_ID(bnx_sc) == BNX_CHIP_ID_5708_B0) ||
707 1.43 msaitoh (BNX_CHIP_ID(bnx_sc) == BNX_CHIP_ID_5708_B1)) {
708 1.43 msaitoh PHY_WRITE(sc, BRGPHY_5708S_BLOCK_ADDR,
709 1.43 msaitoh BRGPHY_5708S_TX_MISC_PG5);
710 1.43 msaitoh PHY_WRITE(sc, BRGPHY_5708S_PG5_TXACTL1,
711 1.43 msaitoh PHY_READ(sc, BRGPHY_5708S_PG5_TXACTL1) &
712 1.43 msaitoh ~BRGPHY_5708S_PG5_TXACTL1_VCM);
713 1.43 msaitoh PHY_WRITE(sc, BRGPHY_5708S_BLOCK_ADDR,
714 1.43 msaitoh BRGPHY_5708S_DIG_PG0);
715 1.43 msaitoh }
716 1.15 jonathan
717 1.43 msaitoh /* Backplanes use special driver/pre-driver/pre-emphasis values. */
718 1.43 msaitoh if ((bnx_sc->bnx_shared_hw_cfg & BNX_SHARED_HW_CFG_PHY_BACKPLANE) &&
719 1.43 msaitoh (bnx_sc->bnx_port_hw_cfg & BNX_PORT_HW_CFG_CFG_TXCTL3_MASK)) {
720 1.43 msaitoh PHY_WRITE(sc, BRGPHY_5708S_BLOCK_ADDR,
721 1.43 msaitoh BRGPHY_5708S_TX_MISC_PG5);
722 1.43 msaitoh PHY_WRITE(sc, BRGPHY_5708S_PG5_TXACTL3,
723 1.43 msaitoh bnx_sc->bnx_port_hw_cfg &
724 1.43 msaitoh BNX_PORT_HW_CFG_CFG_TXCTL3_MASK);
725 1.43 msaitoh PHY_WRITE(sc, BRGPHY_5708S_BLOCK_ADDR,
726 1.43 msaitoh BRGPHY_5708S_DIG_PG0);
727 1.43 msaitoh }
728 1.57 jym } else
729 1.57 jym #endif
730 1.57 jym if (sc->mii_mpd_model == MII_MODEL_BROADCOM2_BCM5709S) {
731 1.57 jym /* Select the SerDes Digital block of the AN MMD. */
732 1.57 jym PHY_WRITE(sc, BRGPHY_BLOCK_ADDR,
733 1.57 jym BRGPHY_BLOCK_ADDR_SERDES_DIG);
734 1.57 jym
735 1.57 jym PHY_WRITE(sc, BRGPHY_SERDES_DIG_1000X_CTL1,
736 1.57 jym (PHY_READ(sc, BRGPHY_SERDES_DIG_1000X_CTL1) &
737 1.57 jym ~BRGPHY_SD_DIG_1000X_CTL1_AUTODET) |
738 1.57 jym BRGPHY_SD_DIG_1000X_CTL1_FIBER);
739 1.57 jym
740 1.57 jym if (bsc->sc_bnx_flags & BNX_PHY_2_5G_CAPABLE_FLAG) {
741 1.57 jym /* Select the Over 1G block of the AN MMD. */
742 1.57 jym PHY_WRITE(sc, BRGPHY_BLOCK_ADDR,
743 1.57 jym BRGPHY_BLOCK_ADDR_OVER_1G);
744 1.57 jym
745 1.57 jym /*
746 1.57 jym * Enable autoneg "Next Page" to advertise
747 1.57 jym * 2.5G support.
748 1.57 jym */
749 1.57 jym PHY_WRITE(sc, BRGPHY_OVER_1G_UNFORMAT_PG1,
750 1.57 jym PHY_READ(sc, BRGPHY_OVER_1G_UNFORMAT_PG1) |
751 1.57 jym BRGPHY_5708S_ANEG_NXT_PG_XMIT1_25G);
752 1.57 jym }
753 1.57 jym
754 1.57 jym /*
755 1.57 jym * Select the Multi-Rate Backplane Ethernet block of
756 1.57 jym * the AN MMD.
757 1.57 jym */
758 1.57 jym PHY_WRITE(sc, BRGPHY_BLOCK_ADDR,
759 1.57 jym BRGPHY_BLOCK_ADDR_MRBE);
760 1.57 jym
761 1.57 jym /* Enable MRBE speed autoneg. */
762 1.57 jym PHY_WRITE(sc, BRGPHY_MRBE_MSG_PG5_NP,
763 1.57 jym PHY_READ(sc, BRGPHY_MRBE_MSG_PG5_NP) |
764 1.57 jym BRGPHY_MRBE_MSG_PG5_NP_MBRE |
765 1.57 jym BRGPHY_MRBE_MSG_PG5_NP_T2);
766 1.57 jym
767 1.57 jym /* Select the Clause 73 User B0 block of the AN MMD. */
768 1.57 jym PHY_WRITE(sc, BRGPHY_BLOCK_ADDR,
769 1.57 jym BRGPHY_BLOCK_ADDR_CL73_USER_B0);
770 1.57 jym
771 1.57 jym /* Enable MRBE speed autoneg. */
772 1.57 jym PHY_WRITE(sc, BRGPHY_CL73_USER_B0_MBRE_CTL1,
773 1.57 jym BRGPHY_CL73_USER_B0_MBRE_CTL1_NP_AFT_BP |
774 1.57 jym BRGPHY_CL73_USER_B0_MBRE_CTL1_STA_MGR |
775 1.57 jym BRGPHY_CL73_USER_B0_MBRE_CTL1_ANEG);
776 1.57 jym
777 1.57 jym PHY_WRITE(sc, BRGPHY_BLOCK_ADDR,
778 1.57 jym BRGPHY_BLOCK_ADDR_COMBO_IEEE0);
779 1.57 jym
780 1.43 msaitoh } else {
781 1.43 msaitoh if (!(sc->mii_flags & MIIF_HAVEFIBER)) {
782 1.43 msaitoh brgphy_ber_bug(sc);
783 1.18 hannken
784 1.43 msaitoh /* Set Jumbo frame settings in the PHY. */
785 1.43 msaitoh brgphy_jumbo_settings(sc);
786 1.18 hannken
787 1.43 msaitoh /* Enable Ethernet@Wirespeed */
788 1.43 msaitoh brgphy_eth_wirespeed(sc);
789 1.43 msaitoh }
790 1.43 msaitoh }
791 1.43 msaitoh }
792 1.34 markd }
793 1.34 markd
794 1.16 jonathan /* Turn off tap power management on 5401. */
795 1.10 thorpej static void
796 1.43 msaitoh brgphy_bcm5401_dspcode(struct mii_softc *sc)
797 1.10 thorpej {
798 1.10 thorpej static const struct {
799 1.10 thorpej int reg;
800 1.10 thorpej uint16_t val;
801 1.10 thorpej } dspcode[] = {
802 1.16 jonathan { BRGPHY_MII_AUXCTL, 0x0c20 },
803 1.10 thorpej { BRGPHY_MII_DSP_ADDR_REG, 0x0012 },
804 1.10 thorpej { BRGPHY_MII_DSP_RW_PORT, 0x1804 },
805 1.10 thorpej { BRGPHY_MII_DSP_ADDR_REG, 0x0013 },
806 1.10 thorpej { BRGPHY_MII_DSP_RW_PORT, 0x1204 },
807 1.10 thorpej { BRGPHY_MII_DSP_ADDR_REG, 0x8006 },
808 1.10 thorpej { BRGPHY_MII_DSP_RW_PORT, 0x0132 },
809 1.10 thorpej { BRGPHY_MII_DSP_ADDR_REG, 0x8006 },
810 1.10 thorpej { BRGPHY_MII_DSP_RW_PORT, 0x0232 },
811 1.10 thorpej { BRGPHY_MII_DSP_ADDR_REG, 0x201f },
812 1.10 thorpej { BRGPHY_MII_DSP_RW_PORT, 0x0a20 },
813 1.10 thorpej { 0, 0 },
814 1.10 thorpej };
815 1.10 thorpej int i;
816 1.10 thorpej
817 1.10 thorpej for (i = 0; dspcode[i].reg != 0; i++)
818 1.10 thorpej PHY_WRITE(sc, dspcode[i].reg, dspcode[i].val);
819 1.16 jonathan delay(40);
820 1.10 thorpej }
821 1.10 thorpej
822 1.10 thorpej static void
823 1.43 msaitoh brgphy_bcm5411_dspcode(struct mii_softc *sc)
824 1.10 thorpej {
825 1.10 thorpej static const struct {
826 1.10 thorpej int reg;
827 1.10 thorpej uint16_t val;
828 1.10 thorpej } dspcode[] = {
829 1.10 thorpej { 0x1c, 0x8c23 },
830 1.10 thorpej { 0x1c, 0x8ca3 },
831 1.10 thorpej { 0x1c, 0x8c23 },
832 1.15 jonathan { 0, 0 },
833 1.15 jonathan };
834 1.15 jonathan int i;
835 1.15 jonathan
836 1.15 jonathan for (i = 0; dspcode[i].reg != 0; i++)
837 1.15 jonathan PHY_WRITE(sc, dspcode[i].reg, dspcode[i].val);
838 1.15 jonathan }
839 1.15 jonathan
840 1.43 msaitoh void
841 1.43 msaitoh brgphy_bcm5421_dspcode(struct mii_softc *sc)
842 1.43 msaitoh {
843 1.43 msaitoh uint16_t data;
844 1.43 msaitoh
845 1.43 msaitoh /* Set Class A mode */
846 1.43 msaitoh PHY_WRITE(sc, BRGPHY_MII_AUXCTL, 0x1007);
847 1.43 msaitoh data = PHY_READ(sc, BRGPHY_MII_AUXCTL);
848 1.43 msaitoh PHY_WRITE(sc, BRGPHY_MII_AUXCTL, data | 0x0400);
849 1.43 msaitoh
850 1.43 msaitoh /* Set FFE gamma override to -0.125 */
851 1.43 msaitoh PHY_WRITE(sc, BRGPHY_MII_AUXCTL, 0x0007);
852 1.43 msaitoh data = PHY_READ(sc, BRGPHY_MII_AUXCTL);
853 1.43 msaitoh PHY_WRITE(sc, BRGPHY_MII_AUXCTL, data | 0x0800);
854 1.43 msaitoh PHY_WRITE(sc, BRGPHY_MII_DSP_ADDR_REG, 0x000a);
855 1.43 msaitoh data = PHY_READ(sc, BRGPHY_MII_DSP_RW_PORT);
856 1.43 msaitoh PHY_WRITE(sc, BRGPHY_MII_DSP_RW_PORT, data | 0x0200);
857 1.43 msaitoh }
858 1.43 msaitoh
859 1.43 msaitoh void
860 1.43 msaitoh brgphy_bcm54k2_dspcode(struct mii_softc *sc)
861 1.43 msaitoh {
862 1.43 msaitoh static const struct {
863 1.43 msaitoh int reg;
864 1.43 msaitoh uint16_t val;
865 1.43 msaitoh } dspcode[] = {
866 1.43 msaitoh { 4, 0x01e1 },
867 1.43 msaitoh { 9, 0x0300 },
868 1.43 msaitoh { 0, 0 },
869 1.43 msaitoh };
870 1.43 msaitoh int i;
871 1.43 msaitoh
872 1.43 msaitoh for (i = 0; dspcode[i].reg != 0; i++)
873 1.43 msaitoh PHY_WRITE(sc, dspcode[i].reg, dspcode[i].val);
874 1.43 msaitoh }
875 1.43 msaitoh
876 1.15 jonathan static void
877 1.43 msaitoh brgphy_adc_bug(struct mii_softc *sc)
878 1.15 jonathan {
879 1.15 jonathan static const struct {
880 1.15 jonathan int reg;
881 1.15 jonathan uint16_t val;
882 1.15 jonathan } dspcode[] = {
883 1.15 jonathan { BRGPHY_MII_AUXCTL, 0x0c00 },
884 1.15 jonathan { BRGPHY_MII_DSP_ADDR_REG, 0x201f },
885 1.15 jonathan { BRGPHY_MII_DSP_RW_PORT, 0x2aaa },
886 1.43 msaitoh { BRGPHY_MII_DSP_ADDR_REG, 0x000a },
887 1.43 msaitoh { BRGPHY_MII_DSP_RW_PORT, 0x0323 },
888 1.43 msaitoh { BRGPHY_MII_AUXCTL, 0x0400 },
889 1.15 jonathan { 0, 0 },
890 1.15 jonathan };
891 1.15 jonathan int i;
892 1.15 jonathan
893 1.15 jonathan for (i = 0; dspcode[i].reg != 0; i++)
894 1.15 jonathan PHY_WRITE(sc, dspcode[i].reg, dspcode[i].val);
895 1.15 jonathan }
896 1.15 jonathan
897 1.15 jonathan static void
898 1.43 msaitoh brgphy_5704_a0_bug(struct mii_softc *sc)
899 1.15 jonathan {
900 1.15 jonathan static const struct {
901 1.15 jonathan int reg;
902 1.15 jonathan uint16_t val;
903 1.15 jonathan } dspcode[] = {
904 1.15 jonathan { 0x1c, 0x8d68 },
905 1.33 msaitoh { 0x1c, 0x8d68 },
906 1.10 thorpej { 0, 0 },
907 1.10 thorpej };
908 1.10 thorpej int i;
909 1.10 thorpej
910 1.10 thorpej for (i = 0; dspcode[i].reg != 0; i++)
911 1.10 thorpej PHY_WRITE(sc, dspcode[i].reg, dspcode[i].val);
912 1.1 thorpej }
913 1.22 cube
914 1.22 cube static void
915 1.43 msaitoh brgphy_ber_bug(struct mii_softc *sc)
916 1.22 cube {
917 1.22 cube static const struct {
918 1.22 cube int reg;
919 1.22 cube uint16_t val;
920 1.22 cube } dspcode[] = {
921 1.22 cube { BRGPHY_MII_AUXCTL, 0x0c00 },
922 1.22 cube { BRGPHY_MII_DSP_ADDR_REG, 0x000a },
923 1.22 cube { BRGPHY_MII_DSP_RW_PORT, 0x310b },
924 1.22 cube { BRGPHY_MII_DSP_ADDR_REG, 0x201f },
925 1.22 cube { BRGPHY_MII_DSP_RW_PORT, 0x9506 },
926 1.22 cube { BRGPHY_MII_DSP_ADDR_REG, 0x401f },
927 1.22 cube { BRGPHY_MII_DSP_RW_PORT, 0x14e2 },
928 1.22 cube { BRGPHY_MII_AUXCTL, 0x0400 },
929 1.22 cube { 0, 0 },
930 1.22 cube };
931 1.22 cube int i;
932 1.22 cube
933 1.22 cube for (i = 0; dspcode[i].reg != 0; i++)
934 1.22 cube PHY_WRITE(sc, dspcode[i].reg, dspcode[i].val);
935 1.22 cube }
936 1.34 markd
937 1.43 msaitoh /* BCM5701 A0/B0 CRC bug workaround */
938 1.43 msaitoh void
939 1.43 msaitoh brgphy_crc_bug(struct mii_softc *sc)
940 1.34 markd {
941 1.34 markd static const struct {
942 1.34 markd int reg;
943 1.34 markd uint16_t val;
944 1.34 markd } dspcode[] = {
945 1.43 msaitoh { BRGPHY_MII_DSP_ADDR_REG, 0x0a75 },
946 1.43 msaitoh { 0x1c, 0x8c68 },
947 1.43 msaitoh { 0x1c, 0x8d68 },
948 1.43 msaitoh { 0x1c, 0x8c68 },
949 1.34 markd { 0, 0 },
950 1.34 markd };
951 1.34 markd int i;
952 1.34 markd
953 1.34 markd for (i = 0; dspcode[i].reg != 0; i++)
954 1.34 markd PHY_WRITE(sc, dspcode[i].reg, dspcode[i].val);
955 1.34 markd }
956 1.52 msaitoh
957 1.52 msaitoh static void
958 1.52 msaitoh brgphy_jumbo_settings(struct mii_softc *sc)
959 1.52 msaitoh {
960 1.52 msaitoh u_int32_t val;
961 1.52 msaitoh
962 1.52 msaitoh /* Set Jumbo frame settings in the PHY. */
963 1.52 msaitoh if (sc->mii_mpd_model == MII_MODEL_BROADCOM_BCM5401) {
964 1.52 msaitoh /* Cannot do read-modify-write on the BCM5401 */
965 1.52 msaitoh PHY_WRITE(sc, BRGPHY_MII_AUXCTL, 0x4c20);
966 1.52 msaitoh } else {
967 1.52 msaitoh PHY_WRITE(sc, BRGPHY_MII_AUXCTL, 0x7);
968 1.52 msaitoh val = PHY_READ(sc, BRGPHY_MII_AUXCTL);
969 1.52 msaitoh PHY_WRITE(sc, BRGPHY_MII_AUXCTL,
970 1.52 msaitoh val & ~(BRGPHY_AUXCTL_LONG_PKT | 0x7));
971 1.52 msaitoh }
972 1.52 msaitoh
973 1.52 msaitoh val = PHY_READ(sc, BRGPHY_MII_PHY_EXTCTL);
974 1.52 msaitoh PHY_WRITE(sc, BRGPHY_MII_PHY_EXTCTL,
975 1.52 msaitoh val & ~BRGPHY_PHY_EXTCTL_HIGH_LA);
976 1.52 msaitoh }
977 1.52 msaitoh
978 1.52 msaitoh static void
979 1.52 msaitoh brgphy_eth_wirespeed(struct mii_softc *sc)
980 1.52 msaitoh {
981 1.52 msaitoh u_int32_t val;
982 1.52 msaitoh
983 1.52 msaitoh /* Enable Ethernet@Wirespeed */
984 1.52 msaitoh PHY_WRITE(sc, BRGPHY_MII_AUXCTL, 0x7007);
985 1.52 msaitoh val = PHY_READ(sc, BRGPHY_MII_AUXCTL);
986 1.52 msaitoh PHY_WRITE(sc, BRGPHY_MII_AUXCTL,
987 1.52 msaitoh (val | (1 << 15) | (1 << 4)));
988 1.52 msaitoh }
989