brgphy.c revision 1.81 1 1.81 christos /* $NetBSD: brgphy.c,v 1.81 2019/02/24 17:22:21 christos Exp $ */
2 1.1 thorpej
3 1.1 thorpej /*-
4 1.1 thorpej * Copyright (c) 1998, 1999, 2000, 2001 The NetBSD Foundation, Inc.
5 1.1 thorpej * All rights reserved.
6 1.1 thorpej *
7 1.1 thorpej * This code is derived from software contributed to The NetBSD Foundation
8 1.1 thorpej * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
9 1.1 thorpej * NASA Ames Research Center.
10 1.1 thorpej *
11 1.1 thorpej * Redistribution and use in source and binary forms, with or without
12 1.1 thorpej * modification, are permitted provided that the following conditions
13 1.1 thorpej * are met:
14 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
15 1.1 thorpej * notice, this list of conditions and the following disclaimer.
16 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
17 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
18 1.1 thorpej * documentation and/or other materials provided with the distribution.
19 1.1 thorpej *
20 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
21 1.1 thorpej * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
22 1.1 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
23 1.1 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
24 1.1 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
25 1.1 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
26 1.1 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
27 1.1 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28 1.1 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
29 1.1 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
30 1.1 thorpej * POSSIBILITY OF SUCH DAMAGE.
31 1.1 thorpej */
32 1.1 thorpej
33 1.1 thorpej /*
34 1.1 thorpej * Copyright (c) 1997 Manuel Bouyer. All rights reserved.
35 1.1 thorpej *
36 1.1 thorpej * Redistribution and use in source and binary forms, with or without
37 1.1 thorpej * modification, are permitted provided that the following conditions
38 1.1 thorpej * are met:
39 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
40 1.1 thorpej * notice, this list of conditions and the following disclaimer.
41 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
42 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
43 1.1 thorpej * documentation and/or other materials provided with the distribution.
44 1.1 thorpej *
45 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
46 1.1 thorpej * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
47 1.1 thorpej * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
48 1.1 thorpej * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
49 1.1 thorpej * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
50 1.1 thorpej * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
51 1.1 thorpej * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
52 1.1 thorpej * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
53 1.1 thorpej * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
54 1.1 thorpej * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
55 1.1 thorpej */
56 1.1 thorpej
57 1.1 thorpej /*
58 1.57 jym * driver for the Broadcom BCM5400 and BCM5700 Gig-E PHYs.
59 1.1 thorpej *
60 1.1 thorpej * Programming information for this PHY was gleaned from FreeBSD
61 1.1 thorpej * (they were apparently able to get a datasheet from Broadcom).
62 1.1 thorpej */
63 1.5 lukem
64 1.5 lukem #include <sys/cdefs.h>
65 1.81 christos __KERNEL_RCSID(0, "$NetBSD: brgphy.c,v 1.81 2019/02/24 17:22:21 christos Exp $");
66 1.1 thorpej
67 1.1 thorpej #include <sys/param.h>
68 1.1 thorpej #include <sys/systm.h>
69 1.1 thorpej #include <sys/kernel.h>
70 1.1 thorpej #include <sys/device.h>
71 1.1 thorpej #include <sys/socket.h>
72 1.1 thorpej #include <sys/errno.h>
73 1.44 msaitoh #include <prop/proplib.h>
74 1.1 thorpej
75 1.1 thorpej #include <net/if.h>
76 1.1 thorpej #include <net/if_media.h>
77 1.1 thorpej
78 1.1 thorpej #include <dev/mii/mii.h>
79 1.1 thorpej #include <dev/mii/miivar.h>
80 1.1 thorpej #include <dev/mii/miidevs.h>
81 1.1 thorpej #include <dev/mii/brgphyreg.h>
82 1.1 thorpej
83 1.43 msaitoh #include <dev/pci/if_bgereg.h>
84 1.43 msaitoh #include <dev/pci/if_bnxreg.h>
85 1.43 msaitoh
86 1.39 xtraeme static int brgphymatch(device_t, cfdata_t, void *);
87 1.39 xtraeme static void brgphyattach(device_t, device_t, void *);
88 1.1 thorpej
89 1.44 msaitoh struct brgphy_softc {
90 1.44 msaitoh struct mii_softc sc_mii;
91 1.54 dyoung bool sc_isbge;
92 1.54 dyoung bool sc_isbnx;
93 1.71 msaitoh uint32_t sc_chipid; /* parent's chipid */
94 1.71 msaitoh uint32_t sc_phyflags; /* parent's phyflags */
95 1.71 msaitoh uint32_t sc_shared_hwcfg; /* shared hw config */
96 1.71 msaitoh uint32_t sc_port_hwcfg; /* port specific hw config */
97 1.44 msaitoh };
98 1.44 msaitoh
99 1.44 msaitoh CFATTACH_DECL3_NEW(brgphy, sizeof(struct brgphy_softc),
100 1.42 dyoung brgphymatch, brgphyattach, mii_phy_detach, mii_phy_activate, NULL, NULL,
101 1.42 dyoung DVF_DETACH_SHUTDOWN);
102 1.1 thorpej
103 1.21 thorpej static int brgphy_service(struct mii_softc *, struct mii_data *, int);
104 1.71 msaitoh static void brgphy_copper_status(struct mii_softc *);
105 1.71 msaitoh static void brgphy_fiber_status(struct mii_softc *);
106 1.71 msaitoh static void brgphy_5708s_status(struct mii_softc *);
107 1.71 msaitoh static void brgphy_5709s_status(struct mii_softc *);
108 1.32 msaitoh static int brgphy_mii_phy_auto(struct mii_softc *);
109 1.32 msaitoh static void brgphy_loop(struct mii_softc *);
110 1.43 msaitoh static void brgphy_reset(struct mii_softc *);
111 1.43 msaitoh static void brgphy_bcm5401_dspcode(struct mii_softc *);
112 1.43 msaitoh static void brgphy_bcm5411_dspcode(struct mii_softc *);
113 1.43 msaitoh static void brgphy_bcm5421_dspcode(struct mii_softc *);
114 1.43 msaitoh static void brgphy_bcm54k2_dspcode(struct mii_softc *);
115 1.43 msaitoh static void brgphy_adc_bug(struct mii_softc *);
116 1.43 msaitoh static void brgphy_5704_a0_bug(struct mii_softc *);
117 1.43 msaitoh static void brgphy_ber_bug(struct mii_softc *);
118 1.43 msaitoh static void brgphy_crc_bug(struct mii_softc *);
119 1.58 jym static void brgphy_disable_early_dac(struct mii_softc *);
120 1.52 msaitoh static void brgphy_jumbo_settings(struct mii_softc *);
121 1.52 msaitoh static void brgphy_eth_wirespeed(struct mii_softc *);
122 1.1 thorpej
123 1.10 thorpej
124 1.71 msaitoh static const struct mii_phy_funcs brgphy_copper_funcs = {
125 1.71 msaitoh brgphy_service, brgphy_copper_status, brgphy_reset,
126 1.71 msaitoh };
127 1.71 msaitoh
128 1.71 msaitoh static const struct mii_phy_funcs brgphy_fiber_funcs = {
129 1.71 msaitoh brgphy_service, brgphy_fiber_status, brgphy_reset,
130 1.71 msaitoh };
131 1.71 msaitoh
132 1.71 msaitoh static const struct mii_phy_funcs brgphy_5708s_funcs = {
133 1.71 msaitoh brgphy_service, brgphy_5708s_status, brgphy_reset,
134 1.71 msaitoh };
135 1.71 msaitoh
136 1.71 msaitoh static const struct mii_phy_funcs brgphy_5709s_funcs = {
137 1.71 msaitoh brgphy_service, brgphy_5709s_status, brgphy_reset,
138 1.34 markd };
139 1.34 markd
140 1.21 thorpej static const struct mii_phydesc brgphys[] = {
141 1.81 christos MII_PHY_DESC(BROADCOM, BCM5400),
142 1.81 christos MII_PHY_DESC(BROADCOM, BCM5401),
143 1.81 christos MII_PHY_DESC(BROADCOM, BCM5411),
144 1.81 christos MII_PHY_DESC(BROADCOM, BCM5421),
145 1.81 christos MII_PHY_DESC(BROADCOM, BCM5462),
146 1.81 christos MII_PHY_DESC(BROADCOM, BCM5461),
147 1.81 christos MII_PHY_DESC(BROADCOM, BCM54K2),
148 1.81 christos MII_PHY_DESC(BROADCOM, BCM5464),
149 1.81 christos MII_PHY_DESC(BROADCOM, BCM5701),
150 1.81 christos MII_PHY_DESC(BROADCOM, BCM5703),
151 1.81 christos MII_PHY_DESC(BROADCOM, BCM5704),
152 1.81 christos MII_PHY_DESC(BROADCOM, BCM5705),
153 1.81 christos MII_PHY_DESC(BROADCOM, BCM5706),
154 1.81 christos MII_PHY_DESC(BROADCOM, BCM5714),
155 1.81 christos MII_PHY_DESC(BROADCOM, BCM5750),
156 1.81 christos MII_PHY_DESC(BROADCOM, BCM5752),
157 1.81 christos MII_PHY_DESC(BROADCOM, BCM5780),
158 1.81 christos MII_PHY_DESC(BROADCOM, BCM5708C),
159 1.81 christos MII_PHY_DESC(BROADCOM2, BCM5481),
160 1.81 christos MII_PHY_DESC(BROADCOM2, BCM5482),
161 1.81 christos MII_PHY_DESC(BROADCOM2, BCM5708S),
162 1.81 christos MII_PHY_DESC(BROADCOM2, BCM5709C),
163 1.81 christos MII_PHY_DESC(BROADCOM2, BCM5709S),
164 1.81 christos MII_PHY_DESC(BROADCOM2, BCM5709CAX),
165 1.81 christos MII_PHY_DESC(BROADCOM2, BCM5722),
166 1.81 christos MII_PHY_DESC(BROADCOM2, BCM5754),
167 1.81 christos MII_PHY_DESC(BROADCOM2, BCM5755),
168 1.81 christos MII_PHY_DESC(BROADCOM2, BCM5756),
169 1.81 christos MII_PHY_DESC(BROADCOM2, BCM5761),
170 1.81 christos MII_PHY_DESC(BROADCOM2, BCM5784),
171 1.81 christos MII_PHY_DESC(BROADCOM2, BCM5785),
172 1.81 christos MII_PHY_DESC(BROADCOM3, BCM5717C),
173 1.81 christos MII_PHY_DESC(BROADCOM3, BCM5719C),
174 1.81 christos MII_PHY_DESC(BROADCOM3, BCM5720C),
175 1.81 christos MII_PHY_DESC(BROADCOM3, BCM57765),
176 1.81 christos MII_PHY_DESC(BROADCOM3, BCM57780),
177 1.81 christos MII_PHY_DESC(BROADCOM4, BCM5725C),
178 1.81 christos MII_PHY_DESC(xxBROADCOM_ALT1, BCM5906),
179 1.81 christos MII_PHY_END,
180 1.1 thorpej };
181 1.1 thorpej
182 1.21 thorpej static int
183 1.48 tsutsui brgphymatch(device_t parent, cfdata_t match, void *aux)
184 1.1 thorpej {
185 1.1 thorpej struct mii_attach_args *ma = aux;
186 1.1 thorpej
187 1.2 thorpej if (mii_phy_match(ma, brgphys) != NULL)
188 1.1 thorpej return (10);
189 1.1 thorpej
190 1.1 thorpej return (0);
191 1.1 thorpej }
192 1.1 thorpej
193 1.21 thorpej static void
194 1.46 cegger brgphyattach(device_t parent, device_t self, void *aux)
195 1.1 thorpej {
196 1.44 msaitoh struct brgphy_softc *bsc = device_private(self);
197 1.44 msaitoh struct mii_softc *sc = &bsc->sc_mii;
198 1.1 thorpej struct mii_attach_args *ma = aux;
199 1.1 thorpej struct mii_data *mii = ma->mii_data;
200 1.2 thorpej const struct mii_phydesc *mpd;
201 1.44 msaitoh prop_dictionary_t dict;
202 1.1 thorpej
203 1.2 thorpej mpd = mii_phy_match(ma, brgphys);
204 1.17 thorpej aprint_naive(": Media interface\n");
205 1.17 thorpej aprint_normal(": %s, rev. %d\n", mpd->mpd_name, MII_REV(ma->mii_id2));
206 1.1 thorpej
207 1.39 xtraeme sc->mii_dev = self;
208 1.1 thorpej sc->mii_inst = mii->mii_instance;
209 1.1 thorpej sc->mii_phy = ma->mii_phyno;
210 1.61 msaitoh sc->mii_mpd_oui = MII_OUI(ma->mii_id1, ma->mii_id2);
211 1.32 msaitoh sc->mii_mpd_model = MII_MODEL(ma->mii_id2);
212 1.43 msaitoh sc->mii_mpd_rev = MII_REV(ma->mii_id2);
213 1.1 thorpej sc->mii_pdata = mii;
214 1.6 thorpej sc->mii_flags = ma->mii_flags;
215 1.30 christos sc->mii_anegticks = MII_ANEGTICKS;
216 1.10 thorpej
217 1.58 jym if (device_is_a(parent, "bge"))
218 1.54 dyoung bsc->sc_isbge = true;
219 1.58 jym else if (device_is_a(parent, "bnx"))
220 1.54 dyoung bsc->sc_isbnx = true;
221 1.58 jym
222 1.72 msaitoh dict = device_properties(parent);
223 1.58 jym if (bsc->sc_isbge || bsc->sc_isbnx) {
224 1.57 jym if (!prop_dictionary_get_uint32(dict, "phyflags",
225 1.58 jym &bsc->sc_phyflags))
226 1.58 jym aprint_error_dev(self, "failed to get phyflags\n");
227 1.58 jym if (!prop_dictionary_get_uint32(dict, "chipid",
228 1.58 jym &bsc->sc_chipid))
229 1.58 jym aprint_error_dev(self, "failed to get chipid\n");
230 1.44 msaitoh }
231 1.57 jym
232 1.71 msaitoh if (bsc->sc_isbnx) {
233 1.71 msaitoh /* Currently, only bnx use sc_shared_hwcfg and sc_port_hwcfg */
234 1.71 msaitoh if (!prop_dictionary_get_uint32(dict, "shared_hwcfg",
235 1.71 msaitoh &bsc->sc_shared_hwcfg))
236 1.71 msaitoh aprint_error_dev(self, "failed to get shared_hwcfg\n");
237 1.71 msaitoh if (!prop_dictionary_get_uint32(dict, "port_hwcfg",
238 1.71 msaitoh &bsc->sc_port_hwcfg))
239 1.71 msaitoh aprint_error_dev(self, "failed to get port_hwcfg\n");
240 1.71 msaitoh }
241 1.71 msaitoh
242 1.71 msaitoh if (sc->mii_flags & MIIF_HAVEFIBER) {
243 1.74 msaitoh if ((sc->mii_mpd_oui == MII_OUI_BROADCOM2)
244 1.74 msaitoh && sc->mii_mpd_model == MII_MODEL_BROADCOM2_BCM5708S)
245 1.71 msaitoh sc->mii_funcs = &brgphy_5708s_funcs;
246 1.74 msaitoh else if ((sc->mii_mpd_oui == MII_OUI_BROADCOM2)
247 1.75 msaitoh && (sc->mii_mpd_model == MII_MODEL_BROADCOM2_BCM5709S)) {
248 1.75 msaitoh if (bsc->sc_isbnx)
249 1.75 msaitoh sc->mii_funcs = &brgphy_5709s_funcs;
250 1.75 msaitoh else {
251 1.75 msaitoh /*
252 1.75 msaitoh * XXX
253 1.75 msaitoh * 5720S and 5709S shares the same PHY id.
254 1.75 msaitoh * Assume 5720S PHY if parent device is bge(4).
255 1.75 msaitoh */
256 1.75 msaitoh sc->mii_funcs = &brgphy_5708s_funcs;
257 1.75 msaitoh }
258 1.75 msaitoh } else
259 1.71 msaitoh sc->mii_funcs = &brgphy_fiber_funcs;
260 1.71 msaitoh } else
261 1.71 msaitoh sc->mii_funcs = &brgphy_copper_funcs;
262 1.71 msaitoh
263 1.63 msaitoh PHY_RESET(sc);
264 1.63 msaitoh
265 1.79 msaitoh PHY_READ(sc, MII_BMSR, &sc->mii_capabilities);
266 1.79 msaitoh sc->mii_capabilities &= ma->mii_capmask;
267 1.63 msaitoh if (sc->mii_capabilities & BMSR_EXTSTAT)
268 1.79 msaitoh PHY_READ(sc, MII_EXTSR, &sc->mii_extcapabilities);
269 1.63 msaitoh
270 1.57 jym aprint_normal_dev(self, "");
271 1.75 msaitoh if (sc->mii_flags & MIIF_HAVEFIBER) {
272 1.75 msaitoh sc->mii_flags |= MIIF_NOISOLATE | MIIF_NOLOOP;
273 1.57 jym
274 1.75 msaitoh /*
275 1.75 msaitoh * Set the proper bits for capabilities so that the
276 1.75 msaitoh * correct media get selected by mii_phy_add_media()
277 1.75 msaitoh */
278 1.75 msaitoh sc->mii_capabilities |= BMSR_ANEG;
279 1.75 msaitoh sc->mii_capabilities &= ~BMSR_100T4;
280 1.75 msaitoh sc->mii_extcapabilities |= EXTSR_1000XFDX;
281 1.75 msaitoh
282 1.75 msaitoh if (bsc->sc_isbnx) {
283 1.57 jym /*
284 1.75 msaitoh * 2.5Gb support is a software enabled feature
285 1.75 msaitoh * on the BCM5708S and BCM5709S controllers.
286 1.57 jym */
287 1.57 jym #define ADD(m, c) ifmedia_add(&mii->mii_media, (m), (c), NULL)
288 1.75 msaitoh if (bsc->sc_phyflags
289 1.75 msaitoh & BNX_PHY_2_5G_CAPABLE_FLAG) {
290 1.75 msaitoh ADD(IFM_MAKEWORD(IFM_ETHER, IFM_2500_SX,
291 1.75 msaitoh IFM_FDX, sc->mii_inst), 0);
292 1.75 msaitoh aprint_normal("2500baseSX-FDX, ");
293 1.57 jym #undef ADD
294 1.57 jym }
295 1.57 jym }
296 1.57 jym }
297 1.75 msaitoh mii_phy_add_media(sc);
298 1.75 msaitoh
299 1.57 jym aprint_normal("\n");
300 1.1 thorpej }
301 1.1 thorpej
302 1.21 thorpej static int
303 1.4 thorpej brgphy_service(struct mii_softc *sc, struct mii_data *mii, int cmd)
304 1.1 thorpej {
305 1.1 thorpej struct ifmedia_entry *ife = mii->mii_media.ifm_cur;
306 1.79 msaitoh uint16_t reg, speed, gig;
307 1.1 thorpej
308 1.1 thorpej switch (cmd) {
309 1.1 thorpej case MII_POLLSTAT:
310 1.73 msaitoh /* If we're not polling our PHY instance, just return. */
311 1.1 thorpej if (IFM_INST(ife->ifm_media) != sc->mii_inst)
312 1.1 thorpej return (0);
313 1.1 thorpej break;
314 1.1 thorpej
315 1.1 thorpej case MII_MEDIACHG:
316 1.1 thorpej /*
317 1.1 thorpej * If the media indicates a different PHY instance,
318 1.1 thorpej * isolate ourselves.
319 1.1 thorpej */
320 1.1 thorpej if (IFM_INST(ife->ifm_media) != sc->mii_inst) {
321 1.79 msaitoh PHY_READ(sc, MII_BMCR, ®);
322 1.1 thorpej PHY_WRITE(sc, MII_BMCR, reg | BMCR_ISO);
323 1.1 thorpej return (0);
324 1.1 thorpej }
325 1.1 thorpej
326 1.73 msaitoh /* If the interface is not up, don't do anything. */
327 1.1 thorpej if ((mii->mii_ifp->if_flags & IFF_UP) == 0)
328 1.1 thorpej break;
329 1.1 thorpej
330 1.32 msaitoh PHY_RESET(sc); /* XXX hardware bug work-around */
331 1.32 msaitoh
332 1.32 msaitoh switch (IFM_SUBTYPE(ife->ifm_media)) {
333 1.32 msaitoh case IFM_AUTO:
334 1.32 msaitoh (void) brgphy_mii_phy_auto(sc);
335 1.32 msaitoh break;
336 1.71 msaitoh case IFM_2500_SX:
337 1.71 msaitoh speed = BRGPHY_5708S_BMCR_2500;
338 1.71 msaitoh goto setit;
339 1.71 msaitoh case IFM_1000_SX:
340 1.32 msaitoh case IFM_1000_T:
341 1.32 msaitoh speed = BMCR_S1000;
342 1.32 msaitoh goto setit;
343 1.32 msaitoh case IFM_100_TX:
344 1.32 msaitoh speed = BMCR_S100;
345 1.32 msaitoh goto setit;
346 1.32 msaitoh case IFM_10_T:
347 1.32 msaitoh speed = BMCR_S10;
348 1.32 msaitoh setit:
349 1.32 msaitoh brgphy_loop(sc);
350 1.32 msaitoh if ((ife->ifm_media & IFM_GMASK) == IFM_FDX) {
351 1.32 msaitoh speed |= BMCR_FDX;
352 1.32 msaitoh gig = GTCR_ADV_1000TFDX;
353 1.69 msaitoh } else
354 1.32 msaitoh gig = GTCR_ADV_1000THDX;
355 1.32 msaitoh
356 1.32 msaitoh PHY_WRITE(sc, MII_100T2CR, 0);
357 1.51 bouyer PHY_WRITE(sc, MII_ANAR, ANAR_CSMA);
358 1.32 msaitoh PHY_WRITE(sc, MII_BMCR, speed);
359 1.32 msaitoh
360 1.71 msaitoh if ((IFM_SUBTYPE(ife->ifm_media) != IFM_1000_T) &&
361 1.71 msaitoh (IFM_SUBTYPE(ife->ifm_media) != IFM_1000_SX) &&
362 1.71 msaitoh (IFM_SUBTYPE(ife->ifm_media) != IFM_2500_SX))
363 1.32 msaitoh break;
364 1.32 msaitoh
365 1.32 msaitoh PHY_WRITE(sc, MII_100T2CR, gig);
366 1.32 msaitoh PHY_WRITE(sc, MII_BMCR,
367 1.65 msaitoh speed | BMCR_AUTOEN | BMCR_STARTNEG);
368 1.32 msaitoh
369 1.61 msaitoh if ((sc->mii_mpd_oui != MII_OUI_BROADCOM)
370 1.61 msaitoh || (sc->mii_mpd_model != MII_MODEL_BROADCOM_BCM5701))
371 1.33 msaitoh break;
372 1.32 msaitoh
373 1.32 msaitoh if (mii->mii_media.ifm_media & IFM_ETH_MASTER)
374 1.32 msaitoh gig |= GTCR_MAN_MS | GTCR_ADV_MS;
375 1.32 msaitoh PHY_WRITE(sc, MII_100T2CR, gig);
376 1.32 msaitoh break;
377 1.32 msaitoh default:
378 1.32 msaitoh return (EINVAL);
379 1.32 msaitoh }
380 1.1 thorpej break;
381 1.1 thorpej
382 1.1 thorpej case MII_TICK:
383 1.73 msaitoh /* If we're not currently selected, just return. */
384 1.1 thorpej if (IFM_INST(ife->ifm_media) != sc->mii_inst)
385 1.1 thorpej return (0);
386 1.1 thorpej
387 1.73 msaitoh /* Is the interface even up? */
388 1.67 msaitoh if ((mii->mii_ifp->if_flags & IFF_UP) == 0)
389 1.67 msaitoh return 0;
390 1.67 msaitoh
391 1.73 msaitoh /* Only used for autonegotiation. */
392 1.67 msaitoh if ((IFM_SUBTYPE(ife->ifm_media) != IFM_AUTO) &&
393 1.67 msaitoh (IFM_SUBTYPE(ife->ifm_media) != IFM_1000_T)) {
394 1.67 msaitoh sc->mii_ticks = 0;
395 1.67 msaitoh break;
396 1.67 msaitoh }
397 1.67 msaitoh
398 1.67 msaitoh /*
399 1.67 msaitoh * Check for link.
400 1.67 msaitoh * Read the status register twice; BMSR_LINK is latch-low.
401 1.67 msaitoh */
402 1.79 msaitoh PHY_READ(sc, MII_BMSR, ®);
403 1.79 msaitoh PHY_READ(sc, MII_BMSR, ®);
404 1.67 msaitoh if (reg & BMSR_LINK) {
405 1.67 msaitoh sc->mii_ticks = 0;
406 1.67 msaitoh break;
407 1.67 msaitoh }
408 1.67 msaitoh
409 1.67 msaitoh /*
410 1.67 msaitoh * mii_ticks == 0 means it's the first tick after changing the
411 1.67 msaitoh * media or the link became down since the last tick
412 1.67 msaitoh * (see above), so break to update the status.
413 1.67 msaitoh */
414 1.67 msaitoh if (sc->mii_ticks++ == 0)
415 1.67 msaitoh break;
416 1.67 msaitoh
417 1.73 msaitoh /* Only retry autonegotiation every mii_anegticks seconds. */
418 1.67 msaitoh KASSERT(sc->mii_anegticks != 0);
419 1.67 msaitoh if (sc->mii_ticks <= sc->mii_anegticks)
420 1.67 msaitoh break;
421 1.67 msaitoh
422 1.67 msaitoh brgphy_mii_phy_auto(sc);
423 1.1 thorpej break;
424 1.1 thorpej
425 1.1 thorpej case MII_DOWN:
426 1.1 thorpej mii_phy_down(sc);
427 1.1 thorpej return (0);
428 1.1 thorpej }
429 1.1 thorpej
430 1.1 thorpej /* Update the media status. */
431 1.1 thorpej mii_phy_status(sc);
432 1.1 thorpej
433 1.10 thorpej /*
434 1.32 msaitoh * Callback if something changed. Note that we need to poke the DSP on
435 1.32 msaitoh * the Broadcom PHYs if the media changes.
436 1.10 thorpej */
437 1.23 perry if (sc->mii_media_active != mii->mii_media_active ||
438 1.10 thorpej sc->mii_media_status != mii->mii_media_status ||
439 1.10 thorpej cmd == MII_MEDIACHG) {
440 1.61 msaitoh switch (sc->mii_mpd_oui) {
441 1.61 msaitoh case MII_OUI_BROADCOM:
442 1.61 msaitoh switch (sc->mii_mpd_model) {
443 1.61 msaitoh case MII_MODEL_BROADCOM_BCM5400:
444 1.43 msaitoh brgphy_bcm5401_dspcode(sc);
445 1.61 msaitoh break;
446 1.61 msaitoh case MII_MODEL_BROADCOM_BCM5401:
447 1.61 msaitoh if (sc->mii_mpd_rev == 1 || sc->mii_mpd_rev == 3)
448 1.61 msaitoh brgphy_bcm5401_dspcode(sc);
449 1.61 msaitoh break;
450 1.61 msaitoh case MII_MODEL_BROADCOM_BCM5411:
451 1.61 msaitoh brgphy_bcm5411_dspcode(sc);
452 1.61 msaitoh break;
453 1.61 msaitoh }
454 1.43 msaitoh break;
455 1.43 msaitoh }
456 1.10 thorpej }
457 1.43 msaitoh
458 1.43 msaitoh /* Callback if something changed. */
459 1.43 msaitoh mii_phy_update(sc, cmd);
460 1.1 thorpej return (0);
461 1.1 thorpej }
462 1.1 thorpej
463 1.21 thorpej static void
464 1.71 msaitoh brgphy_copper_status(struct mii_softc *sc)
465 1.1 thorpej {
466 1.1 thorpej struct mii_data *mii = sc->mii_pdata;
467 1.1 thorpej struct ifmedia_entry *ife = mii->mii_media.ifm_cur;
468 1.79 msaitoh uint16_t bmcr, bmsr, auxsts, gtsr;
469 1.1 thorpej
470 1.1 thorpej mii->mii_media_status = IFM_AVALID;
471 1.1 thorpej mii->mii_media_active = IFM_ETHER;
472 1.1 thorpej
473 1.79 msaitoh PHY_READ(sc, MII_BMSR, &bmsr);
474 1.79 msaitoh PHY_READ(sc, MII_BMSR, &bmsr);
475 1.57 jym if (bmsr & BMSR_LINK)
476 1.1 thorpej mii->mii_media_status |= IFM_ACTIVE;
477 1.1 thorpej
478 1.79 msaitoh PHY_READ(sc, MII_BMCR, &bmcr);
479 1.1 thorpej if (bmcr & BMCR_ISO) {
480 1.1 thorpej mii->mii_media_active |= IFM_NONE;
481 1.1 thorpej mii->mii_media_status = 0;
482 1.1 thorpej return;
483 1.1 thorpej }
484 1.1 thorpej
485 1.1 thorpej if (bmcr & BMCR_LOOP)
486 1.1 thorpej mii->mii_media_active |= IFM_LOOP;
487 1.1 thorpej
488 1.1 thorpej if (bmcr & BMCR_AUTOEN) {
489 1.1 thorpej /*
490 1.1 thorpej * The media status bits are only valid of autonegotiation
491 1.1 thorpej * has completed (or it's disabled).
492 1.1 thorpej */
493 1.57 jym if ((bmsr & BMSR_ACOMP) == 0) {
494 1.1 thorpej /* Erg, still trying, I guess... */
495 1.1 thorpej mii->mii_media_active |= IFM_NONE;
496 1.1 thorpej return;
497 1.1 thorpej }
498 1.1 thorpej
499 1.79 msaitoh PHY_READ(sc, BRGPHY_MII_AUXSTS, &auxsts);
500 1.71 msaitoh
501 1.71 msaitoh switch (auxsts & BRGPHY_AUXSTS_AN_RES) {
502 1.71 msaitoh case BRGPHY_RES_1000FD:
503 1.71 msaitoh mii->mii_media_active |= IFM_1000_T | IFM_FDX;
504 1.79 msaitoh PHY_READ(sc, MII_100T2SR, >sr);
505 1.71 msaitoh if (gtsr & GTSR_MS_RES)
506 1.71 msaitoh mii->mii_media_active |= IFM_ETH_MASTER;
507 1.71 msaitoh break;
508 1.71 msaitoh
509 1.71 msaitoh case BRGPHY_RES_1000HD:
510 1.71 msaitoh mii->mii_media_active |= IFM_1000_T | IFM_HDX;
511 1.79 msaitoh PHY_READ(sc, MII_100T2SR, >sr);
512 1.71 msaitoh if (gtsr & GTSR_MS_RES)
513 1.71 msaitoh mii->mii_media_active |= IFM_ETH_MASTER;
514 1.71 msaitoh break;
515 1.71 msaitoh
516 1.71 msaitoh case BRGPHY_RES_100FD:
517 1.71 msaitoh mii->mii_media_active |= IFM_100_TX | IFM_FDX;
518 1.71 msaitoh break;
519 1.71 msaitoh
520 1.71 msaitoh case BRGPHY_RES_100T4:
521 1.71 msaitoh mii->mii_media_active |= IFM_100_T4 | IFM_HDX;
522 1.71 msaitoh break;
523 1.71 msaitoh
524 1.71 msaitoh case BRGPHY_RES_100HD:
525 1.71 msaitoh mii->mii_media_active |= IFM_100_TX | IFM_HDX;
526 1.71 msaitoh break;
527 1.71 msaitoh
528 1.71 msaitoh case BRGPHY_RES_10FD:
529 1.71 msaitoh mii->mii_media_active |= IFM_10_T | IFM_FDX;
530 1.71 msaitoh break;
531 1.71 msaitoh
532 1.71 msaitoh case BRGPHY_RES_10HD:
533 1.71 msaitoh mii->mii_media_active |= IFM_10_T | IFM_HDX;
534 1.71 msaitoh break;
535 1.71 msaitoh
536 1.71 msaitoh default:
537 1.71 msaitoh mii->mii_media_active |= IFM_NONE;
538 1.71 msaitoh mii->mii_media_status = 0;
539 1.71 msaitoh }
540 1.71 msaitoh
541 1.71 msaitoh if (mii->mii_media_active & IFM_FDX)
542 1.71 msaitoh mii->mii_media_active |= mii_phy_flowstatus(sc);
543 1.71 msaitoh
544 1.71 msaitoh } else
545 1.71 msaitoh mii->mii_media_active = ife->ifm_media;
546 1.71 msaitoh }
547 1.71 msaitoh
548 1.71 msaitoh void
549 1.71 msaitoh brgphy_fiber_status(struct mii_softc *sc)
550 1.71 msaitoh {
551 1.71 msaitoh struct mii_data *mii = sc->mii_pdata;
552 1.71 msaitoh struct ifmedia_entry *ife = mii->mii_media.ifm_cur;
553 1.79 msaitoh uint16_t bmcr, bmsr, anar, anlpar, result;
554 1.71 msaitoh
555 1.71 msaitoh mii->mii_media_status = IFM_AVALID;
556 1.71 msaitoh mii->mii_media_active = IFM_ETHER;
557 1.71 msaitoh
558 1.79 msaitoh PHY_READ(sc, MII_BMSR, &bmsr);
559 1.79 msaitoh PHY_READ(sc, MII_BMSR, &bmsr);
560 1.71 msaitoh if (bmsr & BMSR_LINK)
561 1.71 msaitoh mii->mii_media_status |= IFM_ACTIVE;
562 1.57 jym
563 1.79 msaitoh PHY_READ(sc, MII_BMCR, &bmcr);
564 1.71 msaitoh if (bmcr & BMCR_LOOP)
565 1.71 msaitoh mii->mii_media_active |= IFM_LOOP;
566 1.57 jym
567 1.71 msaitoh if (bmcr & BMCR_AUTOEN) {
568 1.71 msaitoh if ((bmsr & BMSR_ACOMP) == 0) {
569 1.71 msaitoh /* Erg, still trying, I guess... */
570 1.71 msaitoh mii->mii_media_active |= IFM_NONE;
571 1.71 msaitoh return;
572 1.71 msaitoh }
573 1.57 jym
574 1.71 msaitoh mii->mii_media_active |= IFM_1000_SX;
575 1.57 jym
576 1.79 msaitoh PHY_READ(sc, MII_ANAR, &anar);
577 1.79 msaitoh PHY_READ(sc, MII_ANLPAR, &anlpar);
578 1.79 msaitoh result = anar & anlpar;
579 1.57 jym
580 1.79 msaitoh if (result & ANAR_X_FD)
581 1.71 msaitoh mii->mii_media_active |= IFM_FDX;
582 1.71 msaitoh else
583 1.71 msaitoh mii->mii_media_active |= IFM_HDX;
584 1.1 thorpej
585 1.71 msaitoh if (mii->mii_media_active & IFM_FDX)
586 1.71 msaitoh mii->mii_media_active |= mii_phy_flowstatus(sc);
587 1.71 msaitoh } else
588 1.71 msaitoh mii->mii_media_active = ife->ifm_media;
589 1.71 msaitoh }
590 1.1 thorpej
591 1.71 msaitoh void
592 1.71 msaitoh brgphy_5708s_status(struct mii_softc *sc)
593 1.71 msaitoh {
594 1.71 msaitoh struct mii_data *mii = sc->mii_pdata;
595 1.71 msaitoh struct ifmedia_entry *ife = mii->mii_media.ifm_cur;
596 1.79 msaitoh uint16_t bmcr, bmsr;
597 1.1 thorpej
598 1.71 msaitoh mii->mii_media_status = IFM_AVALID;
599 1.71 msaitoh mii->mii_media_active = IFM_ETHER;
600 1.1 thorpej
601 1.79 msaitoh PHY_READ(sc, MII_BMSR, &bmsr);
602 1.79 msaitoh PHY_READ(sc, MII_BMSR, &bmsr);
603 1.71 msaitoh if (bmsr & BMSR_LINK)
604 1.71 msaitoh mii->mii_media_status |= IFM_ACTIVE;
605 1.1 thorpej
606 1.79 msaitoh PHY_READ(sc, MII_BMCR, &bmcr);
607 1.71 msaitoh if (bmcr & BMCR_LOOP)
608 1.71 msaitoh mii->mii_media_active |= IFM_LOOP;
609 1.1 thorpej
610 1.71 msaitoh if (bmcr & BMCR_AUTOEN) {
611 1.79 msaitoh uint16_t xstat;
612 1.1 thorpej
613 1.71 msaitoh if ((bmsr & BMSR_ACOMP) == 0) {
614 1.71 msaitoh PHY_WRITE(sc, BRGPHY_5708S_BLOCK_ADDR,
615 1.71 msaitoh BRGPHY_5708S_DIG_PG0);
616 1.79 msaitoh PHY_READ(sc, BRGPHY_5708S_PG0_1000X_STAT1, &xstat);
617 1.71 msaitoh if ((xstat & BRGPHY_5708S_PG0_1000X_STAT1_LINK) == 0) {
618 1.71 msaitoh /* Erg, still trying, I guess... */
619 1.57 jym mii->mii_media_active |= IFM_NONE;
620 1.71 msaitoh return;
621 1.57 jym }
622 1.1 thorpej }
623 1.57 jym
624 1.71 msaitoh PHY_WRITE(sc, BRGPHY_5708S_BLOCK_ADDR,
625 1.71 msaitoh BRGPHY_5708S_DIG_PG0);
626 1.79 msaitoh PHY_READ(sc, BRGPHY_5708S_PG0_1000X_STAT1, &xstat);
627 1.71 msaitoh
628 1.71 msaitoh switch (xstat & BRGPHY_5708S_PG0_1000X_STAT1_SPEED_MASK) {
629 1.71 msaitoh case BRGPHY_5708S_PG0_1000X_STAT1_SPEED_10:
630 1.71 msaitoh mii->mii_media_active |= IFM_10_FL;
631 1.71 msaitoh break;
632 1.71 msaitoh case BRGPHY_5708S_PG0_1000X_STAT1_SPEED_100:
633 1.71 msaitoh mii->mii_media_active |= IFM_100_FX;
634 1.71 msaitoh break;
635 1.71 msaitoh case BRGPHY_5708S_PG0_1000X_STAT1_SPEED_1G:
636 1.71 msaitoh mii->mii_media_active |= IFM_1000_SX;
637 1.71 msaitoh break;
638 1.71 msaitoh case BRGPHY_5708S_PG0_1000X_STAT1_SPEED_25G:
639 1.71 msaitoh mii->mii_media_active |= IFM_2500_SX;
640 1.71 msaitoh break;
641 1.71 msaitoh }
642 1.71 msaitoh
643 1.71 msaitoh if (xstat & BRGPHY_5708S_PG0_1000X_STAT1_FDX)
644 1.71 msaitoh mii->mii_media_active |= IFM_FDX;
645 1.71 msaitoh else
646 1.71 msaitoh mii->mii_media_active |= IFM_HDX;
647 1.71 msaitoh
648 1.71 msaitoh if (mii->mii_media_active & IFM_FDX) {
649 1.71 msaitoh if (xstat & BRGPHY_5708S_PG0_1000X_STAT1_TX_PAUSE)
650 1.71 msaitoh mii->mii_media_active |= IFM_FLOW | IFM_ETH_TXPAUSE;
651 1.71 msaitoh if (xstat & BRGPHY_5708S_PG0_1000X_STAT1_RX_PAUSE)
652 1.71 msaitoh mii->mii_media_active |= IFM_FLOW | IFM_ETH_RXPAUSE;
653 1.71 msaitoh }
654 1.71 msaitoh } else
655 1.71 msaitoh mii->mii_media_active = ife->ifm_media;
656 1.71 msaitoh }
657 1.71 msaitoh
658 1.71 msaitoh static void
659 1.71 msaitoh brgphy_5709s_status(struct mii_softc *sc)
660 1.71 msaitoh {
661 1.71 msaitoh struct mii_data *mii = sc->mii_pdata;
662 1.71 msaitoh struct ifmedia_entry *ife = mii->mii_media.ifm_cur;
663 1.79 msaitoh uint16_t bmcr, bmsr, auxsts;
664 1.71 msaitoh
665 1.71 msaitoh mii->mii_media_status = IFM_AVALID;
666 1.71 msaitoh mii->mii_media_active = IFM_ETHER;
667 1.71 msaitoh
668 1.79 msaitoh PHY_READ(sc, MII_BMSR, &bmsr);
669 1.79 msaitoh PHY_READ(sc, MII_BMSR, &bmsr);
670 1.71 msaitoh if (bmsr & BMSR_LINK)
671 1.71 msaitoh mii->mii_media_status |= IFM_ACTIVE;
672 1.71 msaitoh
673 1.79 msaitoh PHY_READ(sc, MII_BMCR, &bmcr);
674 1.71 msaitoh if (bmcr & BMCR_ISO) {
675 1.71 msaitoh mii->mii_media_active |= IFM_NONE;
676 1.71 msaitoh mii->mii_media_status = 0;
677 1.71 msaitoh return;
678 1.71 msaitoh }
679 1.71 msaitoh
680 1.71 msaitoh if (bmcr & BMCR_LOOP)
681 1.71 msaitoh mii->mii_media_active |= IFM_LOOP;
682 1.71 msaitoh
683 1.71 msaitoh if (bmcr & BMCR_AUTOEN) {
684 1.71 msaitoh /*
685 1.71 msaitoh * The media status bits are only valid of autonegotiation
686 1.71 msaitoh * has completed (or it's disabled).
687 1.71 msaitoh */
688 1.71 msaitoh if ((bmsr & BMSR_ACOMP) == 0) {
689 1.71 msaitoh /* Erg, still trying, I guess... */
690 1.71 msaitoh mii->mii_media_active |= IFM_NONE;
691 1.71 msaitoh return;
692 1.71 msaitoh }
693 1.71 msaitoh
694 1.71 msaitoh /* 5709S has its own general purpose status registers */
695 1.79 msaitoh PHY_WRITE(sc, BRGPHY_BLOCK_ADDR, BRGPHY_BLOCK_ADDR_GP_STATUS);
696 1.79 msaitoh PHY_READ(sc, BRGPHY_GP_STATUS_TOP_ANEG_STATUS, &auxsts);
697 1.71 msaitoh
698 1.71 msaitoh PHY_WRITE(sc, BRGPHY_BLOCK_ADDR,
699 1.71 msaitoh BRGPHY_BLOCK_ADDR_COMBO_IEEE0);
700 1.71 msaitoh
701 1.71 msaitoh switch (auxsts & BRGPHY_GP_STATUS_TOP_ANEG_SPEED_MASK) {
702 1.71 msaitoh case BRGPHY_GP_STATUS_TOP_ANEG_SPEED_10:
703 1.71 msaitoh mii->mii_media_active |= IFM_10_FL;
704 1.71 msaitoh break;
705 1.71 msaitoh case BRGPHY_GP_STATUS_TOP_ANEG_SPEED_100:
706 1.71 msaitoh mii->mii_media_active |= IFM_100_FX;
707 1.71 msaitoh break;
708 1.71 msaitoh case BRGPHY_GP_STATUS_TOP_ANEG_SPEED_1G:
709 1.71 msaitoh mii->mii_media_active |= IFM_1000_SX;
710 1.71 msaitoh break;
711 1.71 msaitoh case BRGPHY_GP_STATUS_TOP_ANEG_SPEED_25G:
712 1.71 msaitoh mii->mii_media_active |= IFM_2500_SX;
713 1.71 msaitoh break;
714 1.71 msaitoh default:
715 1.71 msaitoh mii->mii_media_active |= IFM_NONE;
716 1.71 msaitoh mii->mii_media_status = 0;
717 1.71 msaitoh break;
718 1.71 msaitoh }
719 1.71 msaitoh
720 1.71 msaitoh if (auxsts & BRGPHY_GP_STATUS_TOP_ANEG_FDX)
721 1.71 msaitoh mii->mii_media_active |= IFM_FDX;
722 1.71 msaitoh else
723 1.71 msaitoh mii->mii_media_active |= IFM_HDX;
724 1.71 msaitoh
725 1.19 thorpej if (mii->mii_media_active & IFM_FDX)
726 1.20 thorpej mii->mii_media_active |= mii_phy_flowstatus(sc);
727 1.1 thorpej } else
728 1.1 thorpej mii->mii_media_active = ife->ifm_media;
729 1.10 thorpej }
730 1.10 thorpej
731 1.32 msaitoh int
732 1.32 msaitoh brgphy_mii_phy_auto(struct mii_softc *sc)
733 1.32 msaitoh {
734 1.79 msaitoh uint16_t anar, ktcr = 0;
735 1.32 msaitoh
736 1.64 msaitoh sc->mii_ticks = 0;
737 1.32 msaitoh brgphy_loop(sc);
738 1.32 msaitoh PHY_RESET(sc);
739 1.57 jym
740 1.57 jym if (sc->mii_flags & MIIF_HAVEFIBER) {
741 1.57 jym anar = ANAR_X_FD | ANAR_X_HD;
742 1.57 jym if (sc->mii_flags & MIIF_DOPAUSE)
743 1.69 msaitoh anar |= ANAR_X_PAUSE_TOWARDS;
744 1.57 jym } else {
745 1.57 jym anar = BMSR_MEDIA_TO_ANAR(sc->mii_capabilities) | ANAR_CSMA;
746 1.57 jym if (sc->mii_flags & MIIF_DOPAUSE)
747 1.66 msaitoh anar |= ANAR_FC | ANAR_PAUSE_ASYM;
748 1.71 msaitoh ktcr = GTCR_ADV_1000TFDX | GTCR_ADV_1000THDX;
749 1.71 msaitoh if ((sc->mii_mpd_oui == MII_OUI_BROADCOM)
750 1.71 msaitoh && (sc->mii_mpd_model == MII_MODEL_BROADCOM_BCM5701))
751 1.71 msaitoh ktcr |= GTCR_MAN_MS | GTCR_ADV_MS;
752 1.71 msaitoh PHY_WRITE(sc, MII_100T2CR, ktcr);
753 1.57 jym }
754 1.32 msaitoh PHY_WRITE(sc, MII_ANAR, anar);
755 1.57 jym
756 1.57 jym /* Start autonegotiation */
757 1.69 msaitoh PHY_WRITE(sc, MII_BMCR, BMCR_AUTOEN | BMCR_STARTNEG);
758 1.32 msaitoh PHY_WRITE(sc, BRGPHY_MII_IMR, 0xFF00);
759 1.32 msaitoh
760 1.32 msaitoh return (EJUSTRETURN);
761 1.32 msaitoh }
762 1.32 msaitoh
763 1.32 msaitoh void
764 1.32 msaitoh brgphy_loop(struct mii_softc *sc)
765 1.32 msaitoh {
766 1.79 msaitoh uint16_t bmsr;
767 1.32 msaitoh int i;
768 1.32 msaitoh
769 1.32 msaitoh PHY_WRITE(sc, MII_BMCR, BMCR_LOOP);
770 1.33 msaitoh for (i = 0; i < 15000; i++) {
771 1.79 msaitoh PHY_READ(sc, MII_BMSR, &bmsr);
772 1.32 msaitoh if (!(bmsr & BMSR_LINK))
773 1.32 msaitoh break;
774 1.32 msaitoh DELAY(10);
775 1.32 msaitoh }
776 1.32 msaitoh }
777 1.32 msaitoh
778 1.21 thorpej static void
779 1.43 msaitoh brgphy_reset(struct mii_softc *sc)
780 1.10 thorpej {
781 1.56 jym struct brgphy_softc *bsc = device_private(sc->mii_dev);
782 1.79 msaitoh uint16_t reg;
783 1.10 thorpej
784 1.10 thorpej mii_phy_reset(sc);
785 1.61 msaitoh switch (sc->mii_mpd_oui) {
786 1.61 msaitoh case MII_OUI_BROADCOM:
787 1.61 msaitoh switch (sc->mii_mpd_model) {
788 1.61 msaitoh case MII_MODEL_BROADCOM_BCM5400:
789 1.43 msaitoh brgphy_bcm5401_dspcode(sc);
790 1.61 msaitoh break;
791 1.61 msaitoh case MII_MODEL_BROADCOM_BCM5401:
792 1.61 msaitoh if (sc->mii_mpd_rev == 1 || sc->mii_mpd_rev == 3)
793 1.61 msaitoh brgphy_bcm5401_dspcode(sc);
794 1.61 msaitoh break;
795 1.61 msaitoh case MII_MODEL_BROADCOM_BCM5411:
796 1.61 msaitoh brgphy_bcm5411_dspcode(sc);
797 1.61 msaitoh break;
798 1.61 msaitoh case MII_MODEL_BROADCOM_BCM5421:
799 1.61 msaitoh brgphy_bcm5421_dspcode(sc);
800 1.61 msaitoh break;
801 1.61 msaitoh case MII_MODEL_BROADCOM_BCM54K2:
802 1.61 msaitoh brgphy_bcm54k2_dspcode(sc);
803 1.61 msaitoh break;
804 1.61 msaitoh }
805 1.43 msaitoh break;
806 1.61 msaitoh case MII_OUI_BROADCOM3:
807 1.61 msaitoh switch (sc->mii_mpd_model) {
808 1.61 msaitoh case MII_MODEL_BROADCOM3_BCM5717C:
809 1.61 msaitoh case MII_MODEL_BROADCOM3_BCM5719C:
810 1.61 msaitoh case MII_MODEL_BROADCOM3_BCM5720C:
811 1.61 msaitoh case MII_MODEL_BROADCOM3_BCM57765:
812 1.61 msaitoh return;
813 1.61 msaitoh }
814 1.43 msaitoh break;
815 1.61 msaitoh default:
816 1.43 msaitoh break;
817 1.43 msaitoh }
818 1.15 jonathan
819 1.43 msaitoh /* Handle any bge (NetXtreme/NetLink) workarounds. */
820 1.54 dyoung if (bsc->sc_isbge) {
821 1.43 msaitoh if (!(sc->mii_flags & MIIF_HAVEFIBER)) {
822 1.43 msaitoh
823 1.68 msaitoh if (bsc->sc_phyflags & BGEPHYF_ADC_BUG)
824 1.43 msaitoh brgphy_adc_bug(sc);
825 1.68 msaitoh if (bsc->sc_phyflags & BGEPHYF_5704_A0_BUG)
826 1.43 msaitoh brgphy_5704_a0_bug(sc);
827 1.68 msaitoh if (bsc->sc_phyflags & BGEPHYF_BER_BUG)
828 1.43 msaitoh brgphy_ber_bug(sc);
829 1.68 msaitoh else if (bsc->sc_phyflags & BGEPHYF_JITTER_BUG) {
830 1.43 msaitoh PHY_WRITE(sc, BRGPHY_MII_AUXCTL, 0x0c00);
831 1.79 msaitoh PHY_WRITE(sc, BRGPHY_MII_DSP_ADDR_REG, 0x000a);
832 1.43 msaitoh
833 1.77 msaitoh if (bsc->sc_phyflags
834 1.68 msaitoh & BGEPHYF_ADJUST_TRIM) {
835 1.43 msaitoh PHY_WRITE(sc, BRGPHY_MII_DSP_RW_PORT,
836 1.43 msaitoh 0x110b);
837 1.43 msaitoh PHY_WRITE(sc, BRGPHY_TEST1,
838 1.43 msaitoh BRGPHY_TEST1_TRIM_EN | 0x4);
839 1.43 msaitoh } else {
840 1.43 msaitoh PHY_WRITE(sc, BRGPHY_MII_DSP_RW_PORT,
841 1.43 msaitoh 0x010b);
842 1.43 msaitoh }
843 1.15 jonathan
844 1.43 msaitoh PHY_WRITE(sc, BRGPHY_MII_AUXCTL, 0x0400);
845 1.43 msaitoh }
846 1.68 msaitoh if (bsc->sc_phyflags & BGEPHYF_CRC_BUG)
847 1.43 msaitoh brgphy_crc_bug(sc);
848 1.15 jonathan
849 1.43 msaitoh /* Set Jumbo frame settings in the PHY. */
850 1.68 msaitoh if (bsc->sc_phyflags & BGEPHYF_JUMBO_CAPABLE)
851 1.43 msaitoh brgphy_jumbo_settings(sc);
852 1.43 msaitoh
853 1.43 msaitoh /* Adjust output voltage */
854 1.61 msaitoh if ((sc->mii_mpd_oui == MII_OUI_BROADCOM2)
855 1.61 msaitoh && (sc->mii_mpd_model == MII_MODEL_BROADCOM2_BCM5906))
856 1.43 msaitoh PHY_WRITE(sc, BRGPHY_MII_EPHY_PTEST, 0x12);
857 1.43 msaitoh
858 1.43 msaitoh /* Enable Ethernet@Wirespeed */
859 1.68 msaitoh if (!(bsc->sc_phyflags & BGEPHYF_NO_WIRESPEED))
860 1.43 msaitoh brgphy_eth_wirespeed(sc);
861 1.43 msaitoh
862 1.52 msaitoh #if 0
863 1.43 msaitoh /* Enable Link LED on Dell boxes */
864 1.68 msaitoh if (bsc->sc_phyflags & BGEPHYF_NO_3LED) {
865 1.79 msaitoh PHY_READ(sc, BRGPHY_MII_PHY_EXTCTL, ®);
866 1.77 msaitoh PHY_WRITE(sc, BRGPHY_MII_PHY_EXTCTL,
867 1.79 msaitoh reg & ~BRGPHY_PHY_EXTCTL_3_LED);
868 1.43 msaitoh }
869 1.43 msaitoh #endif
870 1.43 msaitoh }
871 1.57 jym /* Handle any bnx (NetXtreme II) workarounds. */
872 1.57 jym } else if (bsc->sc_isbnx) {
873 1.61 msaitoh if ((sc->mii_mpd_oui == MII_OUI_BROADCOM2)
874 1.61 msaitoh && sc->mii_mpd_model == MII_MODEL_BROADCOM2_BCM5708S) {
875 1.43 msaitoh /* Store autoneg capabilities/results in digital block (Page 0) */
876 1.43 msaitoh PHY_WRITE(sc, BRGPHY_5708S_BLOCK_ADDR, BRGPHY_5708S_DIG3_PG2);
877 1.77 msaitoh PHY_WRITE(sc, BRGPHY_5708S_PG2_DIGCTL_3_0,
878 1.77 msaitoh BRGPHY_5708S_PG2_DIGCTL_3_0_USE_IEEE);
879 1.43 msaitoh PHY_WRITE(sc, BRGPHY_5708S_BLOCK_ADDR, BRGPHY_5708S_DIG_PG0);
880 1.43 msaitoh
881 1.43 msaitoh /* Enable fiber mode and autodetection */
882 1.79 msaitoh PHY_READ(sc, BRGPHY_5708S_PG0_1000X_CTL1, ®);
883 1.79 msaitoh PHY_WRITE(sc, BRGPHY_5708S_PG0_1000X_CTL1, reg |
884 1.79 msaitoh BRGPHY_5708S_PG0_1000X_CTL1_AUTODET_EN |
885 1.77 msaitoh BRGPHY_5708S_PG0_1000X_CTL1_FIBER_MODE);
886 1.43 msaitoh
887 1.43 msaitoh /* Enable parallel detection */
888 1.79 msaitoh PHY_READ(sc, BRGPHY_5708S_PG0_1000X_CTL2, ®);
889 1.79 msaitoh PHY_WRITE(sc, BRGPHY_5708S_PG0_1000X_CTL2,
890 1.79 msaitoh reg | BRGPHY_5708S_PG0_1000X_CTL2_PAR_DET_EN);
891 1.43 msaitoh
892 1.43 msaitoh /* Advertise 2.5G support through next page during autoneg */
893 1.79 msaitoh if (bsc->sc_phyflags & BNX_PHY_2_5G_CAPABLE_FLAG) {
894 1.79 msaitoh PHY_READ(sc, BRGPHY_5708S_ANEG_NXT_PG_XMIT1,
895 1.79 msaitoh ®);
896 1.79 msaitoh PHY_WRITE(sc, BRGPHY_5708S_ANEG_NXT_PG_XMIT1,
897 1.79 msaitoh reg | BRGPHY_5708S_ANEG_NXT_PG_XMIT1_25G);
898 1.79 msaitoh }
899 1.43 msaitoh
900 1.43 msaitoh /* Increase TX signal amplitude */
901 1.71 msaitoh if ((_BNX_CHIP_ID(bsc->sc_chipid) == BNX_CHIP_ID_5708_A0) ||
902 1.71 msaitoh (_BNX_CHIP_ID(bsc->sc_chipid) == BNX_CHIP_ID_5708_B0) ||
903 1.71 msaitoh (_BNX_CHIP_ID(bsc->sc_chipid) == BNX_CHIP_ID_5708_B1)) {
904 1.79 msaitoh PHY_WRITE(sc, BRGPHY_5708S_BLOCK_ADDR,
905 1.79 msaitoh BRGPHY_5708S_TX_MISC_PG5);
906 1.79 msaitoh PHY_READ(sc, BRGPHY_5708S_PG5_TXACTL1, ®);
907 1.77 msaitoh PHY_WRITE(sc, BRGPHY_5708S_PG5_TXACTL1,
908 1.79 msaitoh reg & ~BRGPHY_5708S_PG5_TXACTL1_VCM);
909 1.79 msaitoh PHY_WRITE(sc, BRGPHY_5708S_BLOCK_ADDR,
910 1.79 msaitoh BRGPHY_5708S_DIG_PG0);
911 1.43 msaitoh }
912 1.15 jonathan
913 1.43 msaitoh /* Backplanes use special driver/pre-driver/pre-emphasis values. */
914 1.71 msaitoh if ((bsc->sc_shared_hwcfg & BNX_SHARED_HW_CFG_PHY_BACKPLANE) &&
915 1.71 msaitoh (bsc->sc_port_hwcfg & BNX_PORT_HW_CFG_CFG_TXCTL3_MASK)) {
916 1.77 msaitoh PHY_WRITE(sc, BRGPHY_5708S_BLOCK_ADDR,
917 1.77 msaitoh BRGPHY_5708S_TX_MISC_PG5);
918 1.77 msaitoh PHY_WRITE(sc, BRGPHY_5708S_PG5_TXACTL3,
919 1.77 msaitoh bsc->sc_port_hwcfg &
920 1.77 msaitoh BNX_PORT_HW_CFG_CFG_TXCTL3_MASK);
921 1.43 msaitoh PHY_WRITE(sc, BRGPHY_5708S_BLOCK_ADDR,
922 1.43 msaitoh BRGPHY_5708S_DIG_PG0);
923 1.43 msaitoh }
924 1.71 msaitoh } else if ((sc->mii_mpd_oui == MII_OUI_BROADCOM2)
925 1.61 msaitoh && (sc->mii_mpd_model == MII_MODEL_BROADCOM2_BCM5709S)) {
926 1.57 jym /* Select the SerDes Digital block of the AN MMD. */
927 1.57 jym PHY_WRITE(sc, BRGPHY_BLOCK_ADDR,
928 1.57 jym BRGPHY_BLOCK_ADDR_SERDES_DIG);
929 1.57 jym
930 1.79 msaitoh PHY_READ(sc, BRGPHY_SERDES_DIG_1000X_CTL1, ®);
931 1.57 jym PHY_WRITE(sc, BRGPHY_SERDES_DIG_1000X_CTL1,
932 1.79 msaitoh (reg & ~BRGPHY_SD_DIG_1000X_CTL1_AUTODET) |
933 1.57 jym BRGPHY_SD_DIG_1000X_CTL1_FIBER);
934 1.57 jym
935 1.58 jym if (bsc->sc_phyflags & BNX_PHY_2_5G_CAPABLE_FLAG) {
936 1.57 jym /* Select the Over 1G block of the AN MMD. */
937 1.57 jym PHY_WRITE(sc, BRGPHY_BLOCK_ADDR,
938 1.57 jym BRGPHY_BLOCK_ADDR_OVER_1G);
939 1.57 jym
940 1.57 jym /*
941 1.57 jym * Enable autoneg "Next Page" to advertise
942 1.57 jym * 2.5G support.
943 1.57 jym */
944 1.79 msaitoh PHY_READ(sc, BRGPHY_OVER_1G_UNFORMAT_PG1,
945 1.79 msaitoh ®);
946 1.57 jym PHY_WRITE(sc, BRGPHY_OVER_1G_UNFORMAT_PG1,
947 1.79 msaitoh reg | BRGPHY_5708S_ANEG_NXT_PG_XMIT1_25G);
948 1.57 jym }
949 1.57 jym
950 1.77 msaitoh /*
951 1.77 msaitoh * Select the Multi-Rate Backplane Ethernet block of
952 1.77 msaitoh * the AN MMD.
953 1.77 msaitoh */
954 1.77 msaitoh PHY_WRITE(sc, BRGPHY_BLOCK_ADDR,
955 1.77 msaitoh BRGPHY_BLOCK_ADDR_MRBE);
956 1.77 msaitoh
957 1.77 msaitoh /* Enable MRBE speed autoneg. */
958 1.79 msaitoh PHY_READ(sc, BRGPHY_MRBE_MSG_PG5_NP, ®);
959 1.77 msaitoh PHY_WRITE(sc, BRGPHY_MRBE_MSG_PG5_NP,
960 1.79 msaitoh reg | BRGPHY_MRBE_MSG_PG5_NP_MBRE |
961 1.77 msaitoh BRGPHY_MRBE_MSG_PG5_NP_T2);
962 1.77 msaitoh
963 1.77 msaitoh /* Select the Clause 73 User B0 block of the AN MMD. */
964 1.77 msaitoh PHY_WRITE(sc, BRGPHY_BLOCK_ADDR,
965 1.77 msaitoh BRGPHY_BLOCK_ADDR_CL73_USER_B0);
966 1.57 jym
967 1.77 msaitoh /* Enable MRBE speed autoneg. */
968 1.77 msaitoh PHY_WRITE(sc, BRGPHY_CL73_USER_B0_MBRE_CTL1,
969 1.77 msaitoh BRGPHY_CL73_USER_B0_MBRE_CTL1_NP_AFT_BP |
970 1.77 msaitoh BRGPHY_CL73_USER_B0_MBRE_CTL1_STA_MGR |
971 1.77 msaitoh BRGPHY_CL73_USER_B0_MBRE_CTL1_ANEG);
972 1.77 msaitoh
973 1.77 msaitoh PHY_WRITE(sc, BRGPHY_BLOCK_ADDR,
974 1.77 msaitoh BRGPHY_BLOCK_ADDR_COMBO_IEEE0);
975 1.57 jym
976 1.58 jym } else if (_BNX_CHIP_NUM(bsc->sc_chipid) == BNX_CHIP_NUM_5709) {
977 1.58 jym if (_BNX_CHIP_REV(bsc->sc_chipid) == BNX_CHIP_REV_Ax ||
978 1.58 jym _BNX_CHIP_REV(bsc->sc_chipid) == BNX_CHIP_REV_Bx)
979 1.58 jym brgphy_disable_early_dac(sc);
980 1.58 jym
981 1.58 jym /* Set Jumbo frame settings in the PHY. */
982 1.58 jym brgphy_jumbo_settings(sc);
983 1.58 jym
984 1.58 jym /* Enable Ethernet@Wirespeed */
985 1.58 jym brgphy_eth_wirespeed(sc);
986 1.43 msaitoh } else {
987 1.43 msaitoh if (!(sc->mii_flags & MIIF_HAVEFIBER)) {
988 1.43 msaitoh brgphy_ber_bug(sc);
989 1.18 hannken
990 1.43 msaitoh /* Set Jumbo frame settings in the PHY. */
991 1.43 msaitoh brgphy_jumbo_settings(sc);
992 1.18 hannken
993 1.43 msaitoh /* Enable Ethernet@Wirespeed */
994 1.43 msaitoh brgphy_eth_wirespeed(sc);
995 1.43 msaitoh }
996 1.43 msaitoh }
997 1.43 msaitoh }
998 1.34 markd }
999 1.34 markd
1000 1.16 jonathan /* Turn off tap power management on 5401. */
1001 1.10 thorpej static void
1002 1.43 msaitoh brgphy_bcm5401_dspcode(struct mii_softc *sc)
1003 1.10 thorpej {
1004 1.10 thorpej static const struct {
1005 1.10 thorpej int reg;
1006 1.10 thorpej uint16_t val;
1007 1.10 thorpej } dspcode[] = {
1008 1.16 jonathan { BRGPHY_MII_AUXCTL, 0x0c20 },
1009 1.10 thorpej { BRGPHY_MII_DSP_ADDR_REG, 0x0012 },
1010 1.10 thorpej { BRGPHY_MII_DSP_RW_PORT, 0x1804 },
1011 1.10 thorpej { BRGPHY_MII_DSP_ADDR_REG, 0x0013 },
1012 1.10 thorpej { BRGPHY_MII_DSP_RW_PORT, 0x1204 },
1013 1.10 thorpej { BRGPHY_MII_DSP_ADDR_REG, 0x8006 },
1014 1.10 thorpej { BRGPHY_MII_DSP_RW_PORT, 0x0132 },
1015 1.10 thorpej { BRGPHY_MII_DSP_ADDR_REG, 0x8006 },
1016 1.10 thorpej { BRGPHY_MII_DSP_RW_PORT, 0x0232 },
1017 1.10 thorpej { BRGPHY_MII_DSP_ADDR_REG, 0x201f },
1018 1.10 thorpej { BRGPHY_MII_DSP_RW_PORT, 0x0a20 },
1019 1.10 thorpej { 0, 0 },
1020 1.10 thorpej };
1021 1.10 thorpej int i;
1022 1.10 thorpej
1023 1.10 thorpej for (i = 0; dspcode[i].reg != 0; i++)
1024 1.10 thorpej PHY_WRITE(sc, dspcode[i].reg, dspcode[i].val);
1025 1.61 msaitoh delay(40);
1026 1.10 thorpej }
1027 1.10 thorpej
1028 1.10 thorpej static void
1029 1.43 msaitoh brgphy_bcm5411_dspcode(struct mii_softc *sc)
1030 1.10 thorpej {
1031 1.10 thorpej static const struct {
1032 1.10 thorpej int reg;
1033 1.10 thorpej uint16_t val;
1034 1.10 thorpej } dspcode[] = {
1035 1.10 thorpej { 0x1c, 0x8c23 },
1036 1.10 thorpej { 0x1c, 0x8ca3 },
1037 1.10 thorpej { 0x1c, 0x8c23 },
1038 1.15 jonathan { 0, 0 },
1039 1.15 jonathan };
1040 1.15 jonathan int i;
1041 1.15 jonathan
1042 1.15 jonathan for (i = 0; dspcode[i].reg != 0; i++)
1043 1.15 jonathan PHY_WRITE(sc, dspcode[i].reg, dspcode[i].val);
1044 1.15 jonathan }
1045 1.15 jonathan
1046 1.43 msaitoh void
1047 1.43 msaitoh brgphy_bcm5421_dspcode(struct mii_softc *sc)
1048 1.43 msaitoh {
1049 1.43 msaitoh uint16_t data;
1050 1.43 msaitoh
1051 1.43 msaitoh /* Set Class A mode */
1052 1.43 msaitoh PHY_WRITE(sc, BRGPHY_MII_AUXCTL, 0x1007);
1053 1.79 msaitoh PHY_READ(sc, BRGPHY_MII_AUXCTL, &data);
1054 1.43 msaitoh PHY_WRITE(sc, BRGPHY_MII_AUXCTL, data | 0x0400);
1055 1.43 msaitoh
1056 1.43 msaitoh /* Set FFE gamma override to -0.125 */
1057 1.43 msaitoh PHY_WRITE(sc, BRGPHY_MII_AUXCTL, 0x0007);
1058 1.79 msaitoh PHY_READ(sc, BRGPHY_MII_AUXCTL, &data);
1059 1.43 msaitoh PHY_WRITE(sc, BRGPHY_MII_AUXCTL, data | 0x0800);
1060 1.43 msaitoh PHY_WRITE(sc, BRGPHY_MII_DSP_ADDR_REG, 0x000a);
1061 1.79 msaitoh PHY_READ(sc, BRGPHY_MII_DSP_RW_PORT, &data);
1062 1.43 msaitoh PHY_WRITE(sc, BRGPHY_MII_DSP_RW_PORT, data | 0x0200);
1063 1.43 msaitoh }
1064 1.43 msaitoh
1065 1.43 msaitoh void
1066 1.43 msaitoh brgphy_bcm54k2_dspcode(struct mii_softc *sc)
1067 1.43 msaitoh {
1068 1.43 msaitoh static const struct {
1069 1.43 msaitoh int reg;
1070 1.43 msaitoh uint16_t val;
1071 1.43 msaitoh } dspcode[] = {
1072 1.43 msaitoh { 4, 0x01e1 },
1073 1.43 msaitoh { 9, 0x0300 },
1074 1.43 msaitoh { 0, 0 },
1075 1.43 msaitoh };
1076 1.43 msaitoh int i;
1077 1.43 msaitoh
1078 1.43 msaitoh for (i = 0; dspcode[i].reg != 0; i++)
1079 1.43 msaitoh PHY_WRITE(sc, dspcode[i].reg, dspcode[i].val);
1080 1.43 msaitoh }
1081 1.43 msaitoh
1082 1.15 jonathan static void
1083 1.43 msaitoh brgphy_adc_bug(struct mii_softc *sc)
1084 1.15 jonathan {
1085 1.15 jonathan static const struct {
1086 1.15 jonathan int reg;
1087 1.15 jonathan uint16_t val;
1088 1.15 jonathan } dspcode[] = {
1089 1.15 jonathan { BRGPHY_MII_AUXCTL, 0x0c00 },
1090 1.15 jonathan { BRGPHY_MII_DSP_ADDR_REG, 0x201f },
1091 1.15 jonathan { BRGPHY_MII_DSP_RW_PORT, 0x2aaa },
1092 1.43 msaitoh { BRGPHY_MII_DSP_ADDR_REG, 0x000a },
1093 1.43 msaitoh { BRGPHY_MII_DSP_RW_PORT, 0x0323 },
1094 1.43 msaitoh { BRGPHY_MII_AUXCTL, 0x0400 },
1095 1.15 jonathan { 0, 0 },
1096 1.15 jonathan };
1097 1.15 jonathan int i;
1098 1.15 jonathan
1099 1.15 jonathan for (i = 0; dspcode[i].reg != 0; i++)
1100 1.15 jonathan PHY_WRITE(sc, dspcode[i].reg, dspcode[i].val);
1101 1.15 jonathan }
1102 1.15 jonathan
1103 1.15 jonathan static void
1104 1.43 msaitoh brgphy_5704_a0_bug(struct mii_softc *sc)
1105 1.15 jonathan {
1106 1.15 jonathan static const struct {
1107 1.15 jonathan int reg;
1108 1.15 jonathan uint16_t val;
1109 1.15 jonathan } dspcode[] = {
1110 1.15 jonathan { 0x1c, 0x8d68 },
1111 1.33 msaitoh { 0x1c, 0x8d68 },
1112 1.10 thorpej { 0, 0 },
1113 1.10 thorpej };
1114 1.10 thorpej int i;
1115 1.10 thorpej
1116 1.10 thorpej for (i = 0; dspcode[i].reg != 0; i++)
1117 1.10 thorpej PHY_WRITE(sc, dspcode[i].reg, dspcode[i].val);
1118 1.1 thorpej }
1119 1.22 cube
1120 1.22 cube static void
1121 1.43 msaitoh brgphy_ber_bug(struct mii_softc *sc)
1122 1.22 cube {
1123 1.22 cube static const struct {
1124 1.22 cube int reg;
1125 1.22 cube uint16_t val;
1126 1.22 cube } dspcode[] = {
1127 1.22 cube { BRGPHY_MII_AUXCTL, 0x0c00 },
1128 1.22 cube { BRGPHY_MII_DSP_ADDR_REG, 0x000a },
1129 1.22 cube { BRGPHY_MII_DSP_RW_PORT, 0x310b },
1130 1.22 cube { BRGPHY_MII_DSP_ADDR_REG, 0x201f },
1131 1.22 cube { BRGPHY_MII_DSP_RW_PORT, 0x9506 },
1132 1.22 cube { BRGPHY_MII_DSP_ADDR_REG, 0x401f },
1133 1.22 cube { BRGPHY_MII_DSP_RW_PORT, 0x14e2 },
1134 1.22 cube { BRGPHY_MII_AUXCTL, 0x0400 },
1135 1.22 cube { 0, 0 },
1136 1.22 cube };
1137 1.22 cube int i;
1138 1.22 cube
1139 1.22 cube for (i = 0; dspcode[i].reg != 0; i++)
1140 1.22 cube PHY_WRITE(sc, dspcode[i].reg, dspcode[i].val);
1141 1.22 cube }
1142 1.34 markd
1143 1.43 msaitoh /* BCM5701 A0/B0 CRC bug workaround */
1144 1.43 msaitoh void
1145 1.43 msaitoh brgphy_crc_bug(struct mii_softc *sc)
1146 1.34 markd {
1147 1.34 markd static const struct {
1148 1.34 markd int reg;
1149 1.34 markd uint16_t val;
1150 1.34 markd } dspcode[] = {
1151 1.43 msaitoh { BRGPHY_MII_DSP_ADDR_REG, 0x0a75 },
1152 1.43 msaitoh { 0x1c, 0x8c68 },
1153 1.43 msaitoh { 0x1c, 0x8d68 },
1154 1.43 msaitoh { 0x1c, 0x8c68 },
1155 1.34 markd { 0, 0 },
1156 1.34 markd };
1157 1.34 markd int i;
1158 1.34 markd
1159 1.34 markd for (i = 0; dspcode[i].reg != 0; i++)
1160 1.34 markd PHY_WRITE(sc, dspcode[i].reg, dspcode[i].val);
1161 1.34 markd }
1162 1.52 msaitoh
1163 1.52 msaitoh static void
1164 1.58 jym brgphy_disable_early_dac(struct mii_softc *sc)
1165 1.58 jym {
1166 1.79 msaitoh uint16_t val;
1167 1.58 jym
1168 1.58 jym PHY_WRITE(sc, BRGPHY_MII_DSP_ADDR_REG, 0x0f08);
1169 1.79 msaitoh PHY_READ(sc, BRGPHY_MII_DSP_RW_PORT, &val);
1170 1.58 jym val &= ~(1 << 8);
1171 1.58 jym PHY_WRITE(sc, BRGPHY_MII_DSP_RW_PORT, val);
1172 1.58 jym
1173 1.58 jym }
1174 1.58 jym
1175 1.58 jym static void
1176 1.52 msaitoh brgphy_jumbo_settings(struct mii_softc *sc)
1177 1.52 msaitoh {
1178 1.79 msaitoh uint16_t val;
1179 1.52 msaitoh
1180 1.52 msaitoh /* Set Jumbo frame settings in the PHY. */
1181 1.61 msaitoh if ((sc->mii_mpd_oui == MII_OUI_BROADCOM)
1182 1.61 msaitoh && (sc->mii_mpd_model == MII_MODEL_BROADCOM_BCM5401)) {
1183 1.52 msaitoh /* Cannot do read-modify-write on the BCM5401 */
1184 1.52 msaitoh PHY_WRITE(sc, BRGPHY_MII_AUXCTL, 0x4c20);
1185 1.52 msaitoh } else {
1186 1.52 msaitoh PHY_WRITE(sc, BRGPHY_MII_AUXCTL, 0x7);
1187 1.79 msaitoh PHY_READ(sc, BRGPHY_MII_AUXCTL, &val);
1188 1.52 msaitoh PHY_WRITE(sc, BRGPHY_MII_AUXCTL,
1189 1.79 msaitoh val & ~(BRGPHY_AUXCTL_LONG_PKT | 0x7));
1190 1.52 msaitoh }
1191 1.52 msaitoh
1192 1.79 msaitoh PHY_READ(sc, BRGPHY_MII_PHY_EXTCTL, &val);
1193 1.79 msaitoh PHY_WRITE(sc, BRGPHY_MII_PHY_EXTCTL, val & ~BRGPHY_PHY_EXTCTL_HIGH_LA);
1194 1.52 msaitoh }
1195 1.52 msaitoh
1196 1.52 msaitoh static void
1197 1.52 msaitoh brgphy_eth_wirespeed(struct mii_softc *sc)
1198 1.52 msaitoh {
1199 1.79 msaitoh uint16_t val;
1200 1.52 msaitoh
1201 1.52 msaitoh /* Enable Ethernet@Wirespeed */
1202 1.52 msaitoh PHY_WRITE(sc, BRGPHY_MII_AUXCTL, 0x7007);
1203 1.79 msaitoh PHY_READ(sc, BRGPHY_MII_AUXCTL, &val);
1204 1.79 msaitoh PHY_WRITE(sc, BRGPHY_MII_AUXCTL, val | (1 << 15) | (1 << 4));
1205 1.52 msaitoh }
1206