brgphyreg.h revision 1.9 1 1.9 msaitoh /* $NetBSD: brgphyreg.h,v 1.9 2014/06/17 21:37:20 msaitoh Exp $ */
2 1.1 thorpej
3 1.1 thorpej /*
4 1.1 thorpej * Copyright (c) 2000
5 1.1 thorpej * Bill Paul <wpaul (at) ee.columbia.edu>. All rights reserved.
6 1.1 thorpej *
7 1.1 thorpej * Redistribution and use in source and binary forms, with or without
8 1.1 thorpej * modification, are permitted provided that the following conditions
9 1.1 thorpej * are met:
10 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
11 1.1 thorpej * notice, this list of conditions and the following disclaimer.
12 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
14 1.1 thorpej * documentation and/or other materials provided with the distribution.
15 1.1 thorpej * 3. All advertising materials mentioning features or use of this software
16 1.1 thorpej * must display the following acknowledgement:
17 1.1 thorpej * This product includes software developed by Bill Paul.
18 1.1 thorpej * 4. Neither the name of the author nor the names of any co-contributors
19 1.1 thorpej * may be used to endorse or promote products derived from this software
20 1.1 thorpej * without specific prior written permission.
21 1.1 thorpej *
22 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
23 1.1 thorpej * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
24 1.1 thorpej * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
25 1.1 thorpej * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
26 1.1 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
27 1.1 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
28 1.1 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
29 1.1 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
30 1.1 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
31 1.1 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
32 1.1 thorpej * THE POSSIBILITY OF SUCH DAMAGE.
33 1.1 thorpej *
34 1.1 thorpej * FreeBSD: src/sys/dev/mii/brgphyreg.h,v 1.1 2000/04/22 01:58:17 wpaul Exp
35 1.1 thorpej */
36 1.1 thorpej
37 1.1 thorpej #ifndef _DEV_MII_BRGPHYREG_H_
38 1.1 thorpej #define _DEV_MII_BRGPHYREG_H_
39 1.1 thorpej
40 1.1 thorpej /*
41 1.1 thorpej * Broadcom BCM5400 registers
42 1.1 thorpej */
43 1.1 thorpej
44 1.6 msaitoh #define BRGPHY_MII_1000CTL 0x09 /* 1000baseT control */
45 1.6 msaitoh #define BRGPHY_1000CTL_TST 0xE000 /* Test modes */
46 1.6 msaitoh #define BRGPHY_1000CTL_MSE 0x1000 /* Master/Slave enable */
47 1.6 msaitoh #define BRGPHY_1000CTL_MSC 0x0800 /* Master/Slave configuration */
48 1.6 msaitoh #define BRGPHY_1000CTL_RD 0x0400 /* Repeater/DTE */
49 1.6 msaitoh #define BRGPHY_1000CTL_AFD 0x0200 /* Advertise full duplex */
50 1.6 msaitoh #define BRGPHY_1000CTL_AHD 0x0100 /* Advertise half duplex */
51 1.6 msaitoh
52 1.1 thorpej #define BRGPHY_MII_PHY_EXTCTL 0x10 /* PHY extended control */
53 1.1 thorpej #define BRGPHY_PHY_EXTCTL_MAC_PHY 0x8000 /* 10BIT/GMI-interface */
54 1.1 thorpej #define BRGPHY_PHY_EXTCTL_DIS_CROSS 0x4000 /* Disable MDI crossover */
55 1.8 msaitoh #define BRGPHY_PHY_EXTCTL_TX_DIS 0x2000 /* Tx output disabled */
56 1.1 thorpej #define BRGPHY_PHY_EXTCTL_INT_DIS 0x1000 /* Interrupts disabled */
57 1.1 thorpej #define BRGPHY_PHY_EXTCTL_F_INT 0x0800 /* Force interrupt */
58 1.1 thorpej #define BRGPHY_PHY_EXTCTL_BY_45 0x0400 /* Bypass 4B5B-Decoder */
59 1.1 thorpej #define BRGPHY_PHY_EXTCTL_BY_SCR 0x0200 /* Bypass scrambler */
60 1.1 thorpej #define BRGPHY_PHY_EXTCTL_BY_MLT3 0x0100 /* Bypass MLT3 encoder */
61 1.1 thorpej #define BRGPHY_PHY_EXTCTL_BY_RXA 0x0080 /* Bypass RX alignment */
62 1.1 thorpej #define BRGPHY_PHY_EXTCTL_RES_SCR 0x0040 /* Reset scrambler */
63 1.1 thorpej #define BRGPHY_PHY_EXTCTL_EN_LTR 0x0020 /* Enable LED traffic mode */
64 1.1 thorpej #define BRGPHY_PHY_EXTCTL_LED_ON 0x0010 /* Force LEDs on */
65 1.1 thorpej #define BRGPHY_PHY_EXTCTL_LED_OFF 0x0008 /* Force LEDs off */
66 1.1 thorpej #define BRGPHY_PHY_EXTCTL_EX_IPG 0x0004 /* Extended TX IPG mode */
67 1.1 thorpej #define BRGPHY_PHY_EXTCTL_3_LED 0x0002 /* Three link LED mode */
68 1.1 thorpej #define BRGPHY_PHY_EXTCTL_HIGH_LA 0x0001 /* GMII Fifo Elasticy (?) */
69 1.1 thorpej
70 1.1 thorpej #define BRGPHY_MII_PHY_EXTSTS 0x11 /* PHY extended status */
71 1.1 thorpej #define BRGPHY_PHY_EXTSTS_CROSS_STAT 0x2000 /* MDI crossover status */
72 1.1 thorpej #define BRGPHY_PHY_EXTSTS_INT_STAT 0x1000 /* Interrupt status */
73 1.1 thorpej #define BRGPHY_PHY_EXTSTS_RRS 0x0800 /* Remote receiver status */
74 1.1 thorpej #define BRGPHY_PHY_EXTSTS_LRS 0x0400 /* Local receiver status */
75 1.1 thorpej #define BRGPHY_PHY_EXTSTS_LOCKED 0x0200 /* Locked */
76 1.1 thorpej #define BRGPHY_PHY_EXTSTS_LS 0x0100 /* Link status */
77 1.1 thorpej #define BRGPHY_PHY_EXTSTS_RF 0x0080 /* Remove fault */
78 1.1 thorpej #define BRGPHY_PHY_EXTSTS_CE_ER 0x0040 /* Carrier ext error */
79 1.1 thorpej #define BRGPHY_PHY_EXTSTS_BAD_SSD 0x0020 /* Bad SSD */
80 1.1 thorpej #define BRGPHY_PHY_EXTSTS_BAD_ESD 0x0010 /* Bad ESS */
81 1.1 thorpej #define BRGPHY_PHY_EXTSTS_RX_ER 0x0008 /* RX error */
82 1.1 thorpej #define BRGPHY_PHY_EXTSTS_TX_ER 0x0004 /* TX error */
83 1.1 thorpej #define BRGPHY_PHY_EXTSTS_LOCK_ER 0x0002 /* Lock error */
84 1.1 thorpej #define BRGPHY_PHY_EXTSTS_MLT3_ER 0x0001 /* MLT3 code error */
85 1.1 thorpej
86 1.1 thorpej #define BRGPHY_MII_RXERRCNT 0x12 /* RX error counter */
87 1.1 thorpej
88 1.8 msaitoh #define BRGPHY_MII_FCERRCNT 0x13 /* False carrier sense counter */
89 1.1 thorpej #define BGRPHY_FCERRCNT 0x00FF /* False carrier counter */
90 1.1 thorpej
91 1.1 thorpej #define BRGPHY_MII_RXNOCNT 0x14 /* RX not OK counter */
92 1.1 thorpej #define BRGPHY_RXNOCNT_LOCAL 0xFF00 /* Local RX not OK counter */
93 1.1 thorpej #define BRGPHY_RXNOCNT_REMOTE 0x00FF /* Local RX not OK counter */
94 1.2 fvdl
95 1.2 fvdl #define BRGPHY_MII_DSP_RW_PORT 0x15 /* DSP coefficient r/w port */
96 1.2 fvdl
97 1.4 msaitoh #define BRGPHY_MII_EPHY_PTEST 0x17 /* 5906 PHY register */
98 1.2 fvdl #define BRGPHY_MII_DSP_ADDR_REG 0x17 /* DSP coefficient addr register */
99 1.2 fvdl
100 1.2 fvdl #define BRGPHY_DSP_TAP_NUMBER_MASK 0x00
101 1.2 fvdl #define BRGPHY_DSP_AGC_A 0x00
102 1.2 fvdl #define BRGPHY_DSP_AGC_B 0x01
103 1.2 fvdl #define BRGPHY_DSP_MSE_PAIR_STATUS 0x02
104 1.2 fvdl #define BRGPHY_DSP_SOFT_DECISION 0x03
105 1.2 fvdl #define BRGPHY_DSP_PHASE_REG 0x04
106 1.2 fvdl #define BRGPHY_DSP_SKEW 0x05
107 1.2 fvdl #define BRGPHY_DSP_POWER_SAVER_UPPER_BOUND 0x06
108 1.2 fvdl #define BRGPHY_DSP_POWER_SAVER_LOWER_BOUND 0x07
109 1.2 fvdl #define BRGPHY_DSP_LAST_ECHO 0x08
110 1.2 fvdl #define BRGPHY_DSP_FREQUENCY 0x09
111 1.2 fvdl #define BRGPHY_DSP_PLL_BANDWIDTH 0x0A
112 1.2 fvdl #define BRGPHY_DSP_PLL_PHASE_OFFSET 0x0B
113 1.2 fvdl
114 1.2 fvdl #define BRGPHYDSP_FILTER_DCOFFSET 0x0C00
115 1.2 fvdl #define BRGPHY_DSP_FILTER_FEXT3 0x0B00
116 1.2 fvdl #define BRGPHY_DSP_FILTER_FEXT2 0x0A00
117 1.2 fvdl #define BRGPHY_DSP_FILTER_FEXT1 0x0900
118 1.2 fvdl #define BRGPHY_DSP_FILTER_FEXT0 0x0800
119 1.2 fvdl #define BRGPHY_DSP_FILTER_NEXT3 0x0700
120 1.2 fvdl #define BRGPHY_DSP_FILTER_NEXT2 0x0600
121 1.2 fvdl #define BRGPHY_DSP_FILTER_NEXT1 0x0500
122 1.2 fvdl #define BRGPHY_DSP_FILTER_NEXT0 0x0400
123 1.2 fvdl #define BRGPHY_DSP_FILTER_ECHO 0x0300
124 1.2 fvdl #define BRGPHY_DSP_FILTER_DFE 0x0200
125 1.2 fvdl #define BRGPHY_DSP_FILTER_FFE 0x0100
126 1.2 fvdl
127 1.2 fvdl #define BRGPHY_DSP_CONTROL_ALL_FILTERS 0x1000
128 1.2 fvdl
129 1.2 fvdl #define BRGPHY_DSP_SEL_CH_0 0x0000
130 1.2 fvdl #define BRGPHY_DSP_SEL_CH_1 0x2000
131 1.2 fvdl #define BRGPHY_DSP_SEL_CH_2 0x4000
132 1.2 fvdl #define BRGPHY_DSP_SEL_CH_3 0x6000
133 1.1 thorpej
134 1.1 thorpej #define BRGPHY_MII_AUXCTL 0x18 /* AUX control */
135 1.1 thorpej #define BRGPHY_AUXCTL_LOW_SQ 0x8000 /* Low squelch */
136 1.1 thorpej #define BRGPHY_AUXCTL_LONG_PKT 0x4000 /* RX long packets */
137 1.1 thorpej #define BRGPHY_AUXCTL_ER_CTL 0x3000 /* Edgerate control */
138 1.1 thorpej #define BRGPHY_AUXCTL_TX_TST 0x0400 /* TX test, always 1 */
139 1.1 thorpej #define BRGPHY_AUXCTL_DIS_PRF 0x0080 /* dis part resp filter */
140 1.1 thorpej #define BRGPHY_AUXCTL_DIAG_MODE 0x0004 /* Diagnostic mode */
141 1.1 thorpej
142 1.1 thorpej #define BRGPHY_MII_AUXSTS 0x19 /* AUX status */
143 1.8 msaitoh #define BRGPHY_AUXSTS_ACOMP 0x8000 /* Autoneg complete */
144 1.8 msaitoh #define BRGPHY_AUXSTS_AN_ACK 0x4000 /* Autoneg complete ack */
145 1.8 msaitoh #define BRGPHY_AUXSTS_AN_ACK_D 0x2000 /* Autoneg complete ack detect */
146 1.8 msaitoh #define BRGPHY_AUXSTS_AN_NPW 0x1000 /* Autoneg next page wait */
147 1.8 msaitoh #define BRGPHY_AUXSTS_AN_RES 0x0700 /* Autoneg HCD */
148 1.1 thorpej #define BRGPHY_AUXSTS_PDF 0x0080 /* Parallel detect. fault */
149 1.8 msaitoh #define BRGPHY_AUXSTS_RF 0x0040 /* Remote fault */
150 1.8 msaitoh #define BRGPHY_AUXSTS_ANP_R 0x0020 /* Autoneg page received */
151 1.1 thorpej #define BRGPHY_AUXSTS_LP_ANAB 0x0010 /* LP AN ability */
152 1.1 thorpej #define BRGPHY_AUXSTS_LP_NPAB 0x0008 /* LP Next page ability */
153 1.1 thorpej #define BRGPHY_AUXSTS_LINK 0x0004 /* Link status */
154 1.1 thorpej #define BRGPHY_AUXSTS_PRR 0x0002 /* Pause resolution-RX */
155 1.1 thorpej #define BRGPHY_AUXSTS_PRT 0x0001 /* Pause resolution-TX */
156 1.1 thorpej
157 1.1 thorpej #define BRGPHY_RES_1000FD 0x0700 /* 1000baseT full duplex */
158 1.1 thorpej #define BRGPHY_RES_1000HD 0x0600 /* 1000baseT half duplex */
159 1.1 thorpej #define BRGPHY_RES_100FD 0x0500 /* 100baseT full duplex */
160 1.1 thorpej #define BRGPHY_RES_100T4 0x0400 /* 100baseT4 */
161 1.1 thorpej #define BRGPHY_RES_100HD 0x0300 /* 100baseT half duplex */
162 1.1 thorpej #define BRGPHY_RES_10FD 0x0200 /* 10baseT full duplex */
163 1.1 thorpej #define BRGPHY_RES_10HD 0x0100 /* 10baseT half duplex */
164 1.1 thorpej
165 1.8 msaitoh #define BRGPHY_MII_ISR 0x1A /* Interrupt status */
166 1.1 thorpej #define BRGPHY_ISR_PSERR 0x4000 /* Pair swap error */
167 1.1 thorpej #define BRGPHY_ISR_MDXI_SC 0x2000 /* MDIX Status Change */
168 1.8 msaitoh #define BRGPHY_ISR_HCT 0x1000 /* Counter above 32K */
169 1.8 msaitoh #define BRGPHY_ISR_LCT 0x0800 /* All counter below 128 */
170 1.1 thorpej #define BRGPHY_ISR_AN_PR 0x0400 /* Autoneg page received */
171 1.1 thorpej #define BRGPHY_ISR_NO_HDCL 0x0200 /* No HCD Link */
172 1.1 thorpej #define BRGPHY_ISR_NO_HDC 0x0100 /* No HCD */
173 1.1 thorpej #define BRGPHY_ISR_USHDC 0x0080 /* Negotiated Unsupported HCD */
174 1.1 thorpej #define BRGPHY_ISR_SCR_S_ERR 0x0040 /* Scrambler sync error */
175 1.1 thorpej #define BRGPHY_ISR_RRS_CHG 0x0020 /* Remote RX status change */
176 1.1 thorpej #define BRGPHY_ISR_LRS_CHG 0x0010 /* Local RX status change */
177 1.1 thorpej #define BRGPHY_ISR_DUP_CHG 0x0008 /* Duplex mode change */
178 1.1 thorpej #define BRGPHY_ISR_LSP_CHG 0x0004 /* Link speed changed */
179 1.1 thorpej #define BRGPHY_ISR_LNK_CHG 0x0002 /* Link status change */
180 1.8 msaitoh #define BRGPHY_ISR_CRCERR 0x0001 /* CRC error */
181 1.1 thorpej
182 1.8 msaitoh #define BRGPHY_MII_IMR 0x1B /* Interrupt mask */
183 1.1 thorpej #define BRGPHY_IMR_PSERR 0x4000 /* Pair swap error */
184 1.1 thorpej #define BRGPHY_IMR_MDXI_SC 0x2000 /* MDIX Status Change */
185 1.8 msaitoh #define BRGPHY_IMR_HCT 0x1000 /* Counter above 32K */
186 1.8 msaitoh #define BRGPHY_IMR_LCT 0x0800 /* All counter below 128 */
187 1.1 thorpej #define BRGPHY_IMR_AN_PR 0x0400 /* Autoneg page received */
188 1.1 thorpej #define BRGPHY_IMR_NO_HDCL 0x0200 /* No HCD Link */
189 1.1 thorpej #define BRGPHY_IMR_NO_HDC 0x0100 /* No HCD */
190 1.1 thorpej #define BRGPHY_IMR_USHDC 0x0080 /* Negotiated Unsupported HCD */
191 1.1 thorpej #define BRGPHY_IMR_SCR_S_ERR 0x0040 /* Scrambler sync error */
192 1.1 thorpej #define BRGPHY_IMR_RRS_CHG 0x0020 /* Remote RX status change */
193 1.1 thorpej #define BRGPHY_IMR_LRS_CHG 0x0010 /* Local RX status change */
194 1.1 thorpej #define BRGPHY_IMR_DUP_CHG 0x0008 /* Duplex mode change */
195 1.1 thorpej #define BRGPHY_IMR_LSP_CHG 0x0004 /* Link speed changed */
196 1.1 thorpej #define BRGPHY_IMR_LNK_CHG 0x0002 /* Link status change */
197 1.8 msaitoh #define BRGPHY_IMR_CRCERR 0x0001 /* CRC error */
198 1.1 thorpej
199 1.4 msaitoh /*******************************************************/
200 1.4 msaitoh /* Begin: PHY register values for the 5706 PHY */
201 1.4 msaitoh /*******************************************************/
202 1.4 msaitoh
203 1.4 msaitoh /*
204 1.4 msaitoh * Shadow register 0x1C, bit 15 is write enable,
205 1.4 msaitoh * bits 14-10 select function (0x00 to 0x1F).
206 1.4 msaitoh */
207 1.4 msaitoh #define BRGPHY_MII_SHADOW_1C 0x1C
208 1.4 msaitoh #define BRGPHY_SHADOW_1C_WRITE_EN 0x8000
209 1.4 msaitoh #define BRGPHY_SHADOW_1C_SELECT_MASK 0x7C00
210 1.4 msaitoh
211 1.4 msaitoh /* Shadow 0x1C Mode Control Register (select value 0x1F) */
212 1.4 msaitoh #define BRGPHY_SHADOW_1C_MODE_CTRL (0x1F << 10)
213 1.4 msaitoh /* When set, Regs 0-0x0F are 1000X, else 1000T */
214 1.4 msaitoh #define BRGPHY_SHADOW_1C_ENA_1000X 0x0001
215 1.4 msaitoh
216 1.4 msaitoh #define BRGPHY_TEST1 0x1E
217 1.4 msaitoh #define BRGPHY_TEST1_TRIM_EN 0x0010
218 1.4 msaitoh #define BRGPHY_TEST1_CRC_EN 0x8000
219 1.4 msaitoh
220 1.4 msaitoh #define BRGPHY_MII_TEST2 0x1F
221 1.4 msaitoh
222 1.4 msaitoh /*******************************************************/
223 1.4 msaitoh /* End: PHY register values for the 5706 PHY */
224 1.4 msaitoh /*******************************************************/
225 1.4 msaitoh
226 1.5 jym /*******************************************************/
227 1.5 jym /* Begin: PHY register values for the 5708S SerDes PHY */
228 1.5 jym /*******************************************************/
229 1.5 jym
230 1.5 jym #define BRGPHY_5708S_BMCR_2500 0x20
231 1.5 jym
232 1.5 jym /* Autoneg Next Page Transmit 1 Regiser */
233 1.5 jym #define BRGPHY_5708S_ANEG_NXT_PG_XMIT1 0x0B
234 1.5 jym #define BRGPHY_5708S_ANEG_NXT_PG_XMIT1_25G 0x0001
235 1.5 jym
236 1.5 jym /* Use the BLOCK_ADDR register to select the page for registers 0x10 to 0x1E */
237 1.5 jym #define BRGPHY_5708S_BLOCK_ADDR 0x1f
238 1.5 jym #define BRGPHY_5708S_DIG_PG0 0x0000
239 1.5 jym #define BRGPHY_5708S_DIG3_PG2 0x0002
240 1.5 jym #define BRGPHY_5708S_TX_MISC_PG5 0x0005
241 1.5 jym
242 1.5 jym /* 5708S SerDes "Digital" Registers (page 0) */
243 1.5 jym #define BRGPHY_5708S_PG0_1000X_CTL1 0x10
244 1.5 jym #define BRGPHY_5708S_PG0_1000X_CTL1_FIBER_MODE 0x0001
245 1.5 jym #define BRGPHY_5708S_PG0_1000X_CTL1_AUTODET_EN 0x0010
246 1.5 jym
247 1.9 msaitoh #define BRGPHY_5708S_PG0_1000X_CTL2 0x11
248 1.9 msaitoh #define BRGPHY_5708S_PG0_1000X_CTL2_PAR_DET_EN 0x0001
249 1.9 msaitoh
250 1.5 jym #define BRGPHY_5708S_PG0_1000X_STAT1 0x14
251 1.5 jym #define BRGPHY_5708S_PG0_1000X_STAT1_SGMII 0x0001
252 1.5 jym #define BRGPHY_5708S_PG0_1000X_STAT1_LINK 0x0002
253 1.5 jym #define BRGPHY_5708S_PG0_1000X_STAT1_FDX 0x0004
254 1.5 jym #define BRGPHY_5708S_PG0_1000X_STAT1_SPEED_MASK 0x0018
255 1.5 jym #define BRGPHY_5708S_PG0_1000X_STAT1_SPEED_10 (0x0 << 3)
256 1.5 jym #define BRGPHY_5708S_PG0_1000X_STAT1_SPEED_100 (0x1 << 3)
257 1.5 jym #define BRGPHY_5708S_PG0_1000X_STAT1_SPEED_1G (0x2 << 3)
258 1.5 jym #define BRGPHY_5708S_PG0_1000X_STAT1_SPEED_25G (0x3 << 3)
259 1.9 msaitoh #define BRGPHY_5708S_PG0_1000X_STAT1_TX_PAUSE 0x0020
260 1.9 msaitoh #define BRGPHY_5708S_PG0_1000X_STAT1_RX_PAUSE 0x0040
261 1.5 jym
262 1.5 jym /* 5708S SerDes "Digital 3" Registers (page 2) */
263 1.5 jym #define BRGPHY_5708S_PG2_DIGCTL_3_0 0x10
264 1.5 jym #define BRGPHY_5708S_PG2_DIGCTL_3_0_USE_IEEE 0x0001
265 1.5 jym
266 1.5 jym /* 5708S SerDes "TX Misc" Registers (page 5) */
267 1.5 jym #define BRGPHY_5708S_PG5_2500STATUS1 0x10
268 1.5 jym
269 1.5 jym #define BRGPHY_5708S_PG5_TXACTL1 0x15
270 1.5 jym #define BRGPHY_5708S_PG5_TXACTL1_VCM 0x30
271 1.5 jym
272 1.5 jym #define BRGPHY_5708S_PG5_TXACTL3 0x17
273 1.5 jym
274 1.5 jym /*******************************************************/
275 1.5 jym /* End: PHY register values for the 5708S SerDes PHY */
276 1.5 jym /*******************************************************/
277 1.5 jym
278 1.5 jym /*******************************************************/
279 1.5 jym /* Begin: PHY register values for the 5709S SerDes PHY */
280 1.5 jym /*******************************************************/
281 1.5 jym
282 1.5 jym /* 5709S SerDes "General Purpose Status" Registers */
283 1.5 jym #define BRGPHY_BLOCK_ADDR_GP_STATUS 0x8120
284 1.5 jym #define BRGPHY_GP_STATUS_TOP_ANEG_STATUS 0x1B
285 1.5 jym #define BRGPHY_GP_STATUS_TOP_ANEG_SPEED_MASK 0x3F00
286 1.5 jym #define BRGPHY_GP_STATUS_TOP_ANEG_SPEED_10 0x0000
287 1.5 jym #define BRGPHY_GP_STATUS_TOP_ANEG_SPEED_100 0x0100
288 1.5 jym #define BRGPHY_GP_STATUS_TOP_ANEG_SPEED_1G 0x0200
289 1.5 jym #define BRGPHY_GP_STATUS_TOP_ANEG_SPEED_25G 0x0300
290 1.5 jym #define BRGPHY_GP_STATUS_TOP_ANEG_SPEED_1GKX 0x0D00
291 1.5 jym #define BRGPHY_GP_STATUS_TOP_ANEG_FDX 0x0008
292 1.5 jym #define BRGPHY_GP_STATUS_TOP_ANEG_LINK_UP 0x0004
293 1.5 jym #define BRGPHY_GP_STATUS_TOP_ANEG_CL73_COMP 0x0001
294 1.5 jym
295 1.5 jym /* 5709S SerDes "SerDes Digital" Registers */
296 1.5 jym #define BRGPHY_BLOCK_ADDR_SERDES_DIG 0x8300
297 1.5 jym #define BRGPHY_SERDES_DIG_1000X_CTL1 0x0010
298 1.5 jym #define BRGPHY_SD_DIG_1000X_CTL1_AUTODET 0x0010
299 1.5 jym #define BRGPHY_SD_DIG_1000X_CTL1_FIBER 0x0001
300 1.5 jym
301 1.5 jym /* 5709S SerDes "Over 1G" Registers */
302 1.5 jym #define BRGPHY_BLOCK_ADDR_OVER_1G 0x8320
303 1.5 jym #define BRGPHY_OVER_1G_UNFORMAT_PG1 0x19
304 1.5 jym
305 1.5 jym /* 5709S SerDes "Multi-Rate Backplane Ethernet" Registers */
306 1.5 jym #define BRGPHY_BLOCK_ADDR_MRBE 0x8350
307 1.5 jym #define BRGPHY_MRBE_MSG_PG5_NP 0x10
308 1.5 jym #define BRGPHY_MRBE_MSG_PG5_NP_MBRE 0x0001
309 1.9 msaitoh #define BRGPHY_MRBE_MSG_PG5_NP_T2 0x0002
310 1.5 jym
311 1.5 jym /* 5709S SerDes "IEEE Clause 73 User B0" Registers */
312 1.5 jym #define BRGPHY_BLOCK_ADDR_CL73_USER_B0 0x8370
313 1.5 jym #define BRGPHY_CL73_USER_B0_MBRE_CTL1 0x12
314 1.5 jym #define BRGPHY_CL73_USER_B0_MBRE_CTL1_NP_AFT_BP 0x2000
315 1.5 jym #define BRGPHY_CL73_USER_B0_MBRE_CTL1_STA_MGR 0x4000
316 1.5 jym #define BRGPHY_CL73_USER_B0_MBRE_CTL1_ANEG 0x8000
317 1.5 jym
318 1.5 jym /* 5709S SerDes "IEEE Clause 73 User B0" Registers */
319 1.5 jym #define BRGPHY_BLOCK_ADDR_ADDR_EXT 0xFFD0
320 1.5 jym
321 1.5 jym /* 5709S SerDes "Combo IEEE 0" Registers */
322 1.5 jym #define BRGPHY_BLOCK_ADDR_COMBO_IEEE0 0xFFE0
323 1.5 jym
324 1.5 jym #define BRGPHY_ADDR_EXT 0x1E
325 1.5 jym #define BRGPHY_BLOCK_ADDR 0x1F
326 1.5 jym
327 1.5 jym #define BRGPHY_ADDR_EXT_AN_MMD 0x3800
328 1.5 jym
329 1.5 jym /*******************************************************/
330 1.5 jym /* End: PHY register values for the 5709S SerDes PHY */
331 1.5 jym /*******************************************************/
332 1.5 jym
333 1.1 thorpej #define BRGPHY_INTRS \
334 1.1 thorpej ~(BRGPHY_IMR_LNK_CHG|BRGPHY_IMR_LSP_CHG|BRGPHY_IMR_DUP_CHG)
335 1.1 thorpej
336 1.1 thorpej #endif /* _DEV_BRGPHY_MIIREG_H_ */
337