Home | History | Annotate | Line # | Download | only in mii
igphy.c revision 1.24
      1  1.24     pooka /*	$NetBSD: igphy.c,v 1.24 2015/08/24 23:55:04 pooka Exp $	*/
      2   1.1      fvdl 
      3   1.1      fvdl /*
      4   1.1      fvdl  * The Intel copyright applies to the analog register setup, and the
      5   1.1      fvdl  * (currently disabled) SmartSpeed workaround code.
      6   1.1      fvdl  */
      7   1.1      fvdl 
      8   1.1      fvdl /*******************************************************************************
      9   1.1      fvdl 
     10   1.1      fvdl   Copyright (c) 2001-2003, Intel Corporation
     11   1.1      fvdl   All rights reserved.
     12   1.1      fvdl 
     13   1.1      fvdl   Redistribution and use in source and binary forms, with or without
     14   1.1      fvdl   modification, are permitted provided that the following conditions are met:
     15   1.1      fvdl 
     16   1.1      fvdl    1. Redistributions of source code must retain the above copyright notice,
     17   1.1      fvdl       this list of conditions and the following disclaimer.
     18   1.1      fvdl 
     19   1.1      fvdl    2. Redistributions in binary form must reproduce the above copyright
     20   1.1      fvdl       notice, this list of conditions and the following disclaimer in the
     21   1.1      fvdl       documentation and/or other materials provided with the distribution.
     22   1.1      fvdl 
     23   1.1      fvdl    3. Neither the name of the Intel Corporation nor the names of its
     24   1.1      fvdl       contributors may be used to endorse or promote products derived from
     25   1.1      fvdl       this software without specific prior written permission.
     26   1.1      fvdl 
     27   1.1      fvdl   THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
     28   1.1      fvdl   AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     29   1.1      fvdl   IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     30   1.1      fvdl   ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
     31   1.1      fvdl   LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     32   1.1      fvdl   CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     33   1.1      fvdl   SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     34   1.1      fvdl   INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     35   1.1      fvdl   CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     36   1.1      fvdl   ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     37   1.1      fvdl   POSSIBILITY OF SUCH DAMAGE.
     38   1.1      fvdl 
     39   1.1      fvdl *******************************************************************************/
     40   1.1      fvdl 
     41   1.1      fvdl 
     42   1.1      fvdl /*-
     43   1.1      fvdl  * Copyright (c) 1998, 1999, 2000, 2003 The NetBSD Foundation, Inc.
     44   1.1      fvdl  * All rights reserved.
     45   1.1      fvdl  *
     46   1.1      fvdl  * This code is derived from software contributed to The NetBSD Foundation
     47   1.1      fvdl  * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
     48   1.1      fvdl  * NASA Ames Research Center, and by Frank van der Linden.
     49   1.1      fvdl  *
     50   1.1      fvdl  * Redistribution and use in source and binary forms, with or without
     51   1.1      fvdl  * modification, are permitted provided that the following conditions
     52   1.1      fvdl  * are met:
     53   1.1      fvdl  * 1. Redistributions of source code must retain the above copyright
     54   1.1      fvdl  *    notice, this list of conditions and the following disclaimer.
     55   1.1      fvdl  * 2. Redistributions in binary form must reproduce the above copyright
     56   1.1      fvdl  *    notice, this list of conditions and the following disclaimer in the
     57   1.1      fvdl  *    documentation and/or other materials provided with the distribution.
     58   1.1      fvdl  *
     59   1.1      fvdl  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     60   1.1      fvdl  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     61   1.1      fvdl  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     62   1.1      fvdl  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     63   1.1      fvdl  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     64   1.1      fvdl  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     65   1.1      fvdl  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     66   1.1      fvdl  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     67   1.1      fvdl  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     68   1.1      fvdl  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     69   1.1      fvdl  * POSSIBILITY OF SUCH DAMAGE.
     70   1.1      fvdl  */
     71   1.1      fvdl 
     72   1.1      fvdl #include <sys/cdefs.h>
     73  1.24     pooka __KERNEL_RCSID(0, "$NetBSD: igphy.c,v 1.24 2015/08/24 23:55:04 pooka Exp $");
     74   1.1      fvdl 
     75  1.24     pooka #ifdef _KERNEL_OPT
     76   1.1      fvdl #include "opt_mii.h"
     77  1.24     pooka #endif
     78   1.1      fvdl 
     79   1.1      fvdl #include <sys/param.h>
     80   1.1      fvdl #include <sys/systm.h>
     81   1.1      fvdl #include <sys/kernel.h>
     82   1.1      fvdl #include <sys/device.h>
     83   1.1      fvdl #include <sys/socket.h>
     84   1.1      fvdl #include <sys/errno.h>
     85   1.1      fvdl 
     86   1.1      fvdl #include <net/if.h>
     87   1.1      fvdl #include <net/if_media.h>
     88   1.1      fvdl 
     89   1.1      fvdl #include <dev/mii/mii.h>
     90   1.1      fvdl #include <dev/mii/miivar.h>
     91   1.1      fvdl #include <dev/mii/miidevs.h>
     92   1.1      fvdl #include <dev/mii/igphyreg.h>
     93  1.21   msaitoh #include <dev/mii/igphyvar.h>
     94  1.19   msaitoh #include <dev/pci/if_wmvar.h>
     95   1.1      fvdl 
     96   1.1      fvdl static void igphy_reset(struct mii_softc *);
     97   1.1      fvdl static void igphy_load_dspcode(struct mii_softc *);
     98  1.20   msaitoh static void igphy_load_dspcode_igp3(struct mii_softc *);
     99   1.1      fvdl static void igphy_smartspeed_workaround(struct mii_softc *sc);
    100   1.1      fvdl 
    101  1.16   xtraeme static int	igphymatch(device_t, cfdata_t, void *);
    102  1.16   xtraeme static void	igphyattach(device_t, device_t, void *);
    103   1.1      fvdl 
    104  1.16   xtraeme CFATTACH_DECL_NEW(igphy, sizeof(struct igphy_softc),
    105   1.1      fvdl     igphymatch, igphyattach, mii_phy_detach, mii_phy_activate);
    106   1.1      fvdl 
    107   1.4   thorpej static int	igphy_service(struct mii_softc *, struct mii_data *, int);
    108   1.4   thorpej static void	igphy_status(struct mii_softc *);
    109   1.1      fvdl 
    110   1.4   thorpej static const struct mii_phy_funcs igphy_funcs = {
    111   1.1      fvdl 	igphy_service, igphy_status, igphy_reset,
    112   1.1      fvdl };
    113   1.1      fvdl 
    114   1.4   thorpej static const struct mii_phydesc igphys[] = {
    115   1.1      fvdl 	{ MII_OUI_yyINTEL,		MII_MODEL_yyINTEL_IGP01E1000,
    116   1.1      fvdl 	  MII_STR_yyINTEL_IGP01E1000 },
    117   1.1      fvdl 
    118  1.19   msaitoh 	{ MII_OUI_yyINTEL,		MII_MODEL_yyINTEL_I82566,
    119  1.19   msaitoh 	  MII_STR_yyINTEL_I82566 },
    120  1.19   msaitoh 
    121   1.1      fvdl 	{0,				0,
    122   1.1      fvdl 	 NULL },
    123   1.1      fvdl };
    124   1.1      fvdl 
    125   1.4   thorpej static int
    126  1.16   xtraeme igphymatch(device_t parent, cfdata_t match, void *aux)
    127   1.1      fvdl {
    128   1.1      fvdl 	struct mii_attach_args *ma = aux;
    129   1.1      fvdl 
    130   1.1      fvdl 	if (mii_phy_match(ma, igphys) != NULL)
    131   1.1      fvdl 		return 10;
    132   1.1      fvdl 
    133   1.1      fvdl 	return 0;
    134   1.1      fvdl }
    135   1.1      fvdl 
    136   1.4   thorpej static void
    137  1.16   xtraeme igphyattach(device_t parent, device_t self, void *aux)
    138   1.1      fvdl {
    139   1.7   thorpej 	struct mii_softc *sc = device_private(self);
    140   1.1      fvdl 	struct mii_attach_args *ma = aux;
    141   1.1      fvdl 	struct mii_data *mii = ma->mii_data;
    142   1.1      fvdl 	const struct mii_phydesc *mpd;
    143  1.19   msaitoh 	struct igphy_softc *igsc = (struct igphy_softc *) sc;
    144  1.19   msaitoh 	prop_dictionary_t dict;
    145   1.1      fvdl 
    146   1.1      fvdl 	mpd = mii_phy_match(ma, igphys);
    147   1.1      fvdl 	aprint_naive(": Media interface\n");
    148   1.1      fvdl 	aprint_normal(": %s, rev. %d\n", mpd->mpd_name, MII_REV(ma->mii_id2));
    149   1.1      fvdl 
    150  1.19   msaitoh 	dict = device_properties(parent);
    151  1.19   msaitoh 	if (!prop_dictionary_get_uint32(dict, "mactype", &igsc->sc_mactype))
    152  1.19   msaitoh 		aprint_error("WARNING! Failed to get mactype\n");
    153  1.20   msaitoh 	if (!prop_dictionary_get_uint32(dict, "macflags", &igsc->sc_macflags))
    154  1.20   msaitoh 		aprint_error("WARNING! Failed to get macflags\n");
    155  1.19   msaitoh 
    156  1.16   xtraeme 	sc->mii_dev = self;
    157   1.1      fvdl 	sc->mii_inst = mii->mii_instance;
    158   1.1      fvdl 	sc->mii_phy = ma->mii_phyno;
    159   1.1      fvdl 	sc->mii_funcs = &igphy_funcs;
    160   1.1      fvdl 	sc->mii_pdata = mii;
    161   1.1      fvdl 	sc->mii_flags = ma->mii_flags;
    162  1.10  christos 	sc->mii_anegticks = MII_ANEGTICKS_GIGE;
    163   1.1      fvdl 
    164   1.1      fvdl 	PHY_RESET(sc);
    165   1.1      fvdl 
    166   1.1      fvdl 	sc->mii_capabilities =
    167   1.1      fvdl 	    PHY_READ(sc, MII_BMSR) & ma->mii_capmask;
    168   1.1      fvdl 	if (sc->mii_capabilities & BMSR_EXTSTAT)
    169   1.1      fvdl 		sc->mii_extcapabilities = PHY_READ(sc, MII_EXTSR);
    170  1.16   xtraeme 	aprint_normal_dev(self, "");
    171   1.1      fvdl 	if ((sc->mii_capabilities & BMSR_MEDIAMASK) == 0 &&
    172   1.1      fvdl 	    (sc->mii_extcapabilities & EXTSR_MEDIAMASK) == 0)
    173   1.1      fvdl 		aprint_error("no media present");
    174   1.1      fvdl 	else
    175   1.1      fvdl 		mii_phy_add_media(sc);
    176   1.1      fvdl 	aprint_normal("\n");
    177   1.1      fvdl }
    178   1.1      fvdl 
    179  1.20   msaitoh typedef struct {
    180  1.20   msaitoh 	int reg;
    181  1.20   msaitoh 	uint16_t val;
    182  1.20   msaitoh } dspcode;
    183  1.20   msaitoh 
    184  1.20   msaitoh static const dspcode igp1code[] = {
    185  1.20   msaitoh 	{ 0x1f95, 0x0001 },
    186  1.20   msaitoh 	{ 0x1f71, 0xbd21 },
    187  1.20   msaitoh 	{ 0x1f79, 0x0018 },
    188  1.20   msaitoh 	{ 0x1f30, 0x1600 },
    189  1.20   msaitoh 	{ 0x1f31, 0x0014 },
    190  1.20   msaitoh 	{ 0x1f32, 0x161c },
    191  1.20   msaitoh 	{ 0x1f94, 0x0003 },
    192  1.20   msaitoh 	{ 0x1f96, 0x003f },
    193  1.20   msaitoh 	{ 0x2010, 0x0008 },
    194  1.20   msaitoh 	{ 0, 0 },
    195  1.20   msaitoh };
    196  1.20   msaitoh 
    197  1.20   msaitoh static const dspcode igp1code_r2[] = {
    198  1.20   msaitoh 	{ 0x1f73, 0x0099 },
    199  1.20   msaitoh 	{ 0, 0 },
    200  1.20   msaitoh };
    201  1.20   msaitoh 
    202  1.20   msaitoh static const dspcode igp3code[] = {
    203  1.20   msaitoh 	{ 0x2f5b, 0x9018},
    204  1.20   msaitoh 	{ 0x2f52, 0x0000},
    205  1.20   msaitoh 	{ 0x2fb1, 0x8b24},
    206  1.20   msaitoh 	{ 0x2fb2, 0xf8f0},
    207  1.20   msaitoh 	{ 0x2010, 0x10b0},
    208  1.20   msaitoh 	{ 0x2011, 0x0000},
    209  1.20   msaitoh 	{ 0x20dd, 0x249a},
    210  1.20   msaitoh 	{ 0x20de, 0x00d3},
    211  1.20   msaitoh 	{ 0x28b4, 0x04ce},
    212  1.20   msaitoh 	{ 0x2f70, 0x29e4},
    213  1.20   msaitoh 	{ 0x0000, 0x0140},
    214  1.20   msaitoh 	{ 0x1f30, 0x1606},
    215  1.20   msaitoh 	{ 0x1f31, 0xb814},
    216  1.20   msaitoh 	{ 0x1f35, 0x002a},
    217  1.20   msaitoh 	{ 0x1f3e, 0x0067},
    218  1.20   msaitoh 	{ 0x1f54, 0x0065},
    219  1.20   msaitoh 	{ 0x1f55, 0x002a},
    220  1.20   msaitoh 	{ 0x1f56, 0x002a},
    221  1.20   msaitoh 	{ 0x1f72, 0x3fb0},
    222  1.20   msaitoh 	{ 0x1f76, 0xc0ff},
    223  1.20   msaitoh 	{ 0x1f77, 0x1dec},
    224  1.20   msaitoh 	{ 0x1f78, 0xf9ef},
    225  1.20   msaitoh 	{ 0x1f79, 0x0210},
    226  1.20   msaitoh 	{ 0x1895, 0x0003},
    227  1.20   msaitoh 	{ 0x1796, 0x0008},
    228  1.20   msaitoh 	{ 0x1798, 0xd008},
    229  1.20   msaitoh 	{ 0x1898, 0xd918},
    230  1.20   msaitoh 	{ 0x187a, 0x0800},
    231  1.20   msaitoh 	{ 0x0019, 0x008d},
    232  1.20   msaitoh 	{ 0x001b, 0x2080},
    233  1.20   msaitoh 	{ 0x0014, 0x0045},
    234  1.20   msaitoh 	{ 0x0000, 0x1340},
    235  1.20   msaitoh 	{ 0, 0 },
    236  1.20   msaitoh };
    237  1.20   msaitoh 
    238  1.20   msaitoh /* DSP patch for igp1 and igp2 */
    239   1.1      fvdl static void
    240   1.1      fvdl igphy_load_dspcode(struct mii_softc *sc)
    241   1.1      fvdl {
    242  1.19   msaitoh 	struct igphy_softc *igsc = (struct igphy_softc *) sc;
    243  1.20   msaitoh 	const dspcode *code;
    244  1.20   msaitoh 	uint16_t reg;
    245   1.1      fvdl 	int i;
    246   1.1      fvdl 
    247  1.19   msaitoh 	/* This workaround is only for 82541 and 82547 */
    248  1.19   msaitoh 	switch (igsc->sc_mactype) {
    249  1.19   msaitoh 	case WM_T_82541:
    250  1.19   msaitoh 	case WM_T_82547:
    251  1.20   msaitoh 		code = igp1code;
    252  1.20   msaitoh 		break;
    253  1.19   msaitoh 	case WM_T_82541_2:
    254  1.19   msaitoh 	case WM_T_82547_2:
    255  1.20   msaitoh 		code = igp1code_r2;
    256  1.19   msaitoh 		break;
    257  1.19   msaitoh 	default:
    258  1.20   msaitoh 		return;	/* byebye */
    259  1.19   msaitoh 	}
    260  1.19   msaitoh 
    261  1.20   msaitoh 	/* Delay after phy reset to enable NVM configuration to load */
    262  1.20   msaitoh 	delay(20000);
    263  1.20   msaitoh 
    264  1.20   msaitoh 	/*
    265  1.20   msaitoh 	 * Save off the current value of register 0x2F5B to be restored at
    266  1.20   msaitoh 	 * the end of this routine.
    267  1.20   msaitoh 	 */
    268  1.20   msaitoh 	reg = IGPHY_READ(sc, 0x2f5b);
    269  1.20   msaitoh 
    270  1.20   msaitoh 	/* Disabled the PHY transmitter */
    271  1.20   msaitoh 	IGPHY_WRITE(sc, 0x2f5b, 0x0003);
    272  1.20   msaitoh 
    273  1.20   msaitoh 	delay(20000);
    274   1.1      fvdl 
    275   1.1      fvdl 	PHY_WRITE(sc, MII_IGPHY_PAGE_SELECT, 0x0000);
    276   1.1      fvdl 	PHY_WRITE(sc, 0x0000, 0x0140);
    277   1.1      fvdl 
    278  1.20   msaitoh 	delay(5000);
    279   1.1      fvdl 
    280  1.20   msaitoh 	for (i = 0; !((code[i].reg == 0) && (code[i].val == 0)); i++)
    281  1.20   msaitoh 		IGPHY_WRITE(sc, code[i].reg, code[i].val);
    282   1.1      fvdl 
    283  1.22   msaitoh 	PHY_WRITE(sc, MII_IGPHY_PAGE_SELECT, 0x0000);
    284   1.1      fvdl 	PHY_WRITE(sc, 0x0000, 0x3300);
    285  1.20   msaitoh 
    286  1.20   msaitoh 	delay(20000);
    287  1.20   msaitoh 
    288  1.20   msaitoh 	/* Now enable the transmitter */
    289  1.20   msaitoh 	IGPHY_WRITE(sc, 0x2f5b, reg);
    290  1.20   msaitoh }
    291  1.20   msaitoh 
    292  1.20   msaitoh static void
    293  1.20   msaitoh igphy_load_dspcode_igp3(struct mii_softc *sc)
    294  1.20   msaitoh {
    295  1.20   msaitoh 	const dspcode *code = igp3code;
    296  1.20   msaitoh 	int i;
    297  1.20   msaitoh 
    298  1.20   msaitoh 	for (i = 0; !((code[i].reg == 0) && (code[i].val == 0)); i++)
    299  1.20   msaitoh 		IGPHY_WRITE(sc, code[i].reg, code[i].val);
    300   1.1      fvdl }
    301   1.1      fvdl 
    302   1.1      fvdl static void
    303   1.1      fvdl igphy_reset(struct mii_softc *sc)
    304   1.1      fvdl {
    305  1.19   msaitoh 	struct igphy_softc *igsc = (struct igphy_softc *) sc;
    306   1.1      fvdl 	uint16_t fused, fine, coarse;
    307   1.1      fvdl 
    308   1.1      fvdl 	mii_phy_reset(sc);
    309  1.20   msaitoh 	delay(150);
    310  1.20   msaitoh 
    311  1.20   msaitoh 	switch (igsc->sc_mactype) {
    312  1.20   msaitoh 	case WM_T_82541:
    313  1.20   msaitoh 	case WM_T_82547:
    314  1.20   msaitoh 	case WM_T_82541_2:
    315  1.20   msaitoh 	case WM_T_82547_2:
    316  1.20   msaitoh 		igphy_load_dspcode(sc);
    317  1.20   msaitoh 		break;
    318  1.20   msaitoh 	case WM_T_ICH8:
    319  1.20   msaitoh 	case WM_T_ICH9:
    320  1.20   msaitoh 		if ((igsc->sc_macflags & WM_F_EEPROM_INVALID) != 0)
    321  1.20   msaitoh 			igphy_load_dspcode_igp3(sc);
    322  1.20   msaitoh 		break;
    323  1.20   msaitoh 	default:	/* Not for ICH10, PCH and 8257[12] */
    324  1.20   msaitoh 		break;
    325  1.20   msaitoh 	}
    326   1.1      fvdl 
    327  1.19   msaitoh 	if (igsc->sc_mactype == WM_T_82547) {
    328  1.19   msaitoh 		fused = IGPHY_READ(sc, MII_IGPHY_ANALOG_SPARE_FUSE_STATUS);
    329  1.19   msaitoh 		if ((fused & ANALOG_SPARE_FUSE_ENABLED) == 0) {
    330  1.19   msaitoh 			fused = IGPHY_READ(sc, MII_IGPHY_ANALOG_FUSE_STATUS);
    331  1.19   msaitoh 
    332  1.19   msaitoh 			fine = fused & ANALOG_FUSE_FINE_MASK;
    333  1.19   msaitoh 			coarse = fused & ANALOG_FUSE_COARSE_MASK;
    334  1.19   msaitoh 
    335  1.19   msaitoh 			if (coarse > ANALOG_FUSE_COARSE_THRESH) {
    336  1.19   msaitoh 				coarse -= ANALOG_FUSE_COARSE_10;
    337  1.19   msaitoh 				fine -= ANALOG_FUSE_FINE_1;
    338  1.19   msaitoh 			} else if (coarse == ANALOG_FUSE_COARSE_THRESH)
    339  1.19   msaitoh 				fine -= ANALOG_FUSE_FINE_10;
    340  1.19   msaitoh 
    341  1.19   msaitoh 			fused = (fused & ANALOG_FUSE_POLY_MASK) |
    342  1.19   msaitoh 			    (fine & ANALOG_FUSE_FINE_MASK) |
    343  1.19   msaitoh 			    (coarse & ANALOG_FUSE_COARSE_MASK);
    344  1.19   msaitoh 
    345  1.19   msaitoh 			IGPHY_WRITE(sc, MII_IGPHY_ANALOG_FUSE_CONTROL, fused);
    346  1.19   msaitoh 			IGPHY_WRITE(sc, MII_IGPHY_ANALOG_FUSE_BYPASS,
    347  1.19   msaitoh 			    ANALOG_FUSE_ENABLE_SW_CONTROL);
    348  1.19   msaitoh 		}
    349   1.1      fvdl 	}
    350  1.20   msaitoh 	PHY_WRITE(sc, MII_IGPHY_PAGE_SELECT, 0x0000);
    351   1.1      fvdl }
    352   1.1      fvdl 
    353   1.1      fvdl 
    354   1.4   thorpej static int
    355   1.1      fvdl igphy_service(struct mii_softc *sc, struct mii_data *mii, int cmd)
    356   1.1      fvdl {
    357   1.1      fvdl 	struct ifmedia_entry *ife = mii->mii_media.ifm_cur;
    358   1.1      fvdl 	uint16_t reg;
    359   1.1      fvdl 
    360   1.1      fvdl 	switch (cmd) {
    361   1.1      fvdl 	case MII_POLLSTAT:
    362   1.1      fvdl 		/*
    363   1.1      fvdl 		 * If we're not polling our PHY instance, just return.
    364   1.1      fvdl 		 */
    365   1.1      fvdl 		if (IFM_INST(ife->ifm_media) != sc->mii_inst)
    366   1.1      fvdl 			return (0);
    367   1.1      fvdl 		break;
    368   1.1      fvdl 
    369   1.1      fvdl 	case MII_MEDIACHG:
    370   1.1      fvdl 		/*
    371   1.1      fvdl 		 * If the media indicates a different PHY instance,
    372   1.1      fvdl 		 * isolate ourselves.
    373   1.1      fvdl 		 */
    374   1.1      fvdl 		if (IFM_INST(ife->ifm_media) != sc->mii_inst) {
    375   1.1      fvdl 			reg = PHY_READ(sc, MII_BMCR);
    376   1.1      fvdl 			PHY_WRITE(sc, MII_BMCR, reg | BMCR_ISO);
    377   1.1      fvdl 			return (0);
    378   1.1      fvdl 		}
    379   1.1      fvdl 
    380   1.1      fvdl 		/*
    381   1.1      fvdl 		 * If the interface is not up, don't do anything.
    382   1.1      fvdl 		 */
    383   1.1      fvdl 		if ((mii->mii_ifp->if_flags & IFF_UP) == 0)
    384   1.1      fvdl 			break;
    385   1.1      fvdl 
    386  1.11   msaitoh 		reg = PHY_READ(sc, MII_IGPHY_PORT_CTRL);
    387  1.11   msaitoh 		if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO) {
    388  1.11   msaitoh 			reg |= PSCR_AUTO_MDIX;
    389  1.11   msaitoh 			reg &= ~PSCR_FORCE_MDI_MDIX;
    390  1.11   msaitoh 			PHY_WRITE(sc, MII_IGPHY_PORT_CTRL, reg);
    391  1.11   msaitoh 		} else {
    392  1.11   msaitoh 			reg &= ~(PSCR_AUTO_MDIX | PSCR_FORCE_MDI_MDIX);
    393  1.11   msaitoh 			PHY_WRITE(sc, MII_IGPHY_PORT_CTRL, reg);
    394  1.11   msaitoh 		}
    395  1.11   msaitoh 
    396   1.1      fvdl 		mii_phy_setmedia(sc);
    397   1.1      fvdl 		break;
    398   1.1      fvdl 
    399   1.1      fvdl 	case MII_TICK:
    400   1.1      fvdl 		/*
    401   1.1      fvdl 		 * If we're not currently selected, just return.
    402   1.1      fvdl 		 */
    403   1.1      fvdl 		if (IFM_INST(ife->ifm_media) != sc->mii_inst)
    404   1.1      fvdl 			return (0);
    405   1.1      fvdl 
    406   1.1      fvdl 		igphy_smartspeed_workaround(sc);
    407   1.1      fvdl 
    408   1.1      fvdl 		if (mii_phy_tick(sc) == EJUSTRETURN)
    409   1.1      fvdl 			return (0);
    410   1.1      fvdl 		break;
    411   1.1      fvdl 
    412   1.1      fvdl 	case MII_DOWN:
    413   1.1      fvdl 		mii_phy_down(sc);
    414   1.1      fvdl 		return (0);
    415   1.1      fvdl 	}
    416   1.1      fvdl 
    417   1.1      fvdl 	/* Update the media status. */
    418   1.1      fvdl 	mii_phy_status(sc);
    419   1.1      fvdl 
    420   1.1      fvdl 	/* Callback if something changed. */
    421   1.1      fvdl 	mii_phy_update(sc, cmd);
    422   1.1      fvdl 	return (0);
    423   1.1      fvdl }
    424   1.1      fvdl 
    425   1.1      fvdl 
    426   1.4   thorpej static void
    427   1.1      fvdl igphy_status(struct mii_softc *sc)
    428   1.1      fvdl {
    429   1.1      fvdl 	struct mii_data *mii = sc->mii_pdata;
    430   1.1      fvdl 	struct ifmedia_entry *ife = mii->mii_media.ifm_cur;
    431   1.1      fvdl 	uint16_t bmcr, pssr, gtsr, bmsr;
    432   1.1      fvdl 
    433   1.1      fvdl 	mii->mii_media_status = IFM_AVALID;
    434   1.1      fvdl 	mii->mii_media_active = IFM_ETHER;
    435   1.1      fvdl 
    436   1.1      fvdl 	pssr = PHY_READ(sc, MII_IGPHY_PORT_STATUS);
    437   1.1      fvdl 
    438   1.1      fvdl 	if (pssr & PSSR_LINK_UP)
    439   1.1      fvdl 		mii->mii_media_status |= IFM_ACTIVE;
    440   1.1      fvdl 
    441   1.1      fvdl 	bmcr = PHY_READ(sc, MII_BMCR);
    442   1.1      fvdl 	if (bmcr & BMCR_ISO) {
    443   1.1      fvdl 		mii->mii_media_active |= IFM_NONE;
    444   1.1      fvdl 		mii->mii_media_status = 0;
    445   1.1      fvdl 		return;
    446   1.1      fvdl 	}
    447   1.1      fvdl 
    448   1.1      fvdl 	if (bmcr & BMCR_LOOP)
    449   1.1      fvdl 		mii->mii_media_active |= IFM_LOOP;
    450   1.1      fvdl 
    451   1.1      fvdl 	bmsr = PHY_READ(sc, MII_BMSR) | PHY_READ(sc, MII_BMSR);
    452   1.1      fvdl 
    453   1.1      fvdl 	/*
    454   1.1      fvdl 	 * XXX can't check if the info is valid, no
    455   1.1      fvdl 	 * 'negotiation done' bit?
    456   1.1      fvdl 	 */
    457   1.1      fvdl 	if (bmcr & BMCR_AUTOEN) {
    458   1.1      fvdl 		if ((bmsr & BMSR_ACOMP) == 0) {
    459   1.1      fvdl 			mii->mii_media_active |= IFM_NONE;
    460   1.1      fvdl 			return;
    461   1.1      fvdl 		}
    462   1.1      fvdl 		switch (pssr & PSSR_SPEED_MASK) {
    463   1.1      fvdl 		case PSSR_SPEED_1000MBPS:
    464   1.1      fvdl 			mii->mii_media_active |= IFM_1000_T;
    465   1.1      fvdl 			gtsr = PHY_READ(sc, MII_100T2SR);
    466   1.1      fvdl 			if (gtsr & GTSR_MS_RES)
    467   1.1      fvdl 				mii->mii_media_active |= IFM_ETH_MASTER;
    468   1.1      fvdl 			break;
    469   1.1      fvdl 
    470   1.1      fvdl 		case PSSR_SPEED_100MBPS:
    471   1.1      fvdl 			mii->mii_media_active |= IFM_100_TX;
    472   1.1      fvdl 			break;
    473   1.1      fvdl 
    474   1.1      fvdl 		case PSSR_SPEED_10MBPS:
    475   1.1      fvdl 			mii->mii_media_active |= IFM_10_T;
    476   1.1      fvdl 			break;
    477   1.1      fvdl 
    478   1.1      fvdl 		default:
    479   1.1      fvdl 			mii->mii_media_active |= IFM_NONE;
    480   1.1      fvdl 			mii->mii_media_status = 0;
    481   1.1      fvdl 			return;
    482   1.1      fvdl 		}
    483   1.1      fvdl 
    484   1.1      fvdl 		if (pssr & PSSR_FULL_DUPLEX)
    485   1.2   thorpej 			mii->mii_media_active |=
    486   1.3   thorpej 			    IFM_FDX | mii_phy_flowstatus(sc);
    487  1.23   msaitoh 		else
    488  1.23   msaitoh 			mii->mii_media_active |= IFM_HDX;
    489   1.1      fvdl 	} else
    490   1.1      fvdl 		mii->mii_media_active = ife->ifm_media;
    491   1.1      fvdl }
    492   1.1      fvdl 
    493   1.1      fvdl static void
    494   1.1      fvdl igphy_smartspeed_workaround(struct mii_softc *sc)
    495   1.1      fvdl {
    496   1.5   thorpej 	struct igphy_softc *igsc = (struct igphy_softc *) sc;
    497   1.5   thorpej 	uint16_t reg, gtsr, gtcr;
    498   1.5   thorpej 
    499  1.19   msaitoh 	/* This workaround is only for 82541 and 82547 */
    500  1.19   msaitoh 	switch (igsc->sc_mactype) {
    501  1.19   msaitoh 	case WM_T_82541:
    502  1.19   msaitoh 	case WM_T_82541_2:
    503  1.19   msaitoh 	case WM_T_82547:
    504  1.19   msaitoh 	case WM_T_82547_2:
    505  1.19   msaitoh 		break;
    506  1.19   msaitoh 	default:
    507  1.19   msaitoh 		/* byebye */
    508  1.19   msaitoh 		return;
    509  1.19   msaitoh 	}
    510  1.19   msaitoh 
    511   1.5   thorpej 	if ((PHY_READ(sc, MII_BMCR) & BMCR_AUTOEN) == 0)
    512   1.5   thorpej 		return;
    513   1.5   thorpej 
    514   1.5   thorpej 	/* XXX Assume 1000TX-FDX is advertized if doing autonegotiation. */
    515   1.1      fvdl 
    516   1.1      fvdl 	reg = PHY_READ(sc, MII_BMSR) | PHY_READ(sc, MII_BMSR);
    517   1.5   thorpej 	if ((reg & BMSR_LINK) == 0) {
    518   1.5   thorpej 		switch (igsc->sc_smartspeed) {
    519   1.1      fvdl 		case 0:
    520   1.1      fvdl 			gtsr = PHY_READ(sc, MII_100T2SR);
    521   1.1      fvdl 			if (!(gtsr & GTSR_MAN_MS_FLT))
    522   1.1      fvdl 				break;
    523   1.1      fvdl 			gtsr = PHY_READ(sc, MII_100T2SR);
    524   1.1      fvdl 			if (gtsr & GTSR_MAN_MS_FLT) {
    525   1.1      fvdl 				gtcr = PHY_READ(sc, MII_100T2CR);
    526   1.1      fvdl 				if (gtcr & GTCR_MAN_MS) {
    527   1.1      fvdl 					gtcr &= ~GTCR_MAN_MS;
    528   1.1      fvdl 					PHY_WRITE(sc, MII_100T2CR,
    529   1.1      fvdl 					    gtcr);
    530   1.1      fvdl 				}
    531   1.1      fvdl 				mii_phy_auto(sc, 0);
    532   1.1      fvdl 			}
    533   1.1      fvdl 			break;
    534   1.1      fvdl 		case IGPHY_TICK_DOWNSHIFT:
    535   1.1      fvdl 			gtcr = PHY_READ(sc, MII_100T2CR);
    536   1.1      fvdl 			gtcr |= GTCR_MAN_MS;
    537   1.1      fvdl 			PHY_WRITE(sc, MII_100T2CR, gtcr);
    538   1.1      fvdl 			mii_phy_auto(sc, 0);
    539   1.1      fvdl 			break;
    540   1.1      fvdl 		default:
    541   1.1      fvdl 			break;
    542   1.1      fvdl 		}
    543   1.5   thorpej 		if (igsc->sc_smartspeed++ == IGPHY_TICK_MAX)
    544   1.5   thorpej 			igsc->sc_smartspeed = 0;
    545   1.5   thorpej 	} else
    546   1.5   thorpej 		igsc->sc_smartspeed = 0;
    547   1.1      fvdl }
    548