1 1.2 soren /* $NetBSD: iophyreg.h,v 1.2 1999/09/16 05:58:18 soren Exp $ */ 2 1.1 soren 3 1.1 soren /* 4 1.1 soren * Copyright (c) 1998, 1999 Soren S. Jorvang. 5 1.1 soren * All rights reserved. 6 1.1 soren * 7 1.1 soren * Redistribution and use in source and binary forms, with or without 8 1.1 soren * modification, are permitted provided that the following conditions 9 1.1 soren * are met: 10 1.1 soren * 1. Redistributions of source code must retain the above copyright 11 1.1 soren * notice, this list of conditions, and the following disclaimer. 12 1.1 soren * 2. Redistributions in binary form must reproduce the above copyright 13 1.1 soren * notice, this list of conditions and the following disclaimer in the 14 1.1 soren * documentation and/or other materials provided with the distribution. 15 1.1 soren * 16 1.1 soren * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 17 1.1 soren * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 18 1.1 soren * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 19 1.1 soren * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 20 1.1 soren * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 21 1.1 soren * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 22 1.1 soren * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 23 1.1 soren * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 24 1.1 soren * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 25 1.1 soren * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 26 1.1 soren * SUCH DAMAGE. 27 1.1 soren */ 28 1.1 soren 29 1.1 soren #ifndef _DEV_MII_IOPHYREG_H_ 30 1.1 soren #define _DEV_MII_IOPHYREG_H_ 31 1.1 soren 32 1.1 soren /* 33 1.1 soren * Intel 82553 PHY registers 34 1.1 soren */ 35 1.1 soren 36 1.1 soren #define MII_IOPHY_EXT0 0x10 /* Extended Register 0 */ 37 1.1 soren #define EXT0_JABDIS 0x8000 /* jabber disabled */ 38 1.1 soren #define EXT0_LINKDIS 0x4000 /* link integrity disable */ 39 1.1 soren #define EXT0_TEST4 0x2000 40 1.1 soren #define EXT0_TEST3 0x1000 41 1.1 soren #define EXT0_TEST2 0x0800 42 1.1 soren #define EXT0_TEST1 0x0400 43 1.1 soren #define EXT0_TEST0 0x0200 44 1.1 soren #define EXT0_FORCE100 0x0100 /* force 100 Mbps operation */ 45 1.1 soren #define EXT0_REVMASK 0x00e0 /* 82553 chip revision */ 46 1.1 soren #define EXT0_HSQ 0x0010 47 1.1 soren #define EXT0_LSQ 0x0008 48 1.1 soren #define EXT0_WAKEUP 0x0004 /* disable auto power-down */ 49 1.1 soren #define EXT0_SPEED 0x0002 /* current speed 10/100 */ 50 1.1 soren #define EXT0_DUPLEX 0x0001 /* current duplex setting */ 51 1.1 soren 52 1.1 soren #define MII_IOPHY_EXT1 0x14 /* Extended Register 1 */ 53 1.1 soren #define EXT1_PAIR_SKEW_ERR 0x8000 /* pair skew error */ 54 1.1 soren #define EXT1_DC_BALANCE_ERR 0x4000 /* DC balance error */ 55 1.1 soren #define EXT1_INVALID_CODE_ERR 0x2000 /* invalid code error */ 56 1.1 soren #define EXT1_BAD_CODE_ERR 0x1000 /* bad code error */ 57 1.1 soren #define EXT1_EOP_ERR 0x0800 /* EOP error */ 58 1.1 soren #define EXT1_MANCHESTER_ERR 0x0400 /* Manchester code error */ 59 1.1 soren #define EXT1_CH2_EOF_ERR 0x0200 /* channel 2 EOF detection error */ 60 1.1 soren #define EXT1_DTE_MODE_SEL 0x0100 /* external DTE mode */ 61 1.1 soren #define EXT1_LINE_RPTR_MODE_SEL 0x0080 /* line repeater mode */ 62 1.1 soren #define EXT1_EXT_TEST_MODE_SEL 0x0040 /* external test mode */ 63 1.1 soren #define EXT1_MII_RPTR_MODE_SEL 0x0020 /* MII repeater mode */ 64 1.1 soren #define EXT1_CH2_POLARITY_ERR 0x0010 /* channel 2 polarity error */ 65 1.1 soren #define EXT1_CH3_POLARITY_ERR 0x0008 /* channel 3 polarity error */ 66 1.1 soren #define EXT1_CH4_POLARITY_ERR 0x0004 /* channel 4 polarity error */ 67 1.1 soren #define EXT1_CH2_SFD_DETECT_ERR 0x0002 /* channel 2 SFD not found */ 68 1.1 soren 69 1.1 soren #define MII_IOPHY_EXT2 0x15 /* Extended Register 2 (C step only) */ 70 1.1 soren #define EXT2_AUTONEG_SEL 0x8000 /* autonegotiation selected */ 71 1.1 soren #define EXT2_CH3_SFD_ERR 0x4000 /* channel 3 SFD not found */ 72 1.1 soren #define EXT2_CH4_SFD_ERR 0x2000 /* channel 4 SFD not found */ 73 1.1 soren 74 1.1 soren #endif /* _DEV_MII_IOPHYREG_H_ */ 75