Home | History | Annotate | Line # | Download | only in mii
      1   1.99       jym /*	$NetBSD: miidevs.h,v 1.172 2024/10/23 05:46:51 skrll Exp $	*/
      2    1.1   thorpej 
      3    1.1   thorpej /*
      4  1.166  pgoyette  * THIS FILE IS AUTOMATICALLY GENERATED.  DO NOT EDIT.
      5    1.1   thorpej  *
      6    1.1   thorpej  * generated from:
      7  1.172     skrll  *	NetBSD: miidevs,v 1.174 2024/10/23 05:44:10 skrll Exp
      8    1.1   thorpej  */
      9    1.1   thorpej 
     10    1.1   thorpej /*-
     11    1.5   thorpej  * Copyright (c) 1998, 1999 The NetBSD Foundation, Inc.
     12    1.1   thorpej  * All rights reserved.
     13    1.1   thorpej  *
     14    1.1   thorpej  * This code is derived from software contributed to The NetBSD Foundation
     15    1.1   thorpej  * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
     16    1.1   thorpej  * NASA Ames Research Center.
     17    1.1   thorpej  *
     18    1.1   thorpej  * Redistribution and use in source and binary forms, with or without
     19    1.1   thorpej  * modification, are permitted provided that the following conditions
     20    1.1   thorpej  * are met:
     21    1.1   thorpej  * 1. Redistributions of source code must retain the above copyright
     22    1.1   thorpej  *    notice, this list of conditions and the following disclaimer.
     23    1.1   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     24    1.1   thorpej  *    notice, this list of conditions and the following disclaimer in the
     25    1.1   thorpej  *    documentation and/or other materials provided with the distribution.
     26    1.1   thorpej  *
     27    1.1   thorpej  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     28    1.1   thorpej  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     29    1.1   thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     30    1.1   thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     31    1.1   thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     32    1.1   thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     33    1.1   thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     34    1.1   thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     35    1.1   thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     36    1.1   thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     37    1.1   thorpej  * POSSIBILITY OF SUCH DAMAGE.
     38    1.1   thorpej  */
     39    1.1   thorpej 
     40    1.1   thorpej /*
     41    1.6  drochner  * List of known MII OUIs.
     42    1.6  drochner  * For a complete list see http://standards.ieee.org/regauth/oui/
     43    1.6  drochner  *
     44   1.15  drochner  * XXX Vendors do obviously not agree how OUIs (24 bit) are mapped
     45   1.15  drochner  * to the 22 bits available in the id registers.
     46   1.15  drochner  * IEEE 802.3u-1995, subclause 22.2.4.3.1, figure 22-12, depicts the right
     47   1.15  drochner  * mapping; the bit positions are defined in IEEE 802-1990, figure 5.2.
     48   1.15  drochner  * (There is a formal 802.3 interpretation, number 1-07/98 of July 09 1998,
     49   1.15  drochner  * about this.)
     50  1.109     isaki  * The MII_OUI() macro in "miivar.h" reflects this.
     51   1.15  drochner  * If a vendor uses a different mapping, an "xx" prefixed OUI is defined here
     52   1.15  drochner  * which is mangled accordingly to compensate.
     53    1.1   thorpej  */
     54    1.1   thorpej 
     55   1.85    cegger /*
     56   1.85    cegger  * Use "make -f Makefile.miidevs" to regenerate miidevs.h and miidevs_data.h
     57   1.85    cegger  */
     58   1.85    cegger 
     59  1.166  pgoyette #define	MII_OUI_AMD	0x00001a		/* Advanced Micro Devices */
     60  1.166  pgoyette #define	MII_OUI_TRIDIUM	0x0001f0		/* Tridium */
     61  1.166  pgoyette #define	MII_OUI_DATATRACK	0x0002c6		/* Data Track Technology */
     62  1.166  pgoyette #define	MII_OUI_AGERE	0x00053d		/* Agere */
     63  1.166  pgoyette #define	MII_OUI_QUAKE	0x000897		/* Quake Technologies */
     64  1.166  pgoyette #define	MII_OUI_BANKSPEED	0x0006b8		/* Bankspeed Pty */
     65  1.166  pgoyette #define	MII_OUI_NETEXCELL	0x0008bb		/* NetExcell */
     66  1.166  pgoyette #define	MII_OUI_NETAS	0x0009c3		/* Netas */
     67  1.166  pgoyette #define	MII_OUI_BROADCOM2	0x000af7		/* Broadcom Corporation */
     68  1.166  pgoyette #define	MII_OUI_AELUROS	0x000b25		/* Aeluros */
     69  1.166  pgoyette #define	MII_OUI_RALINK	0x000c43		/* Ralink Technology */
     70  1.166  pgoyette #define	MII_OUI_ASIX	0x000ec6		/* ASIX */
     71  1.166  pgoyette #define	MII_OUI_BROADCOM	0x001018		/* Broadcom Corporation */
     72  1.166  pgoyette #define	MII_OUI_MICREL	0x0010a1		/* Micrel */
     73  1.166  pgoyette #define	MII_OUI_ALTIMA	0x0010a9		/* Altima Communications */
     74  1.166  pgoyette #define	MII_OUI_ENABLESEMI	0x0010dd		/* Enable Semiconductor */
     75  1.166  pgoyette #define	MII_OUI_SUNPLUS	0x001105		/* Sunplus Technology */
     76  1.166  pgoyette #define	MII_OUI_TERANETICS	0x0014a6		/* Teranetics */
     77  1.166  pgoyette #define	MII_OUI_RALINK2	0x0017a5		/* Ralink Technology */
     78  1.166  pgoyette #define	MII_OUI_AQUANTIA	0x0017b6		/* Aquantia Corporation */
     79  1.166  pgoyette #define	MII_OUI_BROADCOM3	0x001be9		/* Broadcom Corporation */
     80  1.166  pgoyette #define	MII_OUI_LEVEL1	0x00207b		/* Level 1 */
     81  1.166  pgoyette #define	MII_OUI_MARVELL	0x005043		/* Marvell Semiconductor */
     82  1.166  pgoyette #define	MII_OUI_QUALSEMI	0x006051		/* Quality Semiconductor */
     83  1.166  pgoyette #define	MII_OUI_AMLOGIC	0x006051		/* Amlogic */
     84  1.166  pgoyette #define	MII_OUI_DAVICOM	0x00606e		/* Davicom Semiconductor */
     85  1.166  pgoyette #define	MII_OUI_SMSC	0x00800f		/* SMSC */
     86  1.166  pgoyette #define	MII_OUI_SEEQ	0x00a07d		/* Seeq */
     87  1.166  pgoyette #define	MII_OUI_ICS	0x00a0be		/* Integrated Circuit Systems */
     88  1.166  pgoyette #define	MII_OUI_INTEL	0x00aa00		/* Intel */
     89  1.166  pgoyette #define	MII_OUI_TSC	0x00c039		/* TDK Semiconductor */
     90  1.166  pgoyette #define	MII_OUI_MYSON	0x00c0b4		/* Myson Technology */
     91  1.166  pgoyette #define	MII_OUI_ATTANSIC	0x00c82e		/* Attansic Technology */
     92  1.166  pgoyette #define	MII_OUI_JMICRON	0x00d831		/* JMicron */
     93  1.166  pgoyette #define	MII_OUI_PMCSIERRA	0x00e004		/* PMC-Sierra */
     94  1.166  pgoyette #define	MII_OUI_SIS	0x00e006		/* Silicon Integrated Systems */
     95  1.166  pgoyette #define	MII_OUI_REALTEK	0x00e04c		/* RealTek */
     96  1.166  pgoyette #define	MII_OUI_ADMTEK	0x00e092		/* ADMtek */
     97  1.166  pgoyette #define	MII_OUI_XAQTI	0x00e0ae		/* XaQti Corp. */
     98  1.166  pgoyette #define	MII_OUI_NATSEMI	0x080017		/* National Semiconductor */
     99  1.166  pgoyette #define	MII_OUI_TI	0x080028		/* Texas Instruments */
    100  1.166  pgoyette #define	MII_OUI_BROADCOM4	0x18c086		/* Broadcom Corporation */
    101  1.166  pgoyette #define	MII_OUI_RENESAS	0x749050		/* Renesas */
    102  1.167   msaitoh #define	MII_OUI_INTEL2	0x984fee		/* Intel */
    103  1.167   msaitoh #define	MII_OUI_MAXLINEAR	0xac9a96		/* MaxLinear */
    104  1.172     skrll #define	MII_OUI_MOTORCOMM	0xc82b5e		/* Motorcomm */
    105    1.6  drochner 
    106  1.157      maya /* Unregistered or wrong OUI */
    107  1.166  pgoyette #define	MII_OUI_yyREALTEK	0x000004		/* Realtek */
    108  1.166  pgoyette #define	MII_OUI_yyAMD	0x000058		/* Advanced Micro Devices */
    109  1.166  pgoyette #define	MII_OUI_xxVIA	0x0002c6		/* VIA Technologies */
    110  1.166  pgoyette #define	MII_OUI_xxMYSON	0x00032d		/* Myson Technology */
    111  1.166  pgoyette #define	MII_OUI_xxTSC	0x00039c		/* TDK Semiconductor */
    112  1.166  pgoyette #define	MII_OUI_xxASIX	0x000674		/* Asix Semiconductor */
    113  1.166  pgoyette #define	MII_OUI_xxDAVICOM	0x000676		/* Davicom Semiconductor */
    114  1.166  pgoyette #define	MII_OUI_xxAMLOGIC	0x00068a		/* Amlogic */
    115  1.166  pgoyette #define	MII_OUI_xxQUALSEMI	0x00068a		/* Quality Semiconductor */
    116  1.166  pgoyette #define	MII_OUI_xxREALTEK	0x000732		/* Realtek */
    117  1.171   msaitoh #define	MII_OUI_xxADMTEK	0x000749		/* ADMTek */
    118  1.166  pgoyette #define	MII_OUI_xxBROADCOM	0x000818		/* Broadcom Corporation */
    119  1.166  pgoyette #define	MII_OUI_xxPMCSIERRA	0x0009c0		/* PMC-Sierra */
    120  1.166  pgoyette #define	MII_OUI_xxICPLUS	0x0009c3		/* IC Plus Corp. */
    121  1.166  pgoyette #define	MII_OUI_xxMARVELL	0x000ac2		/* Marvell Semiconductor */
    122  1.166  pgoyette #define	MII_OUI_xxINTEL	0x001f00		/* Intel */
    123  1.166  pgoyette #define	MII_OUI_xxBROADCOM_ALT1	0x0050ef		/* Broadcom Corporation */
    124  1.166  pgoyette #define	MII_OUI_yyINTEL	0x005500		/* Intel */
    125  1.166  pgoyette #define	MII_OUI_yyASIX	0x007063		/* Asix Semiconductor */
    126  1.166  pgoyette #define	MII_OUI_xxVITESSE	0x008083		/* Vitesse Semiconductor */
    127  1.166  pgoyette #define	MII_OUI_xxPMCSIERRA2	0x009057		/* PMC-Sierra */
    128  1.166  pgoyette #define	MII_OUI_xxCICADA	0x00c08f		/* Cicada Semiconductor */
    129  1.166  pgoyette #define	MII_OUI_xxRDC	0x00d02d		/* RDC Semiconductor */
    130  1.167   msaitoh #define	MII_OUI_xxMAXLINEAR	0x0c32ab		/* MaxLinear */
    131  1.166  pgoyette #define	MII_OUI_xxNATSEMI	0x1000e8		/* National Semiconductor */
    132  1.166  pgoyette #define	MII_OUI_xxLEVEL1	0x782000		/* Level 1 */
    133  1.166  pgoyette #define	MII_OUI_xxXAQTI	0xace000		/* XaQti Corp. */
    134    1.6  drochner 
    135    1.1   thorpej /*
    136    1.1   thorpej  * List of known models.  Grouped by oui.
    137    1.1   thorpej  */
    138   1.14  augustss 
    139   1.82   jnemeth /*
    140   1.83   tsutsui  * Agere PHYs
    141   1.82   jnemeth  */
    142  1.166  pgoyette #define	MII_MODEL_AGERE_ET1011	0x0001		/* ET1011 10/100/1000baseT PHY */
    143  1.152   msaitoh #define	MII_STR_AGERE_ET1011	"ET1011 10/100/1000baseT PHY"
    144  1.166  pgoyette #define	MII_MODEL_AGERE_ET1011C	0x0004		/* ET1011C 10/100/1000baseT PHY */
    145  1.152   msaitoh #define	MII_STR_AGERE_ET1011C	"ET1011C 10/100/1000baseT PHY"
    146   1.82   jnemeth 
    147  1.134   msaitoh /* Asix semiconductor PHYs */
    148  1.166  pgoyette #define	MII_MODEL_xxASIX_AX88X9X	0x0031		/* Ax88x9x internal PHY */
    149  1.134   msaitoh #define	MII_STR_xxASIX_AX88X9X	"Ax88x9x internal PHY"
    150  1.166  pgoyette #define	MII_MODEL_yyASIX_AX88772	0x0001		/* AX88772 internal PHY */
    151  1.146   msaitoh #define	MII_STR_yyASIX_AX88772	"AX88772 internal PHY"
    152  1.166  pgoyette #define	MII_MODEL_yyASIX_AX88772A	0x0006		/* AX88772A internal PHY */
    153  1.146   msaitoh #define	MII_STR_yyASIX_AX88772A	"AX88772A internal PHY"
    154  1.166  pgoyette #define	MII_MODEL_yyASIX_AX88772B	0x0008		/* AX88772B internal PHY */
    155  1.146   msaitoh #define	MII_STR_yyASIX_AX88772B	"AX88772B internal PHY"
    156  1.134   msaitoh 
    157  1.141   msaitoh /* Altima Communications PHYs */
    158  1.141   msaitoh /* Don't know the model for ACXXX */
    159  1.166  pgoyette #define	MII_MODEL_ALTIMA_ACXXX	0x0001		/* ACXXX 10/100 media interface */
    160  1.141   msaitoh #define	MII_STR_ALTIMA_ACXXX	"ACXXX 10/100 media interface"
    161  1.166  pgoyette #define	MII_MODEL_ALTIMA_AC101L	0x0012		/* AC101L 10/100 media interface */
    162  1.141   msaitoh #define	MII_STR_ALTIMA_AC101L	"AC101L 10/100 media interface"
    163  1.166  pgoyette #define	MII_MODEL_ALTIMA_AC101	0x0021		/* AC101 10/100 media interface */
    164  1.141   msaitoh #define	MII_STR_ALTIMA_AC101	"AC101 10/100 media interface"
    165  1.141   msaitoh /* AMD Am79C87[45] have ALTIMA OUI */
    166  1.166  pgoyette #define	MII_MODEL_ALTIMA_Am79C875	0x0014		/* Am79C875 10/100 media interface */
    167  1.141   msaitoh #define	MII_STR_ALTIMA_Am79C875	"Am79C875 10/100 media interface"
    168  1.166  pgoyette #define	MII_MODEL_ALTIMA_Am79C874	0x0021		/* Am79C874 10/100 media interface */
    169  1.141   msaitoh #define	MII_STR_ALTIMA_Am79C874	"Am79C874 10/100 media interface"
    170  1.141   msaitoh 
    171  1.150  jmcneill /* Amlogic PHYs */
    172  1.166  pgoyette #define	MII_MODEL_AMLOGIC_GXL	0x0000		/* Meson GXL internal PHY */
    173  1.150  jmcneill #define	MII_STR_AMLOGIC_GXL	"Meson GXL internal PHY"
    174  1.166  pgoyette #define	MII_MODEL_xxAMLOGIC_GXL	0x0000		/* Meson GXL internal PHY */
    175  1.150  jmcneill #define	MII_STR_xxAMLOGIC_GXL	"Meson GXL internal PHY"
    176  1.150  jmcneill 
    177  1.163   msaitoh /* Attansic/Atheros PHYs */
    178  1.166  pgoyette #define	MII_MODEL_ATTANSIC_L1	0x0001		/* L1 10/100/1000 PHY */
    179   1.85    cegger #define	MII_STR_ATTANSIC_L1	"L1 10/100/1000 PHY"
    180  1.166  pgoyette #define	MII_MODEL_ATTANSIC_L2	0x0002		/* L2 10/100 PHY */
    181   1.85    cegger #define	MII_STR_ATTANSIC_L2	"L2 10/100 PHY"
    182  1.166  pgoyette #define	MII_MODEL_ATTANSIC_AR8021	0x0004		/* Atheros AR8021 10/100/1000 PHY */
    183  1.101      matt #define	MII_STR_ATTANSIC_AR8021	"Atheros AR8021 10/100/1000 PHY"
    184  1.166  pgoyette #define	MII_MODEL_ATTANSIC_AR8035	0x0007		/* Atheros AR8035 10/100/1000 PHY */
    185  1.111      matt #define	MII_STR_ATTANSIC_AR8035	"Atheros AR8035 10/100/1000 PHY"
    186   1.85    cegger 
    187    1.3   thorpej /* Advanced Micro Devices PHYs */
    188   1.39  drochner /* see Davicom DM9101 for Am79C873 */
    189  1.166  pgoyette #define	MII_MODEL_yyAMD_79C972_10T	0x0001		/* Am79C972 internal 10BASE-T interface */
    190   1.28   thorpej #define	MII_STR_yyAMD_79C972_10T	"Am79C972 internal 10BASE-T interface"
    191  1.166  pgoyette #define	MII_MODEL_yyAMD_79c973phy	0x0036		/* Am79C973 internal 10/100 media interface */
    192   1.29   thorpej #define	MII_STR_yyAMD_79c973phy	"Am79C973 internal 10/100 media interface"
    193  1.166  pgoyette #define	MII_MODEL_yyAMD_79c901	0x0037		/* Am79C901 10BASE-T interface */
    194   1.29   thorpej #define	MII_STR_yyAMD_79c901	"Am79C901 10BASE-T interface"
    195  1.166  pgoyette #define	MII_MODEL_yyAMD_79c901home	0x0039		/* Am79C901 HomePNA 1.0 interface */
    196   1.29   thorpej #define	MII_STR_yyAMD_79c901home	"Am79C901 HomePNA 1.0 interface"
    197   1.10  augustss 
    198   1.12  augustss /* Broadcom Corp. PHYs */
    199  1.166  pgoyette #define	MII_MODEL_xxBROADCOM_3C905B	0x0012		/* Broadcom 3c905B internal PHY */
    200   1.27   thorpej #define	MII_STR_xxBROADCOM_3C905B	"Broadcom 3c905B internal PHY"
    201  1.166  pgoyette #define	MII_MODEL_xxBROADCOM_3C905C	0x0017		/* Broadcom 3c905C internal PHY */
    202   1.27   thorpej #define	MII_STR_xxBROADCOM_3C905C	"Broadcom 3c905C internal PHY"
    203  1.166  pgoyette #define	MII_MODEL_xxBROADCOM_BCM5221	0x001e		/* BCM5221 10/100 media interface */
    204  1.139   msaitoh #define	MII_STR_xxBROADCOM_BCM5221	"BCM5221 10/100 media interface"
    205  1.166  pgoyette #define	MII_MODEL_xxBROADCOM_BCM5201	0x0021		/* BCM5201 10/100 media interface */
    206   1.15  drochner #define	MII_STR_xxBROADCOM_BCM5201	"BCM5201 10/100 media interface"
    207  1.166  pgoyette #define	MII_MODEL_xxBROADCOM_BCM5214	0x0028		/* BCM5214 Quad 10/100 media interface */
    208   1.47       scw #define	MII_STR_xxBROADCOM_BCM5214	"BCM5214 Quad 10/100 media interface"
    209  1.166  pgoyette #define	MII_MODEL_xxBROADCOM_BCM5222	0x0032		/* BCM5222 Dual 10/100 media interface */
    210   1.57       scw #define	MII_STR_xxBROADCOM_BCM5222	"BCM5222 Dual 10/100 media interface"
    211  1.166  pgoyette #define	MII_MODEL_xxBROADCOM_BCM4401	0x0036		/* BCM4401 10/100 media interface */
    212   1.55    martin #define	MII_STR_xxBROADCOM_BCM4401	"BCM4401 10/100 media interface"
    213  1.166  pgoyette #define	MII_MODEL_xxBROADCOM_BCM5365	0x0037		/* BCM5365 10/100 5-port PHY switch */
    214  1.106  jakllsch #define	MII_STR_xxBROADCOM_BCM5365	"BCM5365 10/100 5-port PHY switch"
    215  1.166  pgoyette #define	MII_MODEL_BROADCOM_BCM5400	0x0004		/* BCM5400 1000BASE-T media interface */
    216   1.25   thorpej #define	MII_STR_BROADCOM_BCM5400	"BCM5400 1000BASE-T media interface"
    217  1.166  pgoyette #define	MII_MODEL_BROADCOM_BCM5401	0x0005		/* BCM5401 1000BASE-T media interface */
    218   1.25   thorpej #define	MII_STR_BROADCOM_BCM5401	"BCM5401 1000BASE-T media interface"
    219  1.166  pgoyette #define	MII_MODEL_BROADCOM_BCM5402	0x0006		/* BCM5402 1000BASE-T media interface */
    220  1.139   msaitoh #define	MII_STR_BROADCOM_BCM5402	"BCM5402 1000BASE-T media interface"
    221  1.166  pgoyette #define	MII_MODEL_BROADCOM_BCM5411	0x0007		/* BCM5411 1000BASE-T media interface */
    222   1.25   thorpej #define	MII_STR_BROADCOM_BCM5411	"BCM5411 1000BASE-T media interface"
    223  1.166  pgoyette #define	MII_MODEL_BROADCOM_BCM5404	0x0008		/* BCM5404 1000BASE-T media interface */
    224  1.139   msaitoh #define	MII_STR_BROADCOM_BCM5404	"BCM5404 1000BASE-T media interface"
    225  1.166  pgoyette #define	MII_MODEL_BROADCOM_BCM5424	0x000a		/* BCM5424/BCM5234 1000BASE-T media interface */
    226  1.139   msaitoh #define	MII_STR_BROADCOM_BCM5424	"BCM5424/BCM5234 1000BASE-T media interface"
    227  1.166  pgoyette #define	MII_MODEL_BROADCOM_BCM5464	0x000b		/* BCM5464 1000BASE-T media interface */
    228   1.91    simonb #define	MII_STR_BROADCOM_BCM5464	"BCM5464 1000BASE-T media interface"
    229  1.166  pgoyette #define	MII_MODEL_BROADCOM_BCM5461	0x000c		/* BCM5461 1000BASE-T media interface */
    230   1.95   msaitoh #define	MII_STR_BROADCOM_BCM5461	"BCM5461 1000BASE-T media interface"
    231  1.166  pgoyette #define	MII_MODEL_BROADCOM_BCM5462	0x000d		/* BCM5462 1000BASE-T media interface */
    232   1.87   msaitoh #define	MII_STR_BROADCOM_BCM5462	"BCM5462 1000BASE-T media interface"
    233  1.166  pgoyette #define	MII_MODEL_BROADCOM_BCM5421	0x000e		/* BCM5421 1000BASE-T media interface */
    234   1.40      matt #define	MII_STR_BROADCOM_BCM5421	"BCM5421 1000BASE-T media interface"
    235  1.166  pgoyette #define	MII_MODEL_BROADCOM_BCM5752	0x0010		/* BCM5752 1000BASE-T media interface */
    236   1.72   tsutsui #define	MII_STR_BROADCOM_BCM5752	"BCM5752 1000BASE-T media interface"
    237  1.166  pgoyette #define	MII_MODEL_BROADCOM_BCM5701	0x0011		/* BCM5701 1000BASE-T media interface */
    238   1.38      fvdl #define	MII_STR_BROADCOM_BCM5701	"BCM5701 1000BASE-T media interface"
    239  1.166  pgoyette #define	MII_MODEL_BROADCOM_BCM5706	0x0015		/* BCM5706 1000BASE-T/SX media interface */
    240  1.123   msaitoh #define	MII_STR_BROADCOM_BCM5706	"BCM5706 1000BASE-T/SX media interface"
    241  1.166  pgoyette #define	MII_MODEL_BROADCOM_BCM5703	0x0016		/* BCM5703 1000BASE-T media interface */
    242   1.43      matt #define	MII_STR_BROADCOM_BCM5703	"BCM5703 1000BASE-T media interface"
    243  1.166  pgoyette #define	MII_MODEL_BROADCOM_BCM5750	0x0018		/* BCM5750 1000BASE-T media interface */
    244   1.87   msaitoh #define	MII_STR_BROADCOM_BCM5750	"BCM5750 1000BASE-T media interface"
    245  1.166  pgoyette #define	MII_MODEL_BROADCOM_BCM5704	0x0019		/* BCM5704 1000BASE-T media interface */
    246   1.44  jonathan #define	MII_STR_BROADCOM_BCM5704	"BCM5704 1000BASE-T media interface"
    247  1.166  pgoyette #define	MII_MODEL_BROADCOM_BCM5705	0x001a		/* BCM5705 1000BASE-T media interface */
    248   1.49   hannken #define	MII_STR_BROADCOM_BCM5705	"BCM5705 1000BASE-T media interface"
    249  1.166  pgoyette #define	MII_MODEL_BROADCOM_BCM54K2	0x002e		/* BCM54K2 1000BASE-T media interface */
    250   1.87   msaitoh #define	MII_STR_BROADCOM_BCM54K2	"BCM54K2 1000BASE-T media interface"
    251  1.166  pgoyette #define	MII_MODEL_BROADCOM_BCM5714	0x0034		/* BCM5714 1000BASE-T/X media interface */
    252  1.124   msaitoh #define	MII_STR_BROADCOM_BCM5714	"BCM5714 1000BASE-T/X media interface"
    253  1.166  pgoyette #define	MII_MODEL_BROADCOM_BCM5780	0x0035		/* BCM5780 1000BASE-T/X media interface */
    254  1.124   msaitoh #define	MII_STR_BROADCOM_BCM5780	"BCM5780 1000BASE-T/X media interface"
    255  1.166  pgoyette #define	MII_MODEL_BROADCOM_BCM5708C	0x0036		/* BCM5708C 1000BASE-T media interface */
    256   1.78     markd #define	MII_STR_BROADCOM_BCM5708C	"BCM5708C 1000BASE-T media interface"
    257  1.166  pgoyette #define	MII_MODEL_BROADCOM_BCM5466	0x003b		/* BCM5466 1000BASE-T media interface */
    258  1.139   msaitoh #define	MII_STR_BROADCOM_BCM5466	"BCM5466 1000BASE-T media interface"
    259  1.166  pgoyette #define	MII_MODEL_BROADCOM2_BCM5325	0x0003		/* BCM5325 10/100 5-port PHY switch */
    260  1.106  jakllsch #define	MII_STR_BROADCOM2_BCM5325	"BCM5325 10/100 5-port PHY switch"
    261  1.166  pgoyette #define	MII_MODEL_BROADCOM2_BCM5906	0x0004		/* BCM5906 10/100baseTX media interface */
    262   1.87   msaitoh #define	MII_STR_BROADCOM2_BCM5906	"BCM5906 10/100baseTX media interface"
    263  1.166  pgoyette #define	MII_MODEL_BROADCOM2_BCM5478	0x0008		/* BCM5478 1000BASE-T media interface */
    264  1.139   msaitoh #define	MII_STR_BROADCOM2_BCM5478	"BCM5478 1000BASE-T media interface"
    265  1.166  pgoyette #define	MII_MODEL_BROADCOM2_BCM5488	0x0009		/* BCM5488 1000BASE-T media interface */
    266  1.139   msaitoh #define	MII_STR_BROADCOM2_BCM5488	"BCM5488 1000BASE-T media interface"
    267  1.166  pgoyette #define	MII_MODEL_BROADCOM2_BCM5481	0x000a		/* BCM5481 1000BASE-T media interface */
    268   1.97  pgoyette #define	MII_STR_BROADCOM2_BCM5481	"BCM5481 1000BASE-T media interface"
    269  1.166  pgoyette #define	MII_MODEL_BROADCOM2_BCM5482	0x000b		/* BCM5482 1000BASE-T media interface */
    270   1.96  kiyohara #define	MII_STR_BROADCOM2_BCM5482	"BCM5482 1000BASE-T media interface"
    271  1.166  pgoyette #define	MII_MODEL_BROADCOM2_BCM5755	0x000c		/* BCM5755 1000BASE-T media interface */
    272   1.74     markd #define	MII_STR_BROADCOM2_BCM5755	"BCM5755 1000BASE-T media interface"
    273  1.166  pgoyette #define	MII_MODEL_BROADCOM2_BCM5756	0x000d		/* BCM5756 1000BASE-T media interface XXX */
    274  1.116   msaitoh #define	MII_STR_BROADCOM2_BCM5756	"BCM5756 1000BASE-T media interface XXX"
    275  1.166  pgoyette #define	MII_MODEL_BROADCOM2_BCM5754	0x000e		/* BCM5754/5787 1000BASE-T media interface */
    276   1.74     markd #define	MII_STR_BROADCOM2_BCM5754	"BCM5754/5787 1000BASE-T media interface"
    277  1.166  pgoyette #define	MII_MODEL_BROADCOM2_BCM5708S	0x0015		/* BCM5708S 1000/2500baseSX PHY */
    278  1.115   msaitoh #define	MII_STR_BROADCOM2_BCM5708S	"BCM5708S 1000/2500baseSX PHY"
    279  1.166  pgoyette #define	MII_MODEL_BROADCOM2_BCM5785	0x0016		/* BCM5785 1000BASE-T media interface */
    280  1.105    cegger #define	MII_STR_BROADCOM2_BCM5785	"BCM5785 1000BASE-T media interface"
    281  1.166  pgoyette #define	MII_MODEL_BROADCOM2_BCM5709CAX	0x002c		/* BCM5709CAX 10/100/1000baseT PHY */
    282   1.92    bouyer #define	MII_STR_BROADCOM2_BCM5709CAX	"BCM5709CAX 10/100/1000baseT PHY"
    283  1.166  pgoyette #define	MII_MODEL_BROADCOM2_BCM5722	0x002d		/* BCM5722 1000BASE-T media interface */
    284   1.87   msaitoh #define	MII_STR_BROADCOM2_BCM5722	"BCM5722 1000BASE-T media interface"
    285  1.166  pgoyette #define	MII_MODEL_BROADCOM2_BCM5784	0x003a		/* BCM5784 10/100/1000baseT PHY */
    286   1.95   msaitoh #define	MII_STR_BROADCOM2_BCM5784	"BCM5784 10/100/1000baseT PHY"
    287  1.166  pgoyette #define	MII_MODEL_BROADCOM2_BCM5709C	0x003c		/* BCM5709 10/100/1000baseT PHY */
    288   1.92    bouyer #define	MII_STR_BROADCOM2_BCM5709C	"BCM5709 10/100/1000baseT PHY"
    289  1.166  pgoyette #define	MII_MODEL_BROADCOM2_BCM5761	0x003d		/* BCM5761 10/100/1000baseT PHY */
    290   1.95   msaitoh #define	MII_STR_BROADCOM2_BCM5761	"BCM5761 10/100/1000baseT PHY"
    291  1.166  pgoyette #define	MII_MODEL_BROADCOM2_BCM5709S	0x003f		/* BCM5709S 1000/2500baseSX PHY */
    292   1.98       jym #define	MII_STR_BROADCOM2_BCM5709S	"BCM5709S 1000/2500baseSX PHY"
    293  1.166  pgoyette #define	MII_MODEL_BROADCOM3_BCM57780	0x0019		/* BCM57780 1000BASE-T media interface */
    294  1.115   msaitoh #define	MII_STR_BROADCOM3_BCM57780	"BCM57780 1000BASE-T media interface"
    295  1.166  pgoyette #define	MII_MODEL_BROADCOM3_BCM5717C	0x0020		/* BCM5717C 1000BASE-T media interface */
    296  1.115   msaitoh #define	MII_STR_BROADCOM3_BCM5717C	"BCM5717C 1000BASE-T media interface"
    297  1.166  pgoyette #define	MII_MODEL_BROADCOM3_BCM5719C	0x0022		/* BCM5719C 1000BASE-T media interface */
    298  1.115   msaitoh #define	MII_STR_BROADCOM3_BCM5719C	"BCM5719C 1000BASE-T media interface"
    299  1.166  pgoyette #define	MII_MODEL_BROADCOM3_BCM57765	0x0024		/* BCM57765 1000BASE-T media interface */
    300  1.112   tsutsui #define	MII_STR_BROADCOM3_BCM57765	"BCM57765 1000BASE-T media interface"
    301  1.166  pgoyette #define	MII_MODEL_BROADCOM3_BCM53125	0x0032		/* BCM53125 1000BASE-T switch */
    302  1.151   thorpej #define	MII_STR_BROADCOM3_BCM53125	"BCM53125 1000BASE-T switch"
    303  1.166  pgoyette #define	MII_MODEL_BROADCOM3_BCM5720C	0x0036		/* BCM5720C 1000BASE-T media interface */
    304  1.115   msaitoh #define	MII_STR_BROADCOM3_BCM5720C	"BCM5720C 1000BASE-T media interface"
    305  1.166  pgoyette #define	MII_MODEL_BROADCOM4_BCM54213PE	0x000a		/* BCM54213PE 1000BASE-T media interface */
    306  1.161  jmcneill #define	MII_STR_BROADCOM4_BCM54213PE	"BCM54213PE 1000BASE-T media interface"
    307  1.166  pgoyette #define	MII_MODEL_BROADCOM4_BCM5725C	0x0038		/* BCM5725C 1000BASE-T media interface */
    308  1.138   msaitoh #define	MII_STR_BROADCOM4_BCM5725C	"BCM5725C 1000BASE-T media interface"
    309  1.166  pgoyette #define	MII_MODEL_xxBROADCOM_ALT1_BCM5906	0x0004		/* BCM5906 10/100baseTX media interface */
    310   1.80    cegger #define	MII_STR_xxBROADCOM_ALT1_BCM5906	"BCM5906 10/100baseTX media interface"
    311  1.148   msaitoh 
    312  1.156   msaitoh /* Cicada Semiconductor PHYs (-> Vitesse -> Microsemi) */
    313  1.156   msaitoh 
    314  1.166  pgoyette #define	MII_MODEL_xxCICADA_CIS8201	0x0001		/* Cicada CIS8201 10/100/1000TX PHY */
    315  1.156   msaitoh #define	MII_STR_xxCICADA_CIS8201	"Cicada CIS8201 10/100/1000TX PHY"
    316  1.166  pgoyette #define	MII_MODEL_xxCICADA_CIS8204	0x0004		/* Cicada CIS8204 10/100/1000TX PHY */
    317  1.156   msaitoh #define	MII_STR_xxCICADA_CIS8204	"Cicada CIS8204 10/100/1000TX PHY"
    318  1.166  pgoyette #define	MII_MODEL_xxCICADA_VSC8211	0x000b		/* Cicada VSC8211 10/100/1000TX PHY */
    319  1.156   msaitoh #define	MII_STR_xxCICADA_VSC8211	"Cicada VSC8211 10/100/1000TX PHY"
    320  1.166  pgoyette #define	MII_MODEL_xxCICADA_VSC8221	0x0015		/* Vitesse VSC8221 10/100/1000BASE-T PHY */
    321  1.110      matt #define	MII_STR_xxCICADA_VSC8221	"Vitesse VSC8221 10/100/1000BASE-T PHY"
    322  1.166  pgoyette #define	MII_MODEL_xxCICADA_VSC8224	0x0018		/* Vitesse VSC8224 10/100/1000BASE-T PHY */
    323  1.156   msaitoh #define	MII_STR_xxCICADA_VSC8224	"Vitesse VSC8224 10/100/1000BASE-T PHY"
    324  1.166  pgoyette #define	MII_MODEL_xxCICADA_CIS8201A	0x0020		/* Cicada CIS8201 10/100/1000TX PHY */
    325  1.156   msaitoh #define	MII_STR_xxCICADA_CIS8201A	"Cicada CIS8201 10/100/1000TX PHY"
    326  1.166  pgoyette #define	MII_MODEL_xxCICADA_CIS8201B	0x0021		/* Cicada CIS8201 10/100/1000TX PHY */
    327  1.156   msaitoh #define	MII_STR_xxCICADA_CIS8201B	"Cicada CIS8201 10/100/1000TX PHY"
    328  1.166  pgoyette #define	MII_MODEL_xxCICADA_VSC8234	0x0022		/* Vitesse VSC8234 10/100/1000TX PHY */
    329  1.156   msaitoh #define	MII_STR_xxCICADA_VSC8234	"Vitesse VSC8234 10/100/1000TX PHY"
    330  1.166  pgoyette #define	MII_MODEL_xxCICADA_VSC8244	0x002c		/* Vitesse VSC8244 Quad 10/100/1000BASE-T PHY */
    331  1.156   msaitoh #define	MII_STR_xxCICADA_VSC8244	"Vitesse VSC8244 Quad 10/100/1000BASE-T PHY"
    332   1.58  jdolecek 
    333    1.4   thorpej /* Davicom Semiconductor PHYs */
    334   1.39  drochner /* AMD Am79C873 seems to be a relabeled DM9101 */
    335  1.166  pgoyette #define	MII_MODEL_DAVICOM_DM9101	0x0000		/* DM9101 (AMD Am79C873) 10/100 media interface */
    336  1.141   msaitoh #define	MII_STR_DAVICOM_DM9101	"DM9101 (AMD Am79C873) 10/100 media interface"
    337  1.166  pgoyette #define	MII_MODEL_xxDAVICOM_DM9101	0x0000		/* DM9101 (AMD Am79C873) 10/100 media interface */
    338   1.39  drochner #define	MII_STR_xxDAVICOM_DM9101	"DM9101 (AMD Am79C873) 10/100 media interface"
    339  1.166  pgoyette #define	MII_MODEL_xxDAVICOM_DM9102	0x0004		/* DM9102 10/100 media interface */
    340   1.62  kiyohara #define	MII_STR_xxDAVICOM_DM9102	"DM9102 10/100 media interface"
    341  1.166  pgoyette #define	MII_MODEL_xxDAVICOM_DM9161	0x0008		/* DM9161 10/100 media interface */
    342  1.147   msaitoh #define	MII_STR_xxDAVICOM_DM9161	"DM9161 10/100 media interface"
    343  1.166  pgoyette #define	MII_MODEL_xxDAVICOM_DM9161A	0x000a		/* DM9161A 10/100 media interface */
    344  1.147   msaitoh #define	MII_STR_xxDAVICOM_DM9161A	"DM9161A 10/100 media interface"
    345  1.166  pgoyette #define	MII_MODEL_xxDAVICOM_DM9161B	0x000b		/* DM9161[BC] 10/100 media interface */
    346  1.147   msaitoh #define	MII_STR_xxDAVICOM_DM9161B	"DM9161[BC] 10/100 media interface"
    347  1.166  pgoyette #define	MII_MODEL_xxDAVICOM_DM9601	0x000c		/* DM9601 internal 10/100 media interface */
    348  1.147   msaitoh #define	MII_STR_xxDAVICOM_DM9601	"DM9601 internal 10/100 media interface"
    349    1.1   thorpej 
    350   1.67       chs /* IC Plus Corp. PHYs */
    351  1.166  pgoyette #define	MII_MODEL_xxICPLUS_IP100	0x0004		/* IP100 10/100 PHY */
    352  1.155   msaitoh #define	MII_STR_xxICPLUS_IP100	"IP100 10/100 PHY"
    353  1.166  pgoyette #define	MII_MODEL_xxICPLUS_IP101	0x0005		/* IP101 10/100 PHY */
    354  1.155   msaitoh #define	MII_STR_xxICPLUS_IP101	"IP101 10/100 PHY"
    355  1.166  pgoyette #define	MII_MODEL_xxICPLUS_IP1000A	0x0008		/* IP1000A 10/100/1000 PHY */
    356  1.155   msaitoh #define	MII_STR_xxICPLUS_IP1000A	"IP1000A 10/100/1000 PHY"
    357  1.166  pgoyette #define	MII_MODEL_xxICPLUS_IP1001	0x0019		/* IP1001 10/100/1000 PHY */
    358  1.155   msaitoh #define	MII_STR_xxICPLUS_IP1001	"IP1001 10/100/1000 PHY"
    359   1.67       chs 
    360    1.1   thorpej /* Integrated Circuit Systems PHYs */
    361  1.166  pgoyette #define	MII_MODEL_ICS_1889	0x0001		/* ICS1889 10/100 media interface */
    362   1.48   msaitoh #define	MII_STR_ICS_1889	"ICS1889 10/100 media interface"
    363  1.166  pgoyette #define	MII_MODEL_ICS_1890	0x0002		/* ICS1890 10/100 media interface */
    364   1.15  drochner #define	MII_STR_ICS_1890	"ICS1890 10/100 media interface"
    365  1.166  pgoyette #define	MII_MODEL_ICS_1892	0x0003		/* ICS1892 10/100 media interface */
    366   1.48   msaitoh #define	MII_STR_ICS_1892	"ICS1892 10/100 media interface"
    367  1.166  pgoyette #define	MII_MODEL_ICS_1893	0x0004		/* ICS1893 10/100 media interface */
    368   1.34       wiz #define	MII_STR_ICS_1893	"ICS1893 10/100 media interface"
    369  1.166  pgoyette #define	MII_MODEL_ICS_1893C	0x0005		/* ICS1893C 10/100 media interface */
    370  1.139   msaitoh #define	MII_STR_ICS_1893C	"ICS1893C 10/100 media interface"
    371    1.1   thorpej 
    372    1.1   thorpej /* Intel PHYs */
    373  1.166  pgoyette #define	MII_MODEL_xxINTEL_I82553	0x0000		/* i82553 10/100 media interface */
    374    1.7     soren #define	MII_STR_xxINTEL_I82553	"i82553 10/100 media interface"
    375  1.166  pgoyette #define	MII_MODEL_yyINTEL_I82555	0x0015		/* i82555 10/100 media interface */
    376   1.15  drochner #define	MII_STR_yyINTEL_I82555	"i82555 10/100 media interface"
    377  1.166  pgoyette #define	MII_MODEL_yyINTEL_I82562EH	0x0017		/* i82562EH HomePNA interface */
    378   1.16  drochner #define	MII_STR_yyINTEL_I82562EH	"i82562EH HomePNA interface"
    379  1.166  pgoyette #define	MII_MODEL_yyINTEL_I82562G	0x0031		/* i82562G 10/100 media interface */
    380   1.70      cube #define	MII_STR_yyINTEL_I82562G	"i82562G 10/100 media interface"
    381  1.166  pgoyette #define	MII_MODEL_yyINTEL_I82562EM	0x0032		/* i82562EM 10/100 media interface */
    382   1.16  drochner #define	MII_STR_yyINTEL_I82562EM	"i82562EM 10/100 media interface"
    383  1.166  pgoyette #define	MII_MODEL_yyINTEL_I82562ET	0x0033		/* i82562ET 10/100 media interface */
    384   1.20     soren #define	MII_STR_yyINTEL_I82562ET	"i82562ET 10/100 media interface"
    385  1.166  pgoyette #define	MII_MODEL_yyINTEL_I82553	0x0035		/* i82553 10/100 media interface */
    386   1.15  drochner #define	MII_STR_yyINTEL_I82553	"i82553 10/100 media interface"
    387  1.166  pgoyette #define	MII_MODEL_yyINTEL_IGP01E1000	0x0038		/* Intel IGP01E1000 Gigabit PHY */
    388  1.128   msaitoh #define	MII_STR_yyINTEL_IGP01E1000	"Intel IGP01E1000 Gigabit PHY"
    389  1.166  pgoyette #define	MII_MODEL_yyINTEL_I82566	0x0039		/* i82566 10/100/1000 media interface */
    390   1.75   msaitoh #define	MII_STR_yyINTEL_I82566	"i82566 10/100/1000 media interface"
    391  1.166  pgoyette #define	MII_MODEL_INTEL_I82577	0x0005		/* i82577 10/100/1000 media interface */
    392  1.100  christos #define	MII_STR_INTEL_I82577	"i82577 10/100/1000 media interface"
    393  1.166  pgoyette #define	MII_MODEL_INTEL_I82579	0x0009		/* i82579 10/100/1000 media interface */
    394  1.103   msaitoh #define	MII_STR_INTEL_I82579	"i82579 10/100/1000 media interface"
    395  1.166  pgoyette #define	MII_MODEL_INTEL_I217	0x000a		/* i217 10/100/1000 media interface */
    396  1.118   msaitoh #define	MII_STR_INTEL_I217	"i217 10/100/1000 media interface"
    397  1.166  pgoyette #define	MII_MODEL_INTEL_X540	0x0020		/* X540 100M/1G/10G media interface */
    398  1.130   msaitoh #define	MII_STR_INTEL_X540	"X540 100M/1G/10G media interface"
    399  1.166  pgoyette #define	MII_MODEL_INTEL_X550	0x0022		/* X550 100M/1G/10G media interface */
    400  1.129   msaitoh #define	MII_STR_INTEL_X550	"X550 100M/1G/10G media interface"
    401  1.166  pgoyette #define	MII_MODEL_INTEL_X557	0x0024		/* X557 100M/1G/10G media interface */
    402  1.129   msaitoh #define	MII_STR_INTEL_X557	"X557 100M/1G/10G media interface"
    403  1.166  pgoyette #define	MII_MODEL_INTEL_I82580	0x003a		/* 82580 10/100/1000 media interface */
    404  1.128   msaitoh #define	MII_STR_INTEL_I82580	"82580 10/100/1000 media interface"
    405  1.166  pgoyette #define	MII_MODEL_INTEL_I350	0x003b		/* I350 10/100/1000 media interface */
    406  1.128   msaitoh #define	MII_STR_INTEL_I350	"I350 10/100/1000 media interface"
    407  1.166  pgoyette #define	MII_MODEL_xxMARVELL_I210	0x0000		/* I210 10/100/1000 media interface */
    408  1.117   msaitoh #define	MII_STR_xxMARVELL_I210	"I210 10/100/1000 media interface"
    409  1.166  pgoyette #define	MII_MODEL_xxMARVELL_I82563	0x000a		/* i82563 10/100/1000 media interface */
    410   1.71    bouyer #define	MII_STR_xxMARVELL_I82563	"i82563 10/100/1000 media interface"
    411  1.166  pgoyette #define	MII_MODEL_ATTANSIC_I82578	0x0004		/* Intel 82578 10/100/1000 media interface */
    412  1.145   msaitoh #define	MII_STR_ATTANSIC_I82578	"Intel 82578 10/100/1000 media interface"
    413  1.167   msaitoh /* Acquired by MaxLinear */
    414  1.170   msaitoh #define	MII_MODEL_INTEL2_GPY211	0x0000		/* MaxLinear GPY21[125] 2.5G PHY */
    415  1.170   msaitoh #define	MII_STR_INTEL2_GPY211	"MaxLinear GPY21[125] 2.5G PHY"
    416  1.168   msaitoh #define	MII_MODEL_INTEL2_I226_1	0x0001		/* I226 2.5G media interface (1) */
    417  1.168   msaitoh #define	MII_STR_INTEL2_I226_1	"I226 2.5G media interface (1)"
    418  1.168   msaitoh #define	MII_MODEL_INTEL2_I226_2	0x0005		/* I226 2.5G media interface (2) */
    419  1.168   msaitoh #define	MII_STR_INTEL2_I226_2	"I226 2.5G media interface (2)"
    420  1.168   msaitoh #define	MII_MODEL_INTEL2_I225	0x000c		/* I225 2.5G media interface */
    421  1.168   msaitoh #define	MII_STR_INTEL2_I225	"I225 2.5G media interface"
    422  1.170   msaitoh #define	MII_MODEL_INTEL2_GPY211_2	0x0020		/* MaxLinear GPY21[12] 2.5G PHY (2) */
    423  1.170   msaitoh #define	MII_STR_INTEL2_GPY211_2	"MaxLinear GPY21[12] 2.5G PHY (2)"
    424  1.170   msaitoh #define	MII_MODEL_INTEL2_GPY211_3	0x0021		/* MaxLinear GPY211 2.5G PHY (3) */
    425  1.170   msaitoh #define	MII_STR_INTEL2_GPY211_3	"MaxLinear GPY211 2.5G PHY (3)"
    426  1.170   msaitoh #define	MII_MODEL_INTEL2_GPY212	0x0022		/* MaxLinear GPY212 2.5G PHY */
    427  1.170   msaitoh #define	MII_STR_INTEL2_GPY212	"MaxLinear GPY212 2.5G PHY"
    428  1.169   msaitoh #define	MII_MODEL_INTEL2_GPY115	0x0030		/* MaxLinear GPY115 Gigabit PHY */
    429  1.169   msaitoh #define	MII_STR_INTEL2_GPY115	"MaxLinear GPY115 Gigabit PHY"
    430  1.170   msaitoh #define	MII_MODEL_INTEL2_GPY215	0x0032		/* MaxLinear GPY215 2.5G PHY */
    431  1.170   msaitoh #define	MII_STR_INTEL2_GPY215	"MaxLinear GPY215 2.5G PHY"
    432    1.1   thorpej 
    433   1.81    bouyer /* JMicron PHYs */
    434  1.166  pgoyette #define	MII_MODEL_JMICRON_JMP211	0x0021		/* JMP211 10/100/1000 media interface */
    435  1.158   msaitoh #define	MII_STR_JMICRON_JMP211	"JMP211 10/100/1000 media interface"
    436  1.166  pgoyette #define	MII_MODEL_JMICRON_JMP202	0x0022		/* JMP202 10/100 media interface */
    437  1.158   msaitoh #define	MII_STR_JMICRON_JMP202	"JMP202 10/100 media interface"
    438   1.81    bouyer 
    439    1.1   thorpej /* Level 1 PHYs */
    440  1.166  pgoyette #define	MII_MODEL_xxLEVEL1_LXT970	0x0000		/* LXT970 10/100 media interface */
    441    1.6  drochner #define	MII_STR_xxLEVEL1_LXT970	"LXT970 10/100 media interface"
    442  1.166  pgoyette #define	MII_MODEL_LEVEL1_LXT1000_OLD	0x0003		/* LXT1000 1000BASE-T media interface */
    443  1.139   msaitoh #define	MII_STR_LEVEL1_LXT1000_OLD	"LXT1000 1000BASE-T media interface"
    444  1.166  pgoyette #define	MII_MODEL_LEVEL1_LXT974	0x0004		/* LXT974 10/100 Quad PHY */
    445   1.53      matt #define	MII_STR_LEVEL1_LXT974	"LXT974 10/100 Quad PHY"
    446  1.166  pgoyette #define	MII_MODEL_LEVEL1_LXT975	0x0005		/* LXT975 10/100 Quad PHY */
    447   1.53      matt #define	MII_STR_LEVEL1_LXT975	"LXT975 10/100 Quad PHY"
    448  1.166  pgoyette #define	MII_MODEL_LEVEL1_LXT1000	0x000c		/* LXT1000 1000BASE-T media interface */
    449   1.25   thorpej #define	MII_STR_LEVEL1_LXT1000	"LXT1000 1000BASE-T media interface"
    450  1.166  pgoyette #define	MII_MODEL_LEVEL1_LXT971	0x000e		/* LXT971/2 10/100 media interface */
    451  1.139   msaitoh #define	MII_STR_LEVEL1_LXT971	"LXT971/2 10/100 media interface"
    452  1.166  pgoyette #define	MII_MODEL_LEVEL1_LXT973	0x0021		/* LXT973 10/100 Dual PHY */
    453  1.139   msaitoh #define	MII_STR_LEVEL1_LXT973	"LXT973 10/100 Dual PHY"
    454    1.1   thorpej 
    455   1.22   thorpej /* Marvell Semiconductor PHYs */
    456  1.166  pgoyette #define	MII_MODEL_xxMARVELL_E1000	0x0000		/* Marvell 88E1000 Gigabit PHY */
    457  1.122  christos #define	MII_STR_xxMARVELL_E1000	"Marvell 88E1000 Gigabit PHY"
    458  1.166  pgoyette #define	MII_MODEL_xxMARVELL_E1011	0x0002		/* Marvell 88E1011 Gigabit PHY */
    459   1.41      fvdl #define	MII_STR_xxMARVELL_E1011	"Marvell 88E1011 Gigabit PHY"
    460  1.166  pgoyette #define	MII_MODEL_xxMARVELL_E1000_3	0x0003		/* Marvell 88E1000 Gigabit PHY */
    461   1.33   thorpej #define	MII_STR_xxMARVELL_E1000_3	"Marvell 88E1000 Gigabit PHY"
    462  1.166  pgoyette #define	MII_MODEL_xxMARVELL_E1000S	0x0004		/* Marvell 88E1000S Gigabit PHY */
    463  1.122  christos #define	MII_STR_xxMARVELL_E1000S	"Marvell 88E1000S Gigabit PHY"
    464  1.166  pgoyette #define	MII_MODEL_xxMARVELL_E1000_5	0x0005		/* Marvell 88E1000 Gigabit PHY */
    465   1.33   thorpej #define	MII_STR_xxMARVELL_E1000_5	"Marvell 88E1000 Gigabit PHY"
    466  1.166  pgoyette #define	MII_MODEL_xxMARVELL_E1101	0x0006		/* Marvell 88E1101 Gigabit PHY */
    467  1.122  christos #define	MII_STR_xxMARVELL_E1101	"Marvell 88E1101 Gigabit PHY"
    468  1.166  pgoyette #define	MII_MODEL_xxMARVELL_E3082	0x0008		/* Marvell 88E3082 10/100 Fast Ethernet PHY */
    469  1.122  christos #define	MII_STR_xxMARVELL_E3082	"Marvell 88E3082 10/100 Fast Ethernet PHY"
    470  1.166  pgoyette #define	MII_MODEL_xxMARVELL_E1112	0x0009		/* Marvell 88E1112 Gigabit PHY */
    471  1.122  christos #define	MII_STR_xxMARVELL_E1112	"Marvell 88E1112 Gigabit PHY"
    472  1.166  pgoyette #define	MII_MODEL_xxMARVELL_E1149	0x000b		/* Marvell 88E1149 Gigabit PHY */
    473   1.93     enami #define	MII_STR_xxMARVELL_E1149	"Marvell 88E1149 Gigabit PHY"
    474  1.166  pgoyette #define	MII_MODEL_xxMARVELL_E1111	0x000c		/* Marvell 88E1111 Gigabit PHY */
    475   1.61    briggs #define	MII_STR_xxMARVELL_E1111	"Marvell 88E1111 Gigabit PHY"
    476  1.166  pgoyette #define	MII_MODEL_xxMARVELL_E1145	0x000d		/* Marvell 88E1145 Quad Gigabit PHY */
    477  1.101      matt #define	MII_STR_xxMARVELL_E1145	"Marvell 88E1145 Quad Gigabit PHY"
    478  1.166  pgoyette #define	MII_MODEL_xxMARVELL_E6060	0x0010		/* Marvell 88E6060 6-Port 10/100 Fast Ethernet Switch */
    479  1.126      matt #define	MII_STR_xxMARVELL_E6060	"Marvell 88E6060 6-Port 10/100 Fast Ethernet Switch"
    480  1.166  pgoyette #define	MII_MODEL_xxMARVELL_I347	0x001c		/* Intel I347-AT4 Gigabit PHY */
    481  1.128   msaitoh #define	MII_STR_xxMARVELL_I347	"Intel I347-AT4 Gigabit PHY"
    482  1.166  pgoyette #define	MII_MODEL_xxMARVELL_E1512	0x001d		/* Marvell 88E151[0248] Gigabit PHY */
    483  1.132   msaitoh #define	MII_STR_xxMARVELL_E1512	"Marvell 88E151[0248] Gigabit PHY"
    484  1.166  pgoyette #define	MII_MODEL_xxMARVELL_E1340M	0x001f		/* Marvell 88E1340 Gigabit PHY */
    485  1.128   msaitoh #define	MII_STR_xxMARVELL_E1340M	"Marvell 88E1340 Gigabit PHY"
    486  1.166  pgoyette #define	MII_MODEL_xxMARVELL_E1116	0x0021		/* Marvell 88E1116 Gigabit PHY */
    487   1.77       wiz #define	MII_STR_xxMARVELL_E1116	"Marvell 88E1116 Gigabit PHY"
    488  1.166  pgoyette #define	MII_MODEL_xxMARVELL_E1118	0x0022		/* Marvell 88E1118 Gigabit PHY */
    489  1.122  christos #define	MII_STR_xxMARVELL_E1118	"Marvell 88E1118 Gigabit PHY"
    490  1.166  pgoyette #define	MII_MODEL_xxMARVELL_E1240	0x0023		/* Marvell 88E1240 Gigabit PHY */
    491  1.136   msaitoh #define	MII_STR_xxMARVELL_E1240	"Marvell 88E1240 Gigabit PHY"
    492  1.166  pgoyette #define	MII_MODEL_xxMARVELL_E1116R	0x0024		/* Marvell 88E1116R Gigabit PHY */
    493   1.90       rjs #define	MII_STR_xxMARVELL_E1116R	"Marvell 88E1116R Gigabit PHY"
    494  1.166  pgoyette #define	MII_MODEL_xxMARVELL_E1149R	0x0025		/* Marvell 88E1149R Quad Gigabit PHY */
    495  1.122  christos #define	MII_STR_xxMARVELL_E1149R	"Marvell 88E1149R Quad Gigabit PHY"
    496  1.166  pgoyette #define	MII_MODEL_xxMARVELL_E3016	0x0026		/* Marvell 88E3016 10/100 Fast Ethernet PHY */
    497  1.122  christos #define	MII_STR_xxMARVELL_E3016	"Marvell 88E3016 10/100 Fast Ethernet PHY"
    498  1.166  pgoyette #define	MII_MODEL_xxMARVELL_PHYG65G	0x0027		/* Marvell PHYG65G Gigabit PHY */
    499  1.122  christos #define	MII_STR_xxMARVELL_PHYG65G	"Marvell PHYG65G Gigabit PHY"
    500  1.166  pgoyette #define	MII_MODEL_xxMARVELL_E1318S	0x0029		/* Marvell 88E1318S Gigabit PHY */
    501  1.136   msaitoh #define	MII_STR_xxMARVELL_E1318S	"Marvell 88E1318S Gigabit PHY"
    502  1.166  pgoyette #define	MII_MODEL_xxMARVELL_E1543	0x002a		/* Marvell 88E154[358] Alaska Quad Port Gb PHY */
    503  1.135   msaitoh #define	MII_STR_xxMARVELL_E1543	"Marvell 88E154[358] Alaska Quad Port Gb PHY"
    504  1.166  pgoyette #define	MII_MODEL_MARVELL_E1000_0	0x0000		/* Marvell 88E1000 Gigabit PHY */
    505  1.131  jdolecek #define	MII_STR_MARVELL_E1000_0	"Marvell 88E1000 Gigabit PHY"
    506  1.166  pgoyette #define	MII_MODEL_MARVELL_E1011	0x0002		/* Marvell 88E1011 Gigabit PHY */
    507  1.122  christos #define	MII_STR_MARVELL_E1011	"Marvell 88E1011 Gigabit PHY"
    508  1.166  pgoyette #define	MII_MODEL_MARVELL_E1000_3	0x0003		/* Marvell 88E1000 Gigabit PHY */
    509  1.122  christos #define	MII_STR_MARVELL_E1000_3	"Marvell 88E1000 Gigabit PHY"
    510  1.166  pgoyette #define	MII_MODEL_MARVELL_E1000_5	0x0005		/* Marvell 88E1000 Gigabit PHY */
    511  1.122  christos #define	MII_STR_MARVELL_E1000_5	"Marvell 88E1000 Gigabit PHY"
    512  1.166  pgoyette #define	MII_MODEL_MARVELL_E1000_6	0x0006		/* Marvell 88E1000 Gigabit PHY */
    513  1.131  jdolecek #define	MII_STR_MARVELL_E1000_6	"Marvell 88E1000 Gigabit PHY"
    514  1.166  pgoyette #define	MII_MODEL_MARVELL_E1111	0x000c		/* Marvell 88E1111 Gigabit PHY */
    515  1.122  christos #define	MII_STR_MARVELL_E1111	"Marvell 88E1111 Gigabit PHY"
    516   1.22   thorpej 
    517  1.159   msaitoh /* Micrel PHYs (Kendin and Microchip) */
    518  1.166  pgoyette #define	MII_MODEL_MICREL_KSZ8041	0x0011		/* Micrel KSZ8041TL/FTL/MLL 10/100 PHY */
    519  1.159   msaitoh #define	MII_STR_MICREL_KSZ8041	"Micrel KSZ8041TL/FTL/MLL 10/100 PHY"
    520  1.166  pgoyette #define	MII_MODEL_MICREL_KSZ8041RNLI	0x0013		/* Micrel KSZ8041RNLI 10/100 PHY */
    521  1.159   msaitoh #define	MII_STR_MICREL_KSZ8041RNLI	"Micrel KSZ8041RNLI 10/100 PHY"
    522  1.166  pgoyette #define	MII_MODEL_MICREL_KSZ8051	0x0015		/* Micrel KSZ80[235]1 10/100 PHY */
    523  1.159   msaitoh #define	MII_STR_MICREL_KSZ8051	"Micrel KSZ80[235]1 10/100 PHY"
    524  1.166  pgoyette #define	MII_MODEL_MICREL_KSZ8081	0x0016		/* Micrel KSZ80[89]1 10/100 PHY */
    525  1.159   msaitoh #define	MII_STR_MICREL_KSZ8081	"Micrel KSZ80[89]1 10/100 PHY"
    526  1.166  pgoyette #define	MII_MODEL_MICREL_KSZ8061	0x0017		/* Micrel KSZ8061 10/100 PHY */
    527  1.159   msaitoh #define	MII_STR_MICREL_KSZ8061	"Micrel KSZ8061 10/100 PHY"
    528  1.166  pgoyette #define	MII_MODEL_MICREL_KSZ9021_8001_8721	0x0021		/* Micrel KSZ9021 Gb & KSZ8001/8721 10/100 PHY */
    529  1.159   msaitoh #define	MII_STR_MICREL_KSZ9021_8001_8721	"Micrel KSZ9021 Gb & KSZ8001/8721 10/100 PHY"
    530  1.166  pgoyette #define	MII_MODEL_MICREL_KSZ9031	0x0022		/* Micrel KSZ9031 10/100/1000 PHY */
    531  1.139   msaitoh #define	MII_STR_MICREL_KSZ9031	"Micrel KSZ9031 10/100/1000 PHY"
    532  1.166  pgoyette #define	MII_MODEL_MICREL_KSZ9477	0x0023		/* Micrel KSZ9477 10/100/1000 PHY */
    533  1.159   msaitoh #define	MII_STR_MICREL_KSZ9477	"Micrel KSZ9477 10/100/1000 PHY"
    534  1.166  pgoyette #define	MII_MODEL_MICREL_KSZ9131	0x0024		/* Micrel KSZ9131 10/100/1000 PHY */
    535  1.159   msaitoh #define	MII_STR_MICREL_KSZ9131	"Micrel KSZ9131 10/100/1000 PHY"
    536  1.166  pgoyette #define	MII_MODEL_MICREL_KS8737	0x0032		/* Micrel KS8737 10/100 PHY */
    537  1.159   msaitoh #define	MII_STR_MICREL_KS8737	"Micrel KS8737 10/100 PHY"
    538  1.121     ozaki 
    539  1.172     skrll /* Motorcomm */
    540  1.172     skrll #define	MII_MODEL_MOTORCOMM_YT8531	0x0011		/* Motorcomm YT8531 Gigabit PHY */
    541  1.172     skrll #define	MII_STR_MOTORCOMM_YT8531	"Motorcomm YT8531 Gigabit PHY"
    542  1.172     skrll 
    543   1.12  augustss /* Myson Technology PHYs */
    544  1.166  pgoyette #define	MII_MODEL_xxMYSON_MTD972	0x0000		/* MTD972 10/100 media interface */
    545   1.15  drochner #define	MII_STR_xxMYSON_MTD972	"MTD972 10/100 media interface"
    546  1.166  pgoyette #define	MII_MODEL_MYSON_MTD803	0x0000		/* MTD803 3-in-1 media interface */
    547   1.42    martin #define	MII_STR_MYSON_MTD803	"MTD803 3-in-1 media interface"
    548   1.12  augustss 
    549    1.1   thorpej /* National Semiconductor PHYs */
    550  1.166  pgoyette #define	MII_MODEL_xxNATSEMI_DP83840	0x0000		/* DP83840 10/100 media interface */
    551   1.15  drochner #define	MII_STR_xxNATSEMI_DP83840	"DP83840 10/100 media interface"
    552  1.166  pgoyette #define	MII_MODEL_xxNATSEMI_DP83843	0x0001		/* DP83843 10/100 media interface */
    553   1.15  drochner #define	MII_STR_xxNATSEMI_DP83843	"DP83843 10/100 media interface"
    554  1.166  pgoyette #define	MII_MODEL_xxNATSEMI_DP83815	0x0002		/* DP83815/DP83846A 10/100 media interface */
    555  1.134   msaitoh #define	MII_STR_xxNATSEMI_DP83815	"DP83815/DP83846A 10/100 media interface"
    556  1.166  pgoyette #define	MII_MODEL_xxNATSEMI_DP83847	0x0003		/* DP83847 10/100 media interface */
    557   1.68       wiz #define	MII_STR_xxNATSEMI_DP83847	"DP83847 10/100 media interface"
    558  1.166  pgoyette #define	MII_MODEL_xxNATSEMI_DP83891	0x0005		/* DP83891 1000BASE-T media interface */
    559   1.25   thorpej #define	MII_STR_xxNATSEMI_DP83891	"DP83891 1000BASE-T media interface"
    560  1.166  pgoyette #define	MII_MODEL_xxNATSEMI_DP83861	0x0006		/* DP83861 1000BASE-T media interface */
    561   1.25   thorpej #define	MII_STR_xxNATSEMI_DP83861	"DP83861 1000BASE-T media interface"
    562  1.166  pgoyette #define	MII_MODEL_xxNATSEMI_DP83865	0x0007		/* DP83865 1000BASE-T media interface */
    563   1.94       jdc #define	MII_STR_xxNATSEMI_DP83865	"DP83865 1000BASE-T media interface"
    564  1.166  pgoyette #define	MII_MODEL_xxNATSEMI_DP83849	0x000a		/* DP83849 10/100 media interface */
    565  1.108  jakllsch #define	MII_STR_xxNATSEMI_DP83849	"DP83849 10/100 media interface"
    566   1.18      matt 
    567   1.19  drochner /* PMC Sierra PHYs */
    568  1.166  pgoyette #define	MII_MODEL_xxPMCSIERRA_PM8351	0x0000		/* PM8351 OctalPHY Gigabit interface */
    569   1.19  drochner #define	MII_STR_xxPMCSIERRA_PM8351	"PM8351 OctalPHY Gigabit interface"
    570  1.166  pgoyette #define	MII_MODEL_xxPMCSIERRA2_PM8352	0x0002		/* PM8352 OctalPHY Gigabit interface */
    571   1.37      matt #define	MII_STR_xxPMCSIERRA2_PM8352	"PM8352 OctalPHY Gigabit interface"
    572  1.166  pgoyette #define	MII_MODEL_xxPMCSIERRA2_PM8353	0x0003		/* PM8353 QuadPHY Gigabit interface */
    573   1.36      matt #define	MII_STR_xxPMCSIERRA2_PM8353	"PM8353 QuadPHY Gigabit interface"
    574  1.166  pgoyette #define	MII_MODEL_PMCSIERRA_PM8354	0x0004		/* PM8354 QuadPHY Gigabit interface */
    575   1.37      matt #define	MII_STR_PMCSIERRA_PM8354	"PM8354 QuadPHY Gigabit interface"
    576    1.1   thorpej 
    577    1.1   thorpej /* Quality Semiconductor PHYs */
    578  1.166  pgoyette #define	MII_MODEL_xxQUALSEMI_QS6612	0x0000		/* QS6612 10/100 media interface */
    579   1.15  drochner #define	MII_STR_xxQUALSEMI_QS6612	"QS6612 10/100 media interface"
    580    1.1   thorpej 
    581  1.102    bouyer /* RDC Semiconductor PHYs */
    582  1.166  pgoyette #define	MII_MODEL_xxRDC_R6040	0x0003		/* R6040 10/100 media interface */
    583  1.160   msaitoh #define	MII_STR_xxRDC_R6040	"R6040 10/100 media interface"
    584  1.166  pgoyette #define	MII_MODEL_xxRDC_R6040_2	0x0005		/* R6040 10/100 media interface */
    585  1.164   msaitoh #define	MII_STR_xxRDC_R6040_2	"R6040 10/100 media interface"
    586  1.166  pgoyette #define	MII_MODEL_xxRDC_R6040_3	0x0006		/* R6040 10/100 media interface */
    587  1.164   msaitoh #define	MII_STR_xxRDC_R6040_3	"R6040 10/100 media interface"
    588  1.139   msaitoh 
    589   1.56  jonathan /* RealTek PHYs */
    590  1.166  pgoyette #define	MII_MODEL_xxREALTEK_RTL8169S	0x0011		/* RTL8169S/8110S/8211 1000BASE-T media interface */
    591  1.139   msaitoh #define	MII_STR_xxREALTEK_RTL8169S	"RTL8169S/8110S/8211 1000BASE-T media interface"
    592  1.166  pgoyette #define	MII_MODEL_yyREALTEK_RTL8201L	0x0020		/* RTL8201L 10/100 media interface */
    593   1.65   xtraeme #define	MII_STR_yyREALTEK_RTL8201L	"RTL8201L 10/100 media interface"
    594  1.166  pgoyette #define	MII_MODEL_REALTEK_RTL8251	0x0000		/* RTL8251 1000BASE-T media interface */
    595  1.125       riz #define	MII_STR_REALTEK_RTL8251	"RTL8251 1000BASE-T media interface"
    596  1.166  pgoyette #define	MII_MODEL_REALTEK_RTL8201E	0x0008		/* RTL8201E 10/100 media interface */
    597  1.137       rin #define	MII_STR_REALTEK_RTL8201E	"RTL8201E 10/100 media interface"
    598  1.166  pgoyette #define	MII_MODEL_REALTEK_RTL8169S	0x0011		/* RTL8169S/8110S/8211 1000BASE-T media interface */
    599   1.76   tsutsui #define	MII_STR_REALTEK_RTL8169S	"RTL8169S/8110S/8211 1000BASE-T media interface"
    600   1.56  jonathan 
    601    1.1   thorpej /* Seeq PHYs */
    602  1.166  pgoyette #define	MII_MODEL_SEEQ_80220	0x0003		/* Seeq 80220 10/100 media interface */
    603   1.15  drochner #define	MII_STR_SEEQ_80220	"Seeq 80220 10/100 media interface"
    604  1.166  pgoyette #define	MII_MODEL_SEEQ_84220	0x0004		/* Seeq 84220 10/100 media interface */
    605   1.15  drochner #define	MII_STR_SEEQ_84220	"Seeq 84220 10/100 media interface"
    606  1.166  pgoyette #define	MII_MODEL_SEEQ_80225	0x0008		/* Seeq 80225 10/100 media interface */
    607   1.23   thorpej #define	MII_STR_SEEQ_80225	"Seeq 80225 10/100 media interface"
    608    1.5   thorpej 
    609    1.5   thorpej /* Silicon Integrated Systems PHYs */
    610  1.166  pgoyette #define	MII_MODEL_SIS_900	0x0000		/* SiS 900 10/100 media interface */
    611   1.15  drochner #define	MII_STR_SIS_900	"SiS 900 10/100 media interface"
    612    1.1   thorpej 
    613  1.113  jakllsch /* SMSC PHYs */
    614  1.166  pgoyette #define	MII_MODEL_SMSC_LAN83C185	0x000a		/* SMSC LAN83C185 10/100 PHY */
    615  1.142   msaitoh #define	MII_STR_SMSC_LAN83C185	"SMSC LAN83C185 10/100 PHY"
    616  1.166  pgoyette #define	MII_MODEL_SMSC_LAN8700	0x000c		/* SMSC LAN8700 10/100 Ethernet Transceiver */
    617  1.114  jakllsch #define	MII_STR_SMSC_LAN8700	"SMSC LAN8700 10/100 Ethernet Transceiver"
    618  1.166  pgoyette #define	MII_MODEL_SMSC_LAN911X	0x000d		/* SMSC LAN911X internal 10/100 PHY */
    619  1.144   msaitoh #define	MII_STR_SMSC_LAN911X	"SMSC LAN911X internal 10/100 PHY"
    620  1.166  pgoyette #define	MII_MODEL_SMSC_LAN75XX	0x000e		/* SMSC LAN75XX internal 10/100 PHY */
    621  1.144   msaitoh #define	MII_STR_SMSC_LAN75XX	"SMSC LAN75XX internal 10/100 PHY"
    622  1.166  pgoyette #define	MII_MODEL_SMSC_LAN8710_LAN8720	0x000f		/* SMSC LAN8710/LAN8720 10/100 Ethernet Transceiver */
    623  1.114  jakllsch #define	MII_STR_SMSC_LAN8710_LAN8720	"SMSC LAN8710/LAN8720 10/100 Ethernet Transceiver"
    624  1.166  pgoyette #define	MII_MODEL_SMSC_LAN8740	0x0011		/* SMSC LAN8740 10/100 media interface */
    625  1.142   msaitoh #define	MII_STR_SMSC_LAN8740	"SMSC LAN8740 10/100 media interface"
    626  1.166  pgoyette #define	MII_MODEL_SMSC_LAN8741A	0x0012		/* SMSC LAN8741A 10/100 media interface */
    627  1.143   msaitoh #define	MII_STR_SMSC_LAN8741A	"SMSC LAN8741A 10/100 media interface"
    628  1.166  pgoyette #define	MII_MODEL_SMSC_LAN8742	0x0013		/* SMSC LAN8742 10/100 media interface */
    629  1.143   msaitoh #define	MII_STR_SMSC_LAN8742	"SMSC LAN8742 10/100 media interface"
    630  1.113  jakllsch 
    631  1.163   msaitoh /* Teranetics PHY */
    632  1.166  pgoyette #define	MII_MODEL_TERANETICS_TN1010	0x0001		/* Teranetics TN1010 10GBase-T PHY */
    633  1.163   msaitoh #define	MII_STR_TERANETICS_TN1010	"Teranetics TN1010 10GBase-T PHY"
    634  1.163   msaitoh 
    635    1.1   thorpej /* Texas Instruments PHYs */
    636  1.166  pgoyette #define	MII_MODEL_TI_TLAN10T	0x0001		/* ThunderLAN 10BASE-T media interface */
    637   1.25   thorpej #define	MII_STR_TI_TLAN10T	"ThunderLAN 10BASE-T media interface"
    638  1.166  pgoyette #define	MII_MODEL_TI_100VGPMI	0x0002		/* ThunderLAN 100VG-AnyLan media interface */
    639   1.15  drochner #define	MII_STR_TI_100VGPMI	"ThunderLAN 100VG-AnyLan media interface"
    640  1.166  pgoyette #define	MII_MODEL_TI_TNETE2101	0x0003		/* TNETE2101 media interface */
    641   1.15  drochner #define	MII_STR_TI_TNETE2101	"TNETE2101 media interface"
    642    1.7     soren 
    643    1.7     soren /* TDK Semiconductor PHYs */
    644  1.166  pgoyette #define	MII_MODEL_xxTSC_78Q2120	0x0014		/* 78Q2120 10/100 media interface */
    645   1.15  drochner #define	MII_STR_xxTSC_78Q2120	"78Q2120 10/100 media interface"
    646  1.166  pgoyette #define	MII_MODEL_xxTSC_78Q2121	0x0015		/* 78Q2121 100BASE-TX media interface */
    647   1.25   thorpej #define	MII_STR_xxTSC_78Q2121	"78Q2121 100BASE-TX media interface"
    648   1.12  augustss 
    649  1.138   msaitoh /* VIA Technologies PHYs */
    650  1.166  pgoyette #define	MII_MODEL_xxVIA_VT6103	0x0032		/* VT6103 10/100 PHY */
    651  1.162   msaitoh #define	MII_STR_xxVIA_VT6103	"VT6103 10/100 PHY"
    652  1.166  pgoyette #define	MII_MODEL_xxVIA_VT6103_2	0x0034		/* VT6103 10/100 PHY */
    653  1.162   msaitoh #define	MII_STR_xxVIA_VT6103_2	"VT6103 10/100 PHY"
    654  1.138   msaitoh 
    655  1.156   msaitoh /* Vitesse PHYs (Now Microsemi) */
    656  1.166  pgoyette #define	MII_MODEL_xxVITESSE_VSC8601	0x0002		/* VSC8601 10/100/1000 PHY */
    657  1.156   msaitoh #define	MII_STR_xxVITESSE_VSC8601	"VSC8601 10/100/1000 PHY"
    658  1.166  pgoyette #define	MII_MODEL_xxVITESSE_VSC8641	0x0003		/* Vitesse VSC8641 10/100/1000TX PHY */
    659  1.156   msaitoh #define	MII_STR_xxVITESSE_VSC8641	"Vitesse VSC8641 10/100/1000TX PHY"
    660  1.166  pgoyette #define	MII_MODEL_xxVITESSE_VSC8504	0x000c		/* Vitesse VSC8504 quad 10/100/1000TX PHY */
    661  1.165   msaitoh #define	MII_STR_xxVITESSE_VSC8504	"Vitesse VSC8504 quad 10/100/1000TX PHY"
    662  1.166  pgoyette #define	MII_MODEL_xxVITESSE_VSC8552	0x000e		/* Vitesse VSC8552 dual 10/100/1000TX PHY */
    663  1.165   msaitoh #define	MII_STR_xxVITESSE_VSC8552	"Vitesse VSC8552 dual 10/100/1000TX PHY"
    664  1.166  pgoyette #define	MII_MODEL_xxVITESSE_VSC8502	0x0012		/* Vitesse VSC8502 dual 10/100/1000TX PHY */
    665  1.165   msaitoh #define	MII_STR_xxVITESSE_VSC8502	"Vitesse VSC8502 dual 10/100/1000TX PHY"
    666  1.166  pgoyette #define	MII_MODEL_xxVITESSE_VSC8501	0x0013		/* Vitesse VSC8501 10/100/1000TX PHY */
    667  1.156   msaitoh #define	MII_STR_xxVITESSE_VSC8501	"Vitesse VSC8501 10/100/1000TX PHY"
    668  1.166  pgoyette #define	MII_MODEL_xxVITESSE_VSC8531	0x0017		/* Vitesse VSC8531 10/100/1000TX PHY */
    669  1.165   msaitoh #define	MII_STR_xxVITESSE_VSC8531	"Vitesse VSC8531 10/100/1000TX PHY"
    670  1.166  pgoyette #define	MII_MODEL_xxVITESSE_VSC8662	0x0026		/* Vitesse VSC866[24] dual/quad 1000T 100FX 1000X PHY */
    671  1.165   msaitoh #define	MII_STR_xxVITESSE_VSC8662	"Vitesse VSC866[24] dual/quad 1000T 100FX 1000X PHY"
    672  1.166  pgoyette #define	MII_MODEL_xxVITESSE_VSC8514	0x0027		/* Vitesse VSC8514 quad 1000T PHY */
    673  1.165   msaitoh #define	MII_STR_xxVITESSE_VSC8514	"Vitesse VSC8514 quad 1000T PHY"
    674  1.166  pgoyette #define	MII_MODEL_xxVITESSE_VSC8512	0x002e		/* Vitesse VSC8512 12port 1000T PHY */
    675  1.165   msaitoh #define	MII_STR_xxVITESSE_VSC8512	"Vitesse VSC8512 12port 1000T PHY"
    676  1.166  pgoyette #define	MII_MODEL_xxVITESSE_VSC8522	0x002f		/* Vitesse VSC8522 12port 1000T PHY */
    677  1.165   msaitoh #define	MII_STR_xxVITESSE_VSC8522	"Vitesse VSC8522 12port 1000T PHY"
    678  1.166  pgoyette #define	MII_MODEL_xxVITESSE_VSC8658	0x0035		/* Vitesse VSC8658 octal 1000T 100FX 1000X PHY */
    679  1.165   msaitoh #define	MII_STR_xxVITESSE_VSC8658	"Vitesse VSC8658 octal 1000T 100FX 1000X PHY"
    680  1.166  pgoyette #define	MII_MODEL_xxVITESSE_VSC8541	0x0037		/* Vitesse VSC8541 1000T PHY */
    681  1.165   msaitoh #define	MII_STR_xxVITESSE_VSC8541	"Vitesse VSC8541 1000T PHY"
    682  1.138   msaitoh 
    683   1.12  augustss /* XaQti Corp. PHYs */
    684  1.166  pgoyette #define	MII_MODEL_xxXAQTI_XMACII	0x0000		/* XaQti Corp. XMAC II gigabit interface */
    685   1.15  drochner #define	MII_STR_xxXAQTI_XMACII	"XaQti Corp. XMAC II gigabit interface"
    686  1.166  pgoyette 
    687  1.166  pgoyette /* Define format strings for non-existent values */
    688  1.166  pgoyette #define mii_id1_format	"oui %6.6x"
    689  1.166  pgoyette #define mii_id2_format	"model %4.4x"
    690