Home | History | Annotate | Line # | Download | only in mii
miidevs.h revision 1.155
      1   1.99       jym /*	$NetBSD: miidevs.h,v 1.155 2019/09/19 14:39:08 msaitoh Exp $	*/
      2    1.1   thorpej 
      3    1.1   thorpej /*
      4    1.1   thorpej  * THIS FILE AUTOMATICALLY GENERATED.  DO NOT EDIT.
      5    1.1   thorpej  *
      6    1.1   thorpej  * generated from:
      7  1.155   msaitoh  *	NetBSD: miidevs,v 1.157 2019/09/19 14:38:45 msaitoh Exp
      8    1.1   thorpej  */
      9    1.1   thorpej 
     10    1.1   thorpej /*-
     11    1.5   thorpej  * Copyright (c) 1998, 1999 The NetBSD Foundation, Inc.
     12    1.1   thorpej  * All rights reserved.
     13    1.1   thorpej  *
     14    1.1   thorpej  * This code is derived from software contributed to The NetBSD Foundation
     15    1.1   thorpej  * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
     16    1.1   thorpej  * NASA Ames Research Center.
     17    1.1   thorpej  *
     18    1.1   thorpej  * Redistribution and use in source and binary forms, with or without
     19    1.1   thorpej  * modification, are permitted provided that the following conditions
     20    1.1   thorpej  * are met:
     21    1.1   thorpej  * 1. Redistributions of source code must retain the above copyright
     22    1.1   thorpej  *    notice, this list of conditions and the following disclaimer.
     23    1.1   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     24    1.1   thorpej  *    notice, this list of conditions and the following disclaimer in the
     25    1.1   thorpej  *    documentation and/or other materials provided with the distribution.
     26    1.1   thorpej  *
     27    1.1   thorpej  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     28    1.1   thorpej  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     29    1.1   thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     30    1.1   thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     31    1.1   thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     32    1.1   thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     33    1.1   thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     34    1.1   thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     35    1.1   thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     36    1.1   thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     37    1.1   thorpej  * POSSIBILITY OF SUCH DAMAGE.
     38    1.1   thorpej  */
     39    1.1   thorpej 
     40    1.1   thorpej /*
     41    1.6  drochner  * List of known MII OUIs.
     42    1.6  drochner  * For a complete list see http://standards.ieee.org/regauth/oui/
     43    1.6  drochner  *
     44   1.15  drochner  * XXX Vendors do obviously not agree how OUIs (24 bit) are mapped
     45   1.15  drochner  * to the 22 bits available in the id registers.
     46   1.15  drochner  * IEEE 802.3u-1995, subclause 22.2.4.3.1, figure 22-12, depicts the right
     47   1.15  drochner  * mapping; the bit positions are defined in IEEE 802-1990, figure 5.2.
     48   1.15  drochner  * (There is a formal 802.3 interpretation, number 1-07/98 of July 09 1998,
     49   1.15  drochner  * about this.)
     50  1.109     isaki  * The MII_OUI() macro in "miivar.h" reflects this.
     51   1.15  drochner  * If a vendor uses a different mapping, an "xx" prefixed OUI is defined here
     52   1.15  drochner  * which is mangled accordingly to compensate.
     53    1.1   thorpej  */
     54    1.1   thorpej 
     55   1.85    cegger /*
     56   1.85    cegger  * Use "make -f Makefile.miidevs" to regenerate miidevs.h and miidevs_data.h
     57   1.85    cegger  */
     58   1.85    cegger 
     59  1.133   msaitoh #define	MII_OUI_AMD	0x00001a	/* Advanced Micro Devices */
     60  1.138   msaitoh #define	MII_OUI_VITESSE	0x0001c1	/* Vitesse */
     61  1.138   msaitoh #define	MII_OUI_TRIDIUM	0x0001f0	/* Tridium */
     62  1.138   msaitoh #define	MII_OUI_DATATRACK	0x0002c6	/* Data Track Technology */
     63  1.133   msaitoh #define	MII_OUI_CICADA	0x0003f1	/* Cicada Semiconductor */
     64   1.82   jnemeth #define	MII_OUI_AGERE	0x00053d	/* Agere */
     65  1.149   msaitoh #define	MII_OUI_BANKSPEED	0x0006b8	/* Bankspeed Pty */
     66  1.149   msaitoh #define	MII_OUI_NETEXCELL	0x0008bb	/* NetExcell */
     67  1.138   msaitoh #define	MII_OUI_NETAS	0x0009c3	/* Netas */
     68  1.133   msaitoh #define	MII_OUI_BROADCOM2	0x000af7	/* Broadcom Corporation */
     69  1.138   msaitoh #define	MII_OUI_RALINK	0x000c43	/* Ralink Technology */
     70  1.138   msaitoh #define	MII_OUI_ASIX	0x000ec6	/* ASIX */
     71  1.133   msaitoh #define	MII_OUI_BROADCOM	0x001018	/* Broadcom Corporation */
     72  1.133   msaitoh #define	MII_OUI_MICREL	0x0010a1	/* Micrel */
     73   1.14  augustss #define	MII_OUI_ALTIMA	0x0010a9	/* Altima Communications */
     74  1.133   msaitoh #define	MII_OUI_ENABLESEMI	0x0010dd	/* Enable Semiconductor */
     75  1.138   msaitoh #define	MII_OUI_SUNPLUS	0x001105	/* Sunplus Technology */
     76   1.84    cegger #define	MII_OUI_ATHEROS	0x001374	/* Atheros */
     77  1.153   msaitoh #define	MII_OUI_TERANETICS	0x0014a6	/* Teranetics */
     78  1.138   msaitoh #define	MII_OUI_RALINK2	0x0017a5	/* Ralink Technology */
     79  1.153   msaitoh #define	MII_OUI_AQUANTIA	0x0017b6	/* Aquantia Corporation */
     80  1.112   tsutsui #define	MII_OUI_BROADCOM3	0x001be9	/* Broadcom Corporation */
     81  1.133   msaitoh #define	MII_OUI_LEVEL1	0x00207b	/* Level 1 */
     82  1.138   msaitoh #define	MII_OUI_VIA	0x004063	/* VIA Technologies */
     83  1.133   msaitoh #define	MII_OUI_MARVELL	0x005043	/* Marvell Semiconductor */
     84  1.133   msaitoh #define	MII_OUI_QUALSEMI	0x006051	/* Quality Semiconductor */
     85  1.150  jmcneill #define	MII_OUI_AMLOGIC	0x006051	/* Amlogic */
     86   1.14  augustss #define	MII_OUI_DAVICOM	0x00606e	/* Davicom Semiconductor */
     87  1.133   msaitoh #define	MII_OUI_SMSC	0x00800f	/* SMSC */
     88  1.133   msaitoh #define	MII_OUI_SEEQ	0x00a07d	/* Seeq */
     89    1.6  drochner #define	MII_OUI_ICS	0x00a0be	/* Integrated Circuit Systems */
     90    1.1   thorpej #define	MII_OUI_INTEL	0x00aa00	/* Intel */
     91  1.133   msaitoh #define	MII_OUI_TSC	0x00c039	/* TDK Semiconductor */
     92  1.133   msaitoh #define	MII_OUI_MYSON	0x00c0b4	/* Myson Technology */
     93  1.133   msaitoh #define	MII_OUI_ATTANSIC	0x00c82e	/* Attansic Technology */
     94  1.133   msaitoh #define	MII_OUI_RDC	0x00d02d	/* RDC Semiconductor */
     95   1.81    bouyer #define	MII_OUI_JMICRON	0x00d831	/* JMicron */
     96   1.19  drochner #define	MII_OUI_PMCSIERRA	0x00e004	/* PMC-Sierra */
     97  1.133   msaitoh #define	MII_OUI_SIS	0x00e006	/* Silicon Integrated Systems */
     98   1.56  jonathan #define	MII_OUI_REALTEK	0x00e04c	/* RealTek */
     99  1.138   msaitoh #define	MII_OUI_ADMTEK	0x00e092	/* ADMtek */
    100  1.133   msaitoh #define	MII_OUI_XAQTI	0x00e0ae	/* XaQti Corp. */
    101  1.133   msaitoh #define	MII_OUI_NATSEMI	0x080017	/* National Semiconductor */
    102    1.6  drochner #define	MII_OUI_TI	0x080028	/* Texas Instruments */
    103  1.138   msaitoh #define	MII_OUI_BROADCOM4	0x18c086	/* Broadcom Corporation */
    104  1.154   msaitoh #define	MII_OUI_RENESAS	0x749050	/* Renesas */
    105    1.6  drochner 
    106  1.146   msaitoh /* Unregisterd or wrong OUI */
    107  1.146   msaitoh #define	MII_OUI_yyREALTEK	0x000004	/* Realtek */
    108   1.15  drochner #define	MII_OUI_yyAMD	0x000058	/* Advanced Micro Devices */
    109  1.146   msaitoh #define	MII_OUI_xxMYSON	0x00032d	/* Myson Technology */
    110  1.146   msaitoh #define	MII_OUI_xxTSC	0x00039c	/* TDK Semiconductor */
    111  1.146   msaitoh #define	MII_OUI_xxASIX	0x000674	/* Asix Semiconductor */
    112  1.146   msaitoh #define	MII_OUI_xxDAVICOM	0x000676	/* Davicom Semiconductor */
    113  1.150  jmcneill #define	MII_OUI_xxAMLOGIC	0x00068a	/* Amlogic */
    114  1.146   msaitoh #define	MII_OUI_xxQUALSEMI	0x00068a	/* Quality Semiconductor */
    115  1.146   msaitoh #define	MII_OUI_xxREALTEK	0x000732	/* Realtek */
    116   1.12  augustss #define	MII_OUI_xxBROADCOM	0x000818	/* Broadcom Corporation */
    117  1.146   msaitoh #define	MII_OUI_xxPMCSIERRA	0x0009c0	/* PMC-Sierra */
    118  1.155   msaitoh #define	MII_OUI_xxICPLUS	0x0009c3	/* IC Plus Corp. */
    119  1.146   msaitoh #define	MII_OUI_xxMARVELL	0x000ac2	/* Marvell Semiconductor */
    120  1.146   msaitoh #define	MII_OUI_xxINTEL	0x001f00	/* Intel */
    121   1.80    cegger #define	MII_OUI_xxBROADCOM_ALT1	0x0050ef	/* Broadcom Corporation */
    122   1.15  drochner #define	MII_OUI_yyINTEL	0x005500	/* Intel */
    123  1.146   msaitoh #define	MII_OUI_yyASIX	0x007063	/* Asix Semiconductor */
    124  1.146   msaitoh #define	MII_OUI_xxPMCSIERRA2	0x009057	/* PMC-Sierra */
    125  1.146   msaitoh #define	MII_OUI_xxCICADA	0x00c08f	/* Cicada Semiconductor */
    126   1.15  drochner #define	MII_OUI_xxNATSEMI	0x1000e8	/* National Semiconductor */
    127   1.15  drochner #define	MII_OUI_xxLEVEL1	0x782000	/* Level 1 */
    128   1.15  drochner #define	MII_OUI_xxXAQTI	0xace000	/* XaQti Corp. */
    129    1.6  drochner 
    130    1.1   thorpej /*
    131    1.1   thorpej  * List of known models.  Grouped by oui.
    132    1.1   thorpej  */
    133   1.14  augustss 
    134   1.82   jnemeth /*
    135   1.83   tsutsui  * Agere PHYs
    136   1.82   jnemeth  */
    137  1.152   msaitoh #define	MII_MODEL_AGERE_ET1011	0x0001
    138  1.152   msaitoh #define	MII_STR_AGERE_ET1011	"ET1011 10/100/1000baseT PHY"
    139  1.152   msaitoh #define	MII_MODEL_AGERE_ET1011C	0x0004
    140  1.152   msaitoh #define	MII_STR_AGERE_ET1011C	"ET1011C 10/100/1000baseT PHY"
    141   1.82   jnemeth 
    142  1.134   msaitoh /* Asix semiconductor PHYs */
    143  1.134   msaitoh #define	MII_MODEL_xxASIX_AX88X9X	0x0031
    144  1.134   msaitoh #define	MII_STR_xxASIX_AX88X9X	"Ax88x9x internal PHY"
    145  1.146   msaitoh #define	MII_MODEL_yyASIX_AX88772	0x0001
    146  1.146   msaitoh #define	MII_STR_yyASIX_AX88772	"AX88772 internal PHY"
    147  1.146   msaitoh #define	MII_MODEL_yyASIX_AX88772A	0x0006
    148  1.146   msaitoh #define	MII_STR_yyASIX_AX88772A	"AX88772A internal PHY"
    149  1.146   msaitoh #define	MII_MODEL_yyASIX_AX88772B	0x0008
    150  1.146   msaitoh #define	MII_STR_yyASIX_AX88772B	"AX88772B internal PHY"
    151  1.134   msaitoh 
    152  1.141   msaitoh /* Altima Communications PHYs */
    153  1.141   msaitoh /* Don't know the model for ACXXX */
    154  1.141   msaitoh #define	MII_MODEL_ALTIMA_ACXXX	0x0001
    155  1.141   msaitoh #define	MII_STR_ALTIMA_ACXXX	"ACXXX 10/100 media interface"
    156  1.141   msaitoh #define	MII_MODEL_ALTIMA_AC101L	0x0012
    157  1.141   msaitoh #define	MII_STR_ALTIMA_AC101L	"AC101L 10/100 media interface"
    158  1.141   msaitoh #define	MII_MODEL_ALTIMA_AC101	0x0021
    159  1.141   msaitoh #define	MII_STR_ALTIMA_AC101	"AC101 10/100 media interface"
    160  1.141   msaitoh /* AMD Am79C87[45] have ALTIMA OUI */
    161  1.141   msaitoh #define	MII_MODEL_ALTIMA_Am79C875	0x0014
    162  1.141   msaitoh #define	MII_STR_ALTIMA_Am79C875	"Am79C875 10/100 media interface"
    163  1.141   msaitoh #define	MII_MODEL_ALTIMA_Am79C874	0x0021
    164  1.141   msaitoh #define	MII_STR_ALTIMA_Am79C874	"Am79C874 10/100 media interface"
    165  1.141   msaitoh 
    166  1.150  jmcneill /* Amlogic PHYs */
    167  1.150  jmcneill #define	MII_MODEL_AMLOGIC_GXL	0x0000
    168  1.150  jmcneill #define	MII_STR_AMLOGIC_GXL	"Meson GXL internal PHY"
    169  1.150  jmcneill #define	MII_MODEL_xxAMLOGIC_GXL	0x0000
    170  1.150  jmcneill #define	MII_STR_xxAMLOGIC_GXL	"Meson GXL internal PHY"
    171  1.150  jmcneill 
    172   1.84    cegger /* Atheros PHYs */
    173   1.84    cegger #define	MII_MODEL_ATHEROS_F1	0x0001
    174   1.84    cegger #define	MII_STR_ATHEROS_F1	"F1 10/100/1000 PHY"
    175   1.84    cegger #define	MII_MODEL_ATHEROS_F2	0x0002
    176   1.84    cegger #define	MII_STR_ATHEROS_F2	"F2 10/100 PHY"
    177   1.84    cegger 
    178   1.85    cegger /* Attansic PHYs */
    179   1.85    cegger #define	MII_MODEL_ATTANSIC_L1	0x0001
    180   1.85    cegger #define	MII_STR_ATTANSIC_L1	"L1 10/100/1000 PHY"
    181   1.85    cegger #define	MII_MODEL_ATTANSIC_L2	0x0002
    182   1.85    cegger #define	MII_STR_ATTANSIC_L2	"L2 10/100 PHY"
    183  1.101      matt #define	MII_MODEL_ATTANSIC_AR8021	0x0004
    184  1.101      matt #define	MII_STR_ATTANSIC_AR8021	"Atheros AR8021 10/100/1000 PHY"
    185  1.111      matt #define	MII_MODEL_ATTANSIC_AR8035	0x0007
    186  1.111      matt #define	MII_STR_ATTANSIC_AR8035	"Atheros AR8035 10/100/1000 PHY"
    187   1.85    cegger 
    188    1.3   thorpej /* Advanced Micro Devices PHYs */
    189   1.39  drochner /* see Davicom DM9101 for Am79C873 */
    190   1.28   thorpej #define	MII_MODEL_yyAMD_79C972_10T	0x0001
    191   1.28   thorpej #define	MII_STR_yyAMD_79C972_10T	"Am79C972 internal 10BASE-T interface"
    192   1.15  drochner #define	MII_MODEL_yyAMD_79c973phy	0x0036
    193   1.29   thorpej #define	MII_STR_yyAMD_79c973phy	"Am79C973 internal 10/100 media interface"
    194   1.15  drochner #define	MII_MODEL_yyAMD_79c901	0x0037
    195   1.29   thorpej #define	MII_STR_yyAMD_79c901	"Am79C901 10BASE-T interface"
    196   1.15  drochner #define	MII_MODEL_yyAMD_79c901home	0x0039
    197   1.29   thorpej #define	MII_STR_yyAMD_79c901home	"Am79C901 HomePNA 1.0 interface"
    198   1.10  augustss 
    199   1.12  augustss /* Broadcom Corp. PHYs */
    200   1.27   thorpej #define	MII_MODEL_xxBROADCOM_3C905B	0x0012
    201   1.27   thorpej #define	MII_STR_xxBROADCOM_3C905B	"Broadcom 3c905B internal PHY"
    202   1.15  drochner #define	MII_MODEL_xxBROADCOM_3C905C	0x0017
    203   1.27   thorpej #define	MII_STR_xxBROADCOM_3C905C	"Broadcom 3c905C internal PHY"
    204  1.139   msaitoh #define	MII_MODEL_xxBROADCOM_BCM5221	0x001e
    205  1.139   msaitoh #define	MII_STR_xxBROADCOM_BCM5221	"BCM5221 10/100 media interface"
    206   1.15  drochner #define	MII_MODEL_xxBROADCOM_BCM5201	0x0021
    207   1.15  drochner #define	MII_STR_xxBROADCOM_BCM5201	"BCM5201 10/100 media interface"
    208   1.47       scw #define	MII_MODEL_xxBROADCOM_BCM5214	0x0028
    209   1.47       scw #define	MII_STR_xxBROADCOM_BCM5214	"BCM5214 Quad 10/100 media interface"
    210   1.57       scw #define	MII_MODEL_xxBROADCOM_BCM5222	0x0032
    211   1.57       scw #define	MII_STR_xxBROADCOM_BCM5222	"BCM5222 Dual 10/100 media interface"
    212   1.55    martin #define	MII_MODEL_xxBROADCOM_BCM4401	0x0036
    213   1.55    martin #define	MII_STR_xxBROADCOM_BCM4401	"BCM4401 10/100 media interface"
    214  1.106  jakllsch #define	MII_MODEL_xxBROADCOM_BCM5365	0x0037
    215  1.106  jakllsch #define	MII_STR_xxBROADCOM_BCM5365	"BCM5365 10/100 5-port PHY switch"
    216   1.15  drochner #define	MII_MODEL_BROADCOM_BCM5400	0x0004
    217   1.25   thorpej #define	MII_STR_BROADCOM_BCM5400	"BCM5400 1000BASE-T media interface"
    218   1.22   thorpej #define	MII_MODEL_BROADCOM_BCM5401	0x0005
    219   1.25   thorpej #define	MII_STR_BROADCOM_BCM5401	"BCM5401 1000BASE-T media interface"
    220  1.139   msaitoh #define	MII_MODEL_BROADCOM_BCM5402	0x0006
    221  1.139   msaitoh #define	MII_STR_BROADCOM_BCM5402	"BCM5402 1000BASE-T media interface"
    222   1.22   thorpej #define	MII_MODEL_BROADCOM_BCM5411	0x0007
    223   1.25   thorpej #define	MII_STR_BROADCOM_BCM5411	"BCM5411 1000BASE-T media interface"
    224  1.139   msaitoh #define	MII_MODEL_BROADCOM_BCM5404	0x0008
    225  1.139   msaitoh #define	MII_STR_BROADCOM_BCM5404	"BCM5404 1000BASE-T media interface"
    226  1.139   msaitoh #define	MII_MODEL_BROADCOM_BCM5424	0x000a
    227  1.139   msaitoh #define	MII_STR_BROADCOM_BCM5424	"BCM5424/BCM5234 1000BASE-T media interface"
    228   1.91    simonb #define	MII_MODEL_BROADCOM_BCM5464	0x000b
    229   1.91    simonb #define	MII_STR_BROADCOM_BCM5464	"BCM5464 1000BASE-T media interface"
    230   1.95   msaitoh #define	MII_MODEL_BROADCOM_BCM5461	0x000c
    231   1.95   msaitoh #define	MII_STR_BROADCOM_BCM5461	"BCM5461 1000BASE-T media interface"
    232   1.87   msaitoh #define	MII_MODEL_BROADCOM_BCM5462	0x000d
    233   1.87   msaitoh #define	MII_STR_BROADCOM_BCM5462	"BCM5462 1000BASE-T media interface"
    234   1.40      matt #define	MII_MODEL_BROADCOM_BCM5421	0x000e
    235   1.40      matt #define	MII_STR_BROADCOM_BCM5421	"BCM5421 1000BASE-T media interface"
    236   1.72   tsutsui #define	MII_MODEL_BROADCOM_BCM5752	0x0010
    237   1.72   tsutsui #define	MII_STR_BROADCOM_BCM5752	"BCM5752 1000BASE-T media interface"
    238   1.38      fvdl #define	MII_MODEL_BROADCOM_BCM5701	0x0011
    239   1.38      fvdl #define	MII_STR_BROADCOM_BCM5701	"BCM5701 1000BASE-T media interface"
    240  1.123   msaitoh #define	MII_MODEL_BROADCOM_BCM5706	0x0015
    241  1.123   msaitoh #define	MII_STR_BROADCOM_BCM5706	"BCM5706 1000BASE-T/SX media interface"
    242   1.43      matt #define	MII_MODEL_BROADCOM_BCM5703	0x0016
    243   1.43      matt #define	MII_STR_BROADCOM_BCM5703	"BCM5703 1000BASE-T media interface"
    244   1.87   msaitoh #define	MII_MODEL_BROADCOM_BCM5750	0x0018
    245   1.87   msaitoh #define	MII_STR_BROADCOM_BCM5750	"BCM5750 1000BASE-T media interface"
    246   1.44  jonathan #define	MII_MODEL_BROADCOM_BCM5704	0x0019
    247   1.44  jonathan #define	MII_STR_BROADCOM_BCM5704	"BCM5704 1000BASE-T media interface"
    248   1.49   hannken #define	MII_MODEL_BROADCOM_BCM5705	0x001a
    249   1.49   hannken #define	MII_STR_BROADCOM_BCM5705	"BCM5705 1000BASE-T media interface"
    250   1.87   msaitoh #define	MII_MODEL_BROADCOM_BCM54K2	0x002e
    251   1.87   msaitoh #define	MII_STR_BROADCOM_BCM54K2	"BCM54K2 1000BASE-T media interface"
    252   1.64     soren #define	MII_MODEL_BROADCOM_BCM5714	0x0034
    253  1.124   msaitoh #define	MII_STR_BROADCOM_BCM5714	"BCM5714 1000BASE-T/X media interface"
    254   1.69  jonathan #define	MII_MODEL_BROADCOM_BCM5780	0x0035
    255  1.124   msaitoh #define	MII_STR_BROADCOM_BCM5780	"BCM5780 1000BASE-T/X media interface"
    256   1.78     markd #define	MII_MODEL_BROADCOM_BCM5708C	0x0036
    257   1.78     markd #define	MII_STR_BROADCOM_BCM5708C	"BCM5708C 1000BASE-T media interface"
    258  1.139   msaitoh #define	MII_MODEL_BROADCOM_BCM5466	0x003b
    259  1.139   msaitoh #define	MII_STR_BROADCOM_BCM5466	"BCM5466 1000BASE-T media interface"
    260  1.106  jakllsch #define	MII_MODEL_BROADCOM2_BCM5325	0x0003
    261  1.106  jakllsch #define	MII_STR_BROADCOM2_BCM5325	"BCM5325 10/100 5-port PHY switch"
    262   1.87   msaitoh #define	MII_MODEL_BROADCOM2_BCM5906	0x0004
    263   1.87   msaitoh #define	MII_STR_BROADCOM2_BCM5906	"BCM5906 10/100baseTX media interface"
    264  1.139   msaitoh #define	MII_MODEL_BROADCOM2_BCM5478	0x0008
    265  1.139   msaitoh #define	MII_STR_BROADCOM2_BCM5478	"BCM5478 1000BASE-T media interface"
    266  1.139   msaitoh #define	MII_MODEL_BROADCOM2_BCM5488	0x0009
    267  1.139   msaitoh #define	MII_STR_BROADCOM2_BCM5488	"BCM5488 1000BASE-T media interface"
    268   1.97  pgoyette #define	MII_MODEL_BROADCOM2_BCM5481	0x000a
    269   1.97  pgoyette #define	MII_STR_BROADCOM2_BCM5481	"BCM5481 1000BASE-T media interface"
    270   1.96  kiyohara #define	MII_MODEL_BROADCOM2_BCM5482	0x000b
    271   1.96  kiyohara #define	MII_STR_BROADCOM2_BCM5482	"BCM5482 1000BASE-T media interface"
    272   1.74     markd #define	MII_MODEL_BROADCOM2_BCM5755	0x000c
    273   1.74     markd #define	MII_STR_BROADCOM2_BCM5755	"BCM5755 1000BASE-T media interface"
    274  1.116   msaitoh #define	MII_MODEL_BROADCOM2_BCM5756	0x000d
    275  1.116   msaitoh #define	MII_STR_BROADCOM2_BCM5756	"BCM5756 1000BASE-T media interface XXX"
    276   1.74     markd #define	MII_MODEL_BROADCOM2_BCM5754	0x000e
    277   1.74     markd #define	MII_STR_BROADCOM2_BCM5754	"BCM5754/5787 1000BASE-T media interface"
    278  1.115   msaitoh #define	MII_MODEL_BROADCOM2_BCM5708S	0x0015
    279  1.115   msaitoh #define	MII_STR_BROADCOM2_BCM5708S	"BCM5708S 1000/2500baseSX PHY"
    280  1.105    cegger #define	MII_MODEL_BROADCOM2_BCM5785	0x0016
    281  1.105    cegger #define	MII_STR_BROADCOM2_BCM5785	"BCM5785 1000BASE-T media interface"
    282   1.92    bouyer #define	MII_MODEL_BROADCOM2_BCM5709CAX	0x002c
    283   1.92    bouyer #define	MII_STR_BROADCOM2_BCM5709CAX	"BCM5709CAX 10/100/1000baseT PHY"
    284   1.87   msaitoh #define	MII_MODEL_BROADCOM2_BCM5722	0x002d
    285   1.87   msaitoh #define	MII_STR_BROADCOM2_BCM5722	"BCM5722 1000BASE-T media interface"
    286   1.95   msaitoh #define	MII_MODEL_BROADCOM2_BCM5784	0x003a
    287   1.95   msaitoh #define	MII_STR_BROADCOM2_BCM5784	"BCM5784 10/100/1000baseT PHY"
    288   1.92    bouyer #define	MII_MODEL_BROADCOM2_BCM5709C	0x003c
    289   1.92    bouyer #define	MII_STR_BROADCOM2_BCM5709C	"BCM5709 10/100/1000baseT PHY"
    290   1.95   msaitoh #define	MII_MODEL_BROADCOM2_BCM5761	0x003d
    291   1.95   msaitoh #define	MII_STR_BROADCOM2_BCM5761	"BCM5761 10/100/1000baseT PHY"
    292   1.97  pgoyette #define	MII_MODEL_BROADCOM2_BCM5709S	0x003f
    293   1.98       jym #define	MII_STR_BROADCOM2_BCM5709S	"BCM5709S 1000/2500baseSX PHY"
    294  1.115   msaitoh #define	MII_MODEL_BROADCOM3_BCM57780	0x0019
    295  1.115   msaitoh #define	MII_STR_BROADCOM3_BCM57780	"BCM57780 1000BASE-T media interface"
    296  1.115   msaitoh #define	MII_MODEL_BROADCOM3_BCM5717C	0x0020
    297  1.115   msaitoh #define	MII_STR_BROADCOM3_BCM5717C	"BCM5717C 1000BASE-T media interface"
    298  1.115   msaitoh #define	MII_MODEL_BROADCOM3_BCM5719C	0x0022
    299  1.115   msaitoh #define	MII_STR_BROADCOM3_BCM5719C	"BCM5719C 1000BASE-T media interface"
    300  1.112   tsutsui #define	MII_MODEL_BROADCOM3_BCM57765	0x0024
    301  1.112   tsutsui #define	MII_STR_BROADCOM3_BCM57765	"BCM57765 1000BASE-T media interface"
    302  1.151   thorpej #define	MII_MODEL_BROADCOM3_BCM53125	0x0032
    303  1.151   thorpej #define	MII_STR_BROADCOM3_BCM53125	"BCM53125 1000BASE-T switch"
    304  1.115   msaitoh #define	MII_MODEL_BROADCOM3_BCM5720C	0x0036
    305  1.115   msaitoh #define	MII_STR_BROADCOM3_BCM5720C	"BCM5720C 1000BASE-T media interface"
    306  1.138   msaitoh #define	MII_MODEL_BROADCOM4_BCM5725C	0x0038
    307  1.138   msaitoh #define	MII_STR_BROADCOM4_BCM5725C	"BCM5725C 1000BASE-T media interface"
    308   1.80    cegger #define	MII_MODEL_xxBROADCOM_ALT1_BCM5906	0x0004
    309   1.80    cegger #define	MII_STR_xxBROADCOM_ALT1_BCM5906	"BCM5906 10/100baseTX media interface"
    310  1.148   msaitoh 
    311   1.58  jdolecek /* Cicada Semiconductor PHYs (now owned by Vitesse?) */
    312   1.58  jdolecek #define	MII_MODEL_CICADA_CS8201	0x0001
    313   1.58  jdolecek #define	MII_STR_CICADA_CS8201	"Cicada CS8201 10/100/1000TX PHY"
    314   1.86    cegger #define	MII_MODEL_CICADA_CS8204	0x0004
    315   1.86    cegger #define	MII_STR_CICADA_CS8204	"Cicada CS8204 10/100/1000TX PHY"
    316   1.86    cegger #define	MII_MODEL_CICADA_VSC8211	0x000b
    317   1.86    cegger #define	MII_STR_CICADA_VSC8211	"Cicada VSC8211 10/100/1000TX PHY"
    318   1.58  jdolecek #define	MII_MODEL_CICADA_CS8201A	0x0020
    319   1.58  jdolecek #define	MII_STR_CICADA_CS8201A	"Cicada CS8201 10/100/1000TX PHY"
    320   1.58  jdolecek #define	MII_MODEL_CICADA_CS8201B	0x0021
    321   1.58  jdolecek #define	MII_STR_CICADA_CS8201B	"Cicada CS8201 10/100/1000TX PHY"
    322  1.140   msaitoh #define	MII_MODEL_CICADA_CS8244	0x002c
    323  1.140   msaitoh #define	MII_STR_CICADA_CS8244	"Vitesse VSC8244 Quad 10/100/1000BASE-T PHY"
    324  1.110      matt #define	MII_MODEL_xxCICADA_VSC8221	0x0015
    325  1.110      matt #define	MII_STR_xxCICADA_VSC8221	"Vitesse VSC8221 10/100/1000BASE-T PHY"
    326  1.139   msaitoh #define	MII_MODEL_xxCICADA_CS8201B	0x0021
    327  1.139   msaitoh #define	MII_STR_xxCICADA_CS8201B	"Cicada CS8201 10/100/1000TX PHY"
    328   1.58  jdolecek 
    329    1.4   thorpej /* Davicom Semiconductor PHYs */
    330   1.39  drochner /* AMD Am79C873 seems to be a relabeled DM9101 */
    331  1.141   msaitoh #define	MII_MODEL_DAVICOM_DM9101	0x0000
    332  1.141   msaitoh #define	MII_STR_DAVICOM_DM9101	"DM9101 (AMD Am79C873) 10/100 media interface"
    333    1.6  drochner #define	MII_MODEL_xxDAVICOM_DM9101	0x0000
    334   1.39  drochner #define	MII_STR_xxDAVICOM_DM9101	"DM9101 (AMD Am79C873) 10/100 media interface"
    335   1.62  kiyohara #define	MII_MODEL_xxDAVICOM_DM9102	0x0004
    336   1.62  kiyohara #define	MII_STR_xxDAVICOM_DM9102	"DM9102 10/100 media interface"
    337  1.147   msaitoh #define	MII_MODEL_xxDAVICOM_DM9161	0x0008
    338  1.147   msaitoh #define	MII_STR_xxDAVICOM_DM9161	"DM9161 10/100 media interface"
    339  1.147   msaitoh #define	MII_MODEL_xxDAVICOM_DM9161A	0x000a
    340  1.147   msaitoh #define	MII_STR_xxDAVICOM_DM9161A	"DM9161A 10/100 media interface"
    341  1.147   msaitoh #define	MII_MODEL_xxDAVICOM_DM9161B	0x000b
    342  1.147   msaitoh #define	MII_STR_xxDAVICOM_DM9161B	"DM9161[BC] 10/100 media interface"
    343  1.147   msaitoh #define	MII_MODEL_xxDAVICOM_DM9601	0x000c
    344  1.147   msaitoh #define	MII_STR_xxDAVICOM_DM9601	"DM9601 internal 10/100 media interface"
    345    1.1   thorpej 
    346   1.67       chs /* IC Plus Corp. PHYs */
    347  1.155   msaitoh #define	MII_MODEL_xxICPLUS_IP100	0x0004
    348  1.155   msaitoh #define	MII_STR_xxICPLUS_IP100	"IP100 10/100 PHY"
    349  1.155   msaitoh #define	MII_MODEL_xxICPLUS_IP101	0x0005
    350  1.155   msaitoh #define	MII_STR_xxICPLUS_IP101	"IP101 10/100 PHY"
    351  1.155   msaitoh #define	MII_MODEL_xxICPLUS_IP1000A	0x0008
    352  1.155   msaitoh #define	MII_STR_xxICPLUS_IP1000A	"IP1000A 10/100/1000 PHY"
    353  1.155   msaitoh #define	MII_MODEL_xxICPLUS_IP1001	0x0019
    354  1.155   msaitoh #define	MII_STR_xxICPLUS_IP1001	"IP1001 10/100/1000 PHY"
    355   1.67       chs 
    356    1.1   thorpej /* Integrated Circuit Systems PHYs */
    357   1.48   msaitoh #define	MII_MODEL_ICS_1889	0x0001
    358   1.48   msaitoh #define	MII_STR_ICS_1889	"ICS1889 10/100 media interface"
    359   1.15  drochner #define	MII_MODEL_ICS_1890	0x0002
    360   1.15  drochner #define	MII_STR_ICS_1890	"ICS1890 10/100 media interface"
    361   1.48   msaitoh #define	MII_MODEL_ICS_1892	0x0003
    362   1.48   msaitoh #define	MII_STR_ICS_1892	"ICS1892 10/100 media interface"
    363   1.34       wiz #define	MII_MODEL_ICS_1893	0x0004
    364   1.34       wiz #define	MII_STR_ICS_1893	"ICS1893 10/100 media interface"
    365  1.139   msaitoh #define	MII_MODEL_ICS_1893C	0x0005
    366  1.139   msaitoh #define	MII_STR_ICS_1893C	"ICS1893C 10/100 media interface"
    367    1.1   thorpej 
    368    1.1   thorpej /* Intel PHYs */
    369    1.7     soren #define	MII_MODEL_xxINTEL_I82553	0x0000
    370    1.7     soren #define	MII_STR_xxINTEL_I82553	"i82553 10/100 media interface"
    371   1.15  drochner #define	MII_MODEL_yyINTEL_I82555	0x0015
    372   1.15  drochner #define	MII_STR_yyINTEL_I82555	"i82555 10/100 media interface"
    373   1.16  drochner #define	MII_MODEL_yyINTEL_I82562EH	0x0017
    374   1.16  drochner #define	MII_STR_yyINTEL_I82562EH	"i82562EH HomePNA interface"
    375   1.70      cube #define	MII_MODEL_yyINTEL_I82562G	0x0031
    376   1.70      cube #define	MII_STR_yyINTEL_I82562G	"i82562G 10/100 media interface"
    377   1.16  drochner #define	MII_MODEL_yyINTEL_I82562EM	0x0032
    378   1.16  drochner #define	MII_STR_yyINTEL_I82562EM	"i82562EM 10/100 media interface"
    379   1.20     soren #define	MII_MODEL_yyINTEL_I82562ET	0x0033
    380   1.20     soren #define	MII_STR_yyINTEL_I82562ET	"i82562ET 10/100 media interface"
    381   1.15  drochner #define	MII_MODEL_yyINTEL_I82553	0x0035
    382   1.15  drochner #define	MII_STR_yyINTEL_I82553	"i82553 10/100 media interface"
    383  1.128   msaitoh #define	MII_MODEL_yyINTEL_IGP01E1000	0x0038
    384  1.128   msaitoh #define	MII_STR_yyINTEL_IGP01E1000	"Intel IGP01E1000 Gigabit PHY"
    385   1.75   msaitoh #define	MII_MODEL_yyINTEL_I82566	0x0039
    386   1.75   msaitoh #define	MII_STR_yyINTEL_I82566	"i82566 10/100/1000 media interface"
    387  1.100  christos #define	MII_MODEL_INTEL_I82577	0x0005
    388  1.100  christos #define	MII_STR_INTEL_I82577	"i82577 10/100/1000 media interface"
    389  1.103   msaitoh #define	MII_MODEL_INTEL_I82579	0x0009
    390  1.103   msaitoh #define	MII_STR_INTEL_I82579	"i82579 10/100/1000 media interface"
    391  1.118   msaitoh #define	MII_MODEL_INTEL_I217	0x000a
    392  1.118   msaitoh #define	MII_STR_INTEL_I217	"i217 10/100/1000 media interface"
    393  1.130   msaitoh #define	MII_MODEL_INTEL_X540	0x0020
    394  1.130   msaitoh #define	MII_STR_INTEL_X540	"X540 100M/1G/10G media interface"
    395  1.129   msaitoh #define	MII_MODEL_INTEL_X550	0x0022
    396  1.129   msaitoh #define	MII_STR_INTEL_X550	"X550 100M/1G/10G media interface"
    397  1.129   msaitoh #define	MII_MODEL_INTEL_X557	0x0024
    398  1.129   msaitoh #define	MII_STR_INTEL_X557	"X557 100M/1G/10G media interface"
    399  1.128   msaitoh #define	MII_MODEL_INTEL_I82580	0x003a
    400  1.128   msaitoh #define	MII_STR_INTEL_I82580	"82580 10/100/1000 media interface"
    401  1.128   msaitoh #define	MII_MODEL_INTEL_I350	0x003b
    402  1.128   msaitoh #define	MII_STR_INTEL_I350	"I350 10/100/1000 media interface"
    403  1.117   msaitoh #define	MII_MODEL_xxMARVELL_I210	0x0000
    404  1.117   msaitoh #define	MII_STR_xxMARVELL_I210	"I210 10/100/1000 media interface"
    405   1.71    bouyer #define	MII_MODEL_xxMARVELL_I82563	0x000a
    406   1.71    bouyer #define	MII_STR_xxMARVELL_I82563	"i82563 10/100/1000 media interface"
    407  1.145   msaitoh #define	MII_MODEL_ATTANSIC_I82578	0x0004
    408  1.145   msaitoh #define	MII_STR_ATTANSIC_I82578	"Intel 82578 10/100/1000 media interface"
    409   1.51      fvdl 
    410    1.1   thorpej 
    411   1.81    bouyer /* JMicron PHYs */
    412   1.81    bouyer #define	MII_MODEL_JMICRON_JMC250	0x0021
    413   1.81    bouyer #define	MII_STR_JMICRON_JMC250	"JMC250 10/100/1000 media interface"
    414   1.81    bouyer #define	MII_MODEL_JMICRON_JMC260	0x0022
    415   1.81    bouyer #define	MII_STR_JMICRON_JMC260	"JMC260 10/100 media interface"
    416   1.81    bouyer 
    417    1.1   thorpej /* Level 1 PHYs */
    418    1.6  drochner #define	MII_MODEL_xxLEVEL1_LXT970	0x0000
    419    1.6  drochner #define	MII_STR_xxLEVEL1_LXT970	"LXT970 10/100 media interface"
    420  1.139   msaitoh #define	MII_MODEL_LEVEL1_LXT1000_OLD	0x0003
    421  1.139   msaitoh #define	MII_STR_LEVEL1_LXT1000_OLD	"LXT1000 1000BASE-T media interface"
    422   1.53      matt #define	MII_MODEL_LEVEL1_LXT974	0x0004
    423   1.53      matt #define	MII_STR_LEVEL1_LXT974	"LXT974 10/100 Quad PHY"
    424   1.53      matt #define	MII_MODEL_LEVEL1_LXT975	0x0005
    425   1.53      matt #define	MII_STR_LEVEL1_LXT975	"LXT975 10/100 Quad PHY"
    426   1.25   thorpej #define	MII_MODEL_LEVEL1_LXT1000	0x000c
    427   1.25   thorpej #define	MII_STR_LEVEL1_LXT1000	"LXT1000 1000BASE-T media interface"
    428  1.139   msaitoh #define	MII_MODEL_LEVEL1_LXT971	0x000e
    429  1.139   msaitoh #define	MII_STR_LEVEL1_LXT971	"LXT971/2 10/100 media interface"
    430  1.139   msaitoh #define	MII_MODEL_LEVEL1_LXT973	0x0021
    431  1.139   msaitoh #define	MII_STR_LEVEL1_LXT973	"LXT973 10/100 Dual PHY"
    432    1.1   thorpej 
    433   1.22   thorpej /* Marvell Semiconductor PHYs */
    434  1.122  christos #define	MII_MODEL_xxMARVELL_E1000	0x0000
    435  1.122  christos #define	MII_STR_xxMARVELL_E1000	"Marvell 88E1000 Gigabit PHY"
    436   1.41      fvdl #define	MII_MODEL_xxMARVELL_E1011	0x0002
    437   1.41      fvdl #define	MII_STR_xxMARVELL_E1011	"Marvell 88E1011 Gigabit PHY"
    438   1.33   thorpej #define	MII_MODEL_xxMARVELL_E1000_3	0x0003
    439   1.33   thorpej #define	MII_STR_xxMARVELL_E1000_3	"Marvell 88E1000 Gigabit PHY"
    440  1.122  christos #define	MII_MODEL_xxMARVELL_E1000S	0x0004
    441  1.122  christos #define	MII_STR_xxMARVELL_E1000S	"Marvell 88E1000S Gigabit PHY"
    442   1.33   thorpej #define	MII_MODEL_xxMARVELL_E1000_5	0x0005
    443   1.33   thorpej #define	MII_STR_xxMARVELL_E1000_5	"Marvell 88E1000 Gigabit PHY"
    444  1.122  christos #define	MII_MODEL_xxMARVELL_E1101	0x0006
    445  1.122  christos #define	MII_STR_xxMARVELL_E1101	"Marvell 88E1101 Gigabit PHY"
    446  1.122  christos #define	MII_MODEL_xxMARVELL_E3082	0x0008
    447  1.122  christos #define	MII_STR_xxMARVELL_E3082	"Marvell 88E3082 10/100 Fast Ethernet PHY"
    448  1.122  christos #define	MII_MODEL_xxMARVELL_E1112	0x0009
    449  1.122  christos #define	MII_STR_xxMARVELL_E1112	"Marvell 88E1112 Gigabit PHY"
    450   1.93     enami #define	MII_MODEL_xxMARVELL_E1149	0x000b
    451   1.93     enami #define	MII_STR_xxMARVELL_E1149	"Marvell 88E1149 Gigabit PHY"
    452   1.61    briggs #define	MII_MODEL_xxMARVELL_E1111	0x000c
    453   1.61    briggs #define	MII_STR_xxMARVELL_E1111	"Marvell 88E1111 Gigabit PHY"
    454  1.101      matt #define	MII_MODEL_xxMARVELL_E1145	0x000d
    455  1.101      matt #define	MII_STR_xxMARVELL_E1145	"Marvell 88E1145 Quad Gigabit PHY"
    456  1.126      matt #define	MII_MODEL_xxMARVELL_E6060	0x0010
    457  1.126      matt #define	MII_STR_xxMARVELL_E6060	"Marvell 88E6060 6-Port 10/100 Fast Ethernet Switch"
    458  1.128   msaitoh #define	MII_MODEL_xxMARVELL_I347	0x001c
    459  1.128   msaitoh #define	MII_STR_xxMARVELL_I347	"Intel I347-AT4 Gigabit PHY"
    460  1.127  knakahar #define	MII_MODEL_xxMARVELL_E1512	0x001d
    461  1.132   msaitoh #define	MII_STR_xxMARVELL_E1512	"Marvell 88E151[0248] Gigabit PHY"
    462  1.128   msaitoh #define	MII_MODEL_xxMARVELL_E1340M	0x001f
    463  1.128   msaitoh #define	MII_STR_xxMARVELL_E1340M	"Marvell 88E1340 Gigabit PHY"
    464   1.77       wiz #define	MII_MODEL_xxMARVELL_E1116	0x0021
    465   1.77       wiz #define	MII_STR_xxMARVELL_E1116	"Marvell 88E1116 Gigabit PHY"
    466  1.122  christos #define	MII_MODEL_xxMARVELL_E1118	0x0022
    467  1.122  christos #define	MII_STR_xxMARVELL_E1118	"Marvell 88E1118 Gigabit PHY"
    468  1.136   msaitoh #define	MII_MODEL_xxMARVELL_E1240	0x0023
    469  1.136   msaitoh #define	MII_STR_xxMARVELL_E1240	"Marvell 88E1240 Gigabit PHY"
    470   1.90       rjs #define	MII_MODEL_xxMARVELL_E1116R	0x0024
    471   1.90       rjs #define	MII_STR_xxMARVELL_E1116R	"Marvell 88E1116R Gigabit PHY"
    472  1.122  christos #define	MII_MODEL_xxMARVELL_E1149R	0x0025
    473  1.122  christos #define	MII_STR_xxMARVELL_E1149R	"Marvell 88E1149R Quad Gigabit PHY"
    474  1.122  christos #define	MII_MODEL_xxMARVELL_E3016	0x0026
    475  1.122  christos #define	MII_STR_xxMARVELL_E3016	"Marvell 88E3016 10/100 Fast Ethernet PHY"
    476  1.122  christos #define	MII_MODEL_xxMARVELL_PHYG65G	0x0027
    477  1.122  christos #define	MII_STR_xxMARVELL_PHYG65G	"Marvell PHYG65G Gigabit PHY"
    478  1.136   msaitoh #define	MII_MODEL_xxMARVELL_E1318S	0x0029
    479  1.136   msaitoh #define	MII_STR_xxMARVELL_E1318S	"Marvell 88E1318S Gigabit PHY"
    480  1.120  kiyohara #define	MII_MODEL_xxMARVELL_E1543	0x002a
    481  1.135   msaitoh #define	MII_STR_xxMARVELL_E1543	"Marvell 88E154[358] Alaska Quad Port Gb PHY"
    482  1.131  jdolecek #define	MII_MODEL_MARVELL_E1000_0	0x0000
    483  1.131  jdolecek #define	MII_STR_MARVELL_E1000_0	"Marvell 88E1000 Gigabit PHY"
    484  1.122  christos #define	MII_MODEL_MARVELL_E1011	0x0002
    485  1.122  christos #define	MII_STR_MARVELL_E1011	"Marvell 88E1011 Gigabit PHY"
    486  1.122  christos #define	MII_MODEL_MARVELL_E1000_3	0x0003
    487  1.122  christos #define	MII_STR_MARVELL_E1000_3	"Marvell 88E1000 Gigabit PHY"
    488  1.122  christos #define	MII_MODEL_MARVELL_E1000_5	0x0005
    489  1.122  christos #define	MII_STR_MARVELL_E1000_5	"Marvell 88E1000 Gigabit PHY"
    490  1.131  jdolecek #define	MII_MODEL_MARVELL_E1000_6	0x0006
    491  1.131  jdolecek #define	MII_STR_MARVELL_E1000_6	"Marvell 88E1000 Gigabit PHY"
    492  1.122  christos #define	MII_MODEL_MARVELL_E1111	0x000c
    493  1.122  christos #define	MII_STR_MARVELL_E1111	"Marvell 88E1111 Gigabit PHY"
    494   1.22   thorpej 
    495  1.121     ozaki /* Micrel PHYs */
    496  1.139   msaitoh #define	MII_MODEL_MICREL_KSZ8081	0x0016
    497  1.139   msaitoh #define	MII_STR_MICREL_KSZ8081	"Micrel KSZ8081 10/100 PHY"
    498  1.121     ozaki #define	MII_MODEL_MICREL_KSZ9021RNI	0x0021
    499  1.121     ozaki #define	MII_STR_MICREL_KSZ9021RNI	"Micrel KSZ9021RNI 10/100/1000 PHY"
    500  1.139   msaitoh #define	MII_MODEL_MICREL_KSZ9031	0x0022
    501  1.139   msaitoh #define	MII_STR_MICREL_KSZ9031	"Micrel KSZ9031 10/100/1000 PHY"
    502  1.121     ozaki 
    503   1.12  augustss /* Myson Technology PHYs */
    504   1.15  drochner #define	MII_MODEL_xxMYSON_MTD972	0x0000
    505   1.15  drochner #define	MII_STR_xxMYSON_MTD972	"MTD972 10/100 media interface"
    506   1.42    martin #define	MII_MODEL_MYSON_MTD803	0x0000
    507   1.42    martin #define	MII_STR_MYSON_MTD803	"MTD803 3-in-1 media interface"
    508   1.12  augustss 
    509    1.1   thorpej /* National Semiconductor PHYs */
    510   1.15  drochner #define	MII_MODEL_xxNATSEMI_DP83840	0x0000
    511   1.15  drochner #define	MII_STR_xxNATSEMI_DP83840	"DP83840 10/100 media interface"
    512   1.15  drochner #define	MII_MODEL_xxNATSEMI_DP83843	0x0001
    513   1.15  drochner #define	MII_STR_xxNATSEMI_DP83843	"DP83843 10/100 media interface"
    514   1.22   thorpej #define	MII_MODEL_xxNATSEMI_DP83815	0x0002
    515  1.134   msaitoh #define	MII_STR_xxNATSEMI_DP83815	"DP83815/DP83846A 10/100 media interface"
    516   1.66   thorpej #define	MII_MODEL_xxNATSEMI_DP83847	0x0003
    517   1.68       wiz #define	MII_STR_xxNATSEMI_DP83847	"DP83847 10/100 media interface"
    518   1.21   thorpej #define	MII_MODEL_xxNATSEMI_DP83891	0x0005
    519   1.25   thorpej #define	MII_STR_xxNATSEMI_DP83891	"DP83891 1000BASE-T media interface"
    520   1.17   thorpej #define	MII_MODEL_xxNATSEMI_DP83861	0x0006
    521   1.25   thorpej #define	MII_STR_xxNATSEMI_DP83861	"DP83861 1000BASE-T media interface"
    522   1.94       jdc #define	MII_MODEL_xxNATSEMI_DP83865	0x0007
    523   1.94       jdc #define	MII_STR_xxNATSEMI_DP83865	"DP83865 1000BASE-T media interface"
    524  1.108  jakllsch #define	MII_MODEL_xxNATSEMI_DP83849	0x000a
    525  1.108  jakllsch #define	MII_STR_xxNATSEMI_DP83849	"DP83849 10/100 media interface"
    526   1.18      matt 
    527   1.19  drochner /* PMC Sierra PHYs */
    528   1.19  drochner #define	MII_MODEL_xxPMCSIERRA_PM8351	0x0000
    529   1.19  drochner #define	MII_STR_xxPMCSIERRA_PM8351	"PM8351 OctalPHY Gigabit interface"
    530   1.37      matt #define	MII_MODEL_xxPMCSIERRA2_PM8352	0x0002
    531   1.37      matt #define	MII_STR_xxPMCSIERRA2_PM8352	"PM8352 OctalPHY Gigabit interface"
    532   1.36      matt #define	MII_MODEL_xxPMCSIERRA2_PM8353	0x0003
    533   1.36      matt #define	MII_STR_xxPMCSIERRA2_PM8353	"PM8353 QuadPHY Gigabit interface"
    534   1.37      matt #define	MII_MODEL_PMCSIERRA_PM8354	0x0004
    535   1.37      matt #define	MII_STR_PMCSIERRA_PM8354	"PM8354 QuadPHY Gigabit interface"
    536    1.1   thorpej 
    537    1.1   thorpej /* Quality Semiconductor PHYs */
    538   1.15  drochner #define	MII_MODEL_xxQUALSEMI_QS6612	0x0000
    539   1.15  drochner #define	MII_STR_xxQUALSEMI_QS6612	"QS6612 10/100 media interface"
    540    1.1   thorpej 
    541  1.102    bouyer /* RDC Semiconductor PHYs */
    542  1.102    bouyer #define	MII_MODEL_RDC_R6040	0x0003
    543  1.102    bouyer #define	MII_STR_RDC_R6040	"R6040 10/100 media interface"
    544  1.139   msaitoh 
    545   1.56  jonathan /* RealTek PHYs */
    546  1.139   msaitoh #define	MII_MODEL_xxREALTEK_RTL8169S	0x0011
    547  1.139   msaitoh #define	MII_STR_xxREALTEK_RTL8169S	"RTL8169S/8110S/8211 1000BASE-T media interface"
    548   1.65   xtraeme #define	MII_MODEL_yyREALTEK_RTL8201L	0x0020
    549   1.65   xtraeme #define	MII_STR_yyREALTEK_RTL8201L	"RTL8201L 10/100 media interface"
    550  1.125       riz #define	MII_MODEL_REALTEK_RTL8251	0x0000
    551  1.125       riz #define	MII_STR_REALTEK_RTL8251	"RTL8251 1000BASE-T media interface"
    552  1.137       rin #define	MII_MODEL_REALTEK_RTL8201E	0x0008
    553  1.137       rin #define	MII_STR_REALTEK_RTL8201E	"RTL8201E 10/100 media interface"
    554   1.56  jonathan #define	MII_MODEL_REALTEK_RTL8169S	0x0011
    555   1.76   tsutsui #define	MII_STR_REALTEK_RTL8169S	"RTL8169S/8110S/8211 1000BASE-T media interface"
    556   1.56  jonathan 
    557    1.1   thorpej /* Seeq PHYs */
    558   1.15  drochner #define	MII_MODEL_SEEQ_80220	0x0003
    559   1.15  drochner #define	MII_STR_SEEQ_80220	"Seeq 80220 10/100 media interface"
    560   1.15  drochner #define	MII_MODEL_SEEQ_84220	0x0004
    561   1.15  drochner #define	MII_STR_SEEQ_84220	"Seeq 84220 10/100 media interface"
    562   1.23   thorpej #define	MII_MODEL_SEEQ_80225	0x0008
    563   1.23   thorpej #define	MII_STR_SEEQ_80225	"Seeq 80225 10/100 media interface"
    564    1.5   thorpej 
    565    1.5   thorpej /* Silicon Integrated Systems PHYs */
    566   1.15  drochner #define	MII_MODEL_SIS_900	0x0000
    567   1.15  drochner #define	MII_STR_SIS_900	"SiS 900 10/100 media interface"
    568    1.1   thorpej 
    569  1.113  jakllsch /* SMSC PHYs */
    570  1.142   msaitoh #define	MII_MODEL_SMSC_LAN83C185	0x000a
    571  1.142   msaitoh #define	MII_STR_SMSC_LAN83C185	"SMSC LAN83C185 10/100 PHY"
    572  1.113  jakllsch #define	MII_MODEL_SMSC_LAN8700	0x000c
    573  1.114  jakllsch #define	MII_STR_SMSC_LAN8700	"SMSC LAN8700 10/100 Ethernet Transceiver"
    574  1.144   msaitoh #define	MII_MODEL_SMSC_LAN911X	0x000d
    575  1.144   msaitoh #define	MII_STR_SMSC_LAN911X	"SMSC LAN911X internal 10/100 PHY"
    576  1.144   msaitoh #define	MII_MODEL_SMSC_LAN75XX	0x000e
    577  1.144   msaitoh #define	MII_STR_SMSC_LAN75XX	"SMSC LAN75XX internal 10/100 PHY"
    578  1.113  jakllsch #define	MII_MODEL_SMSC_LAN8710_LAN8720	0x000f
    579  1.114  jakllsch #define	MII_STR_SMSC_LAN8710_LAN8720	"SMSC LAN8710/LAN8720 10/100 Ethernet Transceiver"
    580  1.142   msaitoh #define	MII_MODEL_SMSC_LAN8740	0x0011
    581  1.142   msaitoh #define	MII_STR_SMSC_LAN8740	"SMSC LAN8740 10/100 media interface"
    582  1.143   msaitoh #define	MII_MODEL_SMSC_LAN8741A	0x0012
    583  1.143   msaitoh #define	MII_STR_SMSC_LAN8741A	"SMSC LAN8741A 10/100 media interface"
    584  1.143   msaitoh #define	MII_MODEL_SMSC_LAN8742	0x0013
    585  1.143   msaitoh #define	MII_STR_SMSC_LAN8742	"SMSC LAN8742 10/100 media interface"
    586  1.113  jakllsch 
    587    1.1   thorpej /* Texas Instruments PHYs */
    588   1.15  drochner #define	MII_MODEL_TI_TLAN10T	0x0001
    589   1.25   thorpej #define	MII_STR_TI_TLAN10T	"ThunderLAN 10BASE-T media interface"
    590   1.15  drochner #define	MII_MODEL_TI_100VGPMI	0x0002
    591   1.15  drochner #define	MII_STR_TI_100VGPMI	"ThunderLAN 100VG-AnyLan media interface"
    592   1.15  drochner #define	MII_MODEL_TI_TNETE2101	0x0003
    593   1.15  drochner #define	MII_STR_TI_TNETE2101	"TNETE2101 media interface"
    594    1.7     soren 
    595    1.7     soren /* TDK Semiconductor PHYs */
    596   1.15  drochner #define	MII_MODEL_xxTSC_78Q2120	0x0014
    597   1.15  drochner #define	MII_STR_xxTSC_78Q2120	"78Q2120 10/100 media interface"
    598   1.15  drochner #define	MII_MODEL_xxTSC_78Q2121	0x0015
    599   1.25   thorpej #define	MII_STR_xxTSC_78Q2121	"78Q2121 100BASE-TX media interface"
    600   1.12  augustss 
    601  1.138   msaitoh /* VIA Technologies PHYs */
    602  1.138   msaitoh #define	MII_MODEL_VIA_VT6103	0x0032
    603  1.138   msaitoh #define	MII_STR_VIA_VT6103	"VT6103 10/100 PHY"
    604  1.138   msaitoh #define	MII_MODEL_VIA_VT6103_2	0x0034
    605  1.138   msaitoh #define	MII_STR_VIA_VT6103_2	"VT6103 10/100 PHY"
    606  1.138   msaitoh 
    607  1.138   msaitoh /* Vitesse PHYs */
    608  1.138   msaitoh #define	MII_MODEL_VITESSE_VSC8601	0x0002
    609  1.138   msaitoh #define	MII_STR_VITESSE_VSC8601	"VSC8601 10/100/1000 PHY"
    610  1.138   msaitoh 
    611   1.12  augustss /* XaQti Corp. PHYs */
    612   1.15  drochner #define	MII_MODEL_xxXAQTI_XMACII	0x0000
    613   1.15  drochner #define	MII_STR_xxXAQTI_XMACII	"XaQti Corp. XMAC II gigabit interface"
    614