miidevs.h revision 1.74.4.2 1 1.74.4.2 markd /* $NetBSD: miidevs.h,v 1.74.4.2 2007/08/06 12:09:27 markd Exp $ */
2 1.74.4.2 markd
3 1.74.4.2 markd /*
4 1.74.4.2 markd * THIS FILE AUTOMATICALLY GENERATED. DO NOT EDIT.
5 1.74.4.2 markd *
6 1.74.4.2 markd * generated from:
7 1.74.4.2 markd * NetBSD: miidevs,v 1.71 2007/08/06 12:07:00 markd Exp
8 1.74.4.2 markd */
9 1.74.4.2 markd
10 1.74.4.2 markd /*-
11 1.74.4.2 markd * Copyright (c) 1998, 1999 The NetBSD Foundation, Inc.
12 1.74.4.2 markd * All rights reserved.
13 1.74.4.2 markd *
14 1.74.4.2 markd * This code is derived from software contributed to The NetBSD Foundation
15 1.74.4.2 markd * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
16 1.74.4.2 markd * NASA Ames Research Center.
17 1.74.4.2 markd *
18 1.74.4.2 markd * Redistribution and use in source and binary forms, with or without
19 1.74.4.2 markd * modification, are permitted provided that the following conditions
20 1.74.4.2 markd * are met:
21 1.74.4.2 markd * 1. Redistributions of source code must retain the above copyright
22 1.74.4.2 markd * notice, this list of conditions and the following disclaimer.
23 1.74.4.2 markd * 2. Redistributions in binary form must reproduce the above copyright
24 1.74.4.2 markd * notice, this list of conditions and the following disclaimer in the
25 1.74.4.2 markd * documentation and/or other materials provided with the distribution.
26 1.74.4.2 markd * 3. All advertising materials mentioning features or use of this software
27 1.74.4.2 markd * must display the following acknowledgement:
28 1.74.4.2 markd * This product includes software developed by the NetBSD
29 1.74.4.2 markd * Foundation, Inc. and its contributors.
30 1.74.4.2 markd * 4. Neither the name of The NetBSD Foundation nor the names of its
31 1.74.4.2 markd * contributors may be used to endorse or promote products derived
32 1.74.4.2 markd * from this software without specific prior written permission.
33 1.74.4.2 markd *
34 1.74.4.2 markd * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
35 1.74.4.2 markd * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
36 1.74.4.2 markd * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
37 1.74.4.2 markd * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
38 1.74.4.2 markd * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
39 1.74.4.2 markd * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
40 1.74.4.2 markd * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
41 1.74.4.2 markd * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
42 1.74.4.2 markd * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
43 1.74.4.2 markd * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
44 1.74.4.2 markd * POSSIBILITY OF SUCH DAMAGE.
45 1.74.4.2 markd */
46 1.74.4.2 markd
47 1.74.4.2 markd /*
48 1.74.4.2 markd * List of known MII OUIs.
49 1.74.4.2 markd * For a complete list see http://standards.ieee.org/regauth/oui/
50 1.74.4.2 markd *
51 1.74.4.2 markd * XXX Vendors do obviously not agree how OUIs (24 bit) are mapped
52 1.74.4.2 markd * to the 22 bits available in the id registers.
53 1.74.4.2 markd * IEEE 802.3u-1995, subclause 22.2.4.3.1, figure 22-12, depicts the right
54 1.74.4.2 markd * mapping; the bit positions are defined in IEEE 802-1990, figure 5.2.
55 1.74.4.2 markd * (There is a formal 802.3 interpretation, number 1-07/98 of July 09 1998,
56 1.74.4.2 markd * about this.)
57 1.74.4.2 markd * The MII_OUI() macro in "mii.h" reflects this.
58 1.74.4.2 markd * If a vendor uses a different mapping, an "xx" prefixed OUI is defined here
59 1.74.4.2 markd * which is mangled accordingly to compensate.
60 1.74.4.2 markd */
61 1.74.4.2 markd
62 1.74.4.2 markd #define MII_OUI_ALTIMA 0x0010a9 /* Altima Communications */
63 1.74.4.2 markd #define MII_OUI_AMD 0x00001a /* Advanced Micro Devices */
64 1.74.4.2 markd #define MII_OUI_BROADCOM 0x001018 /* Broadcom Corporation */
65 1.74.4.2 markd #define MII_OUI_BROADCOM2 0x000af7 /* Broadcom Corporation */
66 1.74.4.2 markd #define MII_OUI_CICADA 0x0003F1 /* Cicada Semiconductor */
67 1.74.4.2 markd #define MII_OUI_DAVICOM 0x00606e /* Davicom Semiconductor */
68 1.74.4.2 markd #define MII_OUI_ENABLESEMI 0x0010dd /* Enable Semiconductor */
69 1.74.4.2 markd #define MII_OUI_ICPLUS 0x0090c3 /* IC Plus Corp. */
70 1.74.4.2 markd #define MII_OUI_ICS 0x00a0be /* Integrated Circuit Systems */
71 1.74.4.2 markd #define MII_OUI_INTEL 0x00aa00 /* Intel */
72 1.74.4.2 markd #define MII_OUI_LEVEL1 0x00207b /* Level 1 */
73 1.74.4.2 markd #define MII_OUI_MARVELL 0x005043 /* Marvell Semiconductor */
74 1.74.4.2 markd #define MII_OUI_MYSON 0x00c0b4 /* Myson Technology */
75 1.74.4.2 markd #define MII_OUI_NATSEMI 0x080017 /* National Semiconductor */
76 1.74.4.2 markd #define MII_OUI_PMCSIERRA 0x00e004 /* PMC-Sierra */
77 1.74.4.2 markd #define MII_OUI_REALTEK 0x00e04c /* RealTek */
78 1.74.4.2 markd #define MII_OUI_QUALSEMI 0x006051 /* Quality Semiconductor */
79 1.74.4.2 markd #define MII_OUI_SEEQ 0x00a07d /* Seeq */
80 1.74.4.2 markd #define MII_OUI_SIS 0x00e006 /* Silicon Integrated Systems */
81 1.74.4.2 markd #define MII_OUI_TI 0x080028 /* Texas Instruments */
82 1.74.4.2 markd #define MII_OUI_TSC 0x00c039 /* TDK Semiconductor */
83 1.74.4.2 markd #define MII_OUI_XAQTI 0x00e0ae /* XaQti Corp. */
84 1.74.4.2 markd
85 1.74.4.2 markd /* Some Intel 82553's use an alternative OUI. */
86 1.74.4.2 markd #define MII_OUI_xxINTEL 0x001f00 /* Intel */
87 1.74.4.2 markd
88 1.74.4.2 markd /* Some VIA 6122's use an alternative OUI. */
89 1.74.4.2 markd #define MII_OUI_xxCICADA 0x00c08f /* Cicada Semiconductor */
90 1.74.4.2 markd
91 1.74.4.2 markd /* bad bitorder (bits "g" and "h" (= MSBs byte 1) lost) */
92 1.74.4.2 markd #define MII_OUI_yyAMD 0x000058 /* Advanced Micro Devices */
93 1.74.4.2 markd #define MII_OUI_xxBROADCOM 0x000818 /* Broadcom Corporation */
94 1.74.4.2 markd #define MII_OUI_xxDAVICOM 0x000676 /* Davicom Semiconductor */
95 1.74.4.2 markd #define MII_OUI_yyINTEL 0x005500 /* Intel */
96 1.74.4.2 markd #define MII_OUI_xxMARVELL 0x000ac2 /* Marvell Semiconductor */
97 1.74.4.2 markd #define MII_OUI_xxMYSON 0x00032d /* Myson Technology */
98 1.74.4.2 markd #define MII_OUI_xxNATSEMI 0x1000e8 /* National Semiconductor */
99 1.74.4.2 markd #define MII_OUI_xxQUALSEMI 0x00068a /* Quality Semiconductor */
100 1.74.4.2 markd #define MII_OUI_xxTSC 0x00039c /* TDK Semiconductor */
101 1.74.4.2 markd
102 1.74.4.2 markd /* bad byteorder (bits "q" and "r" (= LSBs byte 3) lost) */
103 1.74.4.2 markd #define MII_OUI_xxLEVEL1 0x782000 /* Level 1 */
104 1.74.4.2 markd #define MII_OUI_xxXAQTI 0xace000 /* XaQti Corp. */
105 1.74.4.2 markd
106 1.74.4.2 markd /* Don't know what's going on here. */
107 1.74.4.2 markd #define MII_OUI_xxPMCSIERRA 0x0009c0 /* PMC-Sierra */
108 1.74.4.2 markd #define MII_OUI_xxPMCSIERRA2 0x009057 /* PMC-Sierra */
109 1.74.4.2 markd
110 1.74.4.2 markd #define MII_OUI_xxREALTEK 0x000732 /* Realtek */
111 1.74.4.2 markd #define MII_OUI_yyREALTEK 0x000004 /* Realtek */
112 1.74.4.2 markd /*
113 1.74.4.2 markd * List of known models. Grouped by oui.
114 1.74.4.2 markd */
115 1.74.4.2 markd
116 1.74.4.2 markd /* Altima Communications PHYs */
117 1.74.4.2 markd /* Don't know the model for ACXXX */
118 1.74.4.2 markd #define MII_MODEL_ALTIMA_ACXXX 0x0001
119 1.74.4.2 markd #define MII_STR_ALTIMA_ACXXX "ACXXX 10/100 media interface"
120 1.74.4.2 markd #define MII_MODEL_ALTIMA_AC101 0x0021
121 1.74.4.2 markd #define MII_STR_ALTIMA_AC101 "AC101 10/100 media interface"
122 1.74.4.2 markd #define MII_MODEL_ALTIMA_AC101L 0x0012
123 1.74.4.2 markd #define MII_STR_ALTIMA_AC101L "AC101L 10/100 media interface"
124 1.74.4.2 markd /* AMD Am79C87[45] have ALTIMA OUI */
125 1.74.4.2 markd #define MII_MODEL_ALTIMA_Am79C875 0x0014
126 1.74.4.2 markd #define MII_STR_ALTIMA_Am79C875 "Am79C875 10/100 media interface"
127 1.74.4.2 markd #define MII_MODEL_ALTIMA_Am79C874 0x0021
128 1.74.4.2 markd #define MII_STR_ALTIMA_Am79C874 "Am79C874 10/100 media interface"
129 1.74.4.2 markd
130 1.74.4.2 markd /* Advanced Micro Devices PHYs */
131 1.74.4.2 markd /* see Davicom DM9101 for Am79C873 */
132 1.74.4.2 markd #define MII_MODEL_yyAMD_79C972_10T 0x0001
133 1.74.4.2 markd #define MII_STR_yyAMD_79C972_10T "Am79C972 internal 10BASE-T interface"
134 1.74.4.2 markd #define MII_MODEL_yyAMD_79c973phy 0x0036
135 1.74.4.2 markd #define MII_STR_yyAMD_79c973phy "Am79C973 internal 10/100 media interface"
136 1.74.4.2 markd #define MII_MODEL_yyAMD_79c901 0x0037
137 1.74.4.2 markd #define MII_STR_yyAMD_79c901 "Am79C901 10BASE-T interface"
138 1.74.4.2 markd #define MII_MODEL_yyAMD_79c901home 0x0039
139 1.74.4.2 markd #define MII_STR_yyAMD_79c901home "Am79C901 HomePNA 1.0 interface"
140 1.74.4.2 markd
141 1.74.4.2 markd /* Broadcom Corp. PHYs */
142 1.74.4.2 markd #define MII_MODEL_xxBROADCOM_3C905B 0x0012
143 1.74.4.2 markd #define MII_STR_xxBROADCOM_3C905B "Broadcom 3c905B internal PHY"
144 1.74.4.2 markd #define MII_MODEL_xxBROADCOM_3C905C 0x0017
145 1.74.4.2 markd #define MII_STR_xxBROADCOM_3C905C "Broadcom 3c905C internal PHY"
146 1.74.4.2 markd #define MII_MODEL_xxBROADCOM_BCM5201 0x0021
147 1.74.4.2 markd #define MII_STR_xxBROADCOM_BCM5201 "BCM5201 10/100 media interface"
148 1.74.4.2 markd #define MII_MODEL_xxBROADCOM_BCM5214 0x0028
149 1.74.4.2 markd #define MII_STR_xxBROADCOM_BCM5214 "BCM5214 Quad 10/100 media interface"
150 1.74.4.2 markd #define MII_MODEL_xxBROADCOM_BCM5221 0x001e
151 1.74.4.2 markd #define MII_STR_xxBROADCOM_BCM5221 "BCM5221 10/100 media interface"
152 1.74.4.2 markd #define MII_MODEL_xxBROADCOM_BCM5222 0x0032
153 1.74.4.2 markd #define MII_STR_xxBROADCOM_BCM5222 "BCM5222 Dual 10/100 media interface"
154 1.74.4.2 markd #define MII_MODEL_xxBROADCOM_BCM4401 0x0036
155 1.74.4.2 markd #define MII_STR_xxBROADCOM_BCM4401 "BCM4401 10/100 media interface"
156 1.74.4.2 markd #define MII_MODEL_BROADCOM_BCM5400 0x0004
157 1.74.4.2 markd #define MII_STR_BROADCOM_BCM5400 "BCM5400 1000BASE-T media interface"
158 1.74.4.2 markd #define MII_MODEL_BROADCOM_BCM5401 0x0005
159 1.74.4.2 markd #define MII_STR_BROADCOM_BCM5401 "BCM5401 1000BASE-T media interface"
160 1.74.4.2 markd #define MII_MODEL_BROADCOM_BCM5411 0x0007
161 1.74.4.2 markd #define MII_STR_BROADCOM_BCM5411 "BCM5411 1000BASE-T media interface"
162 1.74.4.2 markd #define MII_MODEL_BROADCOM_BCM5421 0x000e
163 1.74.4.2 markd #define MII_STR_BROADCOM_BCM5421 "BCM5421 1000BASE-T media interface"
164 1.74.4.2 markd #define MII_MODEL_BROADCOM_BCM5752 0x0010
165 1.74.4.2 markd #define MII_STR_BROADCOM_BCM5752 "BCM5752 1000BASE-T media interface"
166 1.74.4.2 markd #define MII_MODEL_BROADCOM_BCM5701 0x0011
167 1.74.4.2 markd #define MII_STR_BROADCOM_BCM5701 "BCM5701 1000BASE-T media interface"
168 1.74.4.2 markd #define MII_MODEL_BROADCOM_BCM5703 0x0016
169 1.74.4.2 markd #define MII_STR_BROADCOM_BCM5703 "BCM5703 1000BASE-T media interface"
170 1.74.4.2 markd #define MII_MODEL_BROADCOM_BCM5704 0x0019
171 1.74.4.2 markd #define MII_STR_BROADCOM_BCM5704 "BCM5704 1000BASE-T media interface"
172 1.74.4.2 markd #define MII_MODEL_BROADCOM_BCM5705 0x001a
173 1.74.4.2 markd #define MII_STR_BROADCOM_BCM5705 "BCM5705 1000BASE-T media interface"
174 1.74.4.2 markd #define MII_MODEL_BROADCOM_BCM5750 0x0018
175 1.74.4.2 markd #define MII_STR_BROADCOM_BCM5750 "BCM5750 1000BASE-T media interface"
176 1.74.4.2 markd #define MII_MODEL_BROADCOM_BCM5714 0x0034
177 1.74.4.2 markd #define MII_STR_BROADCOM_BCM5714 "BCM5714 1000BASE-T media interface"
178 1.74.4.2 markd #define MII_MODEL_BROADCOM_BCM5780 0x0035
179 1.74.4.2 markd #define MII_STR_BROADCOM_BCM5780 "BCM5780 1000BASE-T media interface"
180 1.74.4.2 markd #define MII_MODEL_BROADCOM2_BCM5755 0x000c
181 1.74.4.2 markd #define MII_STR_BROADCOM2_BCM5755 "BCM5755 1000BASE-T media interface"
182 1.74.4.2 markd #define MII_MODEL_BROADCOM2_BCM5754 0x000e
183 1.74.4.2 markd #define MII_STR_BROADCOM2_BCM5754 "BCM5754/5787 1000BASE-T media interface"
184 1.74.4.2 markd
185 1.74.4.2 markd /* Cicada Semiconductor PHYs (now owned by Vitesse?) */
186 1.74.4.2 markd #define MII_MODEL_CICADA_CS8201 0x0001
187 1.74.4.2 markd #define MII_STR_CICADA_CS8201 "Cicada CS8201 10/100/1000TX PHY"
188 1.74.4.2 markd #define MII_MODEL_CICADA_CS8201A 0x0020
189 1.74.4.2 markd #define MII_STR_CICADA_CS8201A "Cicada CS8201 10/100/1000TX PHY"
190 1.74.4.2 markd #define MII_MODEL_CICADA_CS8201B 0x0021
191 1.74.4.2 markd #define MII_STR_CICADA_CS8201B "Cicada CS8201 10/100/1000TX PHY"
192 1.74.4.2 markd #define MII_MODEL_xxCICADA_CS8201B 0x0021
193 1.74.4.2 markd #define MII_STR_xxCICADA_CS8201B "Cicada CS8201 10/100/1000TX PHY"
194 1.74.4.2 markd
195 1.74.4.2 markd /* Davicom Semiconductor PHYs */
196 1.74.4.2 markd /* AMD Am79C873 seems to be a relabeled DM9101 */
197 1.74.4.2 markd #define MII_MODEL_xxDAVICOM_DM9101 0x0000
198 1.74.4.2 markd #define MII_STR_xxDAVICOM_DM9101 "DM9101 (AMD Am79C873) 10/100 media interface"
199 1.74.4.2 markd #define MII_MODEL_xxDAVICOM_DM9102 0x0004
200 1.74.4.2 markd #define MII_STR_xxDAVICOM_DM9102 "DM9102 10/100 media interface"
201 1.74.4.2 markd
202 1.74.4.2 markd /* IC Plus Corp. PHYs */
203 1.74.4.2 markd #define MII_MODEL_ICPLUS_IP101 0x0005
204 1.74.4.2 markd #define MII_STR_ICPLUS_IP101 "IP101 10/100 PHY"
205 1.74.4.2 markd
206 1.74.4.2 markd /* Integrated Circuit Systems PHYs */
207 1.74.4.2 markd #define MII_MODEL_ICS_1889 0x0001
208 1.74.4.2 markd #define MII_STR_ICS_1889 "ICS1889 10/100 media interface"
209 1.74.4.2 markd #define MII_MODEL_ICS_1890 0x0002
210 1.74.4.2 markd #define MII_STR_ICS_1890 "ICS1890 10/100 media interface"
211 1.74.4.2 markd #define MII_MODEL_ICS_1892 0x0003
212 1.74.4.2 markd #define MII_STR_ICS_1892 "ICS1892 10/100 media interface"
213 1.74.4.2 markd #define MII_MODEL_ICS_1893 0x0004
214 1.74.4.2 markd #define MII_STR_ICS_1893 "ICS1893 10/100 media interface"
215 1.74.4.2 markd
216 1.74.4.2 markd /* Intel PHYs */
217 1.74.4.2 markd #define MII_MODEL_xxINTEL_I82553 0x0000
218 1.74.4.2 markd #define MII_STR_xxINTEL_I82553 "i82553 10/100 media interface"
219 1.74.4.2 markd #define MII_MODEL_yyINTEL_I82555 0x0015
220 1.74.4.2 markd #define MII_STR_yyINTEL_I82555 "i82555 10/100 media interface"
221 1.74.4.2 markd #define MII_MODEL_yyINTEL_I82562EH 0x0017
222 1.74.4.2 markd #define MII_STR_yyINTEL_I82562EH "i82562EH HomePNA interface"
223 1.74.4.2 markd #define MII_MODEL_yyINTEL_I82562G 0x0031
224 1.74.4.2 markd #define MII_STR_yyINTEL_I82562G "i82562G 10/100 media interface"
225 1.74.4.2 markd #define MII_MODEL_yyINTEL_I82562EM 0x0032
226 1.74.4.2 markd #define MII_STR_yyINTEL_I82562EM "i82562EM 10/100 media interface"
227 1.74.4.2 markd #define MII_MODEL_yyINTEL_I82562ET 0x0033
228 1.74.4.2 markd #define MII_STR_yyINTEL_I82562ET "i82562ET 10/100 media interface"
229 1.74.4.2 markd #define MII_MODEL_yyINTEL_I82553 0x0035
230 1.74.4.2 markd #define MII_STR_yyINTEL_I82553 "i82553 10/100 media interface"
231 1.74.4.2 markd #define MII_MODEL_xxMARVELL_I82563 0x000a
232 1.74.4.2 markd #define MII_STR_xxMARVELL_I82563 "i82563 10/100/1000 media interface"
233 1.74.4.2 markd
234 1.74.4.2 markd #define MII_MODEL_yyINTEL_IGP01E1000 0x0038
235 1.74.4.2 markd #define MII_STR_yyINTEL_IGP01E1000 "Intel IGP01E1000 Gigabit PHY"
236 1.74.4.2 markd
237 1.74.4.2 markd /* Level 1 PHYs */
238 1.74.4.2 markd #define MII_MODEL_xxLEVEL1_LXT970 0x0000
239 1.74.4.2 markd #define MII_STR_xxLEVEL1_LXT970 "LXT970 10/100 media interface"
240 1.74.4.2 markd #define MII_MODEL_LEVEL1_LXT971 0x000e
241 1.74.4.2 markd #define MII_STR_LEVEL1_LXT971 "LXT971/2 10/100 media interface"
242 1.74.4.2 markd #define MII_MODEL_LEVEL1_LXT973 0x0021
243 1.74.4.2 markd #define MII_STR_LEVEL1_LXT973 "LXT973 10/100 Dual PHY"
244 1.74.4.2 markd #define MII_MODEL_LEVEL1_LXT974 0x0004
245 1.74.4.2 markd #define MII_STR_LEVEL1_LXT974 "LXT974 10/100 Quad PHY"
246 1.74.4.2 markd #define MII_MODEL_LEVEL1_LXT975 0x0005
247 1.74.4.2 markd #define MII_STR_LEVEL1_LXT975 "LXT975 10/100 Quad PHY"
248 1.74.4.2 markd #define MII_MODEL_LEVEL1_LXT1000_OLD 0x0003
249 1.74.4.2 markd #define MII_STR_LEVEL1_LXT1000_OLD "LXT1000 1000BASE-T media interface"
250 1.74.4.2 markd #define MII_MODEL_LEVEL1_LXT1000 0x000c
251 1.74.4.2 markd #define MII_STR_LEVEL1_LXT1000 "LXT1000 1000BASE-T media interface"
252 1.74.4.2 markd
253 1.74.4.2 markd /* Marvell Semiconductor PHYs */
254 1.74.4.2 markd #define MII_MODEL_xxMARVELL_E1011 0x0002
255 1.74.4.2 markd #define MII_STR_xxMARVELL_E1011 "Marvell 88E1011 Gigabit PHY"
256 1.74.4.2 markd #define MII_MODEL_xxMARVELL_E1000_3 0x0003
257 1.74.4.2 markd #define MII_STR_xxMARVELL_E1000_3 "Marvell 88E1000 Gigabit PHY"
258 1.74.4.2 markd #define MII_MODEL_xxMARVELL_E1000_5 0x0005
259 1.74.4.2 markd #define MII_STR_xxMARVELL_E1000_5 "Marvell 88E1000 Gigabit PHY"
260 1.74.4.2 markd #define MII_MODEL_xxMARVELL_E6060 0x0008
261 1.74.4.2 markd #define MII_STR_xxMARVELL_E6060 "Marvell 88E6060 10/100 5-port PHY switch"
262 1.74.4.2 markd #define MII_MODEL_xxMARVELL_E1111 0x000c
263 1.74.4.2 markd #define MII_STR_xxMARVELL_E1111 "Marvell 88E1111 Gigabit PHY"
264 1.74.4.2 markd
265 1.74.4.2 markd /* Myson Technology PHYs */
266 1.74.4.2 markd #define MII_MODEL_xxMYSON_MTD972 0x0000
267 1.74.4.2 markd #define MII_STR_xxMYSON_MTD972 "MTD972 10/100 media interface"
268 1.74.4.2 markd #define MII_MODEL_MYSON_MTD803 0x0000
269 1.74.4.2 markd #define MII_STR_MYSON_MTD803 "MTD803 3-in-1 media interface"
270 1.74.4.2 markd
271 1.74.4.2 markd /* National Semiconductor PHYs */
272 1.74.4.2 markd #define MII_MODEL_xxNATSEMI_DP83840 0x0000
273 1.74.4.2 markd #define MII_STR_xxNATSEMI_DP83840 "DP83840 10/100 media interface"
274 1.74.4.2 markd #define MII_MODEL_xxNATSEMI_DP83843 0x0001
275 1.74.4.2 markd #define MII_STR_xxNATSEMI_DP83843 "DP83843 10/100 media interface"
276 1.74.4.2 markd #define MII_MODEL_xxNATSEMI_DP83815 0x0002
277 1.74.4.2 markd #define MII_STR_xxNATSEMI_DP83815 "DP83815 10/100 media interface"
278 1.74.4.2 markd #define MII_MODEL_xxNATSEMI_DP83847 0x0003
279 1.74.4.2 markd #define MII_STR_xxNATSEMI_DP83847 "DP83847 10/100 media interface"
280 1.74.4.2 markd #define MII_MODEL_xxNATSEMI_DP83891 0x0005
281 1.74.4.2 markd #define MII_STR_xxNATSEMI_DP83891 "DP83891 1000BASE-T media interface"
282 1.74.4.2 markd #define MII_MODEL_xxNATSEMI_DP83861 0x0006
283 1.74.4.2 markd #define MII_STR_xxNATSEMI_DP83861 "DP83861 1000BASE-T media interface"
284 1.74.4.2 markd
285 1.74.4.2 markd /* PMC Sierra PHYs */
286 1.74.4.2 markd #define MII_MODEL_xxPMCSIERRA_PM8351 0x0000
287 1.74.4.2 markd #define MII_STR_xxPMCSIERRA_PM8351 "PM8351 OctalPHY Gigabit interface"
288 1.74.4.2 markd #define MII_MODEL_xxPMCSIERRA2_PM8352 0x0002
289 1.74.4.2 markd #define MII_STR_xxPMCSIERRA2_PM8352 "PM8352 OctalPHY Gigabit interface"
290 1.74.4.2 markd #define MII_MODEL_xxPMCSIERRA2_PM8353 0x0003
291 1.74.4.2 markd #define MII_STR_xxPMCSIERRA2_PM8353 "PM8353 QuadPHY Gigabit interface"
292 1.74.4.2 markd #define MII_MODEL_PMCSIERRA_PM8354 0x0004
293 1.74.4.2 markd #define MII_STR_PMCSIERRA_PM8354 "PM8354 QuadPHY Gigabit interface"
294 1.74.4.2 markd
295 1.74.4.2 markd /* Quality Semiconductor PHYs */
296 1.74.4.2 markd #define MII_MODEL_xxQUALSEMI_QS6612 0x0000
297 1.74.4.2 markd #define MII_STR_xxQUALSEMI_QS6612 "QS6612 10/100 media interface"
298 1.74.4.2 markd
299 1.74.4.2 markd /* RealTek PHYs */
300 1.74.4.2 markd #define MII_MODEL_yyREALTEK_RTL8201L 0x0020
301 1.74.4.2 markd #define MII_STR_yyREALTEK_RTL8201L "RTL8201L 10/100 media interface"
302 1.74.4.2 markd #define MII_MODEL_xxREALTEK_RTL8169S 0x0011
303 1.74.4.2 markd #define MII_STR_xxREALTEK_RTL8169S "RTL8169S/8110S 1000BASE-T media interface"
304 1.74.4.2 markd #define MII_MODEL_REALTEK_RTL8169S 0x0011
305 1.74.4.2 markd #define MII_STR_REALTEK_RTL8169S "RTL8169S/8110S 1000BASE-T media interface"
306 1.74.4.2 markd
307 1.74.4.2 markd /* Seeq PHYs */
308 1.74.4.2 markd #define MII_MODEL_SEEQ_80220 0x0003
309 1.74.4.2 markd #define MII_STR_SEEQ_80220 "Seeq 80220 10/100 media interface"
310 1.74.4.2 markd #define MII_MODEL_SEEQ_84220 0x0004
311 1.74.4.2 markd #define MII_STR_SEEQ_84220 "Seeq 84220 10/100 media interface"
312 1.74.4.2 markd #define MII_MODEL_SEEQ_80225 0x0008
313 1.74.4.2 markd #define MII_STR_SEEQ_80225 "Seeq 80225 10/100 media interface"
314 1.74.4.2 markd
315 1.74.4.2 markd /* Silicon Integrated Systems PHYs */
316 1.74.4.2 markd #define MII_MODEL_SIS_900 0x0000
317 1.74.4.2 markd #define MII_STR_SIS_900 "SiS 900 10/100 media interface"
318 1.74.4.2 markd
319 1.74.4.2 markd /* Texas Instruments PHYs */
320 1.74.4.2 markd #define MII_MODEL_TI_TLAN10T 0x0001
321 1.74.4.2 markd #define MII_STR_TI_TLAN10T "ThunderLAN 10BASE-T media interface"
322 1.74.4.2 markd #define MII_MODEL_TI_100VGPMI 0x0002
323 1.74.4.2 markd #define MII_STR_TI_100VGPMI "ThunderLAN 100VG-AnyLan media interface"
324 1.74.4.2 markd #define MII_MODEL_TI_TNETE2101 0x0003
325 1.74.4.2 markd #define MII_STR_TI_TNETE2101 "TNETE2101 media interface"
326 1.74.4.2 markd
327 1.74.4.2 markd /* TDK Semiconductor PHYs */
328 1.74.4.2 markd #define MII_MODEL_xxTSC_78Q2120 0x0014
329 1.74.4.2 markd #define MII_STR_xxTSC_78Q2120 "78Q2120 10/100 media interface"
330 1.74.4.2 markd #define MII_MODEL_xxTSC_78Q2121 0x0015
331 1.74.4.2 markd #define MII_STR_xxTSC_78Q2121 "78Q2121 100BASE-TX media interface"
332 1.74.4.2 markd
333 1.74.4.2 markd /* XaQti Corp. PHYs */
334 1.74.4.2 markd #define MII_MODEL_xxXAQTI_XMACII 0x0000
335 1.74.4.2 markd #define MII_STR_xxXAQTI_XMACII "XaQti Corp. XMAC II gigabit interface"
336