Home | History | Annotate | Line # | Download | only in mii
miidevs.h revision 1.81.2.1
      1  1.81.2.1     skrll /*	$NetBSD: miidevs.h,v 1.81.2.1 2009/01/19 13:18:14 skrll Exp $	*/
      2       1.1   thorpej 
      3       1.1   thorpej /*
      4       1.1   thorpej  * THIS FILE AUTOMATICALLY GENERATED.  DO NOT EDIT.
      5       1.1   thorpej  *
      6       1.1   thorpej  * generated from:
      7  1.81.2.1     skrll  *	NetBSD: miidevs,v 1.81 2009/01/16 20:41:39 cegger Exp
      8       1.1   thorpej  */
      9       1.1   thorpej 
     10       1.1   thorpej /*-
     11       1.5   thorpej  * Copyright (c) 1998, 1999 The NetBSD Foundation, Inc.
     12       1.1   thorpej  * All rights reserved.
     13       1.1   thorpej  *
     14       1.1   thorpej  * This code is derived from software contributed to The NetBSD Foundation
     15       1.1   thorpej  * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
     16       1.1   thorpej  * NASA Ames Research Center.
     17       1.1   thorpej  *
     18       1.1   thorpej  * Redistribution and use in source and binary forms, with or without
     19       1.1   thorpej  * modification, are permitted provided that the following conditions
     20       1.1   thorpej  * are met:
     21       1.1   thorpej  * 1. Redistributions of source code must retain the above copyright
     22       1.1   thorpej  *    notice, this list of conditions and the following disclaimer.
     23       1.1   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     24       1.1   thorpej  *    notice, this list of conditions and the following disclaimer in the
     25       1.1   thorpej  *    documentation and/or other materials provided with the distribution.
     26       1.1   thorpej  *
     27       1.1   thorpej  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     28       1.1   thorpej  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     29       1.1   thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     30       1.1   thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     31       1.1   thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     32       1.1   thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     33       1.1   thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     34       1.1   thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     35       1.1   thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     36       1.1   thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     37       1.1   thorpej  * POSSIBILITY OF SUCH DAMAGE.
     38       1.1   thorpej  */
     39       1.1   thorpej 
     40       1.1   thorpej /*
     41       1.6  drochner  * List of known MII OUIs.
     42       1.6  drochner  * For a complete list see http://standards.ieee.org/regauth/oui/
     43       1.6  drochner  *
     44      1.15  drochner  * XXX Vendors do obviously not agree how OUIs (24 bit) are mapped
     45      1.15  drochner  * to the 22 bits available in the id registers.
     46      1.15  drochner  * IEEE 802.3u-1995, subclause 22.2.4.3.1, figure 22-12, depicts the right
     47      1.15  drochner  * mapping; the bit positions are defined in IEEE 802-1990, figure 5.2.
     48      1.15  drochner  * (There is a formal 802.3 interpretation, number 1-07/98 of July 09 1998,
     49      1.15  drochner  * about this.)
     50      1.15  drochner  * The MII_OUI() macro in "mii.h" reflects this.
     51      1.15  drochner  * If a vendor uses a different mapping, an "xx" prefixed OUI is defined here
     52      1.15  drochner  * which is mangled accordingly to compensate.
     53       1.1   thorpej  */
     54       1.1   thorpej 
     55  1.81.2.1     skrll #define	MII_OUI_AGERE	0x00053d	/* Agere */
     56      1.14  augustss #define	MII_OUI_ALTIMA	0x0010a9	/* Altima Communications */
     57  1.81.2.1     skrll #define	MII_OUI_ATHEROS	0x001374	/* Atheros */
     58       1.6  drochner #define	MII_OUI_AMD	0x00001a	/* Advanced Micro Devices */
     59      1.12  augustss #define	MII_OUI_BROADCOM	0x001018	/* Broadcom Corporation */
     60      1.74     markd #define	MII_OUI_BROADCOM2	0x000af7	/* Broadcom Corporation */
     61      1.58  jdolecek #define	MII_OUI_CICADA	0x0003F1	/* Cicada Semiconductor */
     62      1.14  augustss #define	MII_OUI_DAVICOM	0x00606e	/* Davicom Semiconductor */
     63       1.9   thorpej #define	MII_OUI_ENABLESEMI	0x0010dd	/* Enable Semiconductor */
     64      1.67       chs #define	MII_OUI_ICPLUS	0x0090c3	/* IC Plus Corp. */
     65       1.6  drochner #define	MII_OUI_ICS	0x00a0be	/* Integrated Circuit Systems */
     66       1.1   thorpej #define	MII_OUI_INTEL	0x00aa00	/* Intel */
     67      1.81    bouyer #define	MII_OUI_JMICRON	0x00d831	/* JMicron */
     68       1.6  drochner #define	MII_OUI_LEVEL1	0x00207b	/* Level 1 */
     69      1.26   thorpej #define	MII_OUI_MARVELL	0x005043	/* Marvell Semiconductor */
     70      1.12  augustss #define	MII_OUI_MYSON	0x00c0b4	/* Myson Technology */
     71       1.1   thorpej #define	MII_OUI_NATSEMI	0x080017	/* National Semiconductor */
     72      1.19  drochner #define	MII_OUI_PMCSIERRA	0x00e004	/* PMC-Sierra */
     73      1.56  jonathan #define	MII_OUI_REALTEK	0x00e04c	/* RealTek */
     74       1.1   thorpej #define	MII_OUI_QUALSEMI	0x006051	/* Quality Semiconductor */
     75       1.6  drochner #define	MII_OUI_SEEQ	0x00a07d	/* Seeq */
     76       1.6  drochner #define	MII_OUI_SIS	0x00e006	/* Silicon Integrated Systems */
     77       1.6  drochner #define	MII_OUI_TI	0x080028	/* Texas Instruments */
     78       1.7     soren #define	MII_OUI_TSC	0x00c039	/* TDK Semiconductor */
     79      1.12  augustss #define	MII_OUI_XAQTI	0x00e0ae	/* XaQti Corp. */
     80       1.6  drochner 
     81       1.7     soren /* Some Intel 82553's use an alternative OUI. */
     82      1.15  drochner #define	MII_OUI_xxINTEL	0x001f00	/* Intel */
     83       1.7     soren 
     84      1.60    briggs /* Some VIA 6122's use an alternative OUI. */
     85      1.60    briggs #define	MII_OUI_xxCICADA	0x00c08f	/* Cicada Semiconductor */
     86      1.60    briggs 
     87      1.15  drochner /* bad bitorder (bits "g" and "h" (= MSBs byte 1) lost) */
     88      1.15  drochner #define	MII_OUI_yyAMD	0x000058	/* Advanced Micro Devices */
     89      1.12  augustss #define	MII_OUI_xxBROADCOM	0x000818	/* Broadcom Corporation */
     90      1.80    cegger #define	MII_OUI_xxBROADCOM_ALT1	0x0050ef	/* Broadcom Corporation */
     91      1.39  drochner #define	MII_OUI_xxDAVICOM	0x000676	/* Davicom Semiconductor */
     92      1.15  drochner #define	MII_OUI_yyINTEL	0x005500	/* Intel */
     93      1.39  drochner #define	MII_OUI_xxMARVELL	0x000ac2	/* Marvell Semiconductor */
     94      1.15  drochner #define	MII_OUI_xxMYSON	0x00032d	/* Myson Technology */
     95      1.15  drochner #define	MII_OUI_xxNATSEMI	0x1000e8	/* National Semiconductor */
     96      1.15  drochner #define	MII_OUI_xxQUALSEMI	0x00068a	/* Quality Semiconductor */
     97      1.15  drochner #define	MII_OUI_xxTSC	0x00039c	/* TDK Semiconductor */
     98      1.15  drochner 
     99      1.15  drochner /* bad byteorder (bits "q" and "r" (= LSBs byte 3) lost) */
    100      1.15  drochner #define	MII_OUI_xxLEVEL1	0x782000	/* Level 1 */
    101      1.15  drochner #define	MII_OUI_xxXAQTI	0xace000	/* XaQti Corp. */
    102       1.6  drochner 
    103       1.6  drochner /* Don't know what's going on here. */
    104      1.19  drochner #define	MII_OUI_xxPMCSIERRA	0x0009c0	/* PMC-Sierra */
    105      1.37      matt #define	MII_OUI_xxPMCSIERRA2	0x009057	/* PMC-Sierra */
    106       1.6  drochner 
    107      1.56  jonathan #define	MII_OUI_xxREALTEK	0x000732	/* Realtek */
    108      1.65   xtraeme #define	MII_OUI_yyREALTEK	0x000004	/* Realtek */
    109       1.1   thorpej /*
    110       1.1   thorpej  * List of known models.  Grouped by oui.
    111       1.1   thorpej  */
    112      1.14  augustss 
    113  1.81.2.1     skrll /*
    114  1.81.2.1     skrll  * Agere PHYs
    115  1.81.2.1     skrll  */
    116  1.81.2.1     skrll #define	MII_MODEL_AGERE_ET1011	0x0004
    117  1.81.2.1     skrll #define	MII_STR_AGERE_ET1011	"Agere ET1011 10/100/1000baseT PHY"
    118  1.81.2.1     skrll 
    119  1.81.2.1     skrll /* Atheros PHYs */
    120  1.81.2.1     skrll #define	MII_MODEL_ATHEROS_F1	0x0001
    121  1.81.2.1     skrll #define	MII_STR_ATHEROS_F1	"F1 10/100/1000 PHY"
    122  1.81.2.1     skrll #define	MII_MODEL_ATHEROS_F2	0x0002
    123  1.81.2.1     skrll #define	MII_STR_ATHEROS_F2	"F2 10/100 PHY"
    124  1.81.2.1     skrll 
    125      1.14  augustss /* Altima Communications PHYs */
    126      1.32  augustss /* Don't know the model for ACXXX */
    127      1.32  augustss #define	MII_MODEL_ALTIMA_ACXXX	0x0001
    128      1.32  augustss #define	MII_STR_ALTIMA_ACXXX	"ACXXX 10/100 media interface"
    129      1.15  drochner #define	MII_MODEL_ALTIMA_AC101	0x0021
    130      1.15  drochner #define	MII_STR_ALTIMA_AC101	"AC101 10/100 media interface"
    131      1.45  gendalia #define	MII_MODEL_ALTIMA_AC101L	0x0012
    132      1.45  gendalia #define	MII_STR_ALTIMA_AC101L	"AC101L 10/100 media interface"
    133      1.46      matt /* AMD Am79C87[45] have ALTIMA OUI */
    134      1.46      matt #define	MII_MODEL_ALTIMA_Am79C875	0x0014
    135      1.46      matt #define	MII_STR_ALTIMA_Am79C875	"Am79C875 10/100 media interface"
    136      1.46      matt #define	MII_MODEL_ALTIMA_Am79C874	0x0021
    137      1.46      matt #define	MII_STR_ALTIMA_Am79C874	"Am79C874 10/100 media interface"
    138       1.3   thorpej 
    139       1.3   thorpej /* Advanced Micro Devices PHYs */
    140      1.39  drochner /* see Davicom DM9101 for Am79C873 */
    141      1.28   thorpej #define	MII_MODEL_yyAMD_79C972_10T	0x0001
    142      1.28   thorpej #define	MII_STR_yyAMD_79C972_10T	"Am79C972 internal 10BASE-T interface"
    143      1.15  drochner #define	MII_MODEL_yyAMD_79c973phy	0x0036
    144      1.29   thorpej #define	MII_STR_yyAMD_79c973phy	"Am79C973 internal 10/100 media interface"
    145      1.15  drochner #define	MII_MODEL_yyAMD_79c901	0x0037
    146      1.29   thorpej #define	MII_STR_yyAMD_79c901	"Am79C901 10BASE-T interface"
    147      1.15  drochner #define	MII_MODEL_yyAMD_79c901home	0x0039
    148      1.29   thorpej #define	MII_STR_yyAMD_79c901home	"Am79C901 HomePNA 1.0 interface"
    149      1.10  augustss 
    150      1.12  augustss /* Broadcom Corp. PHYs */
    151      1.27   thorpej #define	MII_MODEL_xxBROADCOM_3C905B	0x0012
    152      1.27   thorpej #define	MII_STR_xxBROADCOM_3C905B	"Broadcom 3c905B internal PHY"
    153      1.15  drochner #define	MII_MODEL_xxBROADCOM_3C905C	0x0017
    154      1.27   thorpej #define	MII_STR_xxBROADCOM_3C905C	"Broadcom 3c905C internal PHY"
    155      1.15  drochner #define	MII_MODEL_xxBROADCOM_BCM5201	0x0021
    156      1.15  drochner #define	MII_STR_xxBROADCOM_BCM5201	"BCM5201 10/100 media interface"
    157      1.47       scw #define	MII_MODEL_xxBROADCOM_BCM5214	0x0028
    158      1.47       scw #define	MII_STR_xxBROADCOM_BCM5214	"BCM5214 Quad 10/100 media interface"
    159      1.27   thorpej #define	MII_MODEL_xxBROADCOM_BCM5221	0x001e
    160      1.27   thorpej #define	MII_STR_xxBROADCOM_BCM5221	"BCM5221 10/100 media interface"
    161      1.57       scw #define	MII_MODEL_xxBROADCOM_BCM5222	0x0032
    162      1.57       scw #define	MII_STR_xxBROADCOM_BCM5222	"BCM5222 Dual 10/100 media interface"
    163      1.55    martin #define	MII_MODEL_xxBROADCOM_BCM4401	0x0036
    164      1.55    martin #define	MII_STR_xxBROADCOM_BCM4401	"BCM4401 10/100 media interface"
    165      1.15  drochner #define	MII_MODEL_BROADCOM_BCM5400	0x0004
    166      1.25   thorpej #define	MII_STR_BROADCOM_BCM5400	"BCM5400 1000BASE-T media interface"
    167      1.22   thorpej #define	MII_MODEL_BROADCOM_BCM5401	0x0005
    168      1.25   thorpej #define	MII_STR_BROADCOM_BCM5401	"BCM5401 1000BASE-T media interface"
    169      1.22   thorpej #define	MII_MODEL_BROADCOM_BCM5411	0x0007
    170      1.25   thorpej #define	MII_STR_BROADCOM_BCM5411	"BCM5411 1000BASE-T media interface"
    171      1.40      matt #define	MII_MODEL_BROADCOM_BCM5421	0x000e
    172      1.40      matt #define	MII_STR_BROADCOM_BCM5421	"BCM5421 1000BASE-T media interface"
    173      1.72   tsutsui #define	MII_MODEL_BROADCOM_BCM5752	0x0010
    174      1.72   tsutsui #define	MII_STR_BROADCOM_BCM5752	"BCM5752 1000BASE-T media interface"
    175      1.38      fvdl #define	MII_MODEL_BROADCOM_BCM5701	0x0011
    176      1.38      fvdl #define	MII_STR_BROADCOM_BCM5701	"BCM5701 1000BASE-T media interface"
    177      1.43      matt #define	MII_MODEL_BROADCOM_BCM5703	0x0016
    178      1.43      matt #define	MII_STR_BROADCOM_BCM5703	"BCM5703 1000BASE-T media interface"
    179      1.44  jonathan #define	MII_MODEL_BROADCOM_BCM5704	0x0019
    180      1.44  jonathan #define	MII_STR_BROADCOM_BCM5704	"BCM5704 1000BASE-T media interface"
    181      1.49   hannken #define	MII_MODEL_BROADCOM_BCM5705	0x001a
    182      1.49   hannken #define	MII_STR_BROADCOM_BCM5705	"BCM5705 1000BASE-T media interface"
    183      1.54      cube #define	MII_MODEL_BROADCOM_BCM5750	0x0018
    184      1.54      cube #define	MII_STR_BROADCOM_BCM5750	"BCM5750 1000BASE-T media interface"
    185      1.64     soren #define	MII_MODEL_BROADCOM_BCM5714	0x0034
    186      1.64     soren #define	MII_STR_BROADCOM_BCM5714	"BCM5714 1000BASE-T media interface"
    187      1.69  jonathan #define	MII_MODEL_BROADCOM_BCM5780	0x0035
    188      1.69  jonathan #define	MII_STR_BROADCOM_BCM5780	"BCM5780 1000BASE-T media interface"
    189      1.78     markd #define	MII_MODEL_BROADCOM_BCM5708C	0x0036
    190      1.78     markd #define	MII_STR_BROADCOM_BCM5708C	"BCM5708C 1000BASE-T media interface"
    191      1.74     markd #define	MII_MODEL_BROADCOM2_BCM5755	0x000c
    192      1.74     markd #define	MII_STR_BROADCOM2_BCM5755	"BCM5755 1000BASE-T media interface"
    193      1.74     markd #define	MII_MODEL_BROADCOM2_BCM5754	0x000e
    194      1.74     markd #define	MII_STR_BROADCOM2_BCM5754	"BCM5754/5787 1000BASE-T media interface"
    195      1.80    cegger #define	MII_MODEL_xxBROADCOM_ALT1_BCM5906	0x0004
    196      1.80    cegger #define	MII_STR_xxBROADCOM_ALT1_BCM5906	"BCM5906 10/100baseTX media interface"
    197      1.64     soren 
    198      1.58  jdolecek /* Cicada Semiconductor PHYs (now owned by Vitesse?) */
    199      1.58  jdolecek #define	MII_MODEL_CICADA_CS8201	0x0001
    200      1.58  jdolecek #define	MII_STR_CICADA_CS8201	"Cicada CS8201 10/100/1000TX PHY"
    201      1.58  jdolecek #define	MII_MODEL_CICADA_CS8201A	0x0020
    202      1.58  jdolecek #define	MII_STR_CICADA_CS8201A	"Cicada CS8201 10/100/1000TX PHY"
    203      1.58  jdolecek #define	MII_MODEL_CICADA_CS8201B	0x0021
    204      1.58  jdolecek #define	MII_STR_CICADA_CS8201B	"Cicada CS8201 10/100/1000TX PHY"
    205      1.60    briggs #define	MII_MODEL_xxCICADA_CS8201B	0x0021
    206      1.60    briggs #define	MII_STR_xxCICADA_CS8201B	"Cicada CS8201 10/100/1000TX PHY"
    207      1.58  jdolecek 
    208       1.4   thorpej /* Davicom Semiconductor PHYs */
    209      1.39  drochner /* AMD Am79C873 seems to be a relabeled DM9101 */
    210       1.6  drochner #define	MII_MODEL_xxDAVICOM_DM9101	0x0000
    211      1.39  drochner #define	MII_STR_xxDAVICOM_DM9101	"DM9101 (AMD Am79C873) 10/100 media interface"
    212      1.62  kiyohara #define	MII_MODEL_xxDAVICOM_DM9102	0x0004
    213      1.62  kiyohara #define	MII_STR_xxDAVICOM_DM9102	"DM9102 10/100 media interface"
    214       1.1   thorpej 
    215      1.67       chs /* IC Plus Corp. PHYs */
    216      1.67       chs #define	MII_MODEL_ICPLUS_IP101	0x0005
    217      1.67       chs #define	MII_STR_ICPLUS_IP101	"IP101 10/100 PHY"
    218      1.67       chs 
    219       1.1   thorpej /* Integrated Circuit Systems PHYs */
    220      1.48   msaitoh #define	MII_MODEL_ICS_1889	0x0001
    221      1.48   msaitoh #define	MII_STR_ICS_1889	"ICS1889 10/100 media interface"
    222      1.15  drochner #define	MII_MODEL_ICS_1890	0x0002
    223      1.15  drochner #define	MII_STR_ICS_1890	"ICS1890 10/100 media interface"
    224      1.48   msaitoh #define	MII_MODEL_ICS_1892	0x0003
    225      1.48   msaitoh #define	MII_STR_ICS_1892	"ICS1892 10/100 media interface"
    226      1.34       wiz #define	MII_MODEL_ICS_1893	0x0004
    227      1.34       wiz #define	MII_STR_ICS_1893	"ICS1893 10/100 media interface"
    228       1.1   thorpej 
    229       1.1   thorpej /* Intel PHYs */
    230       1.7     soren #define	MII_MODEL_xxINTEL_I82553	0x0000
    231       1.7     soren #define	MII_STR_xxINTEL_I82553	"i82553 10/100 media interface"
    232      1.15  drochner #define	MII_MODEL_yyINTEL_I82555	0x0015
    233      1.15  drochner #define	MII_STR_yyINTEL_I82555	"i82555 10/100 media interface"
    234      1.16  drochner #define	MII_MODEL_yyINTEL_I82562EH	0x0017
    235      1.16  drochner #define	MII_STR_yyINTEL_I82562EH	"i82562EH HomePNA interface"
    236      1.70      cube #define	MII_MODEL_yyINTEL_I82562G	0x0031
    237      1.70      cube #define	MII_STR_yyINTEL_I82562G	"i82562G 10/100 media interface"
    238      1.16  drochner #define	MII_MODEL_yyINTEL_I82562EM	0x0032
    239      1.16  drochner #define	MII_STR_yyINTEL_I82562EM	"i82562EM 10/100 media interface"
    240      1.20     soren #define	MII_MODEL_yyINTEL_I82562ET	0x0033
    241      1.20     soren #define	MII_STR_yyINTEL_I82562ET	"i82562ET 10/100 media interface"
    242      1.15  drochner #define	MII_MODEL_yyINTEL_I82553	0x0035
    243      1.15  drochner #define	MII_STR_yyINTEL_I82553	"i82553 10/100 media interface"
    244      1.75   msaitoh #define	MII_MODEL_yyINTEL_I82566	0x0039
    245      1.75   msaitoh #define	MII_STR_yyINTEL_I82566	"i82566 10/100/1000 media interface"
    246      1.71    bouyer #define	MII_MODEL_xxMARVELL_I82563	0x000a
    247      1.71    bouyer #define	MII_STR_xxMARVELL_I82563	"i82563 10/100/1000 media interface"
    248      1.51      fvdl 
    249      1.51      fvdl #define	MII_MODEL_yyINTEL_IGP01E1000	0x0038
    250      1.52      fvdl #define	MII_STR_yyINTEL_IGP01E1000	"Intel IGP01E1000 Gigabit PHY"
    251       1.1   thorpej 
    252      1.81    bouyer /* JMicron PHYs */
    253      1.81    bouyer #define	MII_MODEL_JMICRON_JMC250	0x0021
    254      1.81    bouyer #define	MII_STR_JMICRON_JMC250	"JMC250 10/100/1000 media interface"
    255      1.81    bouyer #define	MII_MODEL_JMICRON_JMC260	0x0022
    256      1.81    bouyer #define	MII_STR_JMICRON_JMC260	"JMC260 10/100 media interface"
    257      1.81    bouyer 
    258       1.1   thorpej /* Level 1 PHYs */
    259       1.6  drochner #define	MII_MODEL_xxLEVEL1_LXT970	0x0000
    260       1.6  drochner #define	MII_STR_xxLEVEL1_LXT970	"LXT970 10/100 media interface"
    261      1.35       chs #define	MII_MODEL_LEVEL1_LXT971	0x000e
    262      1.53      matt #define	MII_STR_LEVEL1_LXT971	"LXT971/2 10/100 media interface"
    263      1.53      matt #define	MII_MODEL_LEVEL1_LXT973	0x0021
    264      1.53      matt #define	MII_STR_LEVEL1_LXT973	"LXT973 10/100 Dual PHY"
    265      1.53      matt #define	MII_MODEL_LEVEL1_LXT974	0x0004
    266      1.53      matt #define	MII_STR_LEVEL1_LXT974	"LXT974 10/100 Quad PHY"
    267      1.53      matt #define	MII_MODEL_LEVEL1_LXT975	0x0005
    268      1.53      matt #define	MII_STR_LEVEL1_LXT975	"LXT975 10/100 Quad PHY"
    269      1.25   thorpej #define	MII_MODEL_LEVEL1_LXT1000_OLD	0x0003
    270      1.25   thorpej #define	MII_STR_LEVEL1_LXT1000_OLD	"LXT1000 1000BASE-T media interface"
    271      1.25   thorpej #define	MII_MODEL_LEVEL1_LXT1000	0x000c
    272      1.25   thorpej #define	MII_STR_LEVEL1_LXT1000	"LXT1000 1000BASE-T media interface"
    273       1.1   thorpej 
    274      1.22   thorpej /* Marvell Semiconductor PHYs */
    275      1.41      fvdl #define	MII_MODEL_xxMARVELL_E1011	0x0002
    276      1.41      fvdl #define	MII_STR_xxMARVELL_E1011	"Marvell 88E1011 Gigabit PHY"
    277      1.33   thorpej #define	MII_MODEL_xxMARVELL_E1000_3	0x0003
    278      1.33   thorpej #define	MII_STR_xxMARVELL_E1000_3	"Marvell 88E1000 Gigabit PHY"
    279      1.33   thorpej #define	MII_MODEL_xxMARVELL_E1000_5	0x0005
    280      1.33   thorpej #define	MII_STR_xxMARVELL_E1000_5	"Marvell 88E1000 Gigabit PHY"
    281      1.73  jmcneill #define	MII_MODEL_xxMARVELL_E6060	0x0008
    282      1.73  jmcneill #define	MII_STR_xxMARVELL_E6060	"Marvell 88E6060 10/100 5-port PHY switch"
    283      1.61    briggs #define	MII_MODEL_xxMARVELL_E1111	0x000c
    284      1.61    briggs #define	MII_STR_xxMARVELL_E1111	"Marvell 88E1111 Gigabit PHY"
    285      1.77       wiz #define	MII_MODEL_xxMARVELL_E1116	0x0021
    286      1.77       wiz #define	MII_STR_xxMARVELL_E1116	"Marvell 88E1116 Gigabit PHY"
    287      1.22   thorpej 
    288      1.12  augustss /* Myson Technology PHYs */
    289      1.15  drochner #define	MII_MODEL_xxMYSON_MTD972	0x0000
    290      1.15  drochner #define	MII_STR_xxMYSON_MTD972	"MTD972 10/100 media interface"
    291      1.42    martin #define	MII_MODEL_MYSON_MTD803	0x0000
    292      1.42    martin #define	MII_STR_MYSON_MTD803	"MTD803 3-in-1 media interface"
    293      1.12  augustss 
    294       1.1   thorpej /* National Semiconductor PHYs */
    295      1.15  drochner #define	MII_MODEL_xxNATSEMI_DP83840	0x0000
    296      1.15  drochner #define	MII_STR_xxNATSEMI_DP83840	"DP83840 10/100 media interface"
    297      1.15  drochner #define	MII_MODEL_xxNATSEMI_DP83843	0x0001
    298      1.15  drochner #define	MII_STR_xxNATSEMI_DP83843	"DP83843 10/100 media interface"
    299      1.22   thorpej #define	MII_MODEL_xxNATSEMI_DP83815	0x0002
    300      1.22   thorpej #define	MII_STR_xxNATSEMI_DP83815	"DP83815 10/100 media interface"
    301      1.66   thorpej #define	MII_MODEL_xxNATSEMI_DP83847	0x0003
    302      1.68       wiz #define	MII_STR_xxNATSEMI_DP83847	"DP83847 10/100 media interface"
    303      1.21   thorpej #define	MII_MODEL_xxNATSEMI_DP83891	0x0005
    304      1.25   thorpej #define	MII_STR_xxNATSEMI_DP83891	"DP83891 1000BASE-T media interface"
    305      1.17   thorpej #define	MII_MODEL_xxNATSEMI_DP83861	0x0006
    306      1.25   thorpej #define	MII_STR_xxNATSEMI_DP83861	"DP83861 1000BASE-T media interface"
    307      1.18      matt 
    308      1.19  drochner /* PMC Sierra PHYs */
    309      1.19  drochner #define	MII_MODEL_xxPMCSIERRA_PM8351	0x0000
    310      1.19  drochner #define	MII_STR_xxPMCSIERRA_PM8351	"PM8351 OctalPHY Gigabit interface"
    311      1.37      matt #define	MII_MODEL_xxPMCSIERRA2_PM8352	0x0002
    312      1.37      matt #define	MII_STR_xxPMCSIERRA2_PM8352	"PM8352 OctalPHY Gigabit interface"
    313      1.36      matt #define	MII_MODEL_xxPMCSIERRA2_PM8353	0x0003
    314      1.36      matt #define	MII_STR_xxPMCSIERRA2_PM8353	"PM8353 QuadPHY Gigabit interface"
    315      1.37      matt #define	MII_MODEL_PMCSIERRA_PM8354	0x0004
    316      1.37      matt #define	MII_STR_PMCSIERRA_PM8354	"PM8354 QuadPHY Gigabit interface"
    317       1.1   thorpej 
    318       1.1   thorpej /* Quality Semiconductor PHYs */
    319      1.15  drochner #define	MII_MODEL_xxQUALSEMI_QS6612	0x0000
    320      1.15  drochner #define	MII_STR_xxQUALSEMI_QS6612	"QS6612 10/100 media interface"
    321       1.1   thorpej 
    322      1.56  jonathan /* RealTek PHYs */
    323      1.65   xtraeme #define	MII_MODEL_yyREALTEK_RTL8201L	0x0020
    324      1.65   xtraeme #define	MII_STR_yyREALTEK_RTL8201L	"RTL8201L 10/100 media interface"
    325      1.56  jonathan #define	MII_MODEL_xxREALTEK_RTL8169S	0x0011
    326      1.76   tsutsui #define	MII_STR_xxREALTEK_RTL8169S	"RTL8169S/8110S/8211 1000BASE-T media interface"
    327      1.56  jonathan #define	MII_MODEL_REALTEK_RTL8169S	0x0011
    328      1.76   tsutsui #define	MII_STR_REALTEK_RTL8169S	"RTL8169S/8110S/8211 1000BASE-T media interface"
    329      1.56  jonathan 
    330       1.1   thorpej /* Seeq PHYs */
    331      1.15  drochner #define	MII_MODEL_SEEQ_80220	0x0003
    332      1.15  drochner #define	MII_STR_SEEQ_80220	"Seeq 80220 10/100 media interface"
    333      1.15  drochner #define	MII_MODEL_SEEQ_84220	0x0004
    334      1.15  drochner #define	MII_STR_SEEQ_84220	"Seeq 84220 10/100 media interface"
    335      1.23   thorpej #define	MII_MODEL_SEEQ_80225	0x0008
    336      1.23   thorpej #define	MII_STR_SEEQ_80225	"Seeq 80225 10/100 media interface"
    337       1.5   thorpej 
    338       1.5   thorpej /* Silicon Integrated Systems PHYs */
    339      1.15  drochner #define	MII_MODEL_SIS_900	0x0000
    340      1.15  drochner #define	MII_STR_SIS_900	"SiS 900 10/100 media interface"
    341       1.1   thorpej 
    342       1.1   thorpej /* Texas Instruments PHYs */
    343      1.15  drochner #define	MII_MODEL_TI_TLAN10T	0x0001
    344      1.25   thorpej #define	MII_STR_TI_TLAN10T	"ThunderLAN 10BASE-T media interface"
    345      1.15  drochner #define	MII_MODEL_TI_100VGPMI	0x0002
    346      1.15  drochner #define	MII_STR_TI_100VGPMI	"ThunderLAN 100VG-AnyLan media interface"
    347      1.15  drochner #define	MII_MODEL_TI_TNETE2101	0x0003
    348      1.15  drochner #define	MII_STR_TI_TNETE2101	"TNETE2101 media interface"
    349       1.7     soren 
    350       1.7     soren /* TDK Semiconductor PHYs */
    351      1.15  drochner #define	MII_MODEL_xxTSC_78Q2120	0x0014
    352      1.15  drochner #define	MII_STR_xxTSC_78Q2120	"78Q2120 10/100 media interface"
    353      1.15  drochner #define	MII_MODEL_xxTSC_78Q2121	0x0015
    354      1.25   thorpej #define	MII_STR_xxTSC_78Q2121	"78Q2121 100BASE-TX media interface"
    355      1.12  augustss 
    356      1.12  augustss /* XaQti Corp. PHYs */
    357      1.15  drochner #define	MII_MODEL_xxXAQTI_XMACII	0x0000
    358      1.15  drochner #define	MII_STR_xxXAQTI_XMACII	"XaQti Corp. XMAC II gigabit interface"
    359