miidevs.h revision 1.81.4.4 1 1.80 cegger /* $NetBSD: miidevs.h,v 1.81.4.4 2010/11/19 23:59:22 riz Exp $ */
2 1.1 thorpej
3 1.1 thorpej /*
4 1.1 thorpej * THIS FILE AUTOMATICALLY GENERATED. DO NOT EDIT.
5 1.1 thorpej *
6 1.1 thorpej * generated from:
7 1.81.4.4 riz * NetBSD: miidevs,v 1.78.4.4 2010/11/19 23:58:41 riz Exp
8 1.1 thorpej */
9 1.1 thorpej
10 1.1 thorpej /*-
11 1.5 thorpej * Copyright (c) 1998, 1999 The NetBSD Foundation, Inc.
12 1.1 thorpej * All rights reserved.
13 1.1 thorpej *
14 1.1 thorpej * This code is derived from software contributed to The NetBSD Foundation
15 1.1 thorpej * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
16 1.1 thorpej * NASA Ames Research Center.
17 1.1 thorpej *
18 1.1 thorpej * Redistribution and use in source and binary forms, with or without
19 1.1 thorpej * modification, are permitted provided that the following conditions
20 1.1 thorpej * are met:
21 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
22 1.1 thorpej * notice, this list of conditions and the following disclaimer.
23 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
24 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
25 1.1 thorpej * documentation and/or other materials provided with the distribution.
26 1.1 thorpej *
27 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
28 1.1 thorpej * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
29 1.1 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
30 1.1 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
31 1.1 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
32 1.1 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
33 1.1 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
34 1.1 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
35 1.1 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
36 1.1 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
37 1.1 thorpej * POSSIBILITY OF SUCH DAMAGE.
38 1.1 thorpej */
39 1.1 thorpej
40 1.1 thorpej /*
41 1.6 drochner * List of known MII OUIs.
42 1.6 drochner * For a complete list see http://standards.ieee.org/regauth/oui/
43 1.6 drochner *
44 1.15 drochner * XXX Vendors do obviously not agree how OUIs (24 bit) are mapped
45 1.15 drochner * to the 22 bits available in the id registers.
46 1.15 drochner * IEEE 802.3u-1995, subclause 22.2.4.3.1, figure 22-12, depicts the right
47 1.15 drochner * mapping; the bit positions are defined in IEEE 802-1990, figure 5.2.
48 1.15 drochner * (There is a formal 802.3 interpretation, number 1-07/98 of July 09 1998,
49 1.15 drochner * about this.)
50 1.15 drochner * The MII_OUI() macro in "mii.h" reflects this.
51 1.15 drochner * If a vendor uses a different mapping, an "xx" prefixed OUI is defined here
52 1.15 drochner * which is mangled accordingly to compensate.
53 1.1 thorpej */
54 1.1 thorpej
55 1.81.4.1 snj /*
56 1.81.4.1 snj * Use "make -f Makefile.miidevs" to regenerate miidevs.h and miidevs_data.h
57 1.81.4.1 snj */
58 1.81.4.1 snj
59 1.14 augustss #define MII_OUI_ALTIMA 0x0010a9 /* Altima Communications */
60 1.6 drochner #define MII_OUI_AMD 0x00001a /* Advanced Micro Devices */
61 1.81.4.1 snj #define MII_OUI_ATHEROS 0x001374 /* Atheros */
62 1.81.4.1 snj #define MII_OUI_ATTANSIC 0x00c82e /* Attansic Technology */
63 1.12 augustss #define MII_OUI_BROADCOM 0x001018 /* Broadcom Corporation */
64 1.74 markd #define MII_OUI_BROADCOM2 0x000af7 /* Broadcom Corporation */
65 1.58 jdolecek #define MII_OUI_CICADA 0x0003F1 /* Cicada Semiconductor */
66 1.14 augustss #define MII_OUI_DAVICOM 0x00606e /* Davicom Semiconductor */
67 1.9 thorpej #define MII_OUI_ENABLESEMI 0x0010dd /* Enable Semiconductor */
68 1.67 chs #define MII_OUI_ICPLUS 0x0090c3 /* IC Plus Corp. */
69 1.6 drochner #define MII_OUI_ICS 0x00a0be /* Integrated Circuit Systems */
70 1.1 thorpej #define MII_OUI_INTEL 0x00aa00 /* Intel */
71 1.81 bouyer #define MII_OUI_JMICRON 0x00d831 /* JMicron */
72 1.6 drochner #define MII_OUI_LEVEL1 0x00207b /* Level 1 */
73 1.26 thorpej #define MII_OUI_MARVELL 0x005043 /* Marvell Semiconductor */
74 1.12 augustss #define MII_OUI_MYSON 0x00c0b4 /* Myson Technology */
75 1.1 thorpej #define MII_OUI_NATSEMI 0x080017 /* National Semiconductor */
76 1.19 drochner #define MII_OUI_PMCSIERRA 0x00e004 /* PMC-Sierra */
77 1.56 jonathan #define MII_OUI_REALTEK 0x00e04c /* RealTek */
78 1.1 thorpej #define MII_OUI_QUALSEMI 0x006051 /* Quality Semiconductor */
79 1.6 drochner #define MII_OUI_SEEQ 0x00a07d /* Seeq */
80 1.6 drochner #define MII_OUI_SIS 0x00e006 /* Silicon Integrated Systems */
81 1.6 drochner #define MII_OUI_TI 0x080028 /* Texas Instruments */
82 1.7 soren #define MII_OUI_TSC 0x00c039 /* TDK Semiconductor */
83 1.12 augustss #define MII_OUI_XAQTI 0x00e0ae /* XaQti Corp. */
84 1.6 drochner
85 1.7 soren /* Some Intel 82553's use an alternative OUI. */
86 1.15 drochner #define MII_OUI_xxINTEL 0x001f00 /* Intel */
87 1.7 soren
88 1.60 briggs /* Some VIA 6122's use an alternative OUI. */
89 1.60 briggs #define MII_OUI_xxCICADA 0x00c08f /* Cicada Semiconductor */
90 1.60 briggs
91 1.15 drochner /* bad bitorder (bits "g" and "h" (= MSBs byte 1) lost) */
92 1.15 drochner #define MII_OUI_yyAMD 0x000058 /* Advanced Micro Devices */
93 1.12 augustss #define MII_OUI_xxBROADCOM 0x000818 /* Broadcom Corporation */
94 1.80 cegger #define MII_OUI_xxBROADCOM_ALT1 0x0050ef /* Broadcom Corporation */
95 1.39 drochner #define MII_OUI_xxDAVICOM 0x000676 /* Davicom Semiconductor */
96 1.15 drochner #define MII_OUI_yyINTEL 0x005500 /* Intel */
97 1.39 drochner #define MII_OUI_xxMARVELL 0x000ac2 /* Marvell Semiconductor */
98 1.15 drochner #define MII_OUI_xxMYSON 0x00032d /* Myson Technology */
99 1.15 drochner #define MII_OUI_xxNATSEMI 0x1000e8 /* National Semiconductor */
100 1.15 drochner #define MII_OUI_xxQUALSEMI 0x00068a /* Quality Semiconductor */
101 1.15 drochner #define MII_OUI_xxTSC 0x00039c /* TDK Semiconductor */
102 1.15 drochner
103 1.15 drochner /* bad byteorder (bits "q" and "r" (= LSBs byte 3) lost) */
104 1.15 drochner #define MII_OUI_xxLEVEL1 0x782000 /* Level 1 */
105 1.15 drochner #define MII_OUI_xxXAQTI 0xace000 /* XaQti Corp. */
106 1.6 drochner
107 1.6 drochner /* Don't know what's going on here. */
108 1.19 drochner #define MII_OUI_xxPMCSIERRA 0x0009c0 /* PMC-Sierra */
109 1.37 matt #define MII_OUI_xxPMCSIERRA2 0x009057 /* PMC-Sierra */
110 1.6 drochner
111 1.56 jonathan #define MII_OUI_xxREALTEK 0x000732 /* Realtek */
112 1.65 xtraeme #define MII_OUI_yyREALTEK 0x000004 /* Realtek */
113 1.1 thorpej /*
114 1.1 thorpej * List of known models. Grouped by oui.
115 1.1 thorpej */
116 1.14 augustss
117 1.81.4.1 snj /* Atheros PHYs */
118 1.81.4.1 snj #define MII_MODEL_ATHEROS_F1 0x0001
119 1.81.4.1 snj #define MII_STR_ATHEROS_F1 "F1 10/100/1000 PHY"
120 1.81.4.1 snj #define MII_MODEL_ATHEROS_F2 0x0002
121 1.81.4.1 snj #define MII_STR_ATHEROS_F2 "F2 10/100 PHY"
122 1.81.4.1 snj
123 1.81.4.1 snj /* Attansic PHYs */
124 1.81.4.1 snj #define MII_MODEL_ATTANSIC_L1 0x0001
125 1.81.4.1 snj #define MII_STR_ATTANSIC_L1 "L1 10/100/1000 PHY"
126 1.81.4.1 snj #define MII_MODEL_ATTANSIC_L2 0x0002
127 1.81.4.1 snj #define MII_STR_ATTANSIC_L2 "L2 10/100 PHY"
128 1.81.4.1 snj
129 1.14 augustss /* Altima Communications PHYs */
130 1.32 augustss /* Don't know the model for ACXXX */
131 1.32 augustss #define MII_MODEL_ALTIMA_ACXXX 0x0001
132 1.32 augustss #define MII_STR_ALTIMA_ACXXX "ACXXX 10/100 media interface"
133 1.15 drochner #define MII_MODEL_ALTIMA_AC101 0x0021
134 1.15 drochner #define MII_STR_ALTIMA_AC101 "AC101 10/100 media interface"
135 1.45 gendalia #define MII_MODEL_ALTIMA_AC101L 0x0012
136 1.45 gendalia #define MII_STR_ALTIMA_AC101L "AC101L 10/100 media interface"
137 1.46 matt /* AMD Am79C87[45] have ALTIMA OUI */
138 1.46 matt #define MII_MODEL_ALTIMA_Am79C875 0x0014
139 1.46 matt #define MII_STR_ALTIMA_Am79C875 "Am79C875 10/100 media interface"
140 1.46 matt #define MII_MODEL_ALTIMA_Am79C874 0x0021
141 1.46 matt #define MII_STR_ALTIMA_Am79C874 "Am79C874 10/100 media interface"
142 1.3 thorpej
143 1.3 thorpej /* Advanced Micro Devices PHYs */
144 1.39 drochner /* see Davicom DM9101 for Am79C873 */
145 1.28 thorpej #define MII_MODEL_yyAMD_79C972_10T 0x0001
146 1.28 thorpej #define MII_STR_yyAMD_79C972_10T "Am79C972 internal 10BASE-T interface"
147 1.15 drochner #define MII_MODEL_yyAMD_79c973phy 0x0036
148 1.29 thorpej #define MII_STR_yyAMD_79c973phy "Am79C973 internal 10/100 media interface"
149 1.15 drochner #define MII_MODEL_yyAMD_79c901 0x0037
150 1.29 thorpej #define MII_STR_yyAMD_79c901 "Am79C901 10BASE-T interface"
151 1.15 drochner #define MII_MODEL_yyAMD_79c901home 0x0039
152 1.29 thorpej #define MII_STR_yyAMD_79c901home "Am79C901 HomePNA 1.0 interface"
153 1.10 augustss
154 1.12 augustss /* Broadcom Corp. PHYs */
155 1.27 thorpej #define MII_MODEL_xxBROADCOM_3C905B 0x0012
156 1.27 thorpej #define MII_STR_xxBROADCOM_3C905B "Broadcom 3c905B internal PHY"
157 1.15 drochner #define MII_MODEL_xxBROADCOM_3C905C 0x0017
158 1.27 thorpej #define MII_STR_xxBROADCOM_3C905C "Broadcom 3c905C internal PHY"
159 1.15 drochner #define MII_MODEL_xxBROADCOM_BCM5201 0x0021
160 1.15 drochner #define MII_STR_xxBROADCOM_BCM5201 "BCM5201 10/100 media interface"
161 1.47 scw #define MII_MODEL_xxBROADCOM_BCM5214 0x0028
162 1.47 scw #define MII_STR_xxBROADCOM_BCM5214 "BCM5214 Quad 10/100 media interface"
163 1.27 thorpej #define MII_MODEL_xxBROADCOM_BCM5221 0x001e
164 1.27 thorpej #define MII_STR_xxBROADCOM_BCM5221 "BCM5221 10/100 media interface"
165 1.57 scw #define MII_MODEL_xxBROADCOM_BCM5222 0x0032
166 1.57 scw #define MII_STR_xxBROADCOM_BCM5222 "BCM5222 Dual 10/100 media interface"
167 1.55 martin #define MII_MODEL_xxBROADCOM_BCM4401 0x0036
168 1.55 martin #define MII_STR_xxBROADCOM_BCM4401 "BCM4401 10/100 media interface"
169 1.15 drochner #define MII_MODEL_BROADCOM_BCM5400 0x0004
170 1.25 thorpej #define MII_STR_BROADCOM_BCM5400 "BCM5400 1000BASE-T media interface"
171 1.22 thorpej #define MII_MODEL_BROADCOM_BCM5401 0x0005
172 1.25 thorpej #define MII_STR_BROADCOM_BCM5401 "BCM5401 1000BASE-T media interface"
173 1.22 thorpej #define MII_MODEL_BROADCOM_BCM5411 0x0007
174 1.25 thorpej #define MII_STR_BROADCOM_BCM5411 "BCM5411 1000BASE-T media interface"
175 1.81.4.4 riz #define MII_MODEL_BROADCOM_BCM5464 0x000b
176 1.81.4.4 riz #define MII_STR_BROADCOM_BCM5464 "BCM5464 1000BASE-T media interface"
177 1.81.4.4 riz #define MII_MODEL_BROADCOM_BCM5461 0x000c
178 1.81.4.4 riz #define MII_STR_BROADCOM_BCM5461 "BCM5461 1000BASE-T media interface"
179 1.81.4.2 snj #define MII_MODEL_BROADCOM_BCM5462 0x000d
180 1.81.4.2 snj #define MII_STR_BROADCOM_BCM5462 "BCM5462 1000BASE-T media interface"
181 1.40 matt #define MII_MODEL_BROADCOM_BCM5421 0x000e
182 1.40 matt #define MII_STR_BROADCOM_BCM5421 "BCM5421 1000BASE-T media interface"
183 1.72 tsutsui #define MII_MODEL_BROADCOM_BCM5752 0x0010
184 1.72 tsutsui #define MII_STR_BROADCOM_BCM5752 "BCM5752 1000BASE-T media interface"
185 1.38 fvdl #define MII_MODEL_BROADCOM_BCM5701 0x0011
186 1.38 fvdl #define MII_STR_BROADCOM_BCM5701 "BCM5701 1000BASE-T media interface"
187 1.43 matt #define MII_MODEL_BROADCOM_BCM5703 0x0016
188 1.43 matt #define MII_STR_BROADCOM_BCM5703 "BCM5703 1000BASE-T media interface"
189 1.81.4.2 snj #define MII_MODEL_BROADCOM_BCM5750 0x0018
190 1.81.4.2 snj #define MII_STR_BROADCOM_BCM5750 "BCM5750 1000BASE-T media interface"
191 1.44 jonathan #define MII_MODEL_BROADCOM_BCM5704 0x0019
192 1.44 jonathan #define MII_STR_BROADCOM_BCM5704 "BCM5704 1000BASE-T media interface"
193 1.49 hannken #define MII_MODEL_BROADCOM_BCM5705 0x001a
194 1.49 hannken #define MII_STR_BROADCOM_BCM5705 "BCM5705 1000BASE-T media interface"
195 1.81.4.2 snj #define MII_MODEL_BROADCOM_BCM54K2 0x002e
196 1.81.4.2 snj #define MII_STR_BROADCOM_BCM54K2 "BCM54K2 1000BASE-T media interface"
197 1.64 soren #define MII_MODEL_BROADCOM_BCM5714 0x0034
198 1.64 soren #define MII_STR_BROADCOM_BCM5714 "BCM5714 1000BASE-T media interface"
199 1.69 jonathan #define MII_MODEL_BROADCOM_BCM5780 0x0035
200 1.69 jonathan #define MII_STR_BROADCOM_BCM5780 "BCM5780 1000BASE-T media interface"
201 1.78 markd #define MII_MODEL_BROADCOM_BCM5708C 0x0036
202 1.78 markd #define MII_STR_BROADCOM_BCM5708C "BCM5708C 1000BASE-T media interface"
203 1.81.4.2 snj #define MII_MODEL_BROADCOM2_BCM5906 0x0004
204 1.81.4.2 snj #define MII_STR_BROADCOM2_BCM5906 "BCM5906 10/100baseTX media interface"
205 1.74 markd #define MII_MODEL_BROADCOM2_BCM5755 0x000c
206 1.74 markd #define MII_STR_BROADCOM2_BCM5755 "BCM5755 1000BASE-T media interface"
207 1.74 markd #define MII_MODEL_BROADCOM2_BCM5754 0x000e
208 1.74 markd #define MII_STR_BROADCOM2_BCM5754 "BCM5754/5787 1000BASE-T media interface"
209 1.81.4.3 sborrill #define MII_MODEL_BROADCOM2_BCM5709CAX 0x002c
210 1.81.4.3 sborrill #define MII_STR_BROADCOM2_BCM5709CAX "BCM5709CAX 10/100/1000baseT PHY"
211 1.81.4.2 snj #define MII_MODEL_BROADCOM2_BCM5722 0x002d
212 1.81.4.2 snj #define MII_STR_BROADCOM2_BCM5722 "BCM5722 1000BASE-T media interface"
213 1.81.4.4 riz #define MII_MODEL_BROADCOM2_BCM5784 0x003a
214 1.81.4.4 riz #define MII_STR_BROADCOM2_BCM5784 "BCM5784 10/100/1000baseT PHY"
215 1.81.4.3 sborrill #define MII_MODEL_BROADCOM2_BCM5709C 0x003c
216 1.81.4.3 sborrill #define MII_STR_BROADCOM2_BCM5709C "BCM5709 10/100/1000baseT PHY"
217 1.81.4.4 riz #define MII_MODEL_BROADCOM2_BCM5761 0x003d
218 1.81.4.4 riz #define MII_STR_BROADCOM2_BCM5761 "BCM5761 10/100/1000baseT PHY"
219 1.80 cegger #define MII_MODEL_xxBROADCOM_ALT1_BCM5906 0x0004
220 1.80 cegger #define MII_STR_xxBROADCOM_ALT1_BCM5906 "BCM5906 10/100baseTX media interface"
221 1.64 soren
222 1.58 jdolecek /* Cicada Semiconductor PHYs (now owned by Vitesse?) */
223 1.58 jdolecek #define MII_MODEL_CICADA_CS8201 0x0001
224 1.58 jdolecek #define MII_STR_CICADA_CS8201 "Cicada CS8201 10/100/1000TX PHY"
225 1.58 jdolecek #define MII_MODEL_CICADA_CS8201A 0x0020
226 1.58 jdolecek #define MII_STR_CICADA_CS8201A "Cicada CS8201 10/100/1000TX PHY"
227 1.58 jdolecek #define MII_MODEL_CICADA_CS8201B 0x0021
228 1.58 jdolecek #define MII_STR_CICADA_CS8201B "Cicada CS8201 10/100/1000TX PHY"
229 1.60 briggs #define MII_MODEL_xxCICADA_CS8201B 0x0021
230 1.60 briggs #define MII_STR_xxCICADA_CS8201B "Cicada CS8201 10/100/1000TX PHY"
231 1.58 jdolecek
232 1.4 thorpej /* Davicom Semiconductor PHYs */
233 1.39 drochner /* AMD Am79C873 seems to be a relabeled DM9101 */
234 1.6 drochner #define MII_MODEL_xxDAVICOM_DM9101 0x0000
235 1.39 drochner #define MII_STR_xxDAVICOM_DM9101 "DM9101 (AMD Am79C873) 10/100 media interface"
236 1.62 kiyohara #define MII_MODEL_xxDAVICOM_DM9102 0x0004
237 1.62 kiyohara #define MII_STR_xxDAVICOM_DM9102 "DM9102 10/100 media interface"
238 1.1 thorpej
239 1.67 chs /* IC Plus Corp. PHYs */
240 1.67 chs #define MII_MODEL_ICPLUS_IP101 0x0005
241 1.67 chs #define MII_STR_ICPLUS_IP101 "IP101 10/100 PHY"
242 1.67 chs
243 1.1 thorpej /* Integrated Circuit Systems PHYs */
244 1.48 msaitoh #define MII_MODEL_ICS_1889 0x0001
245 1.48 msaitoh #define MII_STR_ICS_1889 "ICS1889 10/100 media interface"
246 1.15 drochner #define MII_MODEL_ICS_1890 0x0002
247 1.15 drochner #define MII_STR_ICS_1890 "ICS1890 10/100 media interface"
248 1.48 msaitoh #define MII_MODEL_ICS_1892 0x0003
249 1.48 msaitoh #define MII_STR_ICS_1892 "ICS1892 10/100 media interface"
250 1.34 wiz #define MII_MODEL_ICS_1893 0x0004
251 1.34 wiz #define MII_STR_ICS_1893 "ICS1893 10/100 media interface"
252 1.1 thorpej
253 1.1 thorpej /* Intel PHYs */
254 1.7 soren #define MII_MODEL_xxINTEL_I82553 0x0000
255 1.7 soren #define MII_STR_xxINTEL_I82553 "i82553 10/100 media interface"
256 1.15 drochner #define MII_MODEL_yyINTEL_I82555 0x0015
257 1.15 drochner #define MII_STR_yyINTEL_I82555 "i82555 10/100 media interface"
258 1.16 drochner #define MII_MODEL_yyINTEL_I82562EH 0x0017
259 1.16 drochner #define MII_STR_yyINTEL_I82562EH "i82562EH HomePNA interface"
260 1.70 cube #define MII_MODEL_yyINTEL_I82562G 0x0031
261 1.70 cube #define MII_STR_yyINTEL_I82562G "i82562G 10/100 media interface"
262 1.16 drochner #define MII_MODEL_yyINTEL_I82562EM 0x0032
263 1.16 drochner #define MII_STR_yyINTEL_I82562EM "i82562EM 10/100 media interface"
264 1.20 soren #define MII_MODEL_yyINTEL_I82562ET 0x0033
265 1.20 soren #define MII_STR_yyINTEL_I82562ET "i82562ET 10/100 media interface"
266 1.15 drochner #define MII_MODEL_yyINTEL_I82553 0x0035
267 1.15 drochner #define MII_STR_yyINTEL_I82553 "i82553 10/100 media interface"
268 1.75 msaitoh #define MII_MODEL_yyINTEL_I82566 0x0039
269 1.75 msaitoh #define MII_STR_yyINTEL_I82566 "i82566 10/100/1000 media interface"
270 1.71 bouyer #define MII_MODEL_xxMARVELL_I82563 0x000a
271 1.71 bouyer #define MII_STR_xxMARVELL_I82563 "i82563 10/100/1000 media interface"
272 1.51 fvdl
273 1.51 fvdl #define MII_MODEL_yyINTEL_IGP01E1000 0x0038
274 1.52 fvdl #define MII_STR_yyINTEL_IGP01E1000 "Intel IGP01E1000 Gigabit PHY"
275 1.1 thorpej
276 1.81 bouyer /* JMicron PHYs */
277 1.81 bouyer #define MII_MODEL_JMICRON_JMC250 0x0021
278 1.81 bouyer #define MII_STR_JMICRON_JMC250 "JMC250 10/100/1000 media interface"
279 1.81 bouyer #define MII_MODEL_JMICRON_JMC260 0x0022
280 1.81 bouyer #define MII_STR_JMICRON_JMC260 "JMC260 10/100 media interface"
281 1.81 bouyer
282 1.1 thorpej /* Level 1 PHYs */
283 1.6 drochner #define MII_MODEL_xxLEVEL1_LXT970 0x0000
284 1.6 drochner #define MII_STR_xxLEVEL1_LXT970 "LXT970 10/100 media interface"
285 1.35 chs #define MII_MODEL_LEVEL1_LXT971 0x000e
286 1.53 matt #define MII_STR_LEVEL1_LXT971 "LXT971/2 10/100 media interface"
287 1.53 matt #define MII_MODEL_LEVEL1_LXT973 0x0021
288 1.53 matt #define MII_STR_LEVEL1_LXT973 "LXT973 10/100 Dual PHY"
289 1.53 matt #define MII_MODEL_LEVEL1_LXT974 0x0004
290 1.53 matt #define MII_STR_LEVEL1_LXT974 "LXT974 10/100 Quad PHY"
291 1.53 matt #define MII_MODEL_LEVEL1_LXT975 0x0005
292 1.53 matt #define MII_STR_LEVEL1_LXT975 "LXT975 10/100 Quad PHY"
293 1.25 thorpej #define MII_MODEL_LEVEL1_LXT1000_OLD 0x0003
294 1.25 thorpej #define MII_STR_LEVEL1_LXT1000_OLD "LXT1000 1000BASE-T media interface"
295 1.25 thorpej #define MII_MODEL_LEVEL1_LXT1000 0x000c
296 1.25 thorpej #define MII_STR_LEVEL1_LXT1000 "LXT1000 1000BASE-T media interface"
297 1.1 thorpej
298 1.22 thorpej /* Marvell Semiconductor PHYs */
299 1.41 fvdl #define MII_MODEL_xxMARVELL_E1011 0x0002
300 1.41 fvdl #define MII_STR_xxMARVELL_E1011 "Marvell 88E1011 Gigabit PHY"
301 1.33 thorpej #define MII_MODEL_xxMARVELL_E1000_3 0x0003
302 1.33 thorpej #define MII_STR_xxMARVELL_E1000_3 "Marvell 88E1000 Gigabit PHY"
303 1.33 thorpej #define MII_MODEL_xxMARVELL_E1000_5 0x0005
304 1.33 thorpej #define MII_STR_xxMARVELL_E1000_5 "Marvell 88E1000 Gigabit PHY"
305 1.73 jmcneill #define MII_MODEL_xxMARVELL_E6060 0x0008
306 1.73 jmcneill #define MII_STR_xxMARVELL_E6060 "Marvell 88E6060 10/100 5-port PHY switch"
307 1.61 briggs #define MII_MODEL_xxMARVELL_E1111 0x000c
308 1.61 briggs #define MII_STR_xxMARVELL_E1111 "Marvell 88E1111 Gigabit PHY"
309 1.77 wiz #define MII_MODEL_xxMARVELL_E1116 0x0021
310 1.77 wiz #define MII_STR_xxMARVELL_E1116 "Marvell 88E1116 Gigabit PHY"
311 1.22 thorpej
312 1.12 augustss /* Myson Technology PHYs */
313 1.15 drochner #define MII_MODEL_xxMYSON_MTD972 0x0000
314 1.15 drochner #define MII_STR_xxMYSON_MTD972 "MTD972 10/100 media interface"
315 1.42 martin #define MII_MODEL_MYSON_MTD803 0x0000
316 1.42 martin #define MII_STR_MYSON_MTD803 "MTD803 3-in-1 media interface"
317 1.12 augustss
318 1.1 thorpej /* National Semiconductor PHYs */
319 1.15 drochner #define MII_MODEL_xxNATSEMI_DP83840 0x0000
320 1.15 drochner #define MII_STR_xxNATSEMI_DP83840 "DP83840 10/100 media interface"
321 1.15 drochner #define MII_MODEL_xxNATSEMI_DP83843 0x0001
322 1.15 drochner #define MII_STR_xxNATSEMI_DP83843 "DP83843 10/100 media interface"
323 1.22 thorpej #define MII_MODEL_xxNATSEMI_DP83815 0x0002
324 1.22 thorpej #define MII_STR_xxNATSEMI_DP83815 "DP83815 10/100 media interface"
325 1.66 thorpej #define MII_MODEL_xxNATSEMI_DP83847 0x0003
326 1.68 wiz #define MII_STR_xxNATSEMI_DP83847 "DP83847 10/100 media interface"
327 1.21 thorpej #define MII_MODEL_xxNATSEMI_DP83891 0x0005
328 1.25 thorpej #define MII_STR_xxNATSEMI_DP83891 "DP83891 1000BASE-T media interface"
329 1.17 thorpej #define MII_MODEL_xxNATSEMI_DP83861 0x0006
330 1.25 thorpej #define MII_STR_xxNATSEMI_DP83861 "DP83861 1000BASE-T media interface"
331 1.18 matt
332 1.19 drochner /* PMC Sierra PHYs */
333 1.19 drochner #define MII_MODEL_xxPMCSIERRA_PM8351 0x0000
334 1.19 drochner #define MII_STR_xxPMCSIERRA_PM8351 "PM8351 OctalPHY Gigabit interface"
335 1.37 matt #define MII_MODEL_xxPMCSIERRA2_PM8352 0x0002
336 1.37 matt #define MII_STR_xxPMCSIERRA2_PM8352 "PM8352 OctalPHY Gigabit interface"
337 1.36 matt #define MII_MODEL_xxPMCSIERRA2_PM8353 0x0003
338 1.36 matt #define MII_STR_xxPMCSIERRA2_PM8353 "PM8353 QuadPHY Gigabit interface"
339 1.37 matt #define MII_MODEL_PMCSIERRA_PM8354 0x0004
340 1.37 matt #define MII_STR_PMCSIERRA_PM8354 "PM8354 QuadPHY Gigabit interface"
341 1.1 thorpej
342 1.1 thorpej /* Quality Semiconductor PHYs */
343 1.15 drochner #define MII_MODEL_xxQUALSEMI_QS6612 0x0000
344 1.15 drochner #define MII_STR_xxQUALSEMI_QS6612 "QS6612 10/100 media interface"
345 1.1 thorpej
346 1.56 jonathan /* RealTek PHYs */
347 1.65 xtraeme #define MII_MODEL_yyREALTEK_RTL8201L 0x0020
348 1.65 xtraeme #define MII_STR_yyREALTEK_RTL8201L "RTL8201L 10/100 media interface"
349 1.56 jonathan #define MII_MODEL_xxREALTEK_RTL8169S 0x0011
350 1.76 tsutsui #define MII_STR_xxREALTEK_RTL8169S "RTL8169S/8110S/8211 1000BASE-T media interface"
351 1.56 jonathan #define MII_MODEL_REALTEK_RTL8169S 0x0011
352 1.76 tsutsui #define MII_STR_REALTEK_RTL8169S "RTL8169S/8110S/8211 1000BASE-T media interface"
353 1.56 jonathan
354 1.1 thorpej /* Seeq PHYs */
355 1.15 drochner #define MII_MODEL_SEEQ_80220 0x0003
356 1.15 drochner #define MII_STR_SEEQ_80220 "Seeq 80220 10/100 media interface"
357 1.15 drochner #define MII_MODEL_SEEQ_84220 0x0004
358 1.15 drochner #define MII_STR_SEEQ_84220 "Seeq 84220 10/100 media interface"
359 1.23 thorpej #define MII_MODEL_SEEQ_80225 0x0008
360 1.23 thorpej #define MII_STR_SEEQ_80225 "Seeq 80225 10/100 media interface"
361 1.5 thorpej
362 1.5 thorpej /* Silicon Integrated Systems PHYs */
363 1.15 drochner #define MII_MODEL_SIS_900 0x0000
364 1.15 drochner #define MII_STR_SIS_900 "SiS 900 10/100 media interface"
365 1.1 thorpej
366 1.1 thorpej /* Texas Instruments PHYs */
367 1.15 drochner #define MII_MODEL_TI_TLAN10T 0x0001
368 1.25 thorpej #define MII_STR_TI_TLAN10T "ThunderLAN 10BASE-T media interface"
369 1.15 drochner #define MII_MODEL_TI_100VGPMI 0x0002
370 1.15 drochner #define MII_STR_TI_100VGPMI "ThunderLAN 100VG-AnyLan media interface"
371 1.15 drochner #define MII_MODEL_TI_TNETE2101 0x0003
372 1.15 drochner #define MII_STR_TI_TNETE2101 "TNETE2101 media interface"
373 1.7 soren
374 1.7 soren /* TDK Semiconductor PHYs */
375 1.15 drochner #define MII_MODEL_xxTSC_78Q2120 0x0014
376 1.15 drochner #define MII_STR_xxTSC_78Q2120 "78Q2120 10/100 media interface"
377 1.15 drochner #define MII_MODEL_xxTSC_78Q2121 0x0015
378 1.25 thorpej #define MII_STR_xxTSC_78Q2121 "78Q2121 100BASE-TX media interface"
379 1.12 augustss
380 1.12 augustss /* XaQti Corp. PHYs */
381 1.15 drochner #define MII_MODEL_xxXAQTI_XMACII 0x0000
382 1.15 drochner #define MII_STR_xxXAQTI_XMACII "XaQti Corp. XMAC II gigabit interface"
383