Home | History | Annotate | Line # | Download | only in mii
miidevs.h revision 1.95.2.2
      1      1.80    cegger /*	$NetBSD: miidevs.h,v 1.95.2.2 2010/08/17 06:46:20 uebayasi Exp $	*/
      2       1.1   thorpej 
      3       1.1   thorpej /*
      4       1.1   thorpej  * THIS FILE AUTOMATICALLY GENERATED.  DO NOT EDIT.
      5       1.1   thorpej  *
      6       1.1   thorpej  * generated from:
      7  1.95.2.2  uebayasi  *	NetBSD: miidevs,v 1.95 2010/05/02 12:38:06 pgoyette Exp
      8       1.1   thorpej  */
      9       1.1   thorpej 
     10       1.1   thorpej /*-
     11       1.5   thorpej  * Copyright (c) 1998, 1999 The NetBSD Foundation, Inc.
     12       1.1   thorpej  * All rights reserved.
     13       1.1   thorpej  *
     14       1.1   thorpej  * This code is derived from software contributed to The NetBSD Foundation
     15       1.1   thorpej  * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
     16       1.1   thorpej  * NASA Ames Research Center.
     17       1.1   thorpej  *
     18       1.1   thorpej  * Redistribution and use in source and binary forms, with or without
     19       1.1   thorpej  * modification, are permitted provided that the following conditions
     20       1.1   thorpej  * are met:
     21       1.1   thorpej  * 1. Redistributions of source code must retain the above copyright
     22       1.1   thorpej  *    notice, this list of conditions and the following disclaimer.
     23       1.1   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     24       1.1   thorpej  *    notice, this list of conditions and the following disclaimer in the
     25       1.1   thorpej  *    documentation and/or other materials provided with the distribution.
     26       1.1   thorpej  *
     27       1.1   thorpej  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     28       1.1   thorpej  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     29       1.1   thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     30       1.1   thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     31       1.1   thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     32       1.1   thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     33       1.1   thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     34       1.1   thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     35       1.1   thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     36       1.1   thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     37       1.1   thorpej  * POSSIBILITY OF SUCH DAMAGE.
     38       1.1   thorpej  */
     39       1.1   thorpej 
     40       1.1   thorpej /*
     41       1.6  drochner  * List of known MII OUIs.
     42       1.6  drochner  * For a complete list see http://standards.ieee.org/regauth/oui/
     43       1.6  drochner  *
     44      1.15  drochner  * XXX Vendors do obviously not agree how OUIs (24 bit) are mapped
     45      1.15  drochner  * to the 22 bits available in the id registers.
     46      1.15  drochner  * IEEE 802.3u-1995, subclause 22.2.4.3.1, figure 22-12, depicts the right
     47      1.15  drochner  * mapping; the bit positions are defined in IEEE 802-1990, figure 5.2.
     48      1.15  drochner  * (There is a formal 802.3 interpretation, number 1-07/98 of July 09 1998,
     49      1.15  drochner  * about this.)
     50      1.15  drochner  * The MII_OUI() macro in "mii.h" reflects this.
     51      1.15  drochner  * If a vendor uses a different mapping, an "xx" prefixed OUI is defined here
     52      1.15  drochner  * which is mangled accordingly to compensate.
     53       1.1   thorpej  */
     54       1.1   thorpej 
     55      1.85    cegger /*
     56      1.85    cegger  * Use "make -f Makefile.miidevs" to regenerate miidevs.h and miidevs_data.h
     57      1.85    cegger  */
     58      1.85    cegger 
     59      1.82   jnemeth #define	MII_OUI_AGERE	0x00053d	/* Agere */
     60      1.14  augustss #define	MII_OUI_ALTIMA	0x0010a9	/* Altima Communications */
     61      1.85    cegger #define	MII_OUI_AMD	0x00001a	/* Advanced Micro Devices */
     62      1.84    cegger #define	MII_OUI_ATHEROS	0x001374	/* Atheros */
     63      1.85    cegger #define	MII_OUI_ATTANSIC	0x00c82e	/* Attansic Technology */
     64      1.12  augustss #define	MII_OUI_BROADCOM	0x001018	/* Broadcom Corporation */
     65      1.74     markd #define	MII_OUI_BROADCOM2	0x000af7	/* Broadcom Corporation */
     66      1.58  jdolecek #define	MII_OUI_CICADA	0x0003F1	/* Cicada Semiconductor */
     67      1.14  augustss #define	MII_OUI_DAVICOM	0x00606e	/* Davicom Semiconductor */
     68       1.9   thorpej #define	MII_OUI_ENABLESEMI	0x0010dd	/* Enable Semiconductor */
     69      1.67       chs #define	MII_OUI_ICPLUS	0x0090c3	/* IC Plus Corp. */
     70       1.6  drochner #define	MII_OUI_ICS	0x00a0be	/* Integrated Circuit Systems */
     71       1.1   thorpej #define	MII_OUI_INTEL	0x00aa00	/* Intel */
     72      1.81    bouyer #define	MII_OUI_JMICRON	0x00d831	/* JMicron */
     73       1.6  drochner #define	MII_OUI_LEVEL1	0x00207b	/* Level 1 */
     74      1.26   thorpej #define	MII_OUI_MARVELL	0x005043	/* Marvell Semiconductor */
     75      1.12  augustss #define	MII_OUI_MYSON	0x00c0b4	/* Myson Technology */
     76       1.1   thorpej #define	MII_OUI_NATSEMI	0x080017	/* National Semiconductor */
     77      1.19  drochner #define	MII_OUI_PMCSIERRA	0x00e004	/* PMC-Sierra */
     78      1.56  jonathan #define	MII_OUI_REALTEK	0x00e04c	/* RealTek */
     79       1.1   thorpej #define	MII_OUI_QUALSEMI	0x006051	/* Quality Semiconductor */
     80       1.6  drochner #define	MII_OUI_SEEQ	0x00a07d	/* Seeq */
     81       1.6  drochner #define	MII_OUI_SIS	0x00e006	/* Silicon Integrated Systems */
     82       1.6  drochner #define	MII_OUI_TI	0x080028	/* Texas Instruments */
     83       1.7     soren #define	MII_OUI_TSC	0x00c039	/* TDK Semiconductor */
     84      1.12  augustss #define	MII_OUI_XAQTI	0x00e0ae	/* XaQti Corp. */
     85       1.6  drochner 
     86       1.7     soren /* Some Intel 82553's use an alternative OUI. */
     87      1.15  drochner #define	MII_OUI_xxINTEL	0x001f00	/* Intel */
     88       1.7     soren 
     89      1.60    briggs /* Some VIA 6122's use an alternative OUI. */
     90      1.60    briggs #define	MII_OUI_xxCICADA	0x00c08f	/* Cicada Semiconductor */
     91      1.60    briggs 
     92      1.15  drochner /* bad bitorder (bits "g" and "h" (= MSBs byte 1) lost) */
     93      1.15  drochner #define	MII_OUI_yyAMD	0x000058	/* Advanced Micro Devices */
     94      1.12  augustss #define	MII_OUI_xxBROADCOM	0x000818	/* Broadcom Corporation */
     95      1.80    cegger #define	MII_OUI_xxBROADCOM_ALT1	0x0050ef	/* Broadcom Corporation */
     96      1.39  drochner #define	MII_OUI_xxDAVICOM	0x000676	/* Davicom Semiconductor */
     97      1.15  drochner #define	MII_OUI_yyINTEL	0x005500	/* Intel */
     98      1.39  drochner #define	MII_OUI_xxMARVELL	0x000ac2	/* Marvell Semiconductor */
     99      1.15  drochner #define	MII_OUI_xxMYSON	0x00032d	/* Myson Technology */
    100      1.15  drochner #define	MII_OUI_xxNATSEMI	0x1000e8	/* National Semiconductor */
    101      1.15  drochner #define	MII_OUI_xxQUALSEMI	0x00068a	/* Quality Semiconductor */
    102      1.15  drochner #define	MII_OUI_xxTSC	0x00039c	/* TDK Semiconductor */
    103      1.15  drochner 
    104      1.15  drochner /* bad byteorder (bits "q" and "r" (= LSBs byte 3) lost) */
    105      1.15  drochner #define	MII_OUI_xxLEVEL1	0x782000	/* Level 1 */
    106      1.15  drochner #define	MII_OUI_xxXAQTI	0xace000	/* XaQti Corp. */
    107       1.6  drochner 
    108       1.6  drochner /* Don't know what's going on here. */
    109      1.19  drochner #define	MII_OUI_xxPMCSIERRA	0x0009c0	/* PMC-Sierra */
    110      1.37      matt #define	MII_OUI_xxPMCSIERRA2	0x009057	/* PMC-Sierra */
    111       1.6  drochner 
    112      1.56  jonathan #define	MII_OUI_xxREALTEK	0x000732	/* Realtek */
    113      1.65   xtraeme #define	MII_OUI_yyREALTEK	0x000004	/* Realtek */
    114       1.1   thorpej /*
    115       1.1   thorpej  * List of known models.  Grouped by oui.
    116       1.1   thorpej  */
    117      1.14  augustss 
    118      1.82   jnemeth /*
    119      1.83   tsutsui  * Agere PHYs
    120      1.82   jnemeth  */
    121      1.82   jnemeth #define	MII_MODEL_AGERE_ET1011	0x0004
    122      1.82   jnemeth #define	MII_STR_AGERE_ET1011	"Agere ET1011 10/100/1000baseT PHY"
    123      1.82   jnemeth 
    124      1.84    cegger /* Atheros PHYs */
    125      1.84    cegger #define	MII_MODEL_ATHEROS_F1	0x0001
    126      1.84    cegger #define	MII_STR_ATHEROS_F1	"F1 10/100/1000 PHY"
    127      1.84    cegger #define	MII_MODEL_ATHEROS_F2	0x0002
    128      1.84    cegger #define	MII_STR_ATHEROS_F2	"F2 10/100 PHY"
    129      1.84    cegger 
    130      1.85    cegger /* Attansic PHYs */
    131      1.85    cegger #define	MII_MODEL_ATTANSIC_L1	0x0001
    132      1.85    cegger #define	MII_STR_ATTANSIC_L1	"L1 10/100/1000 PHY"
    133      1.85    cegger #define	MII_MODEL_ATTANSIC_L2	0x0002
    134      1.85    cegger #define	MII_STR_ATTANSIC_L2	"L2 10/100 PHY"
    135      1.85    cegger 
    136      1.14  augustss /* Altima Communications PHYs */
    137      1.32  augustss /* Don't know the model for ACXXX */
    138      1.32  augustss #define	MII_MODEL_ALTIMA_ACXXX	0x0001
    139      1.32  augustss #define	MII_STR_ALTIMA_ACXXX	"ACXXX 10/100 media interface"
    140      1.15  drochner #define	MII_MODEL_ALTIMA_AC101	0x0021
    141      1.15  drochner #define	MII_STR_ALTIMA_AC101	"AC101 10/100 media interface"
    142      1.45  gendalia #define	MII_MODEL_ALTIMA_AC101L	0x0012
    143      1.45  gendalia #define	MII_STR_ALTIMA_AC101L	"AC101L 10/100 media interface"
    144      1.46      matt /* AMD Am79C87[45] have ALTIMA OUI */
    145      1.46      matt #define	MII_MODEL_ALTIMA_Am79C875	0x0014
    146      1.46      matt #define	MII_STR_ALTIMA_Am79C875	"Am79C875 10/100 media interface"
    147      1.46      matt #define	MII_MODEL_ALTIMA_Am79C874	0x0021
    148      1.46      matt #define	MII_STR_ALTIMA_Am79C874	"Am79C874 10/100 media interface"
    149       1.3   thorpej 
    150       1.3   thorpej /* Advanced Micro Devices PHYs */
    151      1.39  drochner /* see Davicom DM9101 for Am79C873 */
    152      1.28   thorpej #define	MII_MODEL_yyAMD_79C972_10T	0x0001
    153      1.28   thorpej #define	MII_STR_yyAMD_79C972_10T	"Am79C972 internal 10BASE-T interface"
    154      1.15  drochner #define	MII_MODEL_yyAMD_79c973phy	0x0036
    155      1.29   thorpej #define	MII_STR_yyAMD_79c973phy	"Am79C973 internal 10/100 media interface"
    156      1.15  drochner #define	MII_MODEL_yyAMD_79c901	0x0037
    157      1.29   thorpej #define	MII_STR_yyAMD_79c901	"Am79C901 10BASE-T interface"
    158      1.15  drochner #define	MII_MODEL_yyAMD_79c901home	0x0039
    159      1.29   thorpej #define	MII_STR_yyAMD_79c901home	"Am79C901 HomePNA 1.0 interface"
    160      1.10  augustss 
    161      1.12  augustss /* Broadcom Corp. PHYs */
    162      1.27   thorpej #define	MII_MODEL_xxBROADCOM_3C905B	0x0012
    163      1.27   thorpej #define	MII_STR_xxBROADCOM_3C905B	"Broadcom 3c905B internal PHY"
    164      1.15  drochner #define	MII_MODEL_xxBROADCOM_3C905C	0x0017
    165      1.27   thorpej #define	MII_STR_xxBROADCOM_3C905C	"Broadcom 3c905C internal PHY"
    166      1.15  drochner #define	MII_MODEL_xxBROADCOM_BCM5201	0x0021
    167      1.15  drochner #define	MII_STR_xxBROADCOM_BCM5201	"BCM5201 10/100 media interface"
    168      1.47       scw #define	MII_MODEL_xxBROADCOM_BCM5214	0x0028
    169      1.47       scw #define	MII_STR_xxBROADCOM_BCM5214	"BCM5214 Quad 10/100 media interface"
    170      1.27   thorpej #define	MII_MODEL_xxBROADCOM_BCM5221	0x001e
    171      1.27   thorpej #define	MII_STR_xxBROADCOM_BCM5221	"BCM5221 10/100 media interface"
    172      1.57       scw #define	MII_MODEL_xxBROADCOM_BCM5222	0x0032
    173      1.57       scw #define	MII_STR_xxBROADCOM_BCM5222	"BCM5222 Dual 10/100 media interface"
    174      1.55    martin #define	MII_MODEL_xxBROADCOM_BCM4401	0x0036
    175      1.55    martin #define	MII_STR_xxBROADCOM_BCM4401	"BCM4401 10/100 media interface"
    176      1.15  drochner #define	MII_MODEL_BROADCOM_BCM5400	0x0004
    177      1.25   thorpej #define	MII_STR_BROADCOM_BCM5400	"BCM5400 1000BASE-T media interface"
    178      1.22   thorpej #define	MII_MODEL_BROADCOM_BCM5401	0x0005
    179      1.25   thorpej #define	MII_STR_BROADCOM_BCM5401	"BCM5401 1000BASE-T media interface"
    180      1.22   thorpej #define	MII_MODEL_BROADCOM_BCM5411	0x0007
    181      1.25   thorpej #define	MII_STR_BROADCOM_BCM5411	"BCM5411 1000BASE-T media interface"
    182      1.91    simonb #define	MII_MODEL_BROADCOM_BCM5464	0x000b
    183      1.91    simonb #define	MII_STR_BROADCOM_BCM5464	"BCM5464 1000BASE-T media interface"
    184      1.95   msaitoh #define	MII_MODEL_BROADCOM_BCM5461	0x000c
    185      1.95   msaitoh #define	MII_STR_BROADCOM_BCM5461	"BCM5461 1000BASE-T media interface"
    186      1.87   msaitoh #define	MII_MODEL_BROADCOM_BCM5462	0x000d
    187      1.87   msaitoh #define	MII_STR_BROADCOM_BCM5462	"BCM5462 1000BASE-T media interface"
    188      1.40      matt #define	MII_MODEL_BROADCOM_BCM5421	0x000e
    189      1.40      matt #define	MII_STR_BROADCOM_BCM5421	"BCM5421 1000BASE-T media interface"
    190      1.72   tsutsui #define	MII_MODEL_BROADCOM_BCM5752	0x0010
    191      1.72   tsutsui #define	MII_STR_BROADCOM_BCM5752	"BCM5752 1000BASE-T media interface"
    192      1.38      fvdl #define	MII_MODEL_BROADCOM_BCM5701	0x0011
    193      1.38      fvdl #define	MII_STR_BROADCOM_BCM5701	"BCM5701 1000BASE-T media interface"
    194      1.43      matt #define	MII_MODEL_BROADCOM_BCM5703	0x0016
    195      1.43      matt #define	MII_STR_BROADCOM_BCM5703	"BCM5703 1000BASE-T media interface"
    196      1.87   msaitoh #define	MII_MODEL_BROADCOM_BCM5750	0x0018
    197      1.87   msaitoh #define	MII_STR_BROADCOM_BCM5750	"BCM5750 1000BASE-T media interface"
    198      1.44  jonathan #define	MII_MODEL_BROADCOM_BCM5704	0x0019
    199      1.44  jonathan #define	MII_STR_BROADCOM_BCM5704	"BCM5704 1000BASE-T media interface"
    200      1.49   hannken #define	MII_MODEL_BROADCOM_BCM5705	0x001a
    201      1.49   hannken #define	MII_STR_BROADCOM_BCM5705	"BCM5705 1000BASE-T media interface"
    202      1.87   msaitoh #define	MII_MODEL_BROADCOM_BCM54K2	0x002e
    203      1.87   msaitoh #define	MII_STR_BROADCOM_BCM54K2	"BCM54K2 1000BASE-T media interface"
    204      1.64     soren #define	MII_MODEL_BROADCOM_BCM5714	0x0034
    205      1.64     soren #define	MII_STR_BROADCOM_BCM5714	"BCM5714 1000BASE-T media interface"
    206      1.69  jonathan #define	MII_MODEL_BROADCOM_BCM5780	0x0035
    207      1.69  jonathan #define	MII_STR_BROADCOM_BCM5780	"BCM5780 1000BASE-T media interface"
    208      1.78     markd #define	MII_MODEL_BROADCOM_BCM5708C	0x0036
    209      1.78     markd #define	MII_STR_BROADCOM_BCM5708C	"BCM5708C 1000BASE-T media interface"
    210      1.87   msaitoh #define	MII_MODEL_BROADCOM2_BCM5906	0x0004
    211      1.87   msaitoh #define	MII_STR_BROADCOM2_BCM5906	"BCM5906 10/100baseTX media interface"
    212  1.95.2.2  uebayasi #define	MII_MODEL_BROADCOM2_BCM5481	0x000a
    213  1.95.2.2  uebayasi #define	MII_STR_BROADCOM2_BCM5481	"BCM5481 1000BASE-T media interface"
    214  1.95.2.1  uebayasi #define	MII_MODEL_BROADCOM2_BCM5482	0x000b
    215  1.95.2.1  uebayasi #define	MII_STR_BROADCOM2_BCM5482	"BCM5482 1000BASE-T media interface"
    216      1.74     markd #define	MII_MODEL_BROADCOM2_BCM5755	0x000c
    217      1.74     markd #define	MII_STR_BROADCOM2_BCM5755	"BCM5755 1000BASE-T media interface"
    218      1.74     markd #define	MII_MODEL_BROADCOM2_BCM5754	0x000e
    219      1.74     markd #define	MII_STR_BROADCOM2_BCM5754	"BCM5754/5787 1000BASE-T media interface"
    220      1.92    bouyer #define	MII_MODEL_BROADCOM2_BCM5709CAX	0x002c
    221      1.92    bouyer #define	MII_STR_BROADCOM2_BCM5709CAX	"BCM5709CAX 10/100/1000baseT PHY"
    222      1.87   msaitoh #define	MII_MODEL_BROADCOM2_BCM5722	0x002d
    223      1.87   msaitoh #define	MII_STR_BROADCOM2_BCM5722	"BCM5722 1000BASE-T media interface"
    224      1.95   msaitoh #define	MII_MODEL_BROADCOM2_BCM5784	0x003a
    225      1.95   msaitoh #define	MII_STR_BROADCOM2_BCM5784	"BCM5784 10/100/1000baseT PHY"
    226      1.92    bouyer #define	MII_MODEL_BROADCOM2_BCM5709C	0x003c
    227      1.92    bouyer #define	MII_STR_BROADCOM2_BCM5709C	"BCM5709 10/100/1000baseT PHY"
    228      1.95   msaitoh #define	MII_MODEL_BROADCOM2_BCM5761	0x003d
    229      1.95   msaitoh #define	MII_STR_BROADCOM2_BCM5761	"BCM5761 10/100/1000baseT PHY"
    230  1.95.2.2  uebayasi #define	MII_MODEL_BROADCOM2_BCM5709S	0x003f
    231  1.95.2.2  uebayasi #define	MII_STR_BROADCOM2_BCM5709S	"BCM5761 10/100/1000baseT PHY"
    232      1.80    cegger #define	MII_MODEL_xxBROADCOM_ALT1_BCM5906	0x0004
    233      1.80    cegger #define	MII_STR_xxBROADCOM_ALT1_BCM5906	"BCM5906 10/100baseTX media interface"
    234      1.64     soren 
    235      1.58  jdolecek /* Cicada Semiconductor PHYs (now owned by Vitesse?) */
    236      1.58  jdolecek #define	MII_MODEL_CICADA_CS8201	0x0001
    237      1.58  jdolecek #define	MII_STR_CICADA_CS8201	"Cicada CS8201 10/100/1000TX PHY"
    238      1.86    cegger #define	MII_MODEL_CICADA_CS8204	0x0004
    239      1.86    cegger #define	MII_STR_CICADA_CS8204	"Cicada CS8204 10/100/1000TX PHY"
    240      1.86    cegger #define	MII_MODEL_CICADA_VSC8211	0x000b
    241      1.86    cegger #define	MII_STR_CICADA_VSC8211	"Cicada VSC8211 10/100/1000TX PHY"
    242      1.58  jdolecek #define	MII_MODEL_CICADA_CS8201A	0x0020
    243      1.58  jdolecek #define	MII_STR_CICADA_CS8201A	"Cicada CS8201 10/100/1000TX PHY"
    244      1.58  jdolecek #define	MII_MODEL_CICADA_CS8201B	0x0021
    245      1.58  jdolecek #define	MII_STR_CICADA_CS8201B	"Cicada CS8201 10/100/1000TX PHY"
    246      1.86    cegger #define	MII_MODEL_CICADA_CS8244	0x002c
    247      1.86    cegger #define	MII_STR_CICADA_CS8244	"Cicada CS8244 10/100/1000TX PHY"
    248      1.60    briggs #define	MII_MODEL_xxCICADA_CS8201B	0x0021
    249      1.60    briggs #define	MII_STR_xxCICADA_CS8201B	"Cicada CS8201 10/100/1000TX PHY"
    250      1.58  jdolecek 
    251       1.4   thorpej /* Davicom Semiconductor PHYs */
    252      1.39  drochner /* AMD Am79C873 seems to be a relabeled DM9101 */
    253       1.6  drochner #define	MII_MODEL_xxDAVICOM_DM9101	0x0000
    254      1.39  drochner #define	MII_STR_xxDAVICOM_DM9101	"DM9101 (AMD Am79C873) 10/100 media interface"
    255      1.62  kiyohara #define	MII_MODEL_xxDAVICOM_DM9102	0x0004
    256      1.62  kiyohara #define	MII_STR_xxDAVICOM_DM9102	"DM9102 10/100 media interface"
    257       1.1   thorpej 
    258      1.67       chs /* IC Plus Corp. PHYs */
    259      1.67       chs #define	MII_MODEL_ICPLUS_IP101	0x0005
    260      1.67       chs #define	MII_STR_ICPLUS_IP101	"IP101 10/100 PHY"
    261      1.67       chs 
    262       1.1   thorpej /* Integrated Circuit Systems PHYs */
    263      1.48   msaitoh #define	MII_MODEL_ICS_1889	0x0001
    264      1.48   msaitoh #define	MII_STR_ICS_1889	"ICS1889 10/100 media interface"
    265      1.15  drochner #define	MII_MODEL_ICS_1890	0x0002
    266      1.15  drochner #define	MII_STR_ICS_1890	"ICS1890 10/100 media interface"
    267      1.48   msaitoh #define	MII_MODEL_ICS_1892	0x0003
    268      1.48   msaitoh #define	MII_STR_ICS_1892	"ICS1892 10/100 media interface"
    269      1.34       wiz #define	MII_MODEL_ICS_1893	0x0004
    270      1.34       wiz #define	MII_STR_ICS_1893	"ICS1893 10/100 media interface"
    271       1.1   thorpej 
    272       1.1   thorpej /* Intel PHYs */
    273       1.7     soren #define	MII_MODEL_xxINTEL_I82553	0x0000
    274       1.7     soren #define	MII_STR_xxINTEL_I82553	"i82553 10/100 media interface"
    275      1.15  drochner #define	MII_MODEL_yyINTEL_I82555	0x0015
    276      1.15  drochner #define	MII_STR_yyINTEL_I82555	"i82555 10/100 media interface"
    277      1.16  drochner #define	MII_MODEL_yyINTEL_I82562EH	0x0017
    278      1.16  drochner #define	MII_STR_yyINTEL_I82562EH	"i82562EH HomePNA interface"
    279      1.70      cube #define	MII_MODEL_yyINTEL_I82562G	0x0031
    280      1.70      cube #define	MII_STR_yyINTEL_I82562G	"i82562G 10/100 media interface"
    281      1.16  drochner #define	MII_MODEL_yyINTEL_I82562EM	0x0032
    282      1.16  drochner #define	MII_STR_yyINTEL_I82562EM	"i82562EM 10/100 media interface"
    283      1.20     soren #define	MII_MODEL_yyINTEL_I82562ET	0x0033
    284      1.20     soren #define	MII_STR_yyINTEL_I82562ET	"i82562ET 10/100 media interface"
    285      1.15  drochner #define	MII_MODEL_yyINTEL_I82553	0x0035
    286      1.15  drochner #define	MII_STR_yyINTEL_I82553	"i82553 10/100 media interface"
    287      1.75   msaitoh #define	MII_MODEL_yyINTEL_I82566	0x0039
    288      1.75   msaitoh #define	MII_STR_yyINTEL_I82566	"i82566 10/100/1000 media interface"
    289      1.71    bouyer #define	MII_MODEL_xxMARVELL_I82563	0x000a
    290      1.71    bouyer #define	MII_STR_xxMARVELL_I82563	"i82563 10/100/1000 media interface"
    291      1.51      fvdl 
    292      1.51      fvdl #define	MII_MODEL_yyINTEL_IGP01E1000	0x0038
    293      1.52      fvdl #define	MII_STR_yyINTEL_IGP01E1000	"Intel IGP01E1000 Gigabit PHY"
    294       1.1   thorpej 
    295      1.81    bouyer /* JMicron PHYs */
    296      1.81    bouyer #define	MII_MODEL_JMICRON_JMC250	0x0021
    297      1.81    bouyer #define	MII_STR_JMICRON_JMC250	"JMC250 10/100/1000 media interface"
    298      1.81    bouyer #define	MII_MODEL_JMICRON_JMC260	0x0022
    299      1.81    bouyer #define	MII_STR_JMICRON_JMC260	"JMC260 10/100 media interface"
    300      1.81    bouyer 
    301       1.1   thorpej /* Level 1 PHYs */
    302       1.6  drochner #define	MII_MODEL_xxLEVEL1_LXT970	0x0000
    303       1.6  drochner #define	MII_STR_xxLEVEL1_LXT970	"LXT970 10/100 media interface"
    304      1.35       chs #define	MII_MODEL_LEVEL1_LXT971	0x000e
    305      1.53      matt #define	MII_STR_LEVEL1_LXT971	"LXT971/2 10/100 media interface"
    306      1.53      matt #define	MII_MODEL_LEVEL1_LXT973	0x0021
    307      1.53      matt #define	MII_STR_LEVEL1_LXT973	"LXT973 10/100 Dual PHY"
    308      1.53      matt #define	MII_MODEL_LEVEL1_LXT974	0x0004
    309      1.53      matt #define	MII_STR_LEVEL1_LXT974	"LXT974 10/100 Quad PHY"
    310      1.53      matt #define	MII_MODEL_LEVEL1_LXT975	0x0005
    311      1.53      matt #define	MII_STR_LEVEL1_LXT975	"LXT975 10/100 Quad PHY"
    312      1.25   thorpej #define	MII_MODEL_LEVEL1_LXT1000_OLD	0x0003
    313      1.25   thorpej #define	MII_STR_LEVEL1_LXT1000_OLD	"LXT1000 1000BASE-T media interface"
    314      1.25   thorpej #define	MII_MODEL_LEVEL1_LXT1000	0x000c
    315      1.25   thorpej #define	MII_STR_LEVEL1_LXT1000	"LXT1000 1000BASE-T media interface"
    316       1.1   thorpej 
    317      1.22   thorpej /* Marvell Semiconductor PHYs */
    318      1.41      fvdl #define	MII_MODEL_xxMARVELL_E1011	0x0002
    319      1.41      fvdl #define	MII_STR_xxMARVELL_E1011	"Marvell 88E1011 Gigabit PHY"
    320      1.33   thorpej #define	MII_MODEL_xxMARVELL_E1000_3	0x0003
    321      1.33   thorpej #define	MII_STR_xxMARVELL_E1000_3	"Marvell 88E1000 Gigabit PHY"
    322      1.33   thorpej #define	MII_MODEL_xxMARVELL_E1000_5	0x0005
    323      1.33   thorpej #define	MII_STR_xxMARVELL_E1000_5	"Marvell 88E1000 Gigabit PHY"
    324      1.73  jmcneill #define	MII_MODEL_xxMARVELL_E6060	0x0008
    325      1.73  jmcneill #define	MII_STR_xxMARVELL_E6060	"Marvell 88E6060 10/100 5-port PHY switch"
    326      1.93     enami #define	MII_MODEL_xxMARVELL_E1149	0x000b
    327      1.93     enami #define	MII_STR_xxMARVELL_E1149	"Marvell 88E1149 Gigabit PHY"
    328      1.61    briggs #define	MII_MODEL_xxMARVELL_E1111	0x000c
    329      1.61    briggs #define	MII_STR_xxMARVELL_E1111	"Marvell 88E1111 Gigabit PHY"
    330      1.77       wiz #define	MII_MODEL_xxMARVELL_E1116	0x0021
    331      1.77       wiz #define	MII_STR_xxMARVELL_E1116	"Marvell 88E1116 Gigabit PHY"
    332      1.90       rjs #define	MII_MODEL_xxMARVELL_E1116R	0x0024
    333      1.90       rjs #define	MII_STR_xxMARVELL_E1116R	"Marvell 88E1116R Gigabit PHY"
    334      1.22   thorpej 
    335      1.12  augustss /* Myson Technology PHYs */
    336      1.15  drochner #define	MII_MODEL_xxMYSON_MTD972	0x0000
    337      1.15  drochner #define	MII_STR_xxMYSON_MTD972	"MTD972 10/100 media interface"
    338      1.42    martin #define	MII_MODEL_MYSON_MTD803	0x0000
    339      1.42    martin #define	MII_STR_MYSON_MTD803	"MTD803 3-in-1 media interface"
    340      1.12  augustss 
    341       1.1   thorpej /* National Semiconductor PHYs */
    342      1.15  drochner #define	MII_MODEL_xxNATSEMI_DP83840	0x0000
    343      1.15  drochner #define	MII_STR_xxNATSEMI_DP83840	"DP83840 10/100 media interface"
    344      1.15  drochner #define	MII_MODEL_xxNATSEMI_DP83843	0x0001
    345      1.15  drochner #define	MII_STR_xxNATSEMI_DP83843	"DP83843 10/100 media interface"
    346      1.22   thorpej #define	MII_MODEL_xxNATSEMI_DP83815	0x0002
    347      1.22   thorpej #define	MII_STR_xxNATSEMI_DP83815	"DP83815 10/100 media interface"
    348      1.66   thorpej #define	MII_MODEL_xxNATSEMI_DP83847	0x0003
    349      1.68       wiz #define	MII_STR_xxNATSEMI_DP83847	"DP83847 10/100 media interface"
    350      1.21   thorpej #define	MII_MODEL_xxNATSEMI_DP83891	0x0005
    351      1.25   thorpej #define	MII_STR_xxNATSEMI_DP83891	"DP83891 1000BASE-T media interface"
    352      1.17   thorpej #define	MII_MODEL_xxNATSEMI_DP83861	0x0006
    353      1.25   thorpej #define	MII_STR_xxNATSEMI_DP83861	"DP83861 1000BASE-T media interface"
    354      1.94       jdc #define	MII_MODEL_xxNATSEMI_DP83865	0x0007
    355      1.94       jdc #define	MII_STR_xxNATSEMI_DP83865	"DP83865 1000BASE-T media interface"
    356      1.18      matt 
    357      1.19  drochner /* PMC Sierra PHYs */
    358      1.19  drochner #define	MII_MODEL_xxPMCSIERRA_PM8351	0x0000
    359      1.19  drochner #define	MII_STR_xxPMCSIERRA_PM8351	"PM8351 OctalPHY Gigabit interface"
    360      1.37      matt #define	MII_MODEL_xxPMCSIERRA2_PM8352	0x0002
    361      1.37      matt #define	MII_STR_xxPMCSIERRA2_PM8352	"PM8352 OctalPHY Gigabit interface"
    362      1.36      matt #define	MII_MODEL_xxPMCSIERRA2_PM8353	0x0003
    363      1.36      matt #define	MII_STR_xxPMCSIERRA2_PM8353	"PM8353 QuadPHY Gigabit interface"
    364      1.37      matt #define	MII_MODEL_PMCSIERRA_PM8354	0x0004
    365      1.37      matt #define	MII_STR_PMCSIERRA_PM8354	"PM8354 QuadPHY Gigabit interface"
    366       1.1   thorpej 
    367       1.1   thorpej /* Quality Semiconductor PHYs */
    368      1.15  drochner #define	MII_MODEL_xxQUALSEMI_QS6612	0x0000
    369      1.15  drochner #define	MII_STR_xxQUALSEMI_QS6612	"QS6612 10/100 media interface"
    370       1.1   thorpej 
    371      1.56  jonathan /* RealTek PHYs */
    372      1.65   xtraeme #define	MII_MODEL_yyREALTEK_RTL8201L	0x0020
    373      1.65   xtraeme #define	MII_STR_yyREALTEK_RTL8201L	"RTL8201L 10/100 media interface"
    374      1.56  jonathan #define	MII_MODEL_xxREALTEK_RTL8169S	0x0011
    375      1.76   tsutsui #define	MII_STR_xxREALTEK_RTL8169S	"RTL8169S/8110S/8211 1000BASE-T media interface"
    376      1.56  jonathan #define	MII_MODEL_REALTEK_RTL8169S	0x0011
    377      1.76   tsutsui #define	MII_STR_REALTEK_RTL8169S	"RTL8169S/8110S/8211 1000BASE-T media interface"
    378      1.56  jonathan 
    379       1.1   thorpej /* Seeq PHYs */
    380      1.15  drochner #define	MII_MODEL_SEEQ_80220	0x0003
    381      1.15  drochner #define	MII_STR_SEEQ_80220	"Seeq 80220 10/100 media interface"
    382      1.15  drochner #define	MII_MODEL_SEEQ_84220	0x0004
    383      1.15  drochner #define	MII_STR_SEEQ_84220	"Seeq 84220 10/100 media interface"
    384      1.23   thorpej #define	MII_MODEL_SEEQ_80225	0x0008
    385      1.23   thorpej #define	MII_STR_SEEQ_80225	"Seeq 80225 10/100 media interface"
    386       1.5   thorpej 
    387       1.5   thorpej /* Silicon Integrated Systems PHYs */
    388      1.15  drochner #define	MII_MODEL_SIS_900	0x0000
    389      1.15  drochner #define	MII_STR_SIS_900	"SiS 900 10/100 media interface"
    390       1.1   thorpej 
    391       1.1   thorpej /* Texas Instruments PHYs */
    392      1.15  drochner #define	MII_MODEL_TI_TLAN10T	0x0001
    393      1.25   thorpej #define	MII_STR_TI_TLAN10T	"ThunderLAN 10BASE-T media interface"
    394      1.15  drochner #define	MII_MODEL_TI_100VGPMI	0x0002
    395      1.15  drochner #define	MII_STR_TI_100VGPMI	"ThunderLAN 100VG-AnyLan media interface"
    396      1.15  drochner #define	MII_MODEL_TI_TNETE2101	0x0003
    397      1.15  drochner #define	MII_STR_TI_TNETE2101	"TNETE2101 media interface"
    398       1.7     soren 
    399       1.7     soren /* TDK Semiconductor PHYs */
    400      1.15  drochner #define	MII_MODEL_xxTSC_78Q2120	0x0014
    401      1.15  drochner #define	MII_STR_xxTSC_78Q2120	"78Q2120 10/100 media interface"
    402      1.15  drochner #define	MII_MODEL_xxTSC_78Q2121	0x0015
    403      1.25   thorpej #define	MII_STR_xxTSC_78Q2121	"78Q2121 100BASE-TX media interface"
    404      1.12  augustss 
    405      1.12  augustss /* XaQti Corp. PHYs */
    406      1.15  drochner #define	MII_MODEL_xxXAQTI_XMACII	0x0000
    407      1.15  drochner #define	MII_STR_xxXAQTI_XMACII	"XaQti Corp. XMAC II gigabit interface"
    408