Home | History | Annotate | Line # | Download | only in mii
miidevs.h revision 1.14
      1 /*	$NetBSD: miidevs.h,v 1.14 2001/01/07 15:01:06 augustss Exp $	*/
      2 
      3 /*
      4  * THIS FILE AUTOMATICALLY GENERATED.  DO NOT EDIT.
      5  *
      6  * generated from:
      7  *	NetBSD: miidevs,v 1.14 2001/01/07 15:00:46 augustss Exp
      8  */
      9 
     10 /*-
     11  * Copyright (c) 1998, 1999 The NetBSD Foundation, Inc.
     12  * All rights reserved.
     13  *
     14  * This code is derived from software contributed to The NetBSD Foundation
     15  * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
     16  * NASA Ames Research Center.
     17  *
     18  * Redistribution and use in source and binary forms, with or without
     19  * modification, are permitted provided that the following conditions
     20  * are met:
     21  * 1. Redistributions of source code must retain the above copyright
     22  *    notice, this list of conditions and the following disclaimer.
     23  * 2. Redistributions in binary form must reproduce the above copyright
     24  *    notice, this list of conditions and the following disclaimer in the
     25  *    documentation and/or other materials provided with the distribution.
     26  * 3. All advertising materials mentioning features or use of this software
     27  *    must display the following acknowledgement:
     28  *	This product includes software developed by the NetBSD
     29  *	Foundation, Inc. and its contributors.
     30  * 4. Neither the name of The NetBSD Foundation nor the names of its
     31  *    contributors may be used to endorse or promote products derived
     32  *    from this software without specific prior written permission.
     33  *
     34  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     35  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     36  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     37  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     38  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     39  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     40  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     41  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     42  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     43  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     44  * POSSIBILITY OF SUCH DAMAGE.
     45  */
     46 
     47 /*
     48  * List of known MII OUIs.
     49  * For a complete list see http://standards.ieee.org/regauth/oui/
     50  *
     51  * XXX Vendors do obviously not agree how OUIs (18 bit) are mapped
     52  * to the 16 bits available in the id registers. The MII_OUI() macro
     53  * in "mii.h" reflects the most obvious way. If a vendor uses a
     54  * different mapping, an "xx" prefixed OUI is defined here which is
     55  * mangled accordingly to compensate.
     56  */
     57 
     58 #define	MII_OUI_ALTIMA	0x0010a9	/* Altima Communications */
     59 #define	MII_OUI_AMD	0x00001a	/* Advanced Micro Devices */
     60 #define	MII_OUI_BROADCOM	0x001018	/* Broadcom Corporation */
     61 #define	MII_OUI_DAVICOM	0x00606e	/* Davicom Semiconductor */
     62 #define	MII_OUI_ENABLESEMI	0x0010dd	/* Enable Semiconductor */
     63 #define	MII_OUI_ICS	0x00a0be	/* Integrated Circuit Systems */
     64 #define	MII_OUI_INTEL	0x00aa00	/* Intel */
     65 #define	MII_OUI_LEVEL1	0x00207b	/* Level 1 */
     66 #define	MII_OUI_MYSON	0x00c0b4	/* Myson Technology */
     67 #define	MII_OUI_NATSEMI	0x080017	/* National Semiconductor */
     68 #define	MII_OUI_QUALSEMI	0x006051	/* Quality Semiconductor */
     69 #define	MII_OUI_SEEQ	0x00a07d	/* Seeq */
     70 #define	MII_OUI_SIS	0x00e006	/* Silicon Integrated Systems */
     71 #define	MII_OUI_TI	0x080028	/* Texas Instruments */
     72 #define	MII_OUI_TSC	0x00c039	/* TDK Semiconductor */
     73 #define	MII_OUI_XAQTI	0x00e0ae	/* XaQti Corp. */
     74 
     75 /* in the 79c873, AMD uses another OUI (which matches Davicom!) */
     76 #define	MII_OUI_xxAMD	0x00606e	/* Advanced Micro Devices */
     77 
     78 /* Some Intel 82553's use an alternative OUI. */
     79 #define	MII_OUI_xxINTEL	0x00f800	/* Intel */
     80 
     81 /* some vendors have the bits swapped within bytes
     82 	(ie, ordered as on the wire) */
     83 
     84 #define	MII_OUI_xxALTIMA	0x000895	/* Altima Communications */
     85 #define	MII_OUI_xxBROADCOM	0x000818	/* Broadcom Corporation */
     86 #define	MII_OUI_xxICS	0x00057d	/* Integrated Circuit Systems */
     87 #define	MII_OUI_xxSEEQ	0x0005be	/* Seeq */
     88 #define	MII_OUI_xxSIS	0x000760	/* Silicon Integrated Systems */
     89 #define	MII_OUI_xxTI	0x100014	/* Texas Instruments */
     90 #define	MII_OUI_xxXAQTI	0x350700	/* XaQti Corp. */
     91 
     92 /* Level 1 is completely different - from right to left.
     93 	(Two bits get lost in the third OUI byte.) */
     94 #define	MII_OUI_xxLEVEL1	0x1e0400	/* Level 1 */
     95 
     96 /* Don't know what's going on here. */
     97 #define	MII_OUI_xxDAVICOM	0x006040	/* Davicom Semiconductor */
     98 
     99 /* Contrived vendor for dcphy */
    100 #define	MII_OUI_xxDEC	0x040440	/* Digital Clone */
    101 
    102 
    103 /*
    104  * List of known models.  Grouped by oui.
    105  */
    106 
    107 /* Altima Communications PHYs */
    108 #define	MII_MODEL_xxALTIMA_AC101	0x0021
    109 #define	MII_STR_xxALTIMA_AC101	"AC101 10/100 media interface"
    110 
    111 /* Advanced Micro Devices PHYs */
    112 #define	MII_MODEL_xxAMD_79C873	0x0000
    113 #define	MII_STR_xxAMD_79C873	"Am79C873 10/100 media interface"
    114 #define	MII_MODEL_AMD_79c973phy	0x0036
    115 #define	MII_STR_AMD_79c973phy	"Am79C973 internal PHY"
    116 #define	MII_MODEL_AMD_79c901	0x0037
    117 #define	MII_STR_AMD_79c901	"Am79C901 10 PHY"
    118 #define	MII_MODEL_AMD_79c901home	0x0039
    119 #define	MII_STR_AMD_79c901home	"Am79C901 HomePHY"
    120 
    121 /* Broadcom Corp. PHYs */
    122 #define	MII_MODEL_BROADCOM_3C905C	0x0017
    123 #define	MII_STR_BROADCOM_3C905C	"Broadcom 3C905C internal PHY"
    124 #define	MII_MODEL_BROADCOM_BCM5201	0x0021
    125 #define	MII_STR_BROADCOM_BCM5201	"BCM5201 10/100 media interface"
    126 #define	MII_MODEL_xxBROADCOM_BCM5400	0x0004
    127 #define	MII_STR_xxBROADCOM_BCM5400	"BCM5400 1000baseTX PHY"
    128 
    129 /* Davicom Semiconductor PHYs */
    130 #define	MII_MODEL_xxDAVICOM_DM9101	0x0000
    131 #define	MII_STR_xxDAVICOM_DM9101	"DM9101 10/100 media interface"
    132 
    133 /* Contrived vendor/model for dcphy */
    134 #define	MII_MODEL_xxDEC_xxDC	0x0001
    135 #define	MII_STR_xxDEC_xxDC	"DC"
    136 
    137 /* Integrated Circuit Systems PHYs */
    138 #define	MII_MODEL_xxICS_1890	0x0002
    139 #define	MII_STR_xxICS_1890	"ICS1890 10/100 media interface"
    140 
    141 /* Intel PHYs */
    142 #define	MII_MODEL_xxINTEL_I82553	0x0000
    143 #define	MII_STR_xxINTEL_I82553	"i82553 10/100 media interface"
    144 #define	MII_MODEL_INTEL_I82555	0x0015
    145 #define	MII_STR_INTEL_I82555	"i82555 10/100 media interface"
    146 #define	MII_MODEL_INTEL_I82553	0x0035
    147 #define	MII_STR_INTEL_I82553	"i82553 10/100 media interface"
    148 
    149 /* Level 1 PHYs */
    150 #define	MII_MODEL_xxLEVEL1_LXT970	0x0000
    151 #define	MII_STR_xxLEVEL1_LXT970	"LXT970 10/100 media interface"
    152 
    153 /* Myson Technology PHYs */
    154 #define	MII_MODEL_MYSON_MTD972	0x0000
    155 #define	MII_STR_MYSON_MTD972	"MTD972 10/100 media interface"
    156 
    157 /* National Semiconductor PHYs */
    158 #define	MII_MODEL_NATSEMI_DP83840	0x0000
    159 #define	MII_STR_NATSEMI_DP83840	"DP83840 10/100 media interface"
    160 #define	MII_MODEL_NATSEMI_DP83843	0x0001
    161 #define	MII_STR_NATSEMI_DP83843	"DP83843 10/100 media interface"
    162 
    163 /* Quality Semiconductor PHYs */
    164 #define	MII_MODEL_QUALSEMI_QS6612	0x0000
    165 #define	MII_STR_QUALSEMI_QS6612	"QS6612 10/100 media interface"
    166 
    167 /* Seeq PHYs */
    168 #define	MII_MODEL_xxSEEQ_80220	0x0003
    169 #define	MII_STR_xxSEEQ_80220	"Seeq 80220 10/100 media interface"
    170 #define	MII_MODEL_xxSEEQ_84220	0x0004
    171 #define	MII_STR_xxSEEQ_84220	"Seeq 84220 10/100 media interface"
    172 
    173 /* Silicon Integrated Systems PHYs */
    174 #define	MII_MODEL_xxSIS_900	0x0000
    175 #define	MII_STR_xxSIS_900	"SiS 900 10/100 media interface"
    176 
    177 /* Texas Instruments PHYs */
    178 #define	MII_MODEL_xxTI_TLAN10T	0x0001
    179 #define	MII_STR_xxTI_TLAN10T	"ThunderLAN 10baseT media interface"
    180 #define	MII_MODEL_xxTI_100VGPMI	0x0002
    181 #define	MII_STR_xxTI_100VGPMI	"ThunderLAN 100VG-AnyLan media interface"
    182 #define	MII_MODEL_xxTI_TNETE2101	0x0003
    183 #define	MII_STR_xxTI_TNETE2101	"TNETE2101 media interface"
    184 
    185 /* TDK Semiconductor PHYs */
    186 #define	MII_MODEL_TSC_78Q2120	0x0014
    187 #define	MII_STR_TSC_78Q2120	"78Q2120 10/100 media interface"
    188 #define	MII_MODEL_TSC_78Q2121	0x0015
    189 #define	MII_STR_TSC_78Q2121	"78Q2121 100baseTX media interface"
    190 
    191 /* XaQti Corp. PHYs */
    192 #define	MII_MODEL_XAQTI_XMACII	0x0000
    193 #define	MII_STR_XAQTI_XMACII	"XaQti Corp. XMAC II gigabit interface"
    194