Home | History | Annotate | Line # | Download | only in mii
miidevs.h revision 1.80
      1 /*	$NetBSD: miidevs.h,v 1.80 2008/08/25 08:15:46 cegger Exp $	*/
      2 
      3 /*
      4  * THIS FILE AUTOMATICALLY GENERATED.  DO NOT EDIT.
      5  *
      6  * generated from:
      7  *	NetBSD: miidevs,v 1.77 2008/08/25 08:15:05 cegger Exp
      8  */
      9 
     10 /*-
     11  * Copyright (c) 1998, 1999 The NetBSD Foundation, Inc.
     12  * All rights reserved.
     13  *
     14  * This code is derived from software contributed to The NetBSD Foundation
     15  * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
     16  * NASA Ames Research Center.
     17  *
     18  * Redistribution and use in source and binary forms, with or without
     19  * modification, are permitted provided that the following conditions
     20  * are met:
     21  * 1. Redistributions of source code must retain the above copyright
     22  *    notice, this list of conditions and the following disclaimer.
     23  * 2. Redistributions in binary form must reproduce the above copyright
     24  *    notice, this list of conditions and the following disclaimer in the
     25  *    documentation and/or other materials provided with the distribution.
     26  *
     27  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     28  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     29  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     30  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     31  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     32  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     33  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     34  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     35  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     36  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     37  * POSSIBILITY OF SUCH DAMAGE.
     38  */
     39 
     40 /*
     41  * List of known MII OUIs.
     42  * For a complete list see http://standards.ieee.org/regauth/oui/
     43  *
     44  * XXX Vendors do obviously not agree how OUIs (24 bit) are mapped
     45  * to the 22 bits available in the id registers.
     46  * IEEE 802.3u-1995, subclause 22.2.4.3.1, figure 22-12, depicts the right
     47  * mapping; the bit positions are defined in IEEE 802-1990, figure 5.2.
     48  * (There is a formal 802.3 interpretation, number 1-07/98 of July 09 1998,
     49  * about this.)
     50  * The MII_OUI() macro in "mii.h" reflects this.
     51  * If a vendor uses a different mapping, an "xx" prefixed OUI is defined here
     52  * which is mangled accordingly to compensate.
     53  */
     54 
     55 #define	MII_OUI_ALTIMA	0x0010a9	/* Altima Communications */
     56 #define	MII_OUI_AMD	0x00001a	/* Advanced Micro Devices */
     57 #define	MII_OUI_BROADCOM	0x001018	/* Broadcom Corporation */
     58 #define	MII_OUI_BROADCOM2	0x000af7	/* Broadcom Corporation */
     59 #define	MII_OUI_CICADA	0x0003F1	/* Cicada Semiconductor */
     60 #define	MII_OUI_DAVICOM	0x00606e	/* Davicom Semiconductor */
     61 #define	MII_OUI_ENABLESEMI	0x0010dd	/* Enable Semiconductor */
     62 #define	MII_OUI_ICPLUS	0x0090c3	/* IC Plus Corp. */
     63 #define	MII_OUI_ICS	0x00a0be	/* Integrated Circuit Systems */
     64 #define	MII_OUI_INTEL	0x00aa00	/* Intel */
     65 #define	MII_OUI_LEVEL1	0x00207b	/* Level 1 */
     66 #define	MII_OUI_MARVELL	0x005043	/* Marvell Semiconductor */
     67 #define	MII_OUI_MYSON	0x00c0b4	/* Myson Technology */
     68 #define	MII_OUI_NATSEMI	0x080017	/* National Semiconductor */
     69 #define	MII_OUI_PMCSIERRA	0x00e004	/* PMC-Sierra */
     70 #define	MII_OUI_REALTEK	0x00e04c	/* RealTek */
     71 #define	MII_OUI_QUALSEMI	0x006051	/* Quality Semiconductor */
     72 #define	MII_OUI_SEEQ	0x00a07d	/* Seeq */
     73 #define	MII_OUI_SIS	0x00e006	/* Silicon Integrated Systems */
     74 #define	MII_OUI_TI	0x080028	/* Texas Instruments */
     75 #define	MII_OUI_TSC	0x00c039	/* TDK Semiconductor */
     76 #define	MII_OUI_XAQTI	0x00e0ae	/* XaQti Corp. */
     77 
     78 /* Some Intel 82553's use an alternative OUI. */
     79 #define	MII_OUI_xxINTEL	0x001f00	/* Intel */
     80 
     81 /* Some VIA 6122's use an alternative OUI. */
     82 #define	MII_OUI_xxCICADA	0x00c08f	/* Cicada Semiconductor */
     83 
     84 /* bad bitorder (bits "g" and "h" (= MSBs byte 1) lost) */
     85 #define	MII_OUI_yyAMD	0x000058	/* Advanced Micro Devices */
     86 #define	MII_OUI_xxBROADCOM	0x000818	/* Broadcom Corporation */
     87 #define	MII_OUI_xxBROADCOM_ALT1	0x0050ef	/* Broadcom Corporation */
     88 #define	MII_OUI_xxDAVICOM	0x000676	/* Davicom Semiconductor */
     89 #define	MII_OUI_yyINTEL	0x005500	/* Intel */
     90 #define	MII_OUI_xxMARVELL	0x000ac2	/* Marvell Semiconductor */
     91 #define	MII_OUI_xxMYSON	0x00032d	/* Myson Technology */
     92 #define	MII_OUI_xxNATSEMI	0x1000e8	/* National Semiconductor */
     93 #define	MII_OUI_xxQUALSEMI	0x00068a	/* Quality Semiconductor */
     94 #define	MII_OUI_xxTSC	0x00039c	/* TDK Semiconductor */
     95 
     96 /* bad byteorder (bits "q" and "r" (= LSBs byte 3) lost) */
     97 #define	MII_OUI_xxLEVEL1	0x782000	/* Level 1 */
     98 #define	MII_OUI_xxXAQTI	0xace000	/* XaQti Corp. */
     99 
    100 /* Don't know what's going on here. */
    101 #define	MII_OUI_xxPMCSIERRA	0x0009c0	/* PMC-Sierra */
    102 #define	MII_OUI_xxPMCSIERRA2	0x009057	/* PMC-Sierra */
    103 
    104 #define	MII_OUI_xxREALTEK	0x000732	/* Realtek */
    105 #define	MII_OUI_yyREALTEK	0x000004	/* Realtek */
    106 /*
    107  * List of known models.  Grouped by oui.
    108  */
    109 
    110 /* Altima Communications PHYs */
    111 /* Don't know the model for ACXXX */
    112 #define	MII_MODEL_ALTIMA_ACXXX	0x0001
    113 #define	MII_STR_ALTIMA_ACXXX	"ACXXX 10/100 media interface"
    114 #define	MII_MODEL_ALTIMA_AC101	0x0021
    115 #define	MII_STR_ALTIMA_AC101	"AC101 10/100 media interface"
    116 #define	MII_MODEL_ALTIMA_AC101L	0x0012
    117 #define	MII_STR_ALTIMA_AC101L	"AC101L 10/100 media interface"
    118 /* AMD Am79C87[45] have ALTIMA OUI */
    119 #define	MII_MODEL_ALTIMA_Am79C875	0x0014
    120 #define	MII_STR_ALTIMA_Am79C875	"Am79C875 10/100 media interface"
    121 #define	MII_MODEL_ALTIMA_Am79C874	0x0021
    122 #define	MII_STR_ALTIMA_Am79C874	"Am79C874 10/100 media interface"
    123 
    124 /* Advanced Micro Devices PHYs */
    125 /* see Davicom DM9101 for Am79C873 */
    126 #define	MII_MODEL_yyAMD_79C972_10T	0x0001
    127 #define	MII_STR_yyAMD_79C972_10T	"Am79C972 internal 10BASE-T interface"
    128 #define	MII_MODEL_yyAMD_79c973phy	0x0036
    129 #define	MII_STR_yyAMD_79c973phy	"Am79C973 internal 10/100 media interface"
    130 #define	MII_MODEL_yyAMD_79c901	0x0037
    131 #define	MII_STR_yyAMD_79c901	"Am79C901 10BASE-T interface"
    132 #define	MII_MODEL_yyAMD_79c901home	0x0039
    133 #define	MII_STR_yyAMD_79c901home	"Am79C901 HomePNA 1.0 interface"
    134 
    135 /* Broadcom Corp. PHYs */
    136 #define	MII_MODEL_xxBROADCOM_3C905B	0x0012
    137 #define	MII_STR_xxBROADCOM_3C905B	"Broadcom 3c905B internal PHY"
    138 #define	MII_MODEL_xxBROADCOM_3C905C	0x0017
    139 #define	MII_STR_xxBROADCOM_3C905C	"Broadcom 3c905C internal PHY"
    140 #define	MII_MODEL_xxBROADCOM_BCM5201	0x0021
    141 #define	MII_STR_xxBROADCOM_BCM5201	"BCM5201 10/100 media interface"
    142 #define	MII_MODEL_xxBROADCOM_BCM5214	0x0028
    143 #define	MII_STR_xxBROADCOM_BCM5214	"BCM5214 Quad 10/100 media interface"
    144 #define	MII_MODEL_xxBROADCOM_BCM5221	0x001e
    145 #define	MII_STR_xxBROADCOM_BCM5221	"BCM5221 10/100 media interface"
    146 #define	MII_MODEL_xxBROADCOM_BCM5222	0x0032
    147 #define	MII_STR_xxBROADCOM_BCM5222	"BCM5222 Dual 10/100 media interface"
    148 #define	MII_MODEL_xxBROADCOM_BCM4401	0x0036
    149 #define	MII_STR_xxBROADCOM_BCM4401	"BCM4401 10/100 media interface"
    150 #define	MII_MODEL_BROADCOM_BCM5400	0x0004
    151 #define	MII_STR_BROADCOM_BCM5400	"BCM5400 1000BASE-T media interface"
    152 #define	MII_MODEL_BROADCOM_BCM5401	0x0005
    153 #define	MII_STR_BROADCOM_BCM5401	"BCM5401 1000BASE-T media interface"
    154 #define	MII_MODEL_BROADCOM_BCM5411	0x0007
    155 #define	MII_STR_BROADCOM_BCM5411	"BCM5411 1000BASE-T media interface"
    156 #define	MII_MODEL_BROADCOM_BCM5421	0x000e
    157 #define	MII_STR_BROADCOM_BCM5421	"BCM5421 1000BASE-T media interface"
    158 #define	MII_MODEL_BROADCOM_BCM5752	0x0010
    159 #define	MII_STR_BROADCOM_BCM5752	"BCM5752 1000BASE-T media interface"
    160 #define	MII_MODEL_BROADCOM_BCM5701	0x0011
    161 #define	MII_STR_BROADCOM_BCM5701	"BCM5701 1000BASE-T media interface"
    162 #define	MII_MODEL_BROADCOM_BCM5703	0x0016
    163 #define	MII_STR_BROADCOM_BCM5703	"BCM5703 1000BASE-T media interface"
    164 #define	MII_MODEL_BROADCOM_BCM5704	0x0019
    165 #define	MII_STR_BROADCOM_BCM5704	"BCM5704 1000BASE-T media interface"
    166 #define	MII_MODEL_BROADCOM_BCM5705	0x001a
    167 #define	MII_STR_BROADCOM_BCM5705	"BCM5705 1000BASE-T media interface"
    168 #define	MII_MODEL_BROADCOM_BCM5750	0x0018
    169 #define	MII_STR_BROADCOM_BCM5750	"BCM5750 1000BASE-T media interface"
    170 #define	MII_MODEL_BROADCOM_BCM5714	0x0034
    171 #define	MII_STR_BROADCOM_BCM5714	"BCM5714 1000BASE-T media interface"
    172 #define	MII_MODEL_BROADCOM_BCM5780	0x0035
    173 #define	MII_STR_BROADCOM_BCM5780	"BCM5780 1000BASE-T media interface"
    174 #define	MII_MODEL_BROADCOM_BCM5708C	0x0036
    175 #define	MII_STR_BROADCOM_BCM5708C	"BCM5708C 1000BASE-T media interface"
    176 #define	MII_MODEL_BROADCOM2_BCM5755	0x000c
    177 #define	MII_STR_BROADCOM2_BCM5755	"BCM5755 1000BASE-T media interface"
    178 #define	MII_MODEL_BROADCOM2_BCM5754	0x000e
    179 #define	MII_STR_BROADCOM2_BCM5754	"BCM5754/5787 1000BASE-T media interface"
    180 #define	MII_MODEL_xxBROADCOM_ALT1_BCM5906	0x0004
    181 #define	MII_STR_xxBROADCOM_ALT1_BCM5906	"BCM5906 10/100baseTX media interface"
    182 
    183 /* Cicada Semiconductor PHYs (now owned by Vitesse?) */
    184 #define	MII_MODEL_CICADA_CS8201	0x0001
    185 #define	MII_STR_CICADA_CS8201	"Cicada CS8201 10/100/1000TX PHY"
    186 #define	MII_MODEL_CICADA_CS8201A	0x0020
    187 #define	MII_STR_CICADA_CS8201A	"Cicada CS8201 10/100/1000TX PHY"
    188 #define	MII_MODEL_CICADA_CS8201B	0x0021
    189 #define	MII_STR_CICADA_CS8201B	"Cicada CS8201 10/100/1000TX PHY"
    190 #define	MII_MODEL_xxCICADA_CS8201B	0x0021
    191 #define	MII_STR_xxCICADA_CS8201B	"Cicada CS8201 10/100/1000TX PHY"
    192 
    193 /* Davicom Semiconductor PHYs */
    194 /* AMD Am79C873 seems to be a relabeled DM9101 */
    195 #define	MII_MODEL_xxDAVICOM_DM9101	0x0000
    196 #define	MII_STR_xxDAVICOM_DM9101	"DM9101 (AMD Am79C873) 10/100 media interface"
    197 #define	MII_MODEL_xxDAVICOM_DM9102	0x0004
    198 #define	MII_STR_xxDAVICOM_DM9102	"DM9102 10/100 media interface"
    199 
    200 /* IC Plus Corp. PHYs */
    201 #define	MII_MODEL_ICPLUS_IP101	0x0005
    202 #define	MII_STR_ICPLUS_IP101	"IP101 10/100 PHY"
    203 
    204 /* Integrated Circuit Systems PHYs */
    205 #define	MII_MODEL_ICS_1889	0x0001
    206 #define	MII_STR_ICS_1889	"ICS1889 10/100 media interface"
    207 #define	MII_MODEL_ICS_1890	0x0002
    208 #define	MII_STR_ICS_1890	"ICS1890 10/100 media interface"
    209 #define	MII_MODEL_ICS_1892	0x0003
    210 #define	MII_STR_ICS_1892	"ICS1892 10/100 media interface"
    211 #define	MII_MODEL_ICS_1893	0x0004
    212 #define	MII_STR_ICS_1893	"ICS1893 10/100 media interface"
    213 
    214 /* Intel PHYs */
    215 #define	MII_MODEL_xxINTEL_I82553	0x0000
    216 #define	MII_STR_xxINTEL_I82553	"i82553 10/100 media interface"
    217 #define	MII_MODEL_yyINTEL_I82555	0x0015
    218 #define	MII_STR_yyINTEL_I82555	"i82555 10/100 media interface"
    219 #define	MII_MODEL_yyINTEL_I82562EH	0x0017
    220 #define	MII_STR_yyINTEL_I82562EH	"i82562EH HomePNA interface"
    221 #define	MII_MODEL_yyINTEL_I82562G	0x0031
    222 #define	MII_STR_yyINTEL_I82562G	"i82562G 10/100 media interface"
    223 #define	MII_MODEL_yyINTEL_I82562EM	0x0032
    224 #define	MII_STR_yyINTEL_I82562EM	"i82562EM 10/100 media interface"
    225 #define	MII_MODEL_yyINTEL_I82562ET	0x0033
    226 #define	MII_STR_yyINTEL_I82562ET	"i82562ET 10/100 media interface"
    227 #define	MII_MODEL_yyINTEL_I82553	0x0035
    228 #define	MII_STR_yyINTEL_I82553	"i82553 10/100 media interface"
    229 #define	MII_MODEL_yyINTEL_I82566	0x0039
    230 #define	MII_STR_yyINTEL_I82566	"i82566 10/100/1000 media interface"
    231 #define	MII_MODEL_xxMARVELL_I82563	0x000a
    232 #define	MII_STR_xxMARVELL_I82563	"i82563 10/100/1000 media interface"
    233 
    234 #define	MII_MODEL_yyINTEL_IGP01E1000	0x0038
    235 #define	MII_STR_yyINTEL_IGP01E1000	"Intel IGP01E1000 Gigabit PHY"
    236 
    237 /* Level 1 PHYs */
    238 #define	MII_MODEL_xxLEVEL1_LXT970	0x0000
    239 #define	MII_STR_xxLEVEL1_LXT970	"LXT970 10/100 media interface"
    240 #define	MII_MODEL_LEVEL1_LXT971	0x000e
    241 #define	MII_STR_LEVEL1_LXT971	"LXT971/2 10/100 media interface"
    242 #define	MII_MODEL_LEVEL1_LXT973	0x0021
    243 #define	MII_STR_LEVEL1_LXT973	"LXT973 10/100 Dual PHY"
    244 #define	MII_MODEL_LEVEL1_LXT974	0x0004
    245 #define	MII_STR_LEVEL1_LXT974	"LXT974 10/100 Quad PHY"
    246 #define	MII_MODEL_LEVEL1_LXT975	0x0005
    247 #define	MII_STR_LEVEL1_LXT975	"LXT975 10/100 Quad PHY"
    248 #define	MII_MODEL_LEVEL1_LXT1000_OLD	0x0003
    249 #define	MII_STR_LEVEL1_LXT1000_OLD	"LXT1000 1000BASE-T media interface"
    250 #define	MII_MODEL_LEVEL1_LXT1000	0x000c
    251 #define	MII_STR_LEVEL1_LXT1000	"LXT1000 1000BASE-T media interface"
    252 
    253 /* Marvell Semiconductor PHYs */
    254 #define	MII_MODEL_xxMARVELL_E1011	0x0002
    255 #define	MII_STR_xxMARVELL_E1011	"Marvell 88E1011 Gigabit PHY"
    256 #define	MII_MODEL_xxMARVELL_E1000_3	0x0003
    257 #define	MII_STR_xxMARVELL_E1000_3	"Marvell 88E1000 Gigabit PHY"
    258 #define	MII_MODEL_xxMARVELL_E1000_5	0x0005
    259 #define	MII_STR_xxMARVELL_E1000_5	"Marvell 88E1000 Gigabit PHY"
    260 #define	MII_MODEL_xxMARVELL_E6060	0x0008
    261 #define	MII_STR_xxMARVELL_E6060	"Marvell 88E6060 10/100 5-port PHY switch"
    262 #define	MII_MODEL_xxMARVELL_E1111	0x000c
    263 #define	MII_STR_xxMARVELL_E1111	"Marvell 88E1111 Gigabit PHY"
    264 #define	MII_MODEL_xxMARVELL_E1116	0x0021
    265 #define	MII_STR_xxMARVELL_E1116	"Marvell 88E1116 Gigabit PHY"
    266 
    267 /* Myson Technology PHYs */
    268 #define	MII_MODEL_xxMYSON_MTD972	0x0000
    269 #define	MII_STR_xxMYSON_MTD972	"MTD972 10/100 media interface"
    270 #define	MII_MODEL_MYSON_MTD803	0x0000
    271 #define	MII_STR_MYSON_MTD803	"MTD803 3-in-1 media interface"
    272 
    273 /* National Semiconductor PHYs */
    274 #define	MII_MODEL_xxNATSEMI_DP83840	0x0000
    275 #define	MII_STR_xxNATSEMI_DP83840	"DP83840 10/100 media interface"
    276 #define	MII_MODEL_xxNATSEMI_DP83843	0x0001
    277 #define	MII_STR_xxNATSEMI_DP83843	"DP83843 10/100 media interface"
    278 #define	MII_MODEL_xxNATSEMI_DP83815	0x0002
    279 #define	MII_STR_xxNATSEMI_DP83815	"DP83815 10/100 media interface"
    280 #define	MII_MODEL_xxNATSEMI_DP83847	0x0003
    281 #define	MII_STR_xxNATSEMI_DP83847	"DP83847 10/100 media interface"
    282 #define	MII_MODEL_xxNATSEMI_DP83891	0x0005
    283 #define	MII_STR_xxNATSEMI_DP83891	"DP83891 1000BASE-T media interface"
    284 #define	MII_MODEL_xxNATSEMI_DP83861	0x0006
    285 #define	MII_STR_xxNATSEMI_DP83861	"DP83861 1000BASE-T media interface"
    286 
    287 /* PMC Sierra PHYs */
    288 #define	MII_MODEL_xxPMCSIERRA_PM8351	0x0000
    289 #define	MII_STR_xxPMCSIERRA_PM8351	"PM8351 OctalPHY Gigabit interface"
    290 #define	MII_MODEL_xxPMCSIERRA2_PM8352	0x0002
    291 #define	MII_STR_xxPMCSIERRA2_PM8352	"PM8352 OctalPHY Gigabit interface"
    292 #define	MII_MODEL_xxPMCSIERRA2_PM8353	0x0003
    293 #define	MII_STR_xxPMCSIERRA2_PM8353	"PM8353 QuadPHY Gigabit interface"
    294 #define	MII_MODEL_PMCSIERRA_PM8354	0x0004
    295 #define	MII_STR_PMCSIERRA_PM8354	"PM8354 QuadPHY Gigabit interface"
    296 
    297 /* Quality Semiconductor PHYs */
    298 #define	MII_MODEL_xxQUALSEMI_QS6612	0x0000
    299 #define	MII_STR_xxQUALSEMI_QS6612	"QS6612 10/100 media interface"
    300 
    301 /* RealTek PHYs */
    302 #define	MII_MODEL_yyREALTEK_RTL8201L	0x0020
    303 #define	MII_STR_yyREALTEK_RTL8201L	"RTL8201L 10/100 media interface"
    304 #define	MII_MODEL_xxREALTEK_RTL8169S	0x0011
    305 #define	MII_STR_xxREALTEK_RTL8169S	"RTL8169S/8110S/8211 1000BASE-T media interface"
    306 #define	MII_MODEL_REALTEK_RTL8169S	0x0011
    307 #define	MII_STR_REALTEK_RTL8169S	"RTL8169S/8110S/8211 1000BASE-T media interface"
    308 
    309 /* Seeq PHYs */
    310 #define	MII_MODEL_SEEQ_80220	0x0003
    311 #define	MII_STR_SEEQ_80220	"Seeq 80220 10/100 media interface"
    312 #define	MII_MODEL_SEEQ_84220	0x0004
    313 #define	MII_STR_SEEQ_84220	"Seeq 84220 10/100 media interface"
    314 #define	MII_MODEL_SEEQ_80225	0x0008
    315 #define	MII_STR_SEEQ_80225	"Seeq 80225 10/100 media interface"
    316 
    317 /* Silicon Integrated Systems PHYs */
    318 #define	MII_MODEL_SIS_900	0x0000
    319 #define	MII_STR_SIS_900	"SiS 900 10/100 media interface"
    320 
    321 /* Texas Instruments PHYs */
    322 #define	MII_MODEL_TI_TLAN10T	0x0001
    323 #define	MII_STR_TI_TLAN10T	"ThunderLAN 10BASE-T media interface"
    324 #define	MII_MODEL_TI_100VGPMI	0x0002
    325 #define	MII_STR_TI_100VGPMI	"ThunderLAN 100VG-AnyLan media interface"
    326 #define	MII_MODEL_TI_TNETE2101	0x0003
    327 #define	MII_STR_TI_TNETE2101	"TNETE2101 media interface"
    328 
    329 /* TDK Semiconductor PHYs */
    330 #define	MII_MODEL_xxTSC_78Q2120	0x0014
    331 #define	MII_STR_xxTSC_78Q2120	"78Q2120 10/100 media interface"
    332 #define	MII_MODEL_xxTSC_78Q2121	0x0015
    333 #define	MII_STR_xxTSC_78Q2121	"78Q2121 100BASE-TX media interface"
    334 
    335 /* XaQti Corp. PHYs */
    336 #define	MII_MODEL_xxXAQTI_XMACII	0x0000
    337 #define	MII_STR_xxXAQTI_XMACII	"XaQti Corp. XMAC II gigabit interface"
    338