1 1.59 thorpej /* $NetBSD: rgephy.c,v 1.59 2020/03/15 23:04:50 thorpej Exp $ */ 2 1.1 jonathan 3 1.1 jonathan /* 4 1.1 jonathan * Copyright (c) 2003 5 1.1 jonathan * Bill Paul <wpaul (at) windriver.com>. All rights reserved. 6 1.1 jonathan * 7 1.1 jonathan * Redistribution and use in source and binary forms, with or without 8 1.1 jonathan * modification, are permitted provided that the following conditions 9 1.1 jonathan * are met: 10 1.1 jonathan * 1. Redistributions of source code must retain the above copyright 11 1.1 jonathan * notice, this list of conditions and the following disclaimer. 12 1.1 jonathan * 2. Redistributions in binary form must reproduce the above copyright 13 1.1 jonathan * notice, this list of conditions and the following disclaimer in the 14 1.1 jonathan * documentation and/or other materials provided with the distribution. 15 1.1 jonathan * 3. All advertising materials mentioning features or use of this software 16 1.1 jonathan * must display the following acknowledgement: 17 1.1 jonathan * This product includes software developed by Bill Paul. 18 1.1 jonathan * 4. Neither the name of the author nor the names of any co-contributors 19 1.1 jonathan * may be used to endorse or promote products derived from this software 20 1.1 jonathan * without specific prior written permission. 21 1.1 jonathan * 22 1.1 jonathan * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND 23 1.1 jonathan * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 24 1.1 jonathan * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 25 1.1 jonathan * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD 26 1.1 jonathan * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 27 1.1 jonathan * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 28 1.1 jonathan * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 29 1.1 jonathan * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 30 1.1 jonathan * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 31 1.1 jonathan * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 32 1.1 jonathan * THE POSSIBILITY OF SUCH DAMAGE. 33 1.1 jonathan */ 34 1.1 jonathan 35 1.1 jonathan #include <sys/cdefs.h> 36 1.59 thorpej __KERNEL_RCSID(0, "$NetBSD: rgephy.c,v 1.59 2020/03/15 23:04:50 thorpej Exp $"); 37 1.1 jonathan 38 1.1 jonathan 39 1.1 jonathan /* 40 1.1 jonathan * Driver for the RealTek 8169S/8110S internal 10/100/1000 PHY. 41 1.1 jonathan */ 42 1.1 jonathan 43 1.1 jonathan #include <sys/param.h> 44 1.1 jonathan #include <sys/systm.h> 45 1.1 jonathan #include <sys/kernel.h> 46 1.10 tsutsui #include <sys/device.h> 47 1.1 jonathan #include <sys/socket.h> 48 1.1 jonathan 49 1.1 jonathan 50 1.1 jonathan #include <net/if.h> 51 1.1 jonathan #include <net/if_media.h> 52 1.1 jonathan 53 1.1 jonathan #include <dev/mii/mii.h> 54 1.44 msaitoh #include <dev/mii/mdio.h> 55 1.1 jonathan #include <dev/mii/miivar.h> 56 1.1 jonathan #include <dev/mii/miidevs.h> 57 1.1 jonathan 58 1.1 jonathan #include <dev/mii/rgephyreg.h> 59 1.1 jonathan 60 1.1 jonathan #include <dev/ic/rtl81x9reg.h> 61 1.1 jonathan 62 1.21 xtraeme static int rgephy_match(device_t, cfdata_t, void *); 63 1.21 xtraeme static void rgephy_attach(device_t, device_t, void *); 64 1.1 jonathan 65 1.19 tsutsui struct rgephy_softc { 66 1.19 tsutsui struct mii_softc mii_sc; 67 1.42 jmcneill bool mii_no_rx_delay; 68 1.19 tsutsui }; 69 1.19 tsutsui 70 1.21 xtraeme CFATTACH_DECL_NEW(rgephy, sizeof(struct rgephy_softc), 71 1.1 jonathan rgephy_match, rgephy_attach, mii_phy_detach, mii_phy_activate); 72 1.1 jonathan 73 1.1 jonathan 74 1.1 jonathan static int rgephy_service(struct mii_softc *, struct mii_data *, int); 75 1.1 jonathan static void rgephy_status(struct mii_softc *); 76 1.1 jonathan static int rgephy_mii_phy_auto(struct mii_softc *); 77 1.1 jonathan static void rgephy_reset(struct mii_softc *); 78 1.56 msaitoh static bool rgephy_linkup(struct mii_softc *); 79 1.1 jonathan static void rgephy_loop(struct mii_softc *); 80 1.1 jonathan static void rgephy_load_dspcode(struct mii_softc *); 81 1.15 tsutsui 82 1.1 jonathan static const struct mii_phy_funcs rgephy_funcs = { 83 1.1 jonathan rgephy_service, rgephy_status, rgephy_reset, 84 1.1 jonathan }; 85 1.1 jonathan 86 1.1 jonathan static const struct mii_phydesc rgephys[] = { 87 1.48 christos MII_PHY_DESC(xxREALTEK, RTL8169S), 88 1.48 christos MII_PHY_DESC(REALTEK, RTL8169S), 89 1.48 christos MII_PHY_DESC(REALTEK, RTL8251), 90 1.48 christos MII_PHY_END, 91 1.1 jonathan }; 92 1.1 jonathan 93 1.1 jonathan static int 94 1.21 xtraeme rgephy_match(device_t parent, cfdata_t match, void *aux) 95 1.1 jonathan { 96 1.1 jonathan struct mii_attach_args *ma = aux; 97 1.1 jonathan 98 1.1 jonathan if (mii_phy_match(ma, rgephys) != NULL) 99 1.15 tsutsui return 10; 100 1.1 jonathan 101 1.15 tsutsui return 0; 102 1.1 jonathan } 103 1.1 jonathan 104 1.1 jonathan static void 105 1.21 xtraeme rgephy_attach(device_t parent, device_t self, void *aux) 106 1.1 jonathan { 107 1.19 tsutsui struct rgephy_softc *rsc = device_private(self); 108 1.42 jmcneill prop_dictionary_t prop = device_properties(self); 109 1.19 tsutsui struct mii_softc *sc = &rsc->mii_sc; 110 1.1 jonathan struct mii_attach_args *ma = aux; 111 1.1 jonathan struct mii_data *mii = ma->mii_data; 112 1.1 jonathan const struct mii_phydesc *mpd; 113 1.1 jonathan 114 1.1 jonathan mpd = mii_phy_match(ma, rgephys); 115 1.1 jonathan aprint_naive(": Media interface\n"); 116 1.1 jonathan 117 1.21 xtraeme sc->mii_dev = self; 118 1.1 jonathan sc->mii_inst = mii->mii_instance; 119 1.1 jonathan sc->mii_phy = ma->mii_phyno; 120 1.59 thorpej sc->mii_funcs = &rgephy_funcs; 121 1.59 thorpej sc->mii_pdata = mii; 122 1.59 thorpej sc->mii_flags = ma->mii_flags; 123 1.59 thorpej 124 1.34 jakllsch sc->mii_mpd_oui = MII_OUI(ma->mii_id1, ma->mii_id2); 125 1.34 jakllsch sc->mii_mpd_model = MII_MODEL(ma->mii_id2); 126 1.34 jakllsch sc->mii_mpd_rev = MII_REV(ma->mii_id2); 127 1.47 msaitoh 128 1.47 msaitoh if (sc->mii_mpd_model == MII_MODEL_REALTEK_RTL8169S) { 129 1.47 msaitoh aprint_normal(": RTL8211"); 130 1.47 msaitoh if (sc->mii_mpd_rev != 0) 131 1.47 msaitoh aprint_normal("%c",'@' + sc->mii_mpd_rev); 132 1.47 msaitoh aprint_normal(" 1000BASE-T media interface\n"); 133 1.59 thorpej } else { 134 1.59 thorpej aprint_normal(": %s, rev. %d\n", mpd->mpd_name, 135 1.59 thorpej sc->mii_mpd_rev); 136 1.59 thorpej } 137 1.1 jonathan 138 1.42 jmcneill prop_dictionary_get_bool(prop, "no-rx-delay", &rsc->mii_no_rx_delay); 139 1.42 jmcneill 140 1.1 jonathan #ifdef __FreeBSD__ 141 1.1 jonathan ADD(IFM_MAKEWORD(IFM_ETHER, IFM_100_TX, IFM_LOOP, sc->mii_inst), 142 1.52 msaitoh BMCR_LOOP | BMCR_S100); 143 1.1 jonathan #endif 144 1.1 jonathan 145 1.59 thorpej mii_lock(mii); 146 1.59 thorpej 147 1.59 thorpej PHY_RESET(sc); 148 1.59 thorpej 149 1.46 msaitoh PHY_READ(sc, MII_BMSR, &sc->mii_capabilities); 150 1.46 msaitoh sc->mii_capabilities &= ma->mii_capmask; 151 1.58 msaitoh /* RTL8169S does not report auto-sense; add manually. */ 152 1.58 msaitoh sc->mii_capabilities |= BMSR_ANEG; 153 1.1 jonathan 154 1.1 jonathan /* 155 1.1 jonathan * FreeBSD does not check EXSTAT, but instead adds gigabit 156 1.5 perry * media explicitly. Why? 157 1.1 jonathan */ 158 1.46 msaitoh if (sc->mii_capabilities & BMSR_EXTSTAT) 159 1.46 msaitoh PHY_READ(sc, MII_EXTSR, &sc->mii_extcapabilities); 160 1.46 msaitoh 161 1.59 thorpej mii_unlock(mii); 162 1.59 thorpej 163 1.1 jonathan mii_phy_add_media(sc); 164 1.1 jonathan } 165 1.1 jonathan 166 1.1 jonathan static int 167 1.15 tsutsui rgephy_service(struct mii_softc *sc, struct mii_data *mii, int cmd) 168 1.1 jonathan { 169 1.1 jonathan struct ifmedia_entry *ife = mii->mii_media.ifm_cur; 170 1.46 msaitoh uint16_t reg, speed, gig, anar; 171 1.1 jonathan 172 1.59 thorpej KASSERT(mii_locked(mii)); 173 1.59 thorpej 174 1.1 jonathan switch (cmd) { 175 1.1 jonathan case MII_POLLSTAT: 176 1.52 msaitoh /* If we're not polling our PHY instance, just return. */ 177 1.1 jonathan if (IFM_INST(ife->ifm_media) != sc->mii_inst) 178 1.15 tsutsui return 0; 179 1.1 jonathan break; 180 1.1 jonathan 181 1.1 jonathan case MII_MEDIACHG: 182 1.1 jonathan /* 183 1.1 jonathan * If the media indicates a different PHY instance, 184 1.1 jonathan * isolate ourselves. 185 1.1 jonathan */ 186 1.1 jonathan if (IFM_INST(ife->ifm_media) != sc->mii_inst) { 187 1.46 msaitoh PHY_READ(sc, MII_BMCR, ®); 188 1.1 jonathan PHY_WRITE(sc, MII_BMCR, reg | BMCR_ISO); 189 1.15 tsutsui return 0; 190 1.1 jonathan } 191 1.1 jonathan 192 1.52 msaitoh /* If the interface is not up, don't do anything. */ 193 1.1 jonathan if ((mii->mii_ifp->if_flags & IFF_UP) == 0) 194 1.1 jonathan break; 195 1.1 jonathan 196 1.25 cegger rgephy_reset(sc); /* XXX hardware bug work-around */ 197 1.1 jonathan 198 1.46 msaitoh PHY_READ(sc, MII_ANAR, &anar); 199 1.29 jakllsch anar &= ~(ANAR_TX_FD | ANAR_TX | ANAR_10_FD | ANAR_10); 200 1.13 tsutsui 201 1.1 jonathan switch (IFM_SUBTYPE(ife->ifm_media)) { 202 1.1 jonathan case IFM_AUTO: 203 1.1 jonathan #ifdef foo 204 1.52 msaitoh /* If we're already in auto mode, just return. */ 205 1.46 msaitoh PHY_READ(sc, MII_BMCR, ®); 206 1.46 msaitoh if (reg & BMCR_AUTOEN) 207 1.15 tsutsui return 0; 208 1.1 jonathan #endif 209 1.15 tsutsui (void)rgephy_mii_phy_auto(sc); 210 1.1 jonathan break; 211 1.1 jonathan case IFM_1000_T: 212 1.29 jakllsch speed = BMCR_S1000; 213 1.1 jonathan goto setit; 214 1.1 jonathan case IFM_100_TX: 215 1.29 jakllsch speed = BMCR_S100; 216 1.29 jakllsch anar |= ANAR_TX_FD | ANAR_TX; 217 1.1 jonathan goto setit; 218 1.1 jonathan case IFM_10_T: 219 1.29 jakllsch speed = BMCR_S10; 220 1.29 jakllsch anar |= ANAR_10_FD | ANAR_10; 221 1.15 tsutsui setit: 222 1.1 jonathan rgephy_loop(sc); 223 1.53 msaitoh if ((ife->ifm_media & IFM_FDX) != 0) { 224 1.29 jakllsch speed |= BMCR_FDX; 225 1.29 jakllsch gig = GTCR_ADV_1000TFDX; 226 1.29 jakllsch anar &= ~(ANAR_TX | ANAR_10); 227 1.1 jonathan } else { 228 1.29 jakllsch gig = GTCR_ADV_1000THDX; 229 1.29 jakllsch anar &= ~(ANAR_TX_FD | ANAR_10_FD); 230 1.1 jonathan } 231 1.1 jonathan 232 1.13 tsutsui if (IFM_SUBTYPE(ife->ifm_media) != IFM_1000_T) { 233 1.29 jakllsch PHY_WRITE(sc, MII_100T2CR, 0); 234 1.29 jakllsch PHY_WRITE(sc, MII_ANAR, anar); 235 1.52 msaitoh PHY_WRITE(sc, MII_BMCR, 236 1.52 msaitoh speed | BMCR_AUTOEN | BMCR_STARTNEG); 237 1.1 jonathan break; 238 1.13 tsutsui } 239 1.1 jonathan 240 1.1 jonathan /* 241 1.52 msaitoh * When setting the link manually, one side must be the 242 1.52 msaitoh * master and the other the slave. However ifmedia 243 1.52 msaitoh * doesn't give us a good way to specify this, so we 244 1.52 msaitoh * fake it by using one of the LINK flags. If LINK0 is 245 1.52 msaitoh * set, we program the PHY to be a master, otherwise 246 1.52 msaitoh * it's a slave. 247 1.1 jonathan */ 248 1.1 jonathan if ((mii->mii_ifp->if_flags & IFF_LINK0)) { 249 1.29 jakllsch PHY_WRITE(sc, MII_100T2CR, 250 1.52 msaitoh gig | GTCR_MAN_MS | GTCR_ADV_MS); 251 1.54 msaitoh } else 252 1.52 msaitoh PHY_WRITE(sc, MII_100T2CR, gig | GTCR_MAN_MS); 253 1.52 msaitoh PHY_WRITE(sc, MII_BMCR, 254 1.52 msaitoh speed | BMCR_AUTOEN | BMCR_STARTNEG); 255 1.1 jonathan break; 256 1.1 jonathan case IFM_NONE: 257 1.52 msaitoh PHY_WRITE(sc, MII_BMCR, BMCR_ISO | BMCR_PDOWN); 258 1.1 jonathan break; 259 1.1 jonathan case IFM_100_T4: 260 1.1 jonathan default: 261 1.15 tsutsui return EINVAL; 262 1.1 jonathan } 263 1.1 jonathan break; 264 1.1 jonathan 265 1.1 jonathan case MII_TICK: 266 1.52 msaitoh /* If we're not currently selected, just return. */ 267 1.1 jonathan if (IFM_INST(ife->ifm_media) != sc->mii_inst) 268 1.15 tsutsui return 0; 269 1.1 jonathan 270 1.52 msaitoh /* Is the interface even up? */ 271 1.1 jonathan if ((mii->mii_ifp->if_flags & IFF_UP) == 0) 272 1.15 tsutsui return 0; 273 1.1 jonathan 274 1.52 msaitoh /* Only used for autonegotiation. */ 275 1.31 msaitoh if ((IFM_SUBTYPE(ife->ifm_media) != IFM_AUTO) && 276 1.32 msaitoh (IFM_SUBTYPE(ife->ifm_media) != IFM_1000_T)) { 277 1.32 msaitoh /* 278 1.32 msaitoh * Reset autonegotiation timer to 0 to make sure 279 1.32 msaitoh * the future autonegotiation start with 0. 280 1.32 msaitoh */ 281 1.32 msaitoh sc->mii_ticks = 0; 282 1.1 jonathan break; 283 1.32 msaitoh } 284 1.1 jonathan 285 1.1 jonathan /* 286 1.1 jonathan * Check to see if we have link. If we do, we don't 287 1.1 jonathan * need to restart the autonegotiation process. Read 288 1.1 jonathan * the BMSR twice in case it's latched. 289 1.1 jonathan */ 290 1.56 msaitoh if (rgephy_linkup(sc)) { 291 1.56 msaitoh sc->mii_ticks = 0; 292 1.56 msaitoh break; 293 1.19 tsutsui } 294 1.1 jonathan 295 1.25 cegger /* Announce link loss right after it happens. */ 296 1.25 cegger if (sc->mii_ticks++ == 0) 297 1.1 jonathan break; 298 1.5 perry 299 1.25 cegger /* Only retry autonegotiation every mii_anegticks seconds. */ 300 1.25 cegger if (sc->mii_ticks <= sc->mii_anegticks) 301 1.25 cegger return 0; 302 1.25 cegger 303 1.1 jonathan rgephy_mii_phy_auto(sc); 304 1.25 cegger break; 305 1.1 jonathan } 306 1.1 jonathan 307 1.1 jonathan /* Update the media status. */ 308 1.1 jonathan rgephy_status(sc); 309 1.1 jonathan 310 1.1 jonathan /* 311 1.1 jonathan * Callback if something changed. Note that we need to poke 312 1.1 jonathan * the DSP on the RealTek PHYs if the media changes. 313 1.1 jonathan */ 314 1.5 perry if (sc->mii_media_active != mii->mii_media_active || 315 1.1 jonathan sc->mii_media_status != mii->mii_media_status || 316 1.1 jonathan cmd == MII_MEDIACHG) { 317 1.1 jonathan rgephy_load_dspcode(sc); 318 1.1 jonathan } 319 1.1 jonathan mii_phy_update(sc, cmd); 320 1.15 tsutsui return 0; 321 1.1 jonathan } 322 1.1 jonathan 323 1.56 msaitoh static bool 324 1.56 msaitoh rgephy_linkup(struct mii_softc *sc) 325 1.56 msaitoh { 326 1.56 msaitoh bool linkup = false; 327 1.56 msaitoh uint16_t reg; 328 1.56 msaitoh 329 1.56 msaitoh if (sc->mii_mpd_rev >= RGEPHY_8211F) { 330 1.56 msaitoh PHY_READ(sc, RGEPHY_MII_PHYSR, ®); 331 1.56 msaitoh if (reg & RGEPHY_PHYSR_LINK) 332 1.56 msaitoh linkup = true; 333 1.56 msaitoh } else if (sc->mii_mpd_rev >= RGEPHY_8211B) { 334 1.56 msaitoh PHY_READ(sc, RGEPHY_MII_SSR, ®); 335 1.56 msaitoh if (reg & RGEPHY_SSR_LINK) 336 1.56 msaitoh linkup = true; 337 1.56 msaitoh } else { 338 1.56 msaitoh PHY_READ(sc, RTK_GMEDIASTAT, ®); 339 1.56 msaitoh if ((reg & RTK_GMEDIASTAT_LINK) != 0) 340 1.56 msaitoh linkup = true; 341 1.56 msaitoh } 342 1.56 msaitoh 343 1.56 msaitoh return linkup; 344 1.56 msaitoh } 345 1.56 msaitoh 346 1.1 jonathan static void 347 1.15 tsutsui rgephy_status(struct mii_softc *sc) 348 1.1 jonathan { 349 1.1 jonathan struct mii_data *mii = sc->mii_pdata; 350 1.57 msaitoh uint16_t gstat, bmsr, bmcr, gtsr, physr, ssr; 351 1.1 jonathan 352 1.59 thorpej KASSERT(mii_locked(mii)); 353 1.59 thorpej 354 1.1 jonathan mii->mii_media_status = IFM_AVALID; 355 1.1 jonathan mii->mii_media_active = IFM_ETHER; 356 1.1 jonathan 357 1.56 msaitoh if (rgephy_linkup(sc)) 358 1.56 msaitoh mii->mii_media_status |= IFM_ACTIVE; 359 1.1 jonathan 360 1.46 msaitoh PHY_READ(sc, MII_BMSR, &bmsr); 361 1.46 msaitoh PHY_READ(sc, MII_BMCR, &bmcr); 362 1.1 jonathan 363 1.29 jakllsch if ((bmcr & BMCR_ISO) != 0) { 364 1.3 kanaoka mii->mii_media_active |= IFM_NONE; 365 1.3 kanaoka mii->mii_media_status = 0; 366 1.3 kanaoka return; 367 1.3 kanaoka } 368 1.3 kanaoka 369 1.29 jakllsch if ((bmcr & BMCR_LOOP) != 0) 370 1.1 jonathan mii->mii_media_active |= IFM_LOOP; 371 1.1 jonathan 372 1.29 jakllsch if ((bmcr & BMCR_AUTOEN) != 0) { 373 1.29 jakllsch if ((bmsr & BMSR_ACOMP) == 0) { 374 1.1 jonathan /* Erg, still trying, I guess... */ 375 1.1 jonathan mii->mii_media_active |= IFM_NONE; 376 1.1 jonathan return; 377 1.1 jonathan } 378 1.1 jonathan } 379 1.1 jonathan 380 1.43 jmcneill if (sc->mii_mpd_rev >= RGEPHY_8211F) { 381 1.46 msaitoh PHY_READ(sc, RGEPHY_MII_PHYSR, &physr); 382 1.38 jmcneill switch (__SHIFTOUT(physr, RGEPHY_PHYSR_SPEED)) { 383 1.38 jmcneill case RGEPHY_PHYSR_SPEED_1000: 384 1.38 jmcneill mii->mii_media_active |= IFM_1000_T; 385 1.38 jmcneill break; 386 1.38 jmcneill case RGEPHY_PHYSR_SPEED_100: 387 1.38 jmcneill mii->mii_media_active |= IFM_100_TX; 388 1.38 jmcneill break; 389 1.38 jmcneill case RGEPHY_PHYSR_SPEED_10: 390 1.38 jmcneill mii->mii_media_active |= IFM_10_T; 391 1.38 jmcneill break; 392 1.38 jmcneill default: 393 1.38 jmcneill mii->mii_media_active |= IFM_NONE; 394 1.38 jmcneill break; 395 1.38 jmcneill } 396 1.38 jmcneill if (physr & RGEPHY_PHYSR_DUPLEX) 397 1.38 jmcneill mii->mii_media_active |= mii_phy_flowstatus(sc) | 398 1.38 jmcneill IFM_FDX; 399 1.38 jmcneill else 400 1.38 jmcneill mii->mii_media_active |= IFM_HDX; 401 1.43 jmcneill } else if (sc->mii_mpd_rev >= RGEPHY_8211B) { 402 1.46 msaitoh PHY_READ(sc, RGEPHY_MII_SSR, &ssr); 403 1.19 tsutsui switch (ssr & RGEPHY_SSR_SPD_MASK) { 404 1.19 tsutsui case RGEPHY_SSR_S1000: 405 1.19 tsutsui mii->mii_media_active |= IFM_1000_T; 406 1.19 tsutsui break; 407 1.19 tsutsui case RGEPHY_SSR_S100: 408 1.19 tsutsui mii->mii_media_active |= IFM_100_TX; 409 1.19 tsutsui break; 410 1.19 tsutsui case RGEPHY_SSR_S10: 411 1.19 tsutsui mii->mii_media_active |= IFM_10_T; 412 1.19 tsutsui break; 413 1.19 tsutsui default: 414 1.19 tsutsui mii->mii_media_active |= IFM_NONE; 415 1.19 tsutsui break; 416 1.19 tsutsui } 417 1.19 tsutsui if (ssr & RGEPHY_SSR_FDX) 418 1.24 cegger mii->mii_media_active |= mii_phy_flowstatus(sc) | 419 1.24 cegger IFM_FDX; 420 1.19 tsutsui else 421 1.19 tsutsui mii->mii_media_active |= IFM_HDX; 422 1.19 tsutsui } else { 423 1.46 msaitoh PHY_READ(sc, RTK_GMEDIASTAT, &gstat); 424 1.19 tsutsui if ((gstat & RTK_GMEDIASTAT_1000MBPS) != 0) 425 1.19 tsutsui mii->mii_media_active |= IFM_1000_T; 426 1.19 tsutsui else if ((gstat & RTK_GMEDIASTAT_100MBPS) != 0) 427 1.19 tsutsui mii->mii_media_active |= IFM_100_TX; 428 1.19 tsutsui else if ((gstat & RTK_GMEDIASTAT_10MBPS) != 0) 429 1.19 tsutsui mii->mii_media_active |= IFM_10_T; 430 1.19 tsutsui else 431 1.19 tsutsui mii->mii_media_active |= IFM_NONE; 432 1.19 tsutsui if ((gstat & RTK_GMEDIASTAT_FDX) != 0) 433 1.24 cegger mii->mii_media_active |= mii_phy_flowstatus(sc) | 434 1.24 cegger IFM_FDX; 435 1.24 cegger else 436 1.24 cegger mii->mii_media_active |= IFM_HDX; 437 1.19 tsutsui } 438 1.57 msaitoh 439 1.57 msaitoh if (IFM_SUBTYPE(mii->mii_media_active) == IFM_1000_T) { 440 1.57 msaitoh PHY_READ(sc, MII_GTSR, >sr); 441 1.57 msaitoh if ((gtsr & GTSR_MS_RES) != 0) 442 1.57 msaitoh mii->mii_media_active |= IFM_ETH_MASTER; 443 1.57 msaitoh } 444 1.1 jonathan } 445 1.1 jonathan 446 1.1 jonathan static int 447 1.15 tsutsui rgephy_mii_phy_auto(struct mii_softc *mii) 448 1.1 jonathan { 449 1.24 cegger int anar; 450 1.15 tsutsui 451 1.30 msaitoh mii->mii_ticks = 0; 452 1.1 jonathan rgephy_loop(mii); 453 1.25 cegger rgephy_reset(mii); 454 1.1 jonathan 455 1.24 cegger anar = BMSR_MEDIA_TO_ANAR(mii->mii_capabilities) | ANAR_CSMA; 456 1.24 cegger if (mii->mii_flags & MIIF_DOPAUSE) 457 1.33 msaitoh anar |= ANAR_FC | ANAR_PAUSE_ASYM; 458 1.24 cegger 459 1.29 jakllsch PHY_WRITE(mii, MII_ANAR, anar); 460 1.1 jonathan DELAY(1000); 461 1.29 jakllsch PHY_WRITE(mii, MII_100T2CR, GTCR_ADV_1000THDX | GTCR_ADV_1000TFDX); 462 1.1 jonathan DELAY(1000); 463 1.29 jakllsch PHY_WRITE(mii, MII_BMCR, BMCR_AUTOEN | BMCR_STARTNEG); 464 1.1 jonathan DELAY(100); 465 1.1 jonathan 466 1.15 tsutsui return EJUSTRETURN; 467 1.1 jonathan } 468 1.1 jonathan 469 1.1 jonathan static void 470 1.1 jonathan rgephy_loop(struct mii_softc *sc) 471 1.1 jonathan { 472 1.46 msaitoh uint16_t bmsr; 473 1.1 jonathan int i; 474 1.1 jonathan 475 1.37 nonaka if (sc->mii_mpd_model != MII_MODEL_REALTEK_RTL8251 && 476 1.43 jmcneill sc->mii_mpd_rev < RGEPHY_8211B) { 477 1.29 jakllsch PHY_WRITE(sc, MII_BMCR, BMCR_PDOWN); 478 1.19 tsutsui DELAY(1000); 479 1.19 tsutsui } 480 1.1 jonathan 481 1.1 jonathan for (i = 0; i < 15000; i++) { 482 1.46 msaitoh PHY_READ(sc, MII_BMSR, &bmsr); 483 1.29 jakllsch if ((bmsr & BMSR_LINK) == 0) { 484 1.1 jonathan #if 0 485 1.1 jonathan device_printf(sc->mii_dev, "looped %d\n", i); 486 1.1 jonathan #endif 487 1.1 jonathan break; 488 1.1 jonathan } 489 1.1 jonathan DELAY(10); 490 1.1 jonathan } 491 1.1 jonathan } 492 1.1 jonathan 493 1.46 msaitoh static inline int 494 1.46 msaitoh PHY_SETBIT(struct mii_softc *sc, int y, uint16_t z) 495 1.46 msaitoh { 496 1.46 msaitoh uint16_t _tmp; 497 1.46 msaitoh int rv; 498 1.46 msaitoh 499 1.46 msaitoh if ((rv = PHY_READ(sc, y, &_tmp)) != 0) 500 1.46 msaitoh return rv; 501 1.46 msaitoh return PHY_WRITE(sc, y, _tmp | z); 502 1.46 msaitoh } 503 1.46 msaitoh 504 1.46 msaitoh static inline int 505 1.46 msaitoh PHY_CLRBIT(struct mii_softc *sc, int y, uint16_t z) 506 1.46 msaitoh { 507 1.46 msaitoh uint16_t _tmp; 508 1.46 msaitoh int rv; 509 1.46 msaitoh 510 1.46 msaitoh if ((rv = PHY_READ(sc, y, &_tmp)) != 0) 511 1.46 msaitoh return rv; 512 1.46 msaitoh return PHY_WRITE(sc, y, _tmp & ~z); 513 1.46 msaitoh } 514 1.1 jonathan 515 1.1 jonathan /* 516 1.52 msaitoh * Initialize RealTek PHY per the datasheet. The DSP in the PHYs of existing 517 1.52 msaitoh * revisions of the 8169S/8110S chips need to be tuned in order to reliably 518 1.52 msaitoh * negotiate a 1000Mbps link. This is only needed for rev 0 and rev 1 of the 519 1.52 msaitoh * PHY. Later versions work without any fixups. 520 1.1 jonathan */ 521 1.1 jonathan static void 522 1.1 jonathan rgephy_load_dspcode(struct mii_softc *sc) 523 1.1 jonathan { 524 1.46 msaitoh uint16_t val; 525 1.1 jonathan 526 1.36 nonaka if (sc->mii_mpd_model == MII_MODEL_REALTEK_RTL8251 || 527 1.43 jmcneill sc->mii_mpd_rev >= RGEPHY_8211B) 528 1.23 cegger return; 529 1.23 cegger 530 1.1 jonathan #if 1 531 1.1 jonathan PHY_WRITE(sc, 31, 0x0001); 532 1.1 jonathan PHY_WRITE(sc, 21, 0x1000); 533 1.1 jonathan PHY_WRITE(sc, 24, 0x65C7); 534 1.1 jonathan PHY_CLRBIT(sc, 4, 0x0800); 535 1.46 msaitoh PHY_READ(sc, 4, &val); 536 1.46 msaitoh val &= 0xFFF; 537 1.1 jonathan PHY_WRITE(sc, 4, val); 538 1.1 jonathan PHY_WRITE(sc, 3, 0x00A1); 539 1.1 jonathan PHY_WRITE(sc, 2, 0x0008); 540 1.1 jonathan PHY_WRITE(sc, 1, 0x1020); 541 1.1 jonathan PHY_WRITE(sc, 0, 0x1000); 542 1.1 jonathan PHY_SETBIT(sc, 4, 0x0800); 543 1.1 jonathan PHY_CLRBIT(sc, 4, 0x0800); 544 1.46 msaitoh PHY_READ(sc, 4, &val); 545 1.46 msaitoh val = (val & 0xFFF) | 0x7000; 546 1.1 jonathan PHY_WRITE(sc, 4, val); 547 1.1 jonathan PHY_WRITE(sc, 3, 0xFF41); 548 1.1 jonathan PHY_WRITE(sc, 2, 0xDE60); 549 1.1 jonathan PHY_WRITE(sc, 1, 0x0140); 550 1.1 jonathan PHY_WRITE(sc, 0, 0x0077); 551 1.46 msaitoh PHY_READ(sc, 4, &val); 552 1.46 msaitoh val = (val & 0xFFF) | 0xA000; 553 1.1 jonathan PHY_WRITE(sc, 4, val); 554 1.1 jonathan PHY_WRITE(sc, 3, 0xDF01); 555 1.1 jonathan PHY_WRITE(sc, 2, 0xDF20); 556 1.1 jonathan PHY_WRITE(sc, 1, 0xFF95); 557 1.1 jonathan PHY_WRITE(sc, 0, 0xFA00); 558 1.46 msaitoh PHY_READ(sc, 4, &val); 559 1.46 msaitoh val = (val & 0xFFF) | 0xB000; 560 1.1 jonathan PHY_WRITE(sc, 4, val); 561 1.1 jonathan PHY_WRITE(sc, 3, 0xFF41); 562 1.1 jonathan PHY_WRITE(sc, 2, 0xDE20); 563 1.1 jonathan PHY_WRITE(sc, 1, 0x0140); 564 1.1 jonathan PHY_WRITE(sc, 0, 0x00BB); 565 1.46 msaitoh PHY_READ(sc, 4, &val); 566 1.46 msaitoh val = (val & 0xFFF) | 0xF000; 567 1.1 jonathan PHY_WRITE(sc, 4, val); 568 1.1 jonathan PHY_WRITE(sc, 3, 0xDF01); 569 1.1 jonathan PHY_WRITE(sc, 2, 0xDF20); 570 1.1 jonathan PHY_WRITE(sc, 1, 0xFF95); 571 1.1 jonathan PHY_WRITE(sc, 0, 0xBF00); 572 1.1 jonathan PHY_SETBIT(sc, 4, 0x0800); 573 1.1 jonathan PHY_CLRBIT(sc, 4, 0x0800); 574 1.1 jonathan PHY_WRITE(sc, 31, 0x0000); 575 1.1 jonathan #else 576 1.1 jonathan (void)val; 577 1.1 jonathan PHY_WRITE(sc, 0x1f, 0x0001); 578 1.1 jonathan PHY_WRITE(sc, 0x15, 0x1000); 579 1.1 jonathan PHY_WRITE(sc, 0x18, 0x65c7); 580 1.1 jonathan PHY_WRITE(sc, 0x04, 0x0000); 581 1.1 jonathan PHY_WRITE(sc, 0x03, 0x00a1); 582 1.1 jonathan PHY_WRITE(sc, 0x02, 0x0008); 583 1.1 jonathan PHY_WRITE(sc, 0x01, 0x1020); 584 1.1 jonathan PHY_WRITE(sc, 0x00, 0x1000); 585 1.1 jonathan PHY_WRITE(sc, 0x04, 0x0800); 586 1.1 jonathan PHY_WRITE(sc, 0x04, 0x0000); 587 1.1 jonathan PHY_WRITE(sc, 0x04, 0x7000); 588 1.1 jonathan PHY_WRITE(sc, 0x03, 0xff41); 589 1.1 jonathan PHY_WRITE(sc, 0x02, 0xde60); 590 1.1 jonathan PHY_WRITE(sc, 0x01, 0x0140); 591 1.1 jonathan PHY_WRITE(sc, 0x00, 0x0077); 592 1.1 jonathan PHY_WRITE(sc, 0x04, 0x7800); 593 1.1 jonathan PHY_WRITE(sc, 0x04, 0x7000); 594 1.1 jonathan PHY_WRITE(sc, 0x04, 0xa000); 595 1.1 jonathan PHY_WRITE(sc, 0x03, 0xdf01); 596 1.1 jonathan PHY_WRITE(sc, 0x02, 0xdf20); 597 1.1 jonathan PHY_WRITE(sc, 0x01, 0xff95); 598 1.1 jonathan PHY_WRITE(sc, 0x00, 0xfa00); 599 1.1 jonathan PHY_WRITE(sc, 0x04, 0xa800); 600 1.1 jonathan PHY_WRITE(sc, 0x04, 0xa000); 601 1.1 jonathan PHY_WRITE(sc, 0x04, 0xb000); 602 1.1 jonathan PHY_WRITE(sc, 0x0e, 0xff41); 603 1.1 jonathan PHY_WRITE(sc, 0x02, 0xde20); 604 1.1 jonathan PHY_WRITE(sc, 0x01, 0x0140); 605 1.1 jonathan PHY_WRITE(sc, 0x00, 0x00bb); 606 1.1 jonathan PHY_WRITE(sc, 0x04, 0xb800); 607 1.1 jonathan PHY_WRITE(sc, 0x04, 0xb000); 608 1.1 jonathan PHY_WRITE(sc, 0x04, 0xf000); 609 1.1 jonathan PHY_WRITE(sc, 0x03, 0xdf01); 610 1.1 jonathan PHY_WRITE(sc, 0x02, 0xdf20); 611 1.1 jonathan PHY_WRITE(sc, 0x01, 0xff95); 612 1.1 jonathan PHY_WRITE(sc, 0x00, 0xbf00); 613 1.1 jonathan PHY_WRITE(sc, 0x04, 0xf800); 614 1.1 jonathan PHY_WRITE(sc, 0x04, 0xf000); 615 1.1 jonathan PHY_WRITE(sc, 0x04, 0x0000); 616 1.1 jonathan PHY_WRITE(sc, 0x1f, 0x0000); 617 1.1 jonathan PHY_WRITE(sc, 0x0b, 0x0000); 618 1.1 jonathan 619 1.1 jonathan #endif 620 1.5 perry 621 1.1 jonathan DELAY(40); 622 1.1 jonathan } 623 1.1 jonathan 624 1.1 jonathan static void 625 1.1 jonathan rgephy_reset(struct mii_softc *sc) 626 1.1 jonathan { 627 1.42 jmcneill struct rgephy_softc *rsc = (struct rgephy_softc *)sc; 628 1.39 jmcneill uint16_t ssr, phycr1; 629 1.15 tsutsui 630 1.59 thorpej KASSERT(mii_locked(sc->mii_pdata)); 631 1.59 thorpej 632 1.26 cegger mii_phy_reset(sc); 633 1.26 cegger DELAY(1000); 634 1.26 cegger 635 1.36 nonaka if (sc->mii_mpd_model != MII_MODEL_REALTEK_RTL8251 && 636 1.43 jmcneill sc->mii_mpd_rev < RGEPHY_8211B) { 637 1.26 cegger rgephy_load_dspcode(sc); 638 1.43 jmcneill } else if (sc->mii_mpd_rev == RGEPHY_8211C) { 639 1.23 cegger /* RTL8211C(L) */ 640 1.46 msaitoh PHY_READ(sc, RGEPHY_MII_SSR, &ssr); 641 1.23 cegger if ((ssr & RGEPHY_SSR_ALDPS) != 0) { 642 1.23 cegger ssr &= ~RGEPHY_SSR_ALDPS; 643 1.23 cegger PHY_WRITE(sc, RGEPHY_MII_SSR, ssr); 644 1.23 cegger } 645 1.43 jmcneill } else if (sc->mii_mpd_rev == RGEPHY_8211E) { 646 1.41 jmcneill /* RTL8211E */ 647 1.42 jmcneill if (rsc->mii_no_rx_delay) { 648 1.41 jmcneill /* Disable RX internal delay (undocumented) */ 649 1.41 jmcneill PHY_WRITE(sc, 0x1f, 0x0007); 650 1.41 jmcneill PHY_WRITE(sc, 0x1e, 0x00a4); 651 1.41 jmcneill PHY_WRITE(sc, 0x1c, 0xb591); 652 1.41 jmcneill PHY_WRITE(sc, 0x1f, 0x0000); 653 1.41 jmcneill } 654 1.43 jmcneill } else if (sc->mii_mpd_rev == RGEPHY_8211F) { 655 1.39 jmcneill /* RTL8211F */ 656 1.46 msaitoh PHY_READ(sc, RGEPHY_MII_PHYCR1, &phycr1); 657 1.40 jmcneill phycr1 &= ~RGEPHY_PHYCR1_MDI_MMCE; 658 1.40 jmcneill phycr1 &= ~RGEPHY_PHYCR1_ALDPS_EN; 659 1.40 jmcneill PHY_WRITE(sc, RGEPHY_MII_PHYCR1, phycr1); 660 1.26 cegger } else { 661 1.1 jonathan PHY_WRITE(sc, 0x1F, 0x0000); 662 1.18 tsutsui PHY_WRITE(sc, 0x0e, 0x0000); 663 1.1 jonathan } 664 1.1 jonathan 665 1.1 jonathan /* Reset capabilities */ 666 1.1 jonathan /* Step1: write our capability */ 667 1.14 tsutsui /* 10/100 capability */ 668 1.29 jakllsch PHY_WRITE(sc, MII_ANAR, 669 1.29 jakllsch ANAR_TX_FD | ANAR_TX | ANAR_10_FD | ANAR_10 | ANAR_CSMA); 670 1.14 tsutsui /* 1000 capability */ 671 1.29 jakllsch PHY_WRITE(sc, MII_100T2CR, GTCR_ADV_1000TFDX | GTCR_ADV_1000THDX); 672 1.1 jonathan 673 1.1 jonathan /* Step2: Restart NWay */ 674 1.14 tsutsui /* NWay enable and Restart NWay */ 675 1.29 jakllsch PHY_WRITE(sc, MII_BMCR, BMCR_RESET | BMCR_AUTOEN | BMCR_STARTNEG); 676 1.40 jmcneill 677 1.49 msaitoh if (sc->mii_mpd_rev >= RGEPHY_8211D) { 678 1.40 jmcneill /* RTL8211F */ 679 1.40 jmcneill delay(10000); 680 1.40 jmcneill /* disable EEE */ 681 1.51 msaitoh MMD_INDIRECT_WRITE(sc, MDIO_MMD_AN | MMDACR_FN_DATA, 682 1.51 msaitoh MDIO_AN_EEEADVERT, 0x0000); 683 1.40 jmcneill } 684 1.1 jonathan } 685