rgephy.c revision 1.19 1 1.19 tsutsui /* $NetBSD: rgephy.c,v 1.19 2008/04/05 07:52:08 tsutsui Exp $ */
2 1.1 jonathan
3 1.1 jonathan /*
4 1.1 jonathan * Copyright (c) 2003
5 1.1 jonathan * Bill Paul <wpaul (at) windriver.com>. All rights reserved.
6 1.1 jonathan *
7 1.1 jonathan * Redistribution and use in source and binary forms, with or without
8 1.1 jonathan * modification, are permitted provided that the following conditions
9 1.1 jonathan * are met:
10 1.1 jonathan * 1. Redistributions of source code must retain the above copyright
11 1.1 jonathan * notice, this list of conditions and the following disclaimer.
12 1.1 jonathan * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jonathan * notice, this list of conditions and the following disclaimer in the
14 1.1 jonathan * documentation and/or other materials provided with the distribution.
15 1.1 jonathan * 3. All advertising materials mentioning features or use of this software
16 1.1 jonathan * must display the following acknowledgement:
17 1.1 jonathan * This product includes software developed by Bill Paul.
18 1.1 jonathan * 4. Neither the name of the author nor the names of any co-contributors
19 1.1 jonathan * may be used to endorse or promote products derived from this software
20 1.1 jonathan * without specific prior written permission.
21 1.1 jonathan *
22 1.1 jonathan * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
23 1.1 jonathan * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
24 1.1 jonathan * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
25 1.1 jonathan * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
26 1.1 jonathan * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
27 1.1 jonathan * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
28 1.1 jonathan * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
29 1.1 jonathan * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
30 1.1 jonathan * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
31 1.1 jonathan * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
32 1.1 jonathan * THE POSSIBILITY OF SUCH DAMAGE.
33 1.1 jonathan */
34 1.1 jonathan
35 1.1 jonathan #include <sys/cdefs.h>
36 1.19 tsutsui __KERNEL_RCSID(0, "$NetBSD: rgephy.c,v 1.19 2008/04/05 07:52:08 tsutsui Exp $");
37 1.1 jonathan
38 1.1 jonathan
39 1.1 jonathan /*
40 1.1 jonathan * Driver for the RealTek 8169S/8110S internal 10/100/1000 PHY.
41 1.1 jonathan */
42 1.1 jonathan
43 1.1 jonathan #include <sys/param.h>
44 1.1 jonathan #include <sys/systm.h>
45 1.1 jonathan #include <sys/kernel.h>
46 1.10 tsutsui #include <sys/device.h>
47 1.1 jonathan #include <sys/socket.h>
48 1.1 jonathan
49 1.1 jonathan
50 1.1 jonathan #include <net/if.h>
51 1.1 jonathan #include <net/if_media.h>
52 1.1 jonathan
53 1.1 jonathan #include <dev/mii/mii.h>
54 1.1 jonathan #include <dev/mii/miivar.h>
55 1.1 jonathan #include <dev/mii/miidevs.h>
56 1.1 jonathan
57 1.1 jonathan #include <dev/mii/rgephyreg.h>
58 1.1 jonathan
59 1.1 jonathan #include <dev/ic/rtl81x9reg.h>
60 1.1 jonathan
61 1.1 jonathan static int rgephy_match(struct device *, struct cfdata *, void *);
62 1.1 jonathan static void rgephy_attach(struct device *, struct device *, void *);
63 1.1 jonathan
64 1.19 tsutsui struct rgephy_softc {
65 1.19 tsutsui struct mii_softc mii_sc;
66 1.19 tsutsui int mii_revision;
67 1.19 tsutsui };
68 1.19 tsutsui
69 1.19 tsutsui CFATTACH_DECL(rgephy, sizeof(struct rgephy_softc),
70 1.1 jonathan rgephy_match, rgephy_attach, mii_phy_detach, mii_phy_activate);
71 1.1 jonathan
72 1.1 jonathan
73 1.1 jonathan static int rgephy_service(struct mii_softc *, struct mii_data *, int);
74 1.1 jonathan static void rgephy_status(struct mii_softc *);
75 1.1 jonathan static int rgephy_mii_phy_auto(struct mii_softc *);
76 1.1 jonathan static void rgephy_reset(struct mii_softc *);
77 1.1 jonathan static void rgephy_loop(struct mii_softc *);
78 1.1 jonathan static void rgephy_load_dspcode(struct mii_softc *);
79 1.15 tsutsui
80 1.1 jonathan static const struct mii_phy_funcs rgephy_funcs = {
81 1.1 jonathan rgephy_service, rgephy_status, rgephy_reset,
82 1.1 jonathan };
83 1.1 jonathan
84 1.1 jonathan static const struct mii_phydesc rgephys[] = {
85 1.1 jonathan { MII_OUI_xxREALTEK, MII_MODEL_xxREALTEK_RTL8169S,
86 1.1 jonathan MII_STR_xxREALTEK_RTL8169S },
87 1.1 jonathan
88 1.1 jonathan { MII_OUI_REALTEK, MII_MODEL_REALTEK_RTL8169S,
89 1.1 jonathan MII_STR_REALTEK_RTL8169S },
90 1.1 jonathan
91 1.6 wiz { 0, 0,
92 1.6 wiz NULL }
93 1.1 jonathan };
94 1.1 jonathan
95 1.1 jonathan static int
96 1.15 tsutsui rgephy_match(struct device *parent, struct cfdata *match, void *aux)
97 1.1 jonathan {
98 1.1 jonathan struct mii_attach_args *ma = aux;
99 1.1 jonathan
100 1.1 jonathan if (mii_phy_match(ma, rgephys) != NULL)
101 1.15 tsutsui return 10;
102 1.1 jonathan
103 1.15 tsutsui return 0;
104 1.1 jonathan }
105 1.1 jonathan
106 1.1 jonathan static void
107 1.11 christos rgephy_attach(struct device *parent, struct device *self, void *aux)
108 1.1 jonathan {
109 1.19 tsutsui struct rgephy_softc *rsc = device_private(self);
110 1.19 tsutsui struct mii_softc *sc = &rsc->mii_sc;
111 1.1 jonathan struct mii_attach_args *ma = aux;
112 1.1 jonathan struct mii_data *mii = ma->mii_data;
113 1.1 jonathan const struct mii_phydesc *mpd;
114 1.1 jonathan int rev;
115 1.1 jonathan const char *sep = "";
116 1.1 jonathan
117 1.19 tsutsui rsc = device_private(self);
118 1.19 tsutsui sc = &rsc->mii_sc;
119 1.19 tsutsui ma = aux;
120 1.19 tsutsui mii = ma->mii_data;
121 1.19 tsutsui
122 1.1 jonathan rev = MII_REV(ma->mii_id2);
123 1.1 jonathan mpd = mii_phy_match(ma, rgephys);
124 1.1 jonathan aprint_naive(": Media interface\n");
125 1.1 jonathan aprint_normal(": %s, rev. %d\n", mpd->mpd_name, rev);
126 1.1 jonathan
127 1.19 tsutsui rsc->mii_revision = rev;
128 1.19 tsutsui
129 1.1 jonathan sc->mii_inst = mii->mii_instance;
130 1.1 jonathan sc->mii_phy = ma->mii_phyno;
131 1.1 jonathan sc->mii_pdata = mii;
132 1.1 jonathan sc->mii_flags = mii->mii_flags;
133 1.12 christos sc->mii_anegticks = MII_ANEGTICKS;
134 1.1 jonathan
135 1.1 jonathan sc->mii_funcs = &rgephy_funcs;
136 1.1 jonathan
137 1.1 jonathan #define ADD(m, c) ifmedia_add(&mii->mii_media, (m), (c), NULL)
138 1.1 jonathan #define PRINT(n) aprint_normal("%s%s", sep, (n)); sep = ", "
139 1.1 jonathan
140 1.1 jonathan #ifdef __FreeBSD__
141 1.1 jonathan ADD(IFM_MAKEWORD(IFM_ETHER, IFM_100_TX, IFM_LOOP, sc->mii_inst),
142 1.1 jonathan BMCR_LOOP|BMCR_S100);
143 1.1 jonathan #endif
144 1.1 jonathan
145 1.1 jonathan sc->mii_capabilities = PHY_READ(sc, MII_BMSR) & ma->mii_capmask;
146 1.1 jonathan sc->mii_capabilities &= ~BMSR_ANEG;
147 1.1 jonathan
148 1.1 jonathan /*
149 1.1 jonathan * FreeBSD does not check EXSTAT, but instead adds gigabit
150 1.5 perry * media explicitly. Why?
151 1.1 jonathan */
152 1.1 jonathan aprint_normal("%s: ", sc->mii_dev.dv_xname);
153 1.1 jonathan if (sc->mii_capabilities & BMSR_EXTSTAT) {
154 1.1 jonathan sc->mii_extcapabilities = PHY_READ(sc, MII_EXTSR);
155 1.1 jonathan }
156 1.1 jonathan mii_phy_add_media(sc);
157 1.16 tsutsui
158 1.1 jonathan /* rtl8169S does not report auto-sense; add manually. */
159 1.1 jonathan ADD(IFM_MAKEWORD(IFM_ETHER, IFM_AUTO, 0, sc->mii_inst), MII_NMEDIA);
160 1.1 jonathan sep =", ";
161 1.1 jonathan PRINT("auto");
162 1.1 jonathan
163 1.1 jonathan #undef ADD
164 1.1 jonathan #undef PRINT
165 1.1 jonathan
166 1.13 tsutsui PHY_RESET(sc);
167 1.1 jonathan aprint_normal("\n");
168 1.17 jmcneill
169 1.17 jmcneill if (!pmf_device_register(self, NULL, mii_phy_resume))
170 1.17 jmcneill aprint_error_dev(self, "couldn't establish power handler\n");
171 1.1 jonathan }
172 1.1 jonathan
173 1.1 jonathan static int
174 1.15 tsutsui rgephy_service(struct mii_softc *sc, struct mii_data *mii, int cmd)
175 1.1 jonathan {
176 1.19 tsutsui struct rgephy_softc *rsc;
177 1.1 jonathan struct ifmedia_entry *ife = mii->mii_media.ifm_cur;
178 1.13 tsutsui int reg, speed, gig, anar;
179 1.1 jonathan
180 1.19 tsutsui rsc = (struct rgephy_softc *)sc;
181 1.19 tsutsui
182 1.1 jonathan switch (cmd) {
183 1.1 jonathan case MII_POLLSTAT:
184 1.1 jonathan /*
185 1.1 jonathan * If we're not polling our PHY instance, just return.
186 1.1 jonathan */
187 1.1 jonathan if (IFM_INST(ife->ifm_media) != sc->mii_inst)
188 1.15 tsutsui return 0;
189 1.1 jonathan break;
190 1.1 jonathan
191 1.1 jonathan case MII_MEDIACHG:
192 1.1 jonathan /*
193 1.1 jonathan * If the media indicates a different PHY instance,
194 1.1 jonathan * isolate ourselves.
195 1.1 jonathan */
196 1.1 jonathan if (IFM_INST(ife->ifm_media) != sc->mii_inst) {
197 1.1 jonathan reg = PHY_READ(sc, MII_BMCR);
198 1.1 jonathan PHY_WRITE(sc, MII_BMCR, reg | BMCR_ISO);
199 1.15 tsutsui return 0;
200 1.1 jonathan }
201 1.1 jonathan
202 1.1 jonathan /*
203 1.1 jonathan * If the interface is not up, don't do anything.
204 1.1 jonathan */
205 1.1 jonathan if ((mii->mii_ifp->if_flags & IFF_UP) == 0)
206 1.1 jonathan break;
207 1.1 jonathan
208 1.1 jonathan PHY_RESET(sc); /* XXX hardware bug work-around */
209 1.1 jonathan
210 1.13 tsutsui anar = PHY_READ(sc, RGEPHY_MII_ANAR);
211 1.13 tsutsui anar &= ~(RGEPHY_ANAR_TX_FD | RGEPHY_ANAR_TX |
212 1.13 tsutsui RGEPHY_ANAR_10_FD | RGEPHY_ANAR_10);
213 1.13 tsutsui
214 1.1 jonathan switch (IFM_SUBTYPE(ife->ifm_media)) {
215 1.1 jonathan case IFM_AUTO:
216 1.1 jonathan #ifdef foo
217 1.1 jonathan /*
218 1.1 jonathan * If we're already in auto mode, just return.
219 1.1 jonathan */
220 1.1 jonathan if (PHY_READ(sc, RGEPHY_MII_BMCR) & RGEPHY_BMCR_AUTOEN)
221 1.15 tsutsui return 0;
222 1.1 jonathan #endif
223 1.15 tsutsui (void)rgephy_mii_phy_auto(sc);
224 1.1 jonathan break;
225 1.1 jonathan case IFM_1000_T:
226 1.1 jonathan speed = RGEPHY_S1000;
227 1.1 jonathan goto setit;
228 1.1 jonathan case IFM_100_TX:
229 1.1 jonathan speed = RGEPHY_S100;
230 1.13 tsutsui anar |= RGEPHY_ANAR_TX_FD | RGEPHY_ANAR_TX;
231 1.1 jonathan goto setit;
232 1.1 jonathan case IFM_10_T:
233 1.1 jonathan speed = RGEPHY_S10;
234 1.13 tsutsui anar |= RGEPHY_ANAR_10_FD | RGEPHY_ANAR_10;
235 1.15 tsutsui setit:
236 1.1 jonathan rgephy_loop(sc);
237 1.1 jonathan if ((ife->ifm_media & IFM_GMASK) == IFM_FDX) {
238 1.1 jonathan speed |= RGEPHY_BMCR_FDX;
239 1.1 jonathan gig = RGEPHY_1000CTL_AFD;
240 1.13 tsutsui anar &= ~(RGEPHY_ANAR_TX | RGEPHY_ANAR_10);
241 1.1 jonathan } else {
242 1.1 jonathan gig = RGEPHY_1000CTL_AHD;
243 1.13 tsutsui anar &=
244 1.13 tsutsui ~(RGEPHY_ANAR_TX_FD | RGEPHY_ANAR_10_FD);
245 1.1 jonathan }
246 1.1 jonathan
247 1.13 tsutsui if (IFM_SUBTYPE(ife->ifm_media) != IFM_1000_T) {
248 1.13 tsutsui PHY_WRITE(sc, RGEPHY_MII_1000CTL, 0);
249 1.13 tsutsui PHY_WRITE(sc, RGEPHY_MII_ANAR, anar);
250 1.13 tsutsui PHY_WRITE(sc, RGEPHY_MII_BMCR, speed |
251 1.13 tsutsui RGEPHY_BMCR_AUTOEN | RGEPHY_BMCR_STARTNEG);
252 1.1 jonathan break;
253 1.13 tsutsui }
254 1.1 jonathan
255 1.1 jonathan /*
256 1.16 tsutsui * When setting the link manually, one side must
257 1.1 jonathan * be the master and the other the slave. However
258 1.1 jonathan * ifmedia doesn't give us a good way to specify
259 1.1 jonathan * this, so we fake it by using one of the LINK
260 1.1 jonathan * flags. If LINK0 is set, we program the PHY to
261 1.1 jonathan * be a master, otherwise it's a slave.
262 1.1 jonathan */
263 1.1 jonathan if ((mii->mii_ifp->if_flags & IFF_LINK0)) {
264 1.1 jonathan PHY_WRITE(sc, RGEPHY_MII_1000CTL,
265 1.1 jonathan gig|RGEPHY_1000CTL_MSE|RGEPHY_1000CTL_MSC);
266 1.1 jonathan } else {
267 1.1 jonathan PHY_WRITE(sc, RGEPHY_MII_1000CTL,
268 1.1 jonathan gig|RGEPHY_1000CTL_MSE);
269 1.1 jonathan }
270 1.13 tsutsui PHY_WRITE(sc, RGEPHY_MII_BMCR, speed |
271 1.13 tsutsui RGEPHY_BMCR_AUTOEN | RGEPHY_BMCR_STARTNEG);
272 1.1 jonathan break;
273 1.1 jonathan case IFM_NONE:
274 1.1 jonathan PHY_WRITE(sc, MII_BMCR, BMCR_ISO|BMCR_PDOWN);
275 1.1 jonathan break;
276 1.1 jonathan case IFM_100_T4:
277 1.1 jonathan default:
278 1.15 tsutsui return EINVAL;
279 1.1 jonathan }
280 1.1 jonathan break;
281 1.1 jonathan
282 1.1 jonathan case MII_TICK:
283 1.1 jonathan /*
284 1.1 jonathan * If we're not currently selected, just return.
285 1.1 jonathan */
286 1.1 jonathan if (IFM_INST(ife->ifm_media) != sc->mii_inst)
287 1.15 tsutsui return 0;
288 1.1 jonathan
289 1.1 jonathan /*
290 1.1 jonathan * Is the interface even up?
291 1.1 jonathan */
292 1.1 jonathan if ((mii->mii_ifp->if_flags & IFF_UP) == 0)
293 1.15 tsutsui return 0;
294 1.1 jonathan
295 1.1 jonathan /*
296 1.1 jonathan * Only used for autonegotiation.
297 1.1 jonathan */
298 1.1 jonathan if (IFM_SUBTYPE(ife->ifm_media) != IFM_AUTO)
299 1.1 jonathan break;
300 1.1 jonathan
301 1.1 jonathan /*
302 1.1 jonathan * Check to see if we have link. If we do, we don't
303 1.1 jonathan * need to restart the autonegotiation process. Read
304 1.1 jonathan * the BMSR twice in case it's latched.
305 1.1 jonathan */
306 1.19 tsutsui if (rsc->mii_revision >= 2) {
307 1.19 tsutsui /* RTL8211B(L) */
308 1.19 tsutsui reg = PHY_READ(sc, RGEPHY_MII_SSR);
309 1.19 tsutsui if (reg & RGEPHY_SSR_LINK) {
310 1.19 tsutsui sc->mii_ticks = 0;
311 1.19 tsutsui break;
312 1.19 tsutsui }
313 1.19 tsutsui } else {
314 1.19 tsutsui reg = PHY_READ(sc, RTK_GMEDIASTAT);
315 1.19 tsutsui if ((reg & RTK_GMEDIASTAT_LINK) != 0) {
316 1.19 tsutsui sc->mii_ticks = 0;
317 1.19 tsutsui break;
318 1.19 tsutsui }
319 1.19 tsutsui }
320 1.1 jonathan
321 1.1 jonathan /*
322 1.1 jonathan * Only retry autonegotiation every 5 seconds.
323 1.1 jonathan */
324 1.12 christos if (++sc->mii_ticks <= MII_ANEGTICKS)
325 1.1 jonathan break;
326 1.5 perry
327 1.1 jonathan sc->mii_ticks = 0;
328 1.1 jonathan rgephy_mii_phy_auto(sc);
329 1.15 tsutsui return 0;
330 1.1 jonathan }
331 1.1 jonathan
332 1.1 jonathan /* Update the media status. */
333 1.1 jonathan rgephy_status(sc);
334 1.1 jonathan
335 1.1 jonathan /*
336 1.1 jonathan * Callback if something changed. Note that we need to poke
337 1.1 jonathan * the DSP on the RealTek PHYs if the media changes.
338 1.1 jonathan *
339 1.1 jonathan */
340 1.5 perry if (sc->mii_media_active != mii->mii_media_active ||
341 1.1 jonathan sc->mii_media_status != mii->mii_media_status ||
342 1.1 jonathan cmd == MII_MEDIACHG) {
343 1.1 jonathan /* XXX only for v0/v1 phys. */
344 1.19 tsutsui if (rsc->mii_revision < 2)
345 1.1 jonathan rgephy_load_dspcode(sc);
346 1.1 jonathan }
347 1.1 jonathan mii_phy_update(sc, cmd);
348 1.15 tsutsui return 0;
349 1.1 jonathan }
350 1.1 jonathan
351 1.1 jonathan static void
352 1.15 tsutsui rgephy_status(struct mii_softc *sc)
353 1.1 jonathan {
354 1.19 tsutsui struct rgephy_softc *rsc;
355 1.1 jonathan struct mii_data *mii = sc->mii_pdata;
356 1.19 tsutsui int gstat, bmsr, bmcr;
357 1.19 tsutsui uint16_t ssr;
358 1.1 jonathan
359 1.1 jonathan mii->mii_media_status = IFM_AVALID;
360 1.1 jonathan mii->mii_media_active = IFM_ETHER;
361 1.1 jonathan
362 1.19 tsutsui rsc = (struct rgephy_softc *)sc;
363 1.19 tsutsui if (rsc->mii_revision >= 2) {
364 1.19 tsutsui ssr = PHY_READ(sc, RGEPHY_MII_SSR);
365 1.19 tsutsui if (ssr & RGEPHY_SSR_LINK)
366 1.19 tsutsui mii->mii_media_status |= IFM_ACTIVE;
367 1.19 tsutsui } else {
368 1.19 tsutsui gstat = PHY_READ(sc, RTK_GMEDIASTAT);
369 1.19 tsutsui if ((gstat & RTK_GMEDIASTAT_LINK) != 0)
370 1.19 tsutsui mii->mii_media_status |= IFM_ACTIVE;
371 1.19 tsutsui }
372 1.1 jonathan
373 1.1 jonathan bmsr = PHY_READ(sc, RGEPHY_MII_BMSR);
374 1.19 tsutsui bmsr = PHY_READ(sc, RGEPHY_MII_BMSR);
375 1.1 jonathan bmcr = PHY_READ(sc, RGEPHY_MII_BMCR);
376 1.1 jonathan
377 1.15 tsutsui if ((bmcr & RGEPHY_BMCR_ISO) != 0) {
378 1.3 kanaoka mii->mii_media_active |= IFM_NONE;
379 1.3 kanaoka mii->mii_media_status = 0;
380 1.3 kanaoka return;
381 1.3 kanaoka }
382 1.3 kanaoka
383 1.15 tsutsui if ((bmcr & RGEPHY_BMCR_LOOP) != 0)
384 1.1 jonathan mii->mii_media_active |= IFM_LOOP;
385 1.1 jonathan
386 1.15 tsutsui if ((bmcr & RGEPHY_BMCR_AUTOEN) != 0) {
387 1.1 jonathan if ((bmsr & RGEPHY_BMSR_ACOMP) == 0) {
388 1.1 jonathan /* Erg, still trying, I guess... */
389 1.1 jonathan mii->mii_media_active |= IFM_NONE;
390 1.1 jonathan return;
391 1.1 jonathan }
392 1.1 jonathan }
393 1.1 jonathan
394 1.19 tsutsui if (rsc->mii_revision >= 2) {
395 1.19 tsutsui ssr = PHY_READ(sc, RGEPHY_MII_SSR);
396 1.19 tsutsui switch (ssr & RGEPHY_SSR_SPD_MASK) {
397 1.19 tsutsui case RGEPHY_SSR_S1000:
398 1.19 tsutsui mii->mii_media_active |= IFM_1000_T;
399 1.19 tsutsui break;
400 1.19 tsutsui case RGEPHY_SSR_S100:
401 1.19 tsutsui mii->mii_media_active |= IFM_100_TX;
402 1.19 tsutsui break;
403 1.19 tsutsui case RGEPHY_SSR_S10:
404 1.19 tsutsui mii->mii_media_active |= IFM_10_T;
405 1.19 tsutsui break;
406 1.19 tsutsui default:
407 1.19 tsutsui mii->mii_media_active |= IFM_NONE;
408 1.19 tsutsui break;
409 1.19 tsutsui }
410 1.19 tsutsui if (ssr & RGEPHY_SSR_FDX)
411 1.19 tsutsui mii->mii_media_active |= IFM_FDX;
412 1.19 tsutsui else
413 1.19 tsutsui mii->mii_media_active |= IFM_HDX;
414 1.19 tsutsui } else {
415 1.19 tsutsui gstat = PHY_READ(sc, RTK_GMEDIASTAT);
416 1.19 tsutsui if ((gstat & RTK_GMEDIASTAT_1000MBPS) != 0)
417 1.19 tsutsui mii->mii_media_active |= IFM_1000_T;
418 1.19 tsutsui else if ((gstat & RTK_GMEDIASTAT_100MBPS) != 0)
419 1.19 tsutsui mii->mii_media_active |= IFM_100_TX;
420 1.19 tsutsui else if ((gstat & RTK_GMEDIASTAT_10MBPS) != 0)
421 1.19 tsutsui mii->mii_media_active |= IFM_10_T;
422 1.19 tsutsui else
423 1.19 tsutsui mii->mii_media_active |= IFM_NONE;
424 1.19 tsutsui if ((gstat & RTK_GMEDIASTAT_FDX) != 0)
425 1.19 tsutsui mii->mii_media_active |= IFM_FDX;
426 1.19 tsutsui }
427 1.1 jonathan }
428 1.1 jonathan
429 1.1 jonathan
430 1.1 jonathan static int
431 1.15 tsutsui rgephy_mii_phy_auto(struct mii_softc *mii)
432 1.1 jonathan {
433 1.15 tsutsui
434 1.1 jonathan rgephy_loop(mii);
435 1.1 jonathan PHY_RESET(mii);
436 1.1 jonathan
437 1.1 jonathan PHY_WRITE(mii, RGEPHY_MII_ANAR,
438 1.1 jonathan BMSR_MEDIA_TO_ANAR(mii->mii_capabilities) | ANAR_CSMA);
439 1.1 jonathan DELAY(1000);
440 1.13 tsutsui PHY_WRITE(mii, RGEPHY_MII_1000CTL,
441 1.13 tsutsui RGEPHY_1000CTL_AHD | RGEPHY_1000CTL_AFD);
442 1.1 jonathan DELAY(1000);
443 1.1 jonathan PHY_WRITE(mii, RGEPHY_MII_BMCR,
444 1.1 jonathan RGEPHY_BMCR_AUTOEN | RGEPHY_BMCR_STARTNEG);
445 1.1 jonathan DELAY(100);
446 1.1 jonathan
447 1.15 tsutsui return EJUSTRETURN;
448 1.1 jonathan }
449 1.1 jonathan
450 1.1 jonathan static void
451 1.1 jonathan rgephy_loop(struct mii_softc *sc)
452 1.1 jonathan {
453 1.19 tsutsui struct rgephy_softc *rsc;
454 1.15 tsutsui uint32_t bmsr;
455 1.1 jonathan int i;
456 1.1 jonathan
457 1.19 tsutsui rsc = (struct rgephy_softc *)sc;
458 1.19 tsutsui if (rsc->mii_revision < 2) {
459 1.19 tsutsui PHY_WRITE(sc, RGEPHY_MII_BMCR, RGEPHY_BMCR_PDOWN);
460 1.19 tsutsui DELAY(1000);
461 1.19 tsutsui }
462 1.1 jonathan
463 1.1 jonathan for (i = 0; i < 15000; i++) {
464 1.1 jonathan bmsr = PHY_READ(sc, RGEPHY_MII_BMSR);
465 1.15 tsutsui if ((bmsr & RGEPHY_BMSR_LINK) == 0) {
466 1.1 jonathan #if 0
467 1.1 jonathan device_printf(sc->mii_dev, "looped %d\n", i);
468 1.1 jonathan #endif
469 1.1 jonathan break;
470 1.1 jonathan }
471 1.1 jonathan DELAY(10);
472 1.1 jonathan }
473 1.1 jonathan }
474 1.1 jonathan
475 1.1 jonathan #define PHY_SETBIT(x, y, z) \
476 1.1 jonathan PHY_WRITE(x, y, (PHY_READ(x, y) | (z)))
477 1.1 jonathan #define PHY_CLRBIT(x, y, z) \
478 1.1 jonathan PHY_WRITE(x, y, (PHY_READ(x, y) & ~(z)))
479 1.1 jonathan
480 1.1 jonathan /*
481 1.1 jonathan * Initialize RealTek PHY per the datasheet. The DSP in the PHYs of
482 1.1 jonathan * existing revisions of the 8169S/8110S chips need to be tuned in
483 1.13 tsutsui * order to reliably negotiate a 1000Mbps link. This is only needed
484 1.13 tsutsui * for rev 0 and rev 1 of the PHY. Later versions work without
485 1.13 tsutsui * any fixups.
486 1.1 jonathan */
487 1.1 jonathan static void
488 1.1 jonathan rgephy_load_dspcode(struct mii_softc *sc)
489 1.1 jonathan {
490 1.1 jonathan int val;
491 1.1 jonathan
492 1.1 jonathan #if 1
493 1.1 jonathan PHY_WRITE(sc, 31, 0x0001);
494 1.1 jonathan PHY_WRITE(sc, 21, 0x1000);
495 1.1 jonathan PHY_WRITE(sc, 24, 0x65C7);
496 1.1 jonathan PHY_CLRBIT(sc, 4, 0x0800);
497 1.1 jonathan val = PHY_READ(sc, 4) & 0xFFF;
498 1.1 jonathan PHY_WRITE(sc, 4, val);
499 1.1 jonathan PHY_WRITE(sc, 3, 0x00A1);
500 1.1 jonathan PHY_WRITE(sc, 2, 0x0008);
501 1.1 jonathan PHY_WRITE(sc, 1, 0x1020);
502 1.1 jonathan PHY_WRITE(sc, 0, 0x1000);
503 1.1 jonathan PHY_SETBIT(sc, 4, 0x0800);
504 1.1 jonathan PHY_CLRBIT(sc, 4, 0x0800);
505 1.1 jonathan val = (PHY_READ(sc, 4) & 0xFFF) | 0x7000;
506 1.1 jonathan PHY_WRITE(sc, 4, val);
507 1.1 jonathan PHY_WRITE(sc, 3, 0xFF41);
508 1.1 jonathan PHY_WRITE(sc, 2, 0xDE60);
509 1.1 jonathan PHY_WRITE(sc, 1, 0x0140);
510 1.1 jonathan PHY_WRITE(sc, 0, 0x0077);
511 1.1 jonathan val = (PHY_READ(sc, 4) & 0xFFF) | 0xA000;
512 1.1 jonathan PHY_WRITE(sc, 4, val);
513 1.1 jonathan PHY_WRITE(sc, 3, 0xDF01);
514 1.1 jonathan PHY_WRITE(sc, 2, 0xDF20);
515 1.1 jonathan PHY_WRITE(sc, 1, 0xFF95);
516 1.1 jonathan PHY_WRITE(sc, 0, 0xFA00);
517 1.1 jonathan val = (PHY_READ(sc, 4) & 0xFFF) | 0xB000;
518 1.1 jonathan PHY_WRITE(sc, 4, val);
519 1.1 jonathan PHY_WRITE(sc, 3, 0xFF41);
520 1.1 jonathan PHY_WRITE(sc, 2, 0xDE20);
521 1.1 jonathan PHY_WRITE(sc, 1, 0x0140);
522 1.1 jonathan PHY_WRITE(sc, 0, 0x00BB);
523 1.1 jonathan val = (PHY_READ(sc, 4) & 0xFFF) | 0xF000;
524 1.1 jonathan PHY_WRITE(sc, 4, val);
525 1.1 jonathan PHY_WRITE(sc, 3, 0xDF01);
526 1.1 jonathan PHY_WRITE(sc, 2, 0xDF20);
527 1.1 jonathan PHY_WRITE(sc, 1, 0xFF95);
528 1.1 jonathan PHY_WRITE(sc, 0, 0xBF00);
529 1.1 jonathan PHY_SETBIT(sc, 4, 0x0800);
530 1.1 jonathan PHY_CLRBIT(sc, 4, 0x0800);
531 1.1 jonathan PHY_WRITE(sc, 31, 0x0000);
532 1.1 jonathan #else
533 1.1 jonathan (void)val;
534 1.1 jonathan PHY_WRITE(sc, 0x1f, 0x0001);
535 1.1 jonathan PHY_WRITE(sc, 0x15, 0x1000);
536 1.1 jonathan PHY_WRITE(sc, 0x18, 0x65c7);
537 1.1 jonathan PHY_WRITE(sc, 0x04, 0x0000);
538 1.1 jonathan PHY_WRITE(sc, 0x03, 0x00a1);
539 1.1 jonathan PHY_WRITE(sc, 0x02, 0x0008);
540 1.1 jonathan PHY_WRITE(sc, 0x01, 0x1020);
541 1.1 jonathan PHY_WRITE(sc, 0x00, 0x1000);
542 1.1 jonathan PHY_WRITE(sc, 0x04, 0x0800);
543 1.1 jonathan PHY_WRITE(sc, 0x04, 0x0000);
544 1.1 jonathan PHY_WRITE(sc, 0x04, 0x7000);
545 1.1 jonathan PHY_WRITE(sc, 0x03, 0xff41);
546 1.1 jonathan PHY_WRITE(sc, 0x02, 0xde60);
547 1.1 jonathan PHY_WRITE(sc, 0x01, 0x0140);
548 1.1 jonathan PHY_WRITE(sc, 0x00, 0x0077);
549 1.1 jonathan PHY_WRITE(sc, 0x04, 0x7800);
550 1.1 jonathan PHY_WRITE(sc, 0x04, 0x7000);
551 1.1 jonathan PHY_WRITE(sc, 0x04, 0xa000);
552 1.1 jonathan PHY_WRITE(sc, 0x03, 0xdf01);
553 1.1 jonathan PHY_WRITE(sc, 0x02, 0xdf20);
554 1.1 jonathan PHY_WRITE(sc, 0x01, 0xff95);
555 1.1 jonathan PHY_WRITE(sc, 0x00, 0xfa00);
556 1.1 jonathan PHY_WRITE(sc, 0x04, 0xa800);
557 1.1 jonathan PHY_WRITE(sc, 0x04, 0xa000);
558 1.1 jonathan PHY_WRITE(sc, 0x04, 0xb000);
559 1.1 jonathan PHY_WRITE(sc, 0x0e, 0xff41);
560 1.1 jonathan PHY_WRITE(sc, 0x02, 0xde20);
561 1.1 jonathan PHY_WRITE(sc, 0x01, 0x0140);
562 1.1 jonathan PHY_WRITE(sc, 0x00, 0x00bb);
563 1.1 jonathan PHY_WRITE(sc, 0x04, 0xb800);
564 1.1 jonathan PHY_WRITE(sc, 0x04, 0xb000);
565 1.1 jonathan PHY_WRITE(sc, 0x04, 0xf000);
566 1.1 jonathan PHY_WRITE(sc, 0x03, 0xdf01);
567 1.1 jonathan PHY_WRITE(sc, 0x02, 0xdf20);
568 1.1 jonathan PHY_WRITE(sc, 0x01, 0xff95);
569 1.1 jonathan PHY_WRITE(sc, 0x00, 0xbf00);
570 1.1 jonathan PHY_WRITE(sc, 0x04, 0xf800);
571 1.1 jonathan PHY_WRITE(sc, 0x04, 0xf000);
572 1.1 jonathan PHY_WRITE(sc, 0x04, 0x0000);
573 1.1 jonathan PHY_WRITE(sc, 0x1f, 0x0000);
574 1.1 jonathan PHY_WRITE(sc, 0x0b, 0x0000);
575 1.1 jonathan
576 1.1 jonathan #endif
577 1.5 perry
578 1.1 jonathan DELAY(40);
579 1.1 jonathan }
580 1.1 jonathan
581 1.1 jonathan static void
582 1.1 jonathan rgephy_reset(struct mii_softc *sc)
583 1.1 jonathan {
584 1.19 tsutsui struct rgephy_softc *rsc;
585 1.15 tsutsui
586 1.1 jonathan mii_phy_reset(sc);
587 1.1 jonathan DELAY(1000);
588 1.1 jonathan
589 1.19 tsutsui rsc = (struct rgephy_softc *)sc;
590 1.19 tsutsui if (rsc->mii_revision < 2)
591 1.1 jonathan rgephy_load_dspcode(sc);
592 1.1 jonathan else {
593 1.1 jonathan PHY_WRITE(sc, 0x1F, 0x0001);
594 1.1 jonathan PHY_WRITE(sc, 0x09, 0x273a);
595 1.1 jonathan PHY_WRITE(sc, 0x0e, 0x7bfb);
596 1.1 jonathan PHY_WRITE(sc, 0x1b, 0x841e);
597 1.1 jonathan
598 1.1 jonathan PHY_WRITE(sc, 0x1F, 0x0002);
599 1.1 jonathan PHY_WRITE(sc, 0x01, 0x90D0);
600 1.1 jonathan PHY_WRITE(sc, 0x1F, 0x0000);
601 1.18 tsutsui PHY_WRITE(sc, 0x0e, 0x0000);
602 1.1 jonathan }
603 1.1 jonathan
604 1.1 jonathan /* Reset capabilities */
605 1.1 jonathan /* Step1: write our capability */
606 1.14 tsutsui /* 10/100 capability */
607 1.14 tsutsui PHY_WRITE(sc, RGEPHY_MII_ANAR,
608 1.14 tsutsui RGEPHY_ANAR_TX_FD | RGEPHY_ANAR_TX |
609 1.14 tsutsui RGEPHY_ANAR_10_FD | RGEPHY_ANAR_10 | ANAR_CSMA);
610 1.14 tsutsui /* 1000 capability */
611 1.14 tsutsui PHY_WRITE(sc, RGEPHY_MII_1000CTL,
612 1.14 tsutsui RGEPHY_1000CTL_AFD | RGEPHY_1000CTL_AHD);
613 1.1 jonathan
614 1.1 jonathan /* Step2: Restart NWay */
615 1.14 tsutsui /* NWay enable and Restart NWay */
616 1.14 tsutsui PHY_WRITE(sc, RGEPHY_MII_BMCR,
617 1.14 tsutsui RGEPHY_BMCR_RESET | RGEPHY_BMCR_AUTOEN | RGEPHY_BMCR_STARTNEG);
618 1.1 jonathan }
619