rgephy.c revision 1.43 1 1.43 jmcneill /* $NetBSD: rgephy.c,v 1.43 2018/06/19 10:36:41 jmcneill Exp $ */
2 1.1 jonathan
3 1.1 jonathan /*
4 1.1 jonathan * Copyright (c) 2003
5 1.1 jonathan * Bill Paul <wpaul (at) windriver.com>. All rights reserved.
6 1.1 jonathan *
7 1.1 jonathan * Redistribution and use in source and binary forms, with or without
8 1.1 jonathan * modification, are permitted provided that the following conditions
9 1.1 jonathan * are met:
10 1.1 jonathan * 1. Redistributions of source code must retain the above copyright
11 1.1 jonathan * notice, this list of conditions and the following disclaimer.
12 1.1 jonathan * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jonathan * notice, this list of conditions and the following disclaimer in the
14 1.1 jonathan * documentation and/or other materials provided with the distribution.
15 1.1 jonathan * 3. All advertising materials mentioning features or use of this software
16 1.1 jonathan * must display the following acknowledgement:
17 1.1 jonathan * This product includes software developed by Bill Paul.
18 1.1 jonathan * 4. Neither the name of the author nor the names of any co-contributors
19 1.1 jonathan * may be used to endorse or promote products derived from this software
20 1.1 jonathan * without specific prior written permission.
21 1.1 jonathan *
22 1.1 jonathan * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
23 1.1 jonathan * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
24 1.1 jonathan * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
25 1.1 jonathan * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
26 1.1 jonathan * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
27 1.1 jonathan * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
28 1.1 jonathan * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
29 1.1 jonathan * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
30 1.1 jonathan * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
31 1.1 jonathan * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
32 1.1 jonathan * THE POSSIBILITY OF SUCH DAMAGE.
33 1.1 jonathan */
34 1.1 jonathan
35 1.1 jonathan #include <sys/cdefs.h>
36 1.43 jmcneill __KERNEL_RCSID(0, "$NetBSD: rgephy.c,v 1.43 2018/06/19 10:36:41 jmcneill Exp $");
37 1.1 jonathan
38 1.1 jonathan
39 1.1 jonathan /*
40 1.1 jonathan * Driver for the RealTek 8169S/8110S internal 10/100/1000 PHY.
41 1.1 jonathan */
42 1.1 jonathan
43 1.1 jonathan #include <sys/param.h>
44 1.1 jonathan #include <sys/systm.h>
45 1.1 jonathan #include <sys/kernel.h>
46 1.10 tsutsui #include <sys/device.h>
47 1.1 jonathan #include <sys/socket.h>
48 1.1 jonathan
49 1.1 jonathan
50 1.1 jonathan #include <net/if.h>
51 1.1 jonathan #include <net/if_media.h>
52 1.1 jonathan
53 1.1 jonathan #include <dev/mii/mii.h>
54 1.1 jonathan #include <dev/mii/miivar.h>
55 1.1 jonathan #include <dev/mii/miidevs.h>
56 1.1 jonathan
57 1.1 jonathan #include <dev/mii/rgephyreg.h>
58 1.1 jonathan
59 1.1 jonathan #include <dev/ic/rtl81x9reg.h>
60 1.1 jonathan
61 1.21 xtraeme static int rgephy_match(device_t, cfdata_t, void *);
62 1.21 xtraeme static void rgephy_attach(device_t, device_t, void *);
63 1.1 jonathan
64 1.19 tsutsui struct rgephy_softc {
65 1.19 tsutsui struct mii_softc mii_sc;
66 1.42 jmcneill bool mii_no_rx_delay;
67 1.19 tsutsui };
68 1.19 tsutsui
69 1.21 xtraeme CFATTACH_DECL_NEW(rgephy, sizeof(struct rgephy_softc),
70 1.1 jonathan rgephy_match, rgephy_attach, mii_phy_detach, mii_phy_activate);
71 1.1 jonathan
72 1.1 jonathan
73 1.1 jonathan static int rgephy_service(struct mii_softc *, struct mii_data *, int);
74 1.1 jonathan static void rgephy_status(struct mii_softc *);
75 1.1 jonathan static int rgephy_mii_phy_auto(struct mii_softc *);
76 1.1 jonathan static void rgephy_reset(struct mii_softc *);
77 1.1 jonathan static void rgephy_loop(struct mii_softc *);
78 1.1 jonathan static void rgephy_load_dspcode(struct mii_softc *);
79 1.15 tsutsui
80 1.1 jonathan static const struct mii_phy_funcs rgephy_funcs = {
81 1.1 jonathan rgephy_service, rgephy_status, rgephy_reset,
82 1.1 jonathan };
83 1.1 jonathan
84 1.1 jonathan static const struct mii_phydesc rgephys[] = {
85 1.1 jonathan { MII_OUI_xxREALTEK, MII_MODEL_xxREALTEK_RTL8169S,
86 1.1 jonathan MII_STR_xxREALTEK_RTL8169S },
87 1.1 jonathan
88 1.1 jonathan { MII_OUI_REALTEK, MII_MODEL_REALTEK_RTL8169S,
89 1.1 jonathan MII_STR_REALTEK_RTL8169S },
90 1.1 jonathan
91 1.36 nonaka { MII_OUI_REALTEK, MII_MODEL_REALTEK_RTL8251,
92 1.36 nonaka MII_STR_REALTEK_RTL8251 },
93 1.36 nonaka
94 1.6 wiz { 0, 0,
95 1.6 wiz NULL }
96 1.1 jonathan };
97 1.1 jonathan
98 1.1 jonathan static int
99 1.21 xtraeme rgephy_match(device_t parent, cfdata_t match, void *aux)
100 1.1 jonathan {
101 1.1 jonathan struct mii_attach_args *ma = aux;
102 1.1 jonathan
103 1.1 jonathan if (mii_phy_match(ma, rgephys) != NULL)
104 1.15 tsutsui return 10;
105 1.1 jonathan
106 1.15 tsutsui return 0;
107 1.1 jonathan }
108 1.1 jonathan
109 1.1 jonathan static void
110 1.21 xtraeme rgephy_attach(device_t parent, device_t self, void *aux)
111 1.1 jonathan {
112 1.19 tsutsui struct rgephy_softc *rsc = device_private(self);
113 1.42 jmcneill prop_dictionary_t prop = device_properties(self);
114 1.19 tsutsui struct mii_softc *sc = &rsc->mii_sc;
115 1.1 jonathan struct mii_attach_args *ma = aux;
116 1.1 jonathan struct mii_data *mii = ma->mii_data;
117 1.1 jonathan const struct mii_phydesc *mpd;
118 1.1 jonathan int rev;
119 1.1 jonathan const char *sep = "";
120 1.1 jonathan
121 1.19 tsutsui ma = aux;
122 1.19 tsutsui mii = ma->mii_data;
123 1.19 tsutsui
124 1.1 jonathan rev = MII_REV(ma->mii_id2);
125 1.1 jonathan mpd = mii_phy_match(ma, rgephys);
126 1.1 jonathan aprint_naive(": Media interface\n");
127 1.1 jonathan aprint_normal(": %s, rev. %d\n", mpd->mpd_name, rev);
128 1.1 jonathan
129 1.21 xtraeme sc->mii_dev = self;
130 1.1 jonathan sc->mii_inst = mii->mii_instance;
131 1.1 jonathan sc->mii_phy = ma->mii_phyno;
132 1.34 jakllsch sc->mii_mpd_oui = MII_OUI(ma->mii_id1, ma->mii_id2);
133 1.34 jakllsch sc->mii_mpd_model = MII_MODEL(ma->mii_id2);
134 1.34 jakllsch sc->mii_mpd_rev = MII_REV(ma->mii_id2);
135 1.1 jonathan sc->mii_pdata = mii;
136 1.1 jonathan sc->mii_flags = mii->mii_flags;
137 1.24 cegger sc->mii_anegticks = MII_ANEGTICKS_GIGE;
138 1.1 jonathan
139 1.1 jonathan sc->mii_funcs = &rgephy_funcs;
140 1.1 jonathan
141 1.42 jmcneill prop_dictionary_get_bool(prop, "no-rx-delay", &rsc->mii_no_rx_delay);
142 1.42 jmcneill
143 1.1 jonathan #define ADD(m, c) ifmedia_add(&mii->mii_media, (m), (c), NULL)
144 1.1 jonathan #define PRINT(n) aprint_normal("%s%s", sep, (n)); sep = ", "
145 1.1 jonathan
146 1.1 jonathan #ifdef __FreeBSD__
147 1.1 jonathan ADD(IFM_MAKEWORD(IFM_ETHER, IFM_100_TX, IFM_LOOP, sc->mii_inst),
148 1.1 jonathan BMCR_LOOP|BMCR_S100);
149 1.1 jonathan #endif
150 1.1 jonathan
151 1.1 jonathan sc->mii_capabilities = PHY_READ(sc, MII_BMSR) & ma->mii_capmask;
152 1.1 jonathan sc->mii_capabilities &= ~BMSR_ANEG;
153 1.1 jonathan
154 1.1 jonathan /*
155 1.1 jonathan * FreeBSD does not check EXSTAT, but instead adds gigabit
156 1.5 perry * media explicitly. Why?
157 1.1 jonathan */
158 1.21 xtraeme aprint_normal_dev(self, "");
159 1.1 jonathan if (sc->mii_capabilities & BMSR_EXTSTAT) {
160 1.1 jonathan sc->mii_extcapabilities = PHY_READ(sc, MII_EXTSR);
161 1.1 jonathan }
162 1.1 jonathan mii_phy_add_media(sc);
163 1.16 tsutsui
164 1.1 jonathan /* rtl8169S does not report auto-sense; add manually. */
165 1.1 jonathan ADD(IFM_MAKEWORD(IFM_ETHER, IFM_AUTO, 0, sc->mii_inst), MII_NMEDIA);
166 1.1 jonathan sep =", ";
167 1.1 jonathan PRINT("auto");
168 1.1 jonathan
169 1.1 jonathan #undef ADD
170 1.1 jonathan #undef PRINT
171 1.1 jonathan
172 1.25 cegger rgephy_reset(sc);
173 1.1 jonathan aprint_normal("\n");
174 1.1 jonathan }
175 1.1 jonathan
176 1.1 jonathan static int
177 1.15 tsutsui rgephy_service(struct mii_softc *sc, struct mii_data *mii, int cmd)
178 1.1 jonathan {
179 1.1 jonathan struct ifmedia_entry *ife = mii->mii_media.ifm_cur;
180 1.13 tsutsui int reg, speed, gig, anar;
181 1.1 jonathan
182 1.1 jonathan switch (cmd) {
183 1.1 jonathan case MII_POLLSTAT:
184 1.1 jonathan /*
185 1.1 jonathan * If we're not polling our PHY instance, just return.
186 1.1 jonathan */
187 1.1 jonathan if (IFM_INST(ife->ifm_media) != sc->mii_inst)
188 1.15 tsutsui return 0;
189 1.1 jonathan break;
190 1.1 jonathan
191 1.1 jonathan case MII_MEDIACHG:
192 1.1 jonathan /*
193 1.1 jonathan * If the media indicates a different PHY instance,
194 1.1 jonathan * isolate ourselves.
195 1.1 jonathan */
196 1.1 jonathan if (IFM_INST(ife->ifm_media) != sc->mii_inst) {
197 1.1 jonathan reg = PHY_READ(sc, MII_BMCR);
198 1.1 jonathan PHY_WRITE(sc, MII_BMCR, reg | BMCR_ISO);
199 1.15 tsutsui return 0;
200 1.1 jonathan }
201 1.1 jonathan
202 1.1 jonathan /*
203 1.1 jonathan * If the interface is not up, don't do anything.
204 1.1 jonathan */
205 1.1 jonathan if ((mii->mii_ifp->if_flags & IFF_UP) == 0)
206 1.1 jonathan break;
207 1.1 jonathan
208 1.25 cegger rgephy_reset(sc); /* XXX hardware bug work-around */
209 1.1 jonathan
210 1.29 jakllsch anar = PHY_READ(sc, MII_ANAR);
211 1.29 jakllsch anar &= ~(ANAR_TX_FD | ANAR_TX | ANAR_10_FD | ANAR_10);
212 1.13 tsutsui
213 1.1 jonathan switch (IFM_SUBTYPE(ife->ifm_media)) {
214 1.1 jonathan case IFM_AUTO:
215 1.1 jonathan #ifdef foo
216 1.1 jonathan /*
217 1.1 jonathan * If we're already in auto mode, just return.
218 1.1 jonathan */
219 1.29 jakllsch if (PHY_READ(sc, MII_BMCR) & BMCR_AUTOEN)
220 1.15 tsutsui return 0;
221 1.1 jonathan #endif
222 1.15 tsutsui (void)rgephy_mii_phy_auto(sc);
223 1.1 jonathan break;
224 1.1 jonathan case IFM_1000_T:
225 1.29 jakllsch speed = BMCR_S1000;
226 1.1 jonathan goto setit;
227 1.1 jonathan case IFM_100_TX:
228 1.29 jakllsch speed = BMCR_S100;
229 1.29 jakllsch anar |= ANAR_TX_FD | ANAR_TX;
230 1.1 jonathan goto setit;
231 1.1 jonathan case IFM_10_T:
232 1.29 jakllsch speed = BMCR_S10;
233 1.29 jakllsch anar |= ANAR_10_FD | ANAR_10;
234 1.15 tsutsui setit:
235 1.1 jonathan rgephy_loop(sc);
236 1.1 jonathan if ((ife->ifm_media & IFM_GMASK) == IFM_FDX) {
237 1.29 jakllsch speed |= BMCR_FDX;
238 1.29 jakllsch gig = GTCR_ADV_1000TFDX;
239 1.29 jakllsch anar &= ~(ANAR_TX | ANAR_10);
240 1.1 jonathan } else {
241 1.29 jakllsch gig = GTCR_ADV_1000THDX;
242 1.29 jakllsch anar &= ~(ANAR_TX_FD | ANAR_10_FD);
243 1.1 jonathan }
244 1.1 jonathan
245 1.13 tsutsui if (IFM_SUBTYPE(ife->ifm_media) != IFM_1000_T) {
246 1.29 jakllsch PHY_WRITE(sc, MII_100T2CR, 0);
247 1.29 jakllsch PHY_WRITE(sc, MII_ANAR, anar);
248 1.29 jakllsch PHY_WRITE(sc, MII_BMCR, speed |
249 1.29 jakllsch BMCR_AUTOEN | BMCR_STARTNEG);
250 1.1 jonathan break;
251 1.13 tsutsui }
252 1.1 jonathan
253 1.1 jonathan /*
254 1.16 tsutsui * When setting the link manually, one side must
255 1.1 jonathan * be the master and the other the slave. However
256 1.1 jonathan * ifmedia doesn't give us a good way to specify
257 1.1 jonathan * this, so we fake it by using one of the LINK
258 1.1 jonathan * flags. If LINK0 is set, we program the PHY to
259 1.1 jonathan * be a master, otherwise it's a slave.
260 1.1 jonathan */
261 1.1 jonathan if ((mii->mii_ifp->if_flags & IFF_LINK0)) {
262 1.29 jakllsch PHY_WRITE(sc, MII_100T2CR,
263 1.29 jakllsch gig|GTCR_MAN_MS|GTCR_ADV_MS);
264 1.1 jonathan } else {
265 1.29 jakllsch PHY_WRITE(sc, MII_100T2CR, gig|GTCR_MAN_MS);
266 1.1 jonathan }
267 1.29 jakllsch PHY_WRITE(sc, MII_BMCR, speed |
268 1.29 jakllsch BMCR_AUTOEN | BMCR_STARTNEG);
269 1.1 jonathan break;
270 1.1 jonathan case IFM_NONE:
271 1.1 jonathan PHY_WRITE(sc, MII_BMCR, BMCR_ISO|BMCR_PDOWN);
272 1.1 jonathan break;
273 1.1 jonathan case IFM_100_T4:
274 1.1 jonathan default:
275 1.15 tsutsui return EINVAL;
276 1.1 jonathan }
277 1.1 jonathan break;
278 1.1 jonathan
279 1.1 jonathan case MII_TICK:
280 1.1 jonathan /*
281 1.1 jonathan * If we're not currently selected, just return.
282 1.1 jonathan */
283 1.1 jonathan if (IFM_INST(ife->ifm_media) != sc->mii_inst)
284 1.15 tsutsui return 0;
285 1.1 jonathan
286 1.1 jonathan /*
287 1.1 jonathan * Is the interface even up?
288 1.1 jonathan */
289 1.1 jonathan if ((mii->mii_ifp->if_flags & IFF_UP) == 0)
290 1.15 tsutsui return 0;
291 1.1 jonathan
292 1.1 jonathan /*
293 1.1 jonathan * Only used for autonegotiation.
294 1.1 jonathan */
295 1.31 msaitoh if ((IFM_SUBTYPE(ife->ifm_media) != IFM_AUTO) &&
296 1.32 msaitoh (IFM_SUBTYPE(ife->ifm_media) != IFM_1000_T)) {
297 1.32 msaitoh /*
298 1.32 msaitoh * Reset autonegotiation timer to 0 to make sure
299 1.32 msaitoh * the future autonegotiation start with 0.
300 1.32 msaitoh */
301 1.32 msaitoh sc->mii_ticks = 0;
302 1.1 jonathan break;
303 1.32 msaitoh }
304 1.1 jonathan
305 1.1 jonathan /*
306 1.1 jonathan * Check to see if we have link. If we do, we don't
307 1.1 jonathan * need to restart the autonegotiation process. Read
308 1.1 jonathan * the BMSR twice in case it's latched.
309 1.1 jonathan */
310 1.43 jmcneill if (sc->mii_mpd_rev >= RGEPHY_8211F) {
311 1.38 jmcneill /* RTL8211F */
312 1.38 jmcneill reg = PHY_READ(sc, RGEPHY_MII_PHYSR);
313 1.38 jmcneill if (reg & RGEPHY_PHYSR_LINK) {
314 1.38 jmcneill sc->mii_ticks = 0;
315 1.38 jmcneill break;
316 1.38 jmcneill }
317 1.43 jmcneill } else if (sc->mii_mpd_rev >= RGEPHY_8211B) {
318 1.19 tsutsui /* RTL8211B(L) */
319 1.19 tsutsui reg = PHY_READ(sc, RGEPHY_MII_SSR);
320 1.19 tsutsui if (reg & RGEPHY_SSR_LINK) {
321 1.19 tsutsui sc->mii_ticks = 0;
322 1.19 tsutsui break;
323 1.19 tsutsui }
324 1.19 tsutsui } else {
325 1.19 tsutsui reg = PHY_READ(sc, RTK_GMEDIASTAT);
326 1.19 tsutsui if ((reg & RTK_GMEDIASTAT_LINK) != 0) {
327 1.19 tsutsui sc->mii_ticks = 0;
328 1.19 tsutsui break;
329 1.19 tsutsui }
330 1.19 tsutsui }
331 1.1 jonathan
332 1.25 cegger /* Announce link loss right after it happens. */
333 1.25 cegger if (sc->mii_ticks++ == 0)
334 1.1 jonathan break;
335 1.5 perry
336 1.25 cegger /* Only retry autonegotiation every mii_anegticks seconds. */
337 1.25 cegger if (sc->mii_ticks <= sc->mii_anegticks)
338 1.25 cegger return 0;
339 1.25 cegger
340 1.1 jonathan rgephy_mii_phy_auto(sc);
341 1.25 cegger break;
342 1.1 jonathan }
343 1.1 jonathan
344 1.1 jonathan /* Update the media status. */
345 1.1 jonathan rgephy_status(sc);
346 1.1 jonathan
347 1.1 jonathan /*
348 1.1 jonathan * Callback if something changed. Note that we need to poke
349 1.1 jonathan * the DSP on the RealTek PHYs if the media changes.
350 1.1 jonathan *
351 1.1 jonathan */
352 1.5 perry if (sc->mii_media_active != mii->mii_media_active ||
353 1.1 jonathan sc->mii_media_status != mii->mii_media_status ||
354 1.1 jonathan cmd == MII_MEDIACHG) {
355 1.1 jonathan rgephy_load_dspcode(sc);
356 1.1 jonathan }
357 1.1 jonathan mii_phy_update(sc, cmd);
358 1.15 tsutsui return 0;
359 1.1 jonathan }
360 1.1 jonathan
361 1.1 jonathan static void
362 1.15 tsutsui rgephy_status(struct mii_softc *sc)
363 1.1 jonathan {
364 1.1 jonathan struct mii_data *mii = sc->mii_pdata;
365 1.38 jmcneill int gstat, bmsr, bmcr, physr;
366 1.19 tsutsui uint16_t ssr;
367 1.1 jonathan
368 1.1 jonathan mii->mii_media_status = IFM_AVALID;
369 1.1 jonathan mii->mii_media_active = IFM_ETHER;
370 1.1 jonathan
371 1.43 jmcneill if (sc->mii_mpd_rev >= RGEPHY_8211F) {
372 1.38 jmcneill physr = PHY_READ(sc, RGEPHY_MII_PHYSR);
373 1.38 jmcneill if (physr & RGEPHY_PHYSR_LINK)
374 1.38 jmcneill mii->mii_media_status |= IFM_ACTIVE;
375 1.43 jmcneill } else if (sc->mii_mpd_rev >= RGEPHY_8211B) {
376 1.19 tsutsui ssr = PHY_READ(sc, RGEPHY_MII_SSR);
377 1.19 tsutsui if (ssr & RGEPHY_SSR_LINK)
378 1.19 tsutsui mii->mii_media_status |= IFM_ACTIVE;
379 1.19 tsutsui } else {
380 1.19 tsutsui gstat = PHY_READ(sc, RTK_GMEDIASTAT);
381 1.19 tsutsui if ((gstat & RTK_GMEDIASTAT_LINK) != 0)
382 1.19 tsutsui mii->mii_media_status |= IFM_ACTIVE;
383 1.19 tsutsui }
384 1.1 jonathan
385 1.29 jakllsch bmsr = PHY_READ(sc, MII_BMSR);
386 1.29 jakllsch bmcr = PHY_READ(sc, MII_BMCR);
387 1.1 jonathan
388 1.29 jakllsch if ((bmcr & BMCR_ISO) != 0) {
389 1.3 kanaoka mii->mii_media_active |= IFM_NONE;
390 1.3 kanaoka mii->mii_media_status = 0;
391 1.3 kanaoka return;
392 1.3 kanaoka }
393 1.3 kanaoka
394 1.29 jakllsch if ((bmcr & BMCR_LOOP) != 0)
395 1.1 jonathan mii->mii_media_active |= IFM_LOOP;
396 1.1 jonathan
397 1.29 jakllsch if ((bmcr & BMCR_AUTOEN) != 0) {
398 1.29 jakllsch if ((bmsr & BMSR_ACOMP) == 0) {
399 1.1 jonathan /* Erg, still trying, I guess... */
400 1.1 jonathan mii->mii_media_active |= IFM_NONE;
401 1.1 jonathan return;
402 1.1 jonathan }
403 1.1 jonathan }
404 1.1 jonathan
405 1.43 jmcneill if (sc->mii_mpd_rev >= RGEPHY_8211F) {
406 1.38 jmcneill physr = PHY_READ(sc, RGEPHY_MII_PHYSR);
407 1.38 jmcneill switch (__SHIFTOUT(physr, RGEPHY_PHYSR_SPEED)) {
408 1.38 jmcneill case RGEPHY_PHYSR_SPEED_1000:
409 1.38 jmcneill mii->mii_media_active |= IFM_1000_T;
410 1.38 jmcneill break;
411 1.38 jmcneill case RGEPHY_PHYSR_SPEED_100:
412 1.38 jmcneill mii->mii_media_active |= IFM_100_TX;
413 1.38 jmcneill break;
414 1.38 jmcneill case RGEPHY_PHYSR_SPEED_10:
415 1.38 jmcneill mii->mii_media_active |= IFM_10_T;
416 1.38 jmcneill break;
417 1.38 jmcneill default:
418 1.38 jmcneill mii->mii_media_active |= IFM_NONE;
419 1.38 jmcneill break;
420 1.38 jmcneill }
421 1.38 jmcneill if (physr & RGEPHY_PHYSR_DUPLEX)
422 1.38 jmcneill mii->mii_media_active |= mii_phy_flowstatus(sc) |
423 1.38 jmcneill IFM_FDX;
424 1.38 jmcneill else
425 1.38 jmcneill mii->mii_media_active |= IFM_HDX;
426 1.43 jmcneill } else if (sc->mii_mpd_rev >= RGEPHY_8211B) {
427 1.19 tsutsui ssr = PHY_READ(sc, RGEPHY_MII_SSR);
428 1.19 tsutsui switch (ssr & RGEPHY_SSR_SPD_MASK) {
429 1.19 tsutsui case RGEPHY_SSR_S1000:
430 1.19 tsutsui mii->mii_media_active |= IFM_1000_T;
431 1.19 tsutsui break;
432 1.19 tsutsui case RGEPHY_SSR_S100:
433 1.19 tsutsui mii->mii_media_active |= IFM_100_TX;
434 1.19 tsutsui break;
435 1.19 tsutsui case RGEPHY_SSR_S10:
436 1.19 tsutsui mii->mii_media_active |= IFM_10_T;
437 1.19 tsutsui break;
438 1.19 tsutsui default:
439 1.19 tsutsui mii->mii_media_active |= IFM_NONE;
440 1.19 tsutsui break;
441 1.19 tsutsui }
442 1.19 tsutsui if (ssr & RGEPHY_SSR_FDX)
443 1.24 cegger mii->mii_media_active |= mii_phy_flowstatus(sc) |
444 1.24 cegger IFM_FDX;
445 1.19 tsutsui else
446 1.19 tsutsui mii->mii_media_active |= IFM_HDX;
447 1.19 tsutsui } else {
448 1.19 tsutsui gstat = PHY_READ(sc, RTK_GMEDIASTAT);
449 1.19 tsutsui if ((gstat & RTK_GMEDIASTAT_1000MBPS) != 0)
450 1.19 tsutsui mii->mii_media_active |= IFM_1000_T;
451 1.19 tsutsui else if ((gstat & RTK_GMEDIASTAT_100MBPS) != 0)
452 1.19 tsutsui mii->mii_media_active |= IFM_100_TX;
453 1.19 tsutsui else if ((gstat & RTK_GMEDIASTAT_10MBPS) != 0)
454 1.19 tsutsui mii->mii_media_active |= IFM_10_T;
455 1.19 tsutsui else
456 1.19 tsutsui mii->mii_media_active |= IFM_NONE;
457 1.19 tsutsui if ((gstat & RTK_GMEDIASTAT_FDX) != 0)
458 1.24 cegger mii->mii_media_active |= mii_phy_flowstatus(sc) |
459 1.24 cegger IFM_FDX;
460 1.24 cegger else
461 1.24 cegger mii->mii_media_active |= IFM_HDX;
462 1.19 tsutsui }
463 1.1 jonathan }
464 1.1 jonathan
465 1.1 jonathan
466 1.1 jonathan static int
467 1.15 tsutsui rgephy_mii_phy_auto(struct mii_softc *mii)
468 1.1 jonathan {
469 1.24 cegger int anar;
470 1.15 tsutsui
471 1.30 msaitoh mii->mii_ticks = 0;
472 1.1 jonathan rgephy_loop(mii);
473 1.25 cegger rgephy_reset(mii);
474 1.1 jonathan
475 1.24 cegger anar = BMSR_MEDIA_TO_ANAR(mii->mii_capabilities) | ANAR_CSMA;
476 1.24 cegger if (mii->mii_flags & MIIF_DOPAUSE)
477 1.33 msaitoh anar |= ANAR_FC | ANAR_PAUSE_ASYM;
478 1.24 cegger
479 1.29 jakllsch PHY_WRITE(mii, MII_ANAR, anar);
480 1.1 jonathan DELAY(1000);
481 1.29 jakllsch PHY_WRITE(mii, MII_100T2CR, GTCR_ADV_1000THDX | GTCR_ADV_1000TFDX);
482 1.1 jonathan DELAY(1000);
483 1.29 jakllsch PHY_WRITE(mii, MII_BMCR, BMCR_AUTOEN | BMCR_STARTNEG);
484 1.1 jonathan DELAY(100);
485 1.1 jonathan
486 1.15 tsutsui return EJUSTRETURN;
487 1.1 jonathan }
488 1.1 jonathan
489 1.1 jonathan static void
490 1.1 jonathan rgephy_loop(struct mii_softc *sc)
491 1.1 jonathan {
492 1.15 tsutsui uint32_t bmsr;
493 1.1 jonathan int i;
494 1.1 jonathan
495 1.37 nonaka if (sc->mii_mpd_model != MII_MODEL_REALTEK_RTL8251 &&
496 1.43 jmcneill sc->mii_mpd_rev < RGEPHY_8211B) {
497 1.29 jakllsch PHY_WRITE(sc, MII_BMCR, BMCR_PDOWN);
498 1.19 tsutsui DELAY(1000);
499 1.19 tsutsui }
500 1.1 jonathan
501 1.1 jonathan for (i = 0; i < 15000; i++) {
502 1.29 jakllsch bmsr = PHY_READ(sc, MII_BMSR);
503 1.29 jakllsch if ((bmsr & BMSR_LINK) == 0) {
504 1.1 jonathan #if 0
505 1.1 jonathan device_printf(sc->mii_dev, "looped %d\n", i);
506 1.1 jonathan #endif
507 1.1 jonathan break;
508 1.1 jonathan }
509 1.1 jonathan DELAY(10);
510 1.1 jonathan }
511 1.1 jonathan }
512 1.1 jonathan
513 1.1 jonathan #define PHY_SETBIT(x, y, z) \
514 1.1 jonathan PHY_WRITE(x, y, (PHY_READ(x, y) | (z)))
515 1.1 jonathan #define PHY_CLRBIT(x, y, z) \
516 1.1 jonathan PHY_WRITE(x, y, (PHY_READ(x, y) & ~(z)))
517 1.1 jonathan
518 1.1 jonathan /*
519 1.1 jonathan * Initialize RealTek PHY per the datasheet. The DSP in the PHYs of
520 1.1 jonathan * existing revisions of the 8169S/8110S chips need to be tuned in
521 1.13 tsutsui * order to reliably negotiate a 1000Mbps link. This is only needed
522 1.13 tsutsui * for rev 0 and rev 1 of the PHY. Later versions work without
523 1.13 tsutsui * any fixups.
524 1.1 jonathan */
525 1.1 jonathan static void
526 1.1 jonathan rgephy_load_dspcode(struct mii_softc *sc)
527 1.1 jonathan {
528 1.1 jonathan int val;
529 1.1 jonathan
530 1.36 nonaka if (sc->mii_mpd_model == MII_MODEL_REALTEK_RTL8251 ||
531 1.43 jmcneill sc->mii_mpd_rev >= RGEPHY_8211B)
532 1.23 cegger return;
533 1.23 cegger
534 1.1 jonathan #if 1
535 1.1 jonathan PHY_WRITE(sc, 31, 0x0001);
536 1.1 jonathan PHY_WRITE(sc, 21, 0x1000);
537 1.1 jonathan PHY_WRITE(sc, 24, 0x65C7);
538 1.1 jonathan PHY_CLRBIT(sc, 4, 0x0800);
539 1.1 jonathan val = PHY_READ(sc, 4) & 0xFFF;
540 1.1 jonathan PHY_WRITE(sc, 4, val);
541 1.1 jonathan PHY_WRITE(sc, 3, 0x00A1);
542 1.1 jonathan PHY_WRITE(sc, 2, 0x0008);
543 1.1 jonathan PHY_WRITE(sc, 1, 0x1020);
544 1.1 jonathan PHY_WRITE(sc, 0, 0x1000);
545 1.1 jonathan PHY_SETBIT(sc, 4, 0x0800);
546 1.1 jonathan PHY_CLRBIT(sc, 4, 0x0800);
547 1.1 jonathan val = (PHY_READ(sc, 4) & 0xFFF) | 0x7000;
548 1.1 jonathan PHY_WRITE(sc, 4, val);
549 1.1 jonathan PHY_WRITE(sc, 3, 0xFF41);
550 1.1 jonathan PHY_WRITE(sc, 2, 0xDE60);
551 1.1 jonathan PHY_WRITE(sc, 1, 0x0140);
552 1.1 jonathan PHY_WRITE(sc, 0, 0x0077);
553 1.1 jonathan val = (PHY_READ(sc, 4) & 0xFFF) | 0xA000;
554 1.1 jonathan PHY_WRITE(sc, 4, val);
555 1.1 jonathan PHY_WRITE(sc, 3, 0xDF01);
556 1.1 jonathan PHY_WRITE(sc, 2, 0xDF20);
557 1.1 jonathan PHY_WRITE(sc, 1, 0xFF95);
558 1.1 jonathan PHY_WRITE(sc, 0, 0xFA00);
559 1.1 jonathan val = (PHY_READ(sc, 4) & 0xFFF) | 0xB000;
560 1.1 jonathan PHY_WRITE(sc, 4, val);
561 1.1 jonathan PHY_WRITE(sc, 3, 0xFF41);
562 1.1 jonathan PHY_WRITE(sc, 2, 0xDE20);
563 1.1 jonathan PHY_WRITE(sc, 1, 0x0140);
564 1.1 jonathan PHY_WRITE(sc, 0, 0x00BB);
565 1.1 jonathan val = (PHY_READ(sc, 4) & 0xFFF) | 0xF000;
566 1.1 jonathan PHY_WRITE(sc, 4, val);
567 1.1 jonathan PHY_WRITE(sc, 3, 0xDF01);
568 1.1 jonathan PHY_WRITE(sc, 2, 0xDF20);
569 1.1 jonathan PHY_WRITE(sc, 1, 0xFF95);
570 1.1 jonathan PHY_WRITE(sc, 0, 0xBF00);
571 1.1 jonathan PHY_SETBIT(sc, 4, 0x0800);
572 1.1 jonathan PHY_CLRBIT(sc, 4, 0x0800);
573 1.1 jonathan PHY_WRITE(sc, 31, 0x0000);
574 1.1 jonathan #else
575 1.1 jonathan (void)val;
576 1.1 jonathan PHY_WRITE(sc, 0x1f, 0x0001);
577 1.1 jonathan PHY_WRITE(sc, 0x15, 0x1000);
578 1.1 jonathan PHY_WRITE(sc, 0x18, 0x65c7);
579 1.1 jonathan PHY_WRITE(sc, 0x04, 0x0000);
580 1.1 jonathan PHY_WRITE(sc, 0x03, 0x00a1);
581 1.1 jonathan PHY_WRITE(sc, 0x02, 0x0008);
582 1.1 jonathan PHY_WRITE(sc, 0x01, 0x1020);
583 1.1 jonathan PHY_WRITE(sc, 0x00, 0x1000);
584 1.1 jonathan PHY_WRITE(sc, 0x04, 0x0800);
585 1.1 jonathan PHY_WRITE(sc, 0x04, 0x0000);
586 1.1 jonathan PHY_WRITE(sc, 0x04, 0x7000);
587 1.1 jonathan PHY_WRITE(sc, 0x03, 0xff41);
588 1.1 jonathan PHY_WRITE(sc, 0x02, 0xde60);
589 1.1 jonathan PHY_WRITE(sc, 0x01, 0x0140);
590 1.1 jonathan PHY_WRITE(sc, 0x00, 0x0077);
591 1.1 jonathan PHY_WRITE(sc, 0x04, 0x7800);
592 1.1 jonathan PHY_WRITE(sc, 0x04, 0x7000);
593 1.1 jonathan PHY_WRITE(sc, 0x04, 0xa000);
594 1.1 jonathan PHY_WRITE(sc, 0x03, 0xdf01);
595 1.1 jonathan PHY_WRITE(sc, 0x02, 0xdf20);
596 1.1 jonathan PHY_WRITE(sc, 0x01, 0xff95);
597 1.1 jonathan PHY_WRITE(sc, 0x00, 0xfa00);
598 1.1 jonathan PHY_WRITE(sc, 0x04, 0xa800);
599 1.1 jonathan PHY_WRITE(sc, 0x04, 0xa000);
600 1.1 jonathan PHY_WRITE(sc, 0x04, 0xb000);
601 1.1 jonathan PHY_WRITE(sc, 0x0e, 0xff41);
602 1.1 jonathan PHY_WRITE(sc, 0x02, 0xde20);
603 1.1 jonathan PHY_WRITE(sc, 0x01, 0x0140);
604 1.1 jonathan PHY_WRITE(sc, 0x00, 0x00bb);
605 1.1 jonathan PHY_WRITE(sc, 0x04, 0xb800);
606 1.1 jonathan PHY_WRITE(sc, 0x04, 0xb000);
607 1.1 jonathan PHY_WRITE(sc, 0x04, 0xf000);
608 1.1 jonathan PHY_WRITE(sc, 0x03, 0xdf01);
609 1.1 jonathan PHY_WRITE(sc, 0x02, 0xdf20);
610 1.1 jonathan PHY_WRITE(sc, 0x01, 0xff95);
611 1.1 jonathan PHY_WRITE(sc, 0x00, 0xbf00);
612 1.1 jonathan PHY_WRITE(sc, 0x04, 0xf800);
613 1.1 jonathan PHY_WRITE(sc, 0x04, 0xf000);
614 1.1 jonathan PHY_WRITE(sc, 0x04, 0x0000);
615 1.1 jonathan PHY_WRITE(sc, 0x1f, 0x0000);
616 1.1 jonathan PHY_WRITE(sc, 0x0b, 0x0000);
617 1.1 jonathan
618 1.1 jonathan #endif
619 1.5 perry
620 1.1 jonathan DELAY(40);
621 1.1 jonathan }
622 1.1 jonathan
623 1.1 jonathan static void
624 1.1 jonathan rgephy_reset(struct mii_softc *sc)
625 1.1 jonathan {
626 1.42 jmcneill struct rgephy_softc *rsc = (struct rgephy_softc *)sc;
627 1.39 jmcneill uint16_t ssr, phycr1;
628 1.15 tsutsui
629 1.26 cegger mii_phy_reset(sc);
630 1.26 cegger DELAY(1000);
631 1.26 cegger
632 1.36 nonaka if (sc->mii_mpd_model != MII_MODEL_REALTEK_RTL8251 &&
633 1.43 jmcneill sc->mii_mpd_rev < RGEPHY_8211B) {
634 1.26 cegger rgephy_load_dspcode(sc);
635 1.43 jmcneill } else if (sc->mii_mpd_rev == RGEPHY_8211C) {
636 1.23 cegger /* RTL8211C(L) */
637 1.23 cegger ssr = PHY_READ(sc, RGEPHY_MII_SSR);
638 1.23 cegger if ((ssr & RGEPHY_SSR_ALDPS) != 0) {
639 1.23 cegger ssr &= ~RGEPHY_SSR_ALDPS;
640 1.23 cegger PHY_WRITE(sc, RGEPHY_MII_SSR, ssr);
641 1.23 cegger }
642 1.43 jmcneill } else if (sc->mii_mpd_rev == RGEPHY_8211E) {
643 1.41 jmcneill /* RTL8211E */
644 1.42 jmcneill if (rsc->mii_no_rx_delay) {
645 1.41 jmcneill /* Disable RX internal delay (undocumented) */
646 1.41 jmcneill PHY_WRITE(sc, 0x1f, 0x0007);
647 1.41 jmcneill PHY_WRITE(sc, 0x1e, 0x00a4);
648 1.41 jmcneill PHY_WRITE(sc, 0x1c, 0xb591);
649 1.41 jmcneill PHY_WRITE(sc, 0x1f, 0x0000);
650 1.41 jmcneill }
651 1.43 jmcneill } else if (sc->mii_mpd_rev == RGEPHY_8211F) {
652 1.39 jmcneill /* RTL8211F */
653 1.39 jmcneill phycr1 = PHY_READ(sc, RGEPHY_MII_PHYCR1);
654 1.40 jmcneill phycr1 &= ~RGEPHY_PHYCR1_MDI_MMCE;
655 1.40 jmcneill phycr1 &= ~RGEPHY_PHYCR1_ALDPS_EN;
656 1.40 jmcneill PHY_WRITE(sc, RGEPHY_MII_PHYCR1, phycr1);
657 1.26 cegger } else {
658 1.1 jonathan PHY_WRITE(sc, 0x1F, 0x0000);
659 1.18 tsutsui PHY_WRITE(sc, 0x0e, 0x0000);
660 1.1 jonathan }
661 1.1 jonathan
662 1.1 jonathan /* Reset capabilities */
663 1.1 jonathan /* Step1: write our capability */
664 1.14 tsutsui /* 10/100 capability */
665 1.29 jakllsch PHY_WRITE(sc, MII_ANAR,
666 1.29 jakllsch ANAR_TX_FD | ANAR_TX | ANAR_10_FD | ANAR_10 | ANAR_CSMA);
667 1.14 tsutsui /* 1000 capability */
668 1.29 jakllsch PHY_WRITE(sc, MII_100T2CR, GTCR_ADV_1000TFDX | GTCR_ADV_1000THDX);
669 1.1 jonathan
670 1.1 jonathan /* Step2: Restart NWay */
671 1.14 tsutsui /* NWay enable and Restart NWay */
672 1.29 jakllsch PHY_WRITE(sc, MII_BMCR, BMCR_RESET | BMCR_AUTOEN | BMCR_STARTNEG);
673 1.40 jmcneill
674 1.43 jmcneill if (sc->mii_mpd_rev == RGEPHY_8211F) {
675 1.40 jmcneill /* RTL8211F */
676 1.40 jmcneill delay(10000);
677 1.40 jmcneill /* disable EEE */
678 1.40 jmcneill PHY_WRITE(sc, RGEPHY_MII_MACR, 0x0007);
679 1.40 jmcneill PHY_WRITE(sc, RGEPHY_MII_MAADR, 0x003c);
680 1.40 jmcneill PHY_WRITE(sc, RGEPHY_MII_MACR, 0x4007);
681 1.40 jmcneill PHY_WRITE(sc, RGEPHY_MII_MAADR, 0x0000);
682 1.40 jmcneill }
683 1.1 jonathan }
684