1 1.4 martin /* $NetBSD: memcreg.h,v 1.4 2008/04/28 20:23:54 martin Exp $ */ 2 1.1 scw 3 1.1 scw /*- 4 1.1 scw * Copyright (c) 2000, 2002 The NetBSD Foundation, Inc. 5 1.1 scw * All rights reserved. 6 1.1 scw * 7 1.1 scw * This code is derived from software contributed to The NetBSD Foundation 8 1.1 scw * by Steve C. Woodford. 9 1.1 scw * 10 1.1 scw * Redistribution and use in source and binary forms, with or without 11 1.1 scw * modification, are permitted provided that the following conditions 12 1.1 scw * are met: 13 1.1 scw * 1. Redistributions of source code must retain the above copyright 14 1.1 scw * notice, this list of conditions and the following disclaimer. 15 1.1 scw * 2. Redistributions in binary form must reproduce the above copyright 16 1.1 scw * notice, this list of conditions and the following disclaimer in the 17 1.1 scw * documentation and/or other materials provided with the distribution. 18 1.1 scw * 19 1.1 scw * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS 20 1.1 scw * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED 21 1.1 scw * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 22 1.1 scw * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS 23 1.1 scw * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 24 1.1 scw * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 25 1.1 scw * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 26 1.1 scw * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 27 1.1 scw * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 28 1.1 scw * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 29 1.1 scw * POSSIBILITY OF SUCH DAMAGE. 30 1.1 scw */ 31 1.1 scw 32 1.1 scw /* 33 1.1 scw * Register definitions for the MEMECC and MEMC040 devices. 34 1.1 scw */ 35 1.1 scw #ifndef _MVME_MEMCREG_H 36 1.1 scw #define _MVME_MEMCREG_H 37 1.1 scw 38 1.1 scw /* 39 1.1 scw * Size, in bytes, of the memory controller's register set 40 1.1 scw * (Actually, the MEMC040's register set is only 0x20 bytes in size, but 41 1.1 scw * we go with the larger of the two). 42 1.1 scw */ 43 1.1 scw #define MEMC_REGSIZE 0x80 44 1.1 scw 45 1.1 scw /* Both memory controllers share some registers in common */ 46 1.1 scw #define MEMC_REG_CHIP_ID 0x00 47 1.1 scw #define MEMC_CHIP_ID_MEMC040 0x80 /* It's a MEMC040 */ 48 1.1 scw #define MEMC_CHIP_ID_MEMECC 0x81 /* It's a MEMECC */ 49 1.1 scw 50 1.1 scw /* Revision of the ASIC */ 51 1.1 scw #define MEMC_REG_CHIP_REVISION 0x04 52 1.1 scw 53 1.1 scw /* Configuration of the memory block controlled by this ASIC */ 54 1.1 scw #define MEMC_REG_MEMORY_CONFIG 0x08 55 1.1 scw #define MEMC_MEMORY_CONFIG_2_BYTES(x) (0x400000 << ((x) & 0x07)) 56 1.1 scw #define MEMC_MEMORY_CONFIG_2_MB(x) (4 << ((x) & 0x07)) 57 1.1 scw #define MEMC040_MEMORY_CONFIG_EXTPEN (1u << 3) /* External parity enabled */ 58 1.1 scw #define MEMC040_MEMORY_CONFIG_WPB (1u << 4) /* Write Per Bit mode */ 59 1.1 scw #define MEMC_MEMORY_CONFIG_FSTRD (1u << 5) /* Fast RAM Read enabled */ 60 1.1 scw 61 1.2 wiz /* Where, in the CPU's address space, does this memory appear? */ 62 1.1 scw #define MEMC_REG_BASE_ADDRESS_HI 0x14 63 1.1 scw #define MEMC_REG_BASE_ADDRESS_LO 0x18 64 1.1 scw #define MEMC_BASE_ADDRESS(hi,lo) (((hi) << 24) | (((lo) & 0xc0) << 22)) 65 1.1 scw 66 1.1 scw /* Tells the memory controller what the board's Bus Clock frequency is */ 67 1.1 scw #define MEMC_REG_BUS_CLOCK 0x1c 68 1.1 scw 69 1.1 scw 70 1.1 scw /* Register offsets and definitions for the Parity Memory Controller */ 71 1.1 scw #define MEMC040_REG_ALT_STATUS 0x0c /* Not used */ 72 1.1 scw #define MEMC040_REG_ALT_CONTROL 0x10 /* Not used */ 73 1.1 scw 74 1.1 scw /* Memory Control Register */ 75 1.1 scw #define MEMC040_REG_RAM_CONTROL 0x18 76 1.1 scw #define MEMC040_RAM_CONTROL_RAMEN (1u << 0) 77 1.1 scw #define MEMC040_RAM_CONTROL_PAREN (1u << 1) 78 1.1 scw #define MEMC040_RAM_CONTROL_PARINT (1u << 2) 79 1.1 scw #define MEMC040_RAM_CONTROL_WWP (1u << 3) 80 1.1 scw #define MEMC040_RAM_CONTROL_SWAIT (1u << 4) 81 1.1 scw #define MEMC040_RAM_CONTROL_DMCTL (1u << 5) 82 1.1 scw 83 1.1 scw 84 1.1 scw /* Register offsets and definitions for the ECC Memory Controller */ 85 1.1 scw #define MEMECC_REG_DRAM_CONTROL 0x18 86 1.1 scw #define MEMECC_DRAM_CONTROL_RAMEN (1u << 0) 87 1.1 scw #define MEMECC_DRAM_CONTROL_NCEBEN (1u << 1) 88 1.1 scw #define MEMECC_DRAM_CONTROL_NCEIEN (1u << 2) 89 1.1 scw #define MEMECC_DRAM_CONTROL_RWB3 (1u << 3) 90 1.1 scw #define MEMECC_DRAM_CONTROL_SWAIT (1u << 4) 91 1.1 scw #define MEMECC_DRAM_CONTROL_RWB5 (1u << 5) 92 1.1 scw #define MEMECC_DRAM_CONTROL_BAD22 (1u << 6) 93 1.1 scw #define MEMECC_DRAM_CONTROL_BAD23 (1u << 7) 94 1.1 scw 95 1.1 scw #define MEMECC_REG_DATA_CONTROL 0x20 96 1.1 scw #define MEMECC_DATA_CONTROL_RWCKB (1u << 3) 97 1.1 scw #define MEMECC_DATA_CONTROL_ZFILL (1u << 4) 98 1.1 scw #define MEMECC_DATA_CONTROL_DERC (1u << 5) 99 1.1 scw 100 1.1 scw #define MEMECC_REG_SCRUB_CONTROL 0x24 101 1.1 scw #define MEMECC_SCRUB_CONTROL_IDIS (1u << 0) 102 1.1 scw #define MEMECC_SCRUB_CONTROL_SBEIEN (1u << 1) 103 1.1 scw #define MEMECC_SCRUB_CONTROL_SCRBEN (1u << 3) 104 1.1 scw #define MEMECC_SCRUB_CONTROL_SCRB (1u << 4) 105 1.1 scw #define MEMECC_SCRUB_CONTROL_HITDIS (1u << 5) 106 1.1 scw #define MEMECC_SCRUB_CONTROL_RADATA (1u << 6) 107 1.1 scw #define MEMECC_SCRUB_CONTROL_RACODE (1u << 7) 108 1.1 scw 109 1.1 scw #define MEMECC_REG_SCRUB_PERIOD_HI 0x28 110 1.1 scw #define MEMECC_SCRUB_PERIOD_HI(secs) (((secs) / 2) >> 8) 111 1.1 scw #define MEMECC_REG_SCRUB_PERIOD_LO 0x2c 112 1.1 scw #define MEMECC_SCRUB_PERIOD_LO(secs) (((secs) / 2) & 0xffu) 113 1.1 scw 114 1.1 scw #define MEMECC_REG_CHIP_PRESCALE 0x30 115 1.1 scw 116 1.1 scw #define MEMECC_REG_SCRUB_TIME_ONOFF 0x34 117 1.1 scw #define MEMECC_SCRUB_TIME_ONOFF_MASK 0x07u 118 1.1 scw #define MEMECC_SCRUB_TIME_OFF_0 0u 119 1.1 scw #define MEMECC_SCRUB_TIME_OFF_16 1u 120 1.1 scw #define MEMECC_SCRUB_TIME_OFF_32 2u 121 1.1 scw #define MEMECC_SCRUB_TIME_OFF_64 3u 122 1.1 scw #define MEMECC_SCRUB_TIME_OFF_128 4u 123 1.1 scw #define MEMECC_SCRUB_TIME_OFF_256 5u 124 1.1 scw #define MEMECC_SCRUB_TIME_OFF_512 6u 125 1.1 scw #define MEMECC_SCRUB_TIME_OFF_NEVER 7u 126 1.1 scw #define MEMECC_SCRUB_TIME_ON_1 (0u << 3) 127 1.1 scw #define MEMECC_SCRUB_TIME_ON_16 (1u << 3) 128 1.1 scw #define MEMECC_SCRUB_TIME_ON_32 (2u << 3) 129 1.1 scw #define MEMECC_SCRUB_TIME_ON_64 (3u << 3) 130 1.1 scw #define MEMECC_SCRUB_TIME_ON_128 (4u << 3) 131 1.1 scw #define MEMECC_SCRUB_TIME_ON_256 (5u << 3) 132 1.1 scw #define MEMECC_SCRUB_TIME_ON_512 (6u << 3) 133 1.1 scw #define MEMECC_SCRUB_TIME_ON_ALWAYS (7u << 3) 134 1.1 scw #define MEMECC_SCRUB_TIME_SRDIS (1u << 7) 135 1.1 scw 136 1.1 scw #define MEMECC_REG_SCRUB_PRESCALE_HI 0x38 137 1.1 scw #define MEMECC_REG_SCRUB_PRESCALE_MID 0x3c 138 1.1 scw #define MEMECC_REG_SCRUB_PRESCALE_LO 0x40 139 1.1 scw 140 1.1 scw #define MEMECC_REG_SCRUB_TIMER_HI 0x44 141 1.1 scw #define MEMECC_REG_SCRUB_TIMER_LO 0x48 142 1.1 scw 143 1.1 scw #define MEMECC_REG_SCRUB_ADDR_CNTR_HIHI 0x4c 144 1.1 scw #define MEMECC_REG_SCRUB_ADDR_CNTR_HI 0x50 145 1.1 scw #define MEMECC_REG_SCRUB_ADDR_CNTR_MID 0x54 146 1.1 scw #define MEMECC_REG_SCRUB_ADDR_CNTR_LO 0x58 147 1.1 scw 148 1.1 scw #define MEMECC_REG_ERROR_LOGGER 0x5c 149 1.1 scw #define MEMECC_ERROR_LOGGER_MASK 0x7fu 150 1.1 scw #define MEMECC_ERROR_LOGGER_SBE (1u << 0) 151 1.1 scw #define MEMECC_ERROR_LOGGER_MBE (1u << 1) 152 1.1 scw #define MEMECC_ERROR_LOGGER_EALT (1u << 3) 153 1.1 scw #define MEMECC_ERROR_LOGGER_ERA (1u << 4) 154 1.1 scw #define MEMECC_ERROR_LOGGER_ESCRB (1u << 5) 155 1.1 scw #define MEMECC_ERROR_LOGGER_ERD (1u << 6) 156 1.1 scw #define MEMECC_ERROR_LOGGER_ERRLOG (1u << 7) 157 1.1 scw 158 1.1 scw #define MEMECC_REG_ERROR_ADDRESS_HIHI 0x60 159 1.1 scw #define MEMECC_REG_ERROR_ADDRESS_HI 0x64 160 1.1 scw #define MEMECC_REG_ERROR_ADDRESS_MID 0x68 161 1.1 scw #define MEMECC_REG_ERROR_ADDRESS_LO 0x6c 162 1.1 scw 163 1.1 scw #define MEMECC_REG_ERROR_SYNDROME 0x70 164 1.1 scw 165 1.1 scw #define MEMECC_REG_DEFAULTS1 0x74 166 1.1 scw #define MEMECC_REG_DEFAULTS2 0x78 167 1.1 scw 168 1.1 scw #define MEMECC_REG_SDRAM_CONFIG 0x7c 169 1.1 scw 170 1.1 scw #endif /* _MVME_MEMCREG_H */ 171