Home | History | Annotate | Line # | Download | only in mvme
memcreg.h revision 1.1.20.3
      1  1.1.20.3  skrll /*	$NetBSD: memcreg.h,v 1.1.20.3 2004/09/21 13:30:59 skrll Exp $	*/
      2       1.1    scw 
      3       1.1    scw /*-
      4       1.1    scw  * Copyright (c) 2000, 2002 The NetBSD Foundation, Inc.
      5       1.1    scw  * All rights reserved.
      6       1.1    scw  *
      7       1.1    scw  * This code is derived from software contributed to The NetBSD Foundation
      8       1.1    scw  * by Steve C. Woodford.
      9       1.1    scw  *
     10       1.1    scw  * Redistribution and use in source and binary forms, with or without
     11       1.1    scw  * modification, are permitted provided that the following conditions
     12       1.1    scw  * are met:
     13       1.1    scw  * 1. Redistributions of source code must retain the above copyright
     14       1.1    scw  *    notice, this list of conditions and the following disclaimer.
     15       1.1    scw  * 2. Redistributions in binary form must reproduce the above copyright
     16       1.1    scw  *    notice, this list of conditions and the following disclaimer in the
     17       1.1    scw  *    documentation and/or other materials provided with the distribution.
     18       1.1    scw  * 3. All advertising materials mentioning features or use of this software
     19       1.1    scw  *    must display the following acknowledgement:
     20       1.1    scw  *	      This product includes software developed by the NetBSD
     21       1.1    scw  *	      Foundation, Inc. and its contributors.
     22       1.1    scw  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23       1.1    scw  *    contributors may be used to endorse or promote products derived
     24       1.1    scw  *    from this software without specific prior written permission.
     25       1.1    scw  *
     26       1.1    scw  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27       1.1    scw  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28       1.1    scw  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29       1.1    scw  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30       1.1    scw  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31       1.1    scw  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32       1.1    scw  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33       1.1    scw  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34       1.1    scw  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35       1.1    scw  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36       1.1    scw  * POSSIBILITY OF SUCH DAMAGE.
     37       1.1    scw  */
     38       1.1    scw 
     39       1.1    scw /*
     40       1.1    scw  * Register definitions for the MEMECC and MEMC040 devices.
     41       1.1    scw  */
     42       1.1    scw #ifndef	_MVME_MEMCREG_H
     43       1.1    scw #define	_MVME_MEMCREG_H
     44       1.1    scw 
     45       1.1    scw /*
     46       1.1    scw  * Size, in bytes, of the memory controller's register set
     47       1.1    scw  * (Actually, the MEMC040's register set is only 0x20 bytes in size, but
     48       1.1    scw  * we go with the larger of the two).
     49       1.1    scw  */
     50       1.1    scw #define	MEMC_REGSIZE	0x80
     51       1.1    scw 
     52       1.1    scw /* Both memory controllers share some registers in common */
     53       1.1    scw #define	MEMC_REG_CHIP_ID		0x00
     54       1.1    scw #define  MEMC_CHIP_ID_MEMC040		0x80	/* It's a MEMC040 */
     55       1.1    scw #define  MEMC_CHIP_ID_MEMECC		0x81	/* It's a MEMECC */
     56       1.1    scw 
     57       1.1    scw /* Revision of the ASIC */
     58       1.1    scw #define	MEMC_REG_CHIP_REVISION		0x04
     59       1.1    scw 
     60       1.1    scw /* Configuration of the memory block controlled by this ASIC */
     61       1.1    scw #define	MEMC_REG_MEMORY_CONFIG		0x08
     62       1.1    scw #define  MEMC_MEMORY_CONFIG_2_BYTES(x)	(0x400000 << ((x) & 0x07))
     63       1.1    scw #define  MEMC_MEMORY_CONFIG_2_MB(x)	(4 << ((x) & 0x07))
     64       1.1    scw #define  MEMC040_MEMORY_CONFIG_EXTPEN	(1u << 3)  /* External parity enabled */
     65       1.1    scw #define  MEMC040_MEMORY_CONFIG_WPB	(1u << 4)  /* Write Per Bit mode */
     66       1.1    scw #define  MEMC_MEMORY_CONFIG_FSTRD	(1u << 5)  /* Fast RAM Read enabled */
     67       1.1    scw 
     68  1.1.20.1  skrll /* Where, in the CPU's address space, does this memory appear? */
     69       1.1    scw #define	MEMC_REG_BASE_ADDRESS_HI	0x14
     70       1.1    scw #define	MEMC_REG_BASE_ADDRESS_LO	0x18
     71       1.1    scw #define  MEMC_BASE_ADDRESS(hi,lo)	(((hi) << 24) | (((lo) & 0xc0) << 22))
     72       1.1    scw 
     73       1.1    scw /* Tells the memory controller what the board's Bus Clock frequency is */
     74       1.1    scw #define	MEMC_REG_BUS_CLOCK		0x1c
     75       1.1    scw 
     76       1.1    scw 
     77       1.1    scw /* Register offsets and definitions for the Parity Memory Controller */
     78       1.1    scw #define	MEMC040_REG_ALT_STATUS		0x0c	/* Not used */
     79       1.1    scw #define	MEMC040_REG_ALT_CONTROL		0x10	/* Not used */
     80       1.1    scw 
     81       1.1    scw /* Memory Control Register */
     82       1.1    scw #define	MEMC040_REG_RAM_CONTROL		0x18
     83       1.1    scw #define  MEMC040_RAM_CONTROL_RAMEN	(1u << 0)
     84       1.1    scw #define  MEMC040_RAM_CONTROL_PAREN	(1u << 1)
     85       1.1    scw #define  MEMC040_RAM_CONTROL_PARINT	(1u << 2)
     86       1.1    scw #define  MEMC040_RAM_CONTROL_WWP	(1u << 3)
     87       1.1    scw #define  MEMC040_RAM_CONTROL_SWAIT	(1u << 4)
     88       1.1    scw #define  MEMC040_RAM_CONTROL_DMCTL	(1u << 5)
     89       1.1    scw 
     90       1.1    scw 
     91       1.1    scw /* Register offsets and definitions for the ECC Memory Controller */
     92       1.1    scw #define	MEMECC_REG_DRAM_CONTROL		0x18
     93       1.1    scw #define  MEMECC_DRAM_CONTROL_RAMEN	(1u << 0)
     94       1.1    scw #define  MEMECC_DRAM_CONTROL_NCEBEN	(1u << 1)
     95       1.1    scw #define  MEMECC_DRAM_CONTROL_NCEIEN	(1u << 2)
     96       1.1    scw #define  MEMECC_DRAM_CONTROL_RWB3	(1u << 3)
     97       1.1    scw #define  MEMECC_DRAM_CONTROL_SWAIT	(1u << 4)
     98       1.1    scw #define  MEMECC_DRAM_CONTROL_RWB5	(1u << 5)
     99       1.1    scw #define  MEMECC_DRAM_CONTROL_BAD22	(1u << 6)
    100       1.1    scw #define  MEMECC_DRAM_CONTROL_BAD23	(1u << 7)
    101       1.1    scw 
    102       1.1    scw #define	MEMECC_REG_DATA_CONTROL		0x20
    103       1.1    scw #define  MEMECC_DATA_CONTROL_RWCKB	(1u << 3)
    104       1.1    scw #define  MEMECC_DATA_CONTROL_ZFILL	(1u << 4)
    105       1.1    scw #define  MEMECC_DATA_CONTROL_DERC	(1u << 5)
    106       1.1    scw 
    107       1.1    scw #define	MEMECC_REG_SCRUB_CONTROL	0x24
    108       1.1    scw #define  MEMECC_SCRUB_CONTROL_IDIS	(1u << 0)
    109       1.1    scw #define  MEMECC_SCRUB_CONTROL_SBEIEN	(1u << 1)
    110       1.1    scw #define  MEMECC_SCRUB_CONTROL_SCRBEN	(1u << 3)
    111       1.1    scw #define  MEMECC_SCRUB_CONTROL_SCRB	(1u << 4)
    112       1.1    scw #define  MEMECC_SCRUB_CONTROL_HITDIS	(1u << 5)
    113       1.1    scw #define  MEMECC_SCRUB_CONTROL_RADATA	(1u << 6)
    114       1.1    scw #define  MEMECC_SCRUB_CONTROL_RACODE	(1u << 7)
    115       1.1    scw 
    116       1.1    scw #define	MEMECC_REG_SCRUB_PERIOD_HI	0x28
    117       1.1    scw #define  MEMECC_SCRUB_PERIOD_HI(secs)	(((secs) / 2) >> 8)
    118       1.1    scw #define	MEMECC_REG_SCRUB_PERIOD_LO	0x2c
    119       1.1    scw #define  MEMECC_SCRUB_PERIOD_LO(secs)	(((secs) / 2) & 0xffu)
    120       1.1    scw 
    121       1.1    scw #define	MEMECC_REG_CHIP_PRESCALE	0x30
    122       1.1    scw 
    123       1.1    scw #define	MEMECC_REG_SCRUB_TIME_ONOFF	0x34
    124       1.1    scw #define  MEMECC_SCRUB_TIME_ONOFF_MASK	0x07u
    125       1.1    scw #define  MEMECC_SCRUB_TIME_OFF_0	0u
    126       1.1    scw #define  MEMECC_SCRUB_TIME_OFF_16	1u
    127       1.1    scw #define  MEMECC_SCRUB_TIME_OFF_32	2u
    128       1.1    scw #define  MEMECC_SCRUB_TIME_OFF_64	3u
    129       1.1    scw #define  MEMECC_SCRUB_TIME_OFF_128	4u
    130       1.1    scw #define  MEMECC_SCRUB_TIME_OFF_256	5u
    131       1.1    scw #define  MEMECC_SCRUB_TIME_OFF_512	6u
    132       1.1    scw #define  MEMECC_SCRUB_TIME_OFF_NEVER	7u
    133       1.1    scw #define  MEMECC_SCRUB_TIME_ON_1		(0u << 3)
    134       1.1    scw #define  MEMECC_SCRUB_TIME_ON_16	(1u << 3)
    135       1.1    scw #define  MEMECC_SCRUB_TIME_ON_32	(2u << 3)
    136       1.1    scw #define  MEMECC_SCRUB_TIME_ON_64	(3u << 3)
    137       1.1    scw #define  MEMECC_SCRUB_TIME_ON_128	(4u << 3)
    138       1.1    scw #define  MEMECC_SCRUB_TIME_ON_256	(5u << 3)
    139       1.1    scw #define  MEMECC_SCRUB_TIME_ON_512	(6u << 3)
    140       1.1    scw #define  MEMECC_SCRUB_TIME_ON_ALWAYS	(7u << 3)
    141       1.1    scw #define  MEMECC_SCRUB_TIME_SRDIS	(1u << 7)
    142       1.1    scw 
    143       1.1    scw #define	MEMECC_REG_SCRUB_PRESCALE_HI	0x38
    144       1.1    scw #define	MEMECC_REG_SCRUB_PRESCALE_MID	0x3c
    145       1.1    scw #define	MEMECC_REG_SCRUB_PRESCALE_LO	0x40
    146       1.1    scw 
    147       1.1    scw #define	MEMECC_REG_SCRUB_TIMER_HI	0x44
    148       1.1    scw #define	MEMECC_REG_SCRUB_TIMER_LO	0x48
    149       1.1    scw 
    150       1.1    scw #define	MEMECC_REG_SCRUB_ADDR_CNTR_HIHI	0x4c
    151       1.1    scw #define	MEMECC_REG_SCRUB_ADDR_CNTR_HI	0x50
    152       1.1    scw #define	MEMECC_REG_SCRUB_ADDR_CNTR_MID	0x54
    153       1.1    scw #define	MEMECC_REG_SCRUB_ADDR_CNTR_LO	0x58
    154       1.1    scw 
    155       1.1    scw #define	MEMECC_REG_ERROR_LOGGER		0x5c
    156       1.1    scw #define  MEMECC_ERROR_LOGGER_MASK	0x7fu
    157       1.1    scw #define  MEMECC_ERROR_LOGGER_SBE	(1u << 0)
    158       1.1    scw #define  MEMECC_ERROR_LOGGER_MBE	(1u << 1)
    159       1.1    scw #define  MEMECC_ERROR_LOGGER_EALT	(1u << 3)
    160       1.1    scw #define  MEMECC_ERROR_LOGGER_ERA	(1u << 4)
    161       1.1    scw #define  MEMECC_ERROR_LOGGER_ESCRB	(1u << 5)
    162       1.1    scw #define  MEMECC_ERROR_LOGGER_ERD	(1u << 6)
    163       1.1    scw #define  MEMECC_ERROR_LOGGER_ERRLOG	(1u << 7)
    164       1.1    scw 
    165       1.1    scw #define	MEMECC_REG_ERROR_ADDRESS_HIHI	0x60
    166       1.1    scw #define	MEMECC_REG_ERROR_ADDRESS_HI	0x64
    167       1.1    scw #define	MEMECC_REG_ERROR_ADDRESS_MID	0x68
    168       1.1    scw #define	MEMECC_REG_ERROR_ADDRESS_LO	0x6c
    169       1.1    scw 
    170       1.1    scw #define	MEMECC_REG_ERROR_SYNDROME	0x70
    171       1.1    scw 
    172       1.1    scw #define	MEMECC_REG_DEFAULTS1		0x74
    173       1.1    scw #define	MEMECC_REG_DEFAULTS2		0x78
    174       1.1    scw 
    175       1.1    scw #define	MEMECC_REG_SDRAM_CONFIG		0x7c
    176       1.1    scw 
    177       1.1    scw #endif	/* _MVME_MEMCREG_H */
    178