mvmebus.c revision 1.2 1 1.2 provos /* $NetBSD: mvmebus.c,v 1.2 2002/09/27 15:37:24 provos Exp $ */
2 1.1 scw
3 1.1 scw /*-
4 1.1 scw * Copyright (c) 2000, 2002 The NetBSD Foundation, Inc.
5 1.1 scw * All rights reserved.
6 1.1 scw *
7 1.1 scw * This code is derived from software contributed to The NetBSD Foundation
8 1.1 scw * by Steve C. Woodford.
9 1.1 scw *
10 1.1 scw * Redistribution and use in source and binary forms, with or without
11 1.1 scw * modification, are permitted provided that the following conditions
12 1.1 scw * are met:
13 1.1 scw * 1. Redistributions of source code must retain the above copyright
14 1.1 scw * notice, this list of conditions and the following disclaimer.
15 1.1 scw * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 scw * notice, this list of conditions and the following disclaimer in the
17 1.1 scw * documentation and/or other materials provided with the distribution.
18 1.1 scw * 3. All advertising materials mentioning features or use of this software
19 1.1 scw * must display the following acknowledgement:
20 1.1 scw * This product includes software developed by the NetBSD
21 1.1 scw * Foundation, Inc. and its contributors.
22 1.1 scw * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.1 scw * contributors may be used to endorse or promote products derived
24 1.1 scw * from this software without specific prior written permission.
25 1.1 scw *
26 1.1 scw * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.1 scw * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.1 scw * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.1 scw * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.1 scw * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.1 scw * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.1 scw * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.1 scw * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.1 scw * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.1 scw * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.1 scw * POSSIBILITY OF SUCH DAMAGE.
37 1.1 scw */
38 1.1 scw
39 1.1 scw #include <sys/param.h>
40 1.1 scw #include <sys/kernel.h>
41 1.1 scw #include <sys/systm.h>
42 1.1 scw #include <sys/device.h>
43 1.1 scw #include <sys/malloc.h>
44 1.1 scw #include <sys/kcore.h>
45 1.1 scw
46 1.1 scw #include <machine/cpu.h>
47 1.1 scw #include <machine/bus.h>
48 1.1 scw
49 1.1 scw #include <dev/vme/vmereg.h>
50 1.1 scw #include <dev/vme/vmevar.h>
51 1.1 scw
52 1.1 scw #include <dev/mvme/mvmebus.h>
53 1.1 scw
54 1.1 scw #ifdef DIAGNOSTIC
55 1.1 scw int mvmebus_dummy_dmamap_create(bus_dma_tag_t, bus_size_t, int, bus_size_t,
56 1.1 scw bus_size_t, int, bus_dmamap_t *);
57 1.1 scw void mvmebus_dummy_dmamap_destroy(bus_dma_tag_t, bus_dmamap_t);
58 1.1 scw int mvmebus_dummy_dmamem_alloc(bus_dma_tag_t, bus_size_t, bus_size_t,
59 1.1 scw bus_size_t, bus_dma_segment_t *, int, int *, int);
60 1.1 scw void mvmebus_dummy_dmamem_free(bus_dma_tag_t, bus_dma_segment_t *, int);
61 1.1 scw #endif
62 1.1 scw
63 1.1 scw #ifdef DEBUG
64 1.1 scw static const char *mvmebus_mod_string(vme_addr_t, vme_size_t,
65 1.1 scw vme_am_t, vme_datasize_t);
66 1.1 scw #endif
67 1.1 scw
68 1.1 scw static void mvmebus_offboard_ram(struct mvmebus_softc *);
69 1.1 scw static int mvmebus_dmamap_load_common(struct mvmebus_softc *, bus_dmamap_t);
70 1.1 scw
71 1.1 scw vme_am_t _mvmebus_am_cap[] = {
72 1.1 scw MVMEBUS_AM_CAP_BLKD64 | MVMEBUS_AM_CAP_USER,
73 1.1 scw MVMEBUS_AM_CAP_DATA | MVMEBUS_AM_CAP_USER,
74 1.1 scw MVMEBUS_AM_CAP_PROG | MVMEBUS_AM_CAP_USER,
75 1.1 scw MVMEBUS_AM_CAP_BLK | MVMEBUS_AM_CAP_USER,
76 1.1 scw MVMEBUS_AM_CAP_BLKD64 | MVMEBUS_AM_CAP_SUPER,
77 1.1 scw MVMEBUS_AM_CAP_DATA | MVMEBUS_AM_CAP_SUPER,
78 1.1 scw MVMEBUS_AM_CAP_PROG | MVMEBUS_AM_CAP_SUPER,
79 1.1 scw MVMEBUS_AM_CAP_BLK | MVMEBUS_AM_CAP_SUPER
80 1.1 scw };
81 1.1 scw
82 1.1 scw const char *mvmebus_irq_name[] = {
83 1.1 scw "vmeirq0", "vmeirq1", "vmeirq2", "vmeirq3",
84 1.1 scw "vmeirq4", "vmeirq5", "vmeirq6", "vmeirq7"
85 1.1 scw };
86 1.1 scw
87 1.1 scw extern phys_ram_seg_t mem_clusters[0];
88 1.1 scw extern int mem_cluster_cnt;
89 1.1 scw
90 1.1 scw
91 1.1 scw static void
92 1.1 scw mvmebus_offboard_ram(sc)
93 1.1 scw struct mvmebus_softc *sc;
94 1.1 scw {
95 1.1 scw struct mvmebus_range *svr, *mvr;
96 1.1 scw vme_addr_t start, end, size;
97 1.1 scw int i;
98 1.1 scw
99 1.1 scw /*
100 1.1 scw * If we have any offboard RAM (i.e. a VMEbus RAM board) then
101 1.1 scw * we need to record its details since it's effectively another
102 1.1 scw * VMEbus slave image as far as we're concerned.
103 1.1 scw * The chip-specific backend will have reserved sc->sc_slaves[0]
104 1.1 scw * for exactly this purpose.
105 1.1 scw */
106 1.1 scw svr = sc->sc_slaves;
107 1.1 scw if (mem_cluster_cnt < 2) {
108 1.1 scw svr->vr_am = MVMEBUS_AM_DISABLED;
109 1.1 scw return;
110 1.1 scw }
111 1.1 scw
112 1.1 scw start = mem_clusters[1].start;
113 1.1 scw size = mem_clusters[1].size - 1;
114 1.1 scw end = start + size;
115 1.1 scw
116 1.1 scw /*
117 1.1 scw * Figure out which VMEbus master image the RAM is
118 1.1 scw * visible through. This will tell us the address
119 1.1 scw * modifier and datasizes it uses, as well as allowing
120 1.1 scw * us to calculate its `real' VMEbus address.
121 1.1 scw *
122 1.1 scw * XXX FIXME: This is broken if the RAM is mapped through
123 1.1 scw * a translated address space. For example, on mvme167 it's
124 1.1 scw * perfectly legal to set up the following A32 mapping:
125 1.1 scw *
126 1.1 scw * vr_locaddr == 0x80000000
127 1.1 scw * vr_vmestart == 0x10000000
128 1.1 scw * vr_vmeend == 0x10ffffff
129 1.1 scw *
130 1.1 scw * In this case, RAM at VMEbus address 0x10800000 will appear at local
131 1.1 scw * address 0x80800000, but we need to set the slave vr_vmestart to
132 1.1 scw * 0x10800000.
133 1.1 scw */
134 1.1 scw for (i = 0, mvr = sc->sc_masters; i < sc->sc_nmasters; i++, mvr++) {
135 1.1 scw vme_addr_t vstart = mvr->vr_locstart + mvr->vr_vmestart;
136 1.1 scw
137 1.1 scw if (start >= vstart &&
138 1.1 scw end <= vstart + (mvr->vr_vmeend - mvr->vr_vmestart))
139 1.1 scw break;
140 1.1 scw }
141 1.1 scw if (i == sc->sc_nmasters) {
142 1.1 scw svr->vr_am = MVMEBUS_AM_DISABLED;
143 1.1 scw #ifdef DEBUG
144 1.1 scw printf("%s: No VMEbus master mapping for offboard RAM!\n",
145 1.1 scw sc->sc_dev.dv_xname);
146 1.1 scw #endif
147 1.1 scw return;
148 1.1 scw }
149 1.1 scw
150 1.1 scw svr->vr_locstart = start;
151 1.1 scw svr->vr_vmestart = start & mvr->vr_mask;
152 1.1 scw svr->vr_vmeend = svr->vr_vmestart + size;
153 1.1 scw svr->vr_datasize = mvr->vr_datasize;
154 1.1 scw svr->vr_mask = mvr->vr_mask;
155 1.1 scw svr->vr_am = mvr->vr_am & VME_AM_ADRSIZEMASK;
156 1.1 scw svr->vr_am |= MVMEBUS_AM_CAP_DATA | MVMEBUS_AM_CAP_PROG |
157 1.1 scw MVMEBUS_AM_CAP_SUPER | MVMEBUS_AM_CAP_USER;
158 1.1 scw }
159 1.1 scw
160 1.1 scw void
161 1.1 scw mvmebus_attach(sc)
162 1.1 scw struct mvmebus_softc *sc;
163 1.1 scw {
164 1.1 scw struct vmebus_attach_args vaa;
165 1.1 scw int i;
166 1.1 scw
167 1.1 scw /* Zap the IRQ reference counts */
168 1.1 scw for (i = 0; i < 8; i++)
169 1.1 scw sc->sc_irqref[i] = 0;
170 1.1 scw
171 1.1 scw /* If there's offboard RAM, get its VMEbus slave attributes */
172 1.1 scw mvmebus_offboard_ram(sc);
173 1.1 scw
174 1.1 scw #ifdef DEBUG
175 1.1 scw for (i = 0; i < sc->sc_nmasters; i++) {
176 1.1 scw struct mvmebus_range *vr = &sc->sc_masters[i];
177 1.1 scw if (vr->vr_am == MVMEBUS_AM_DISABLED) {
178 1.1 scw printf("%s: Master#%d: disabled\n",
179 1.1 scw sc->sc_dev.dv_xname, i);
180 1.1 scw continue;
181 1.1 scw }
182 1.1 scw printf("%s: Master#%d: 0x%08lx -> %s\n",
183 1.1 scw sc->sc_dev.dv_xname, i,
184 1.1 scw vr->vr_locstart + (vr->vr_vmestart & vr->vr_mask),
185 1.1 scw mvmebus_mod_string(vr->vr_vmestart,
186 1.1 scw (vr->vr_vmeend - vr->vr_vmestart) + 1,
187 1.1 scw vr->vr_am, vr->vr_datasize));
188 1.1 scw }
189 1.1 scw
190 1.1 scw for (i = 0; i < sc->sc_nslaves; i++) {
191 1.1 scw struct mvmebus_range *vr = &sc->sc_slaves[i];
192 1.1 scw if (vr->vr_am == MVMEBUS_AM_DISABLED) {
193 1.1 scw printf("%s: Slave#%d: disabled\n",
194 1.1 scw sc->sc_dev.dv_xname, i);
195 1.1 scw continue;
196 1.1 scw }
197 1.1 scw printf("%s: Slave#%d: 0x%08lx -> %s\n",
198 1.1 scw sc->sc_dev.dv_xname, i, vr->vr_locstart,
199 1.1 scw mvmebus_mod_string(vr->vr_vmestart,
200 1.1 scw (vr->vr_vmeend - vr->vr_vmestart) + 1,
201 1.1 scw vr->vr_am, vr->vr_datasize));
202 1.1 scw }
203 1.1 scw #endif
204 1.1 scw
205 1.1 scw sc->sc_vct.cookie = sc;
206 1.1 scw sc->sc_vct.vct_probe = mvmebus_probe;
207 1.1 scw sc->sc_vct.vct_map = mvmebus_map;
208 1.1 scw sc->sc_vct.vct_unmap = mvmebus_unmap;
209 1.1 scw sc->sc_vct.vct_int_map = mvmebus_intmap;
210 1.1 scw sc->sc_vct.vct_int_evcnt = mvmebus_intr_evcnt;
211 1.1 scw sc->sc_vct.vct_int_establish = mvmebus_intr_establish;
212 1.1 scw sc->sc_vct.vct_int_disestablish = mvmebus_intr_disestablish;
213 1.1 scw sc->sc_vct.vct_dmamap_create = mvmebus_dmamap_create;
214 1.1 scw sc->sc_vct.vct_dmamap_destroy = mvmebus_dmamap_destroy;
215 1.1 scw sc->sc_vct.vct_dmamem_alloc = mvmebus_dmamem_alloc;
216 1.1 scw sc->sc_vct.vct_dmamem_free = mvmebus_dmamem_free;
217 1.1 scw
218 1.1 scw sc->sc_mvmedmat._cookie = sc;
219 1.1 scw sc->sc_mvmedmat._dmamap_load = mvmebus_dmamap_load;
220 1.1 scw sc->sc_mvmedmat._dmamap_load_mbuf = mvmebus_dmamap_load_mbuf;
221 1.1 scw sc->sc_mvmedmat._dmamap_load_uio = mvmebus_dmamap_load_uio;
222 1.1 scw sc->sc_mvmedmat._dmamap_load_raw = mvmebus_dmamap_load_raw;
223 1.1 scw sc->sc_mvmedmat._dmamap_unload = mvmebus_dmamap_unload;
224 1.1 scw sc->sc_mvmedmat._dmamap_sync = mvmebus_dmamap_sync;
225 1.1 scw sc->sc_mvmedmat._dmamem_map = mvmebus_dmamem_map;
226 1.1 scw sc->sc_mvmedmat._dmamem_unmap = mvmebus_dmamem_unmap;
227 1.1 scw sc->sc_mvmedmat._dmamem_mmap = mvmebus_dmamem_mmap;
228 1.1 scw
229 1.1 scw #ifdef DIAGNOSTIC
230 1.1 scw sc->sc_mvmedmat._dmamap_create = mvmebus_dummy_dmamap_create;
231 1.1 scw sc->sc_mvmedmat._dmamap_destroy = mvmebus_dummy_dmamap_destroy;
232 1.1 scw sc->sc_mvmedmat._dmamem_alloc = mvmebus_dummy_dmamem_alloc;
233 1.1 scw sc->sc_mvmedmat._dmamem_free = mvmebus_dummy_dmamem_free;
234 1.1 scw #else
235 1.1 scw sc->sc_mvmedmat._dmamap_create = NULL;
236 1.1 scw sc->sc_mvmedmat._dmamap_destroy = NULL;
237 1.1 scw sc->sc_mvmedmat._dmamem_alloc = NULL;
238 1.1 scw sc->sc_mvmedmat._dmamem_free = NULL;
239 1.1 scw #endif
240 1.1 scw
241 1.1 scw vaa.va_vct = &sc->sc_vct;
242 1.1 scw vaa.va_bdt = &sc->sc_mvmedmat;
243 1.1 scw vaa.va_slaveconfig = NULL;
244 1.1 scw
245 1.1 scw config_found(&sc->sc_dev, &vaa, 0);
246 1.1 scw }
247 1.1 scw
248 1.1 scw int
249 1.1 scw mvmebus_map(vsc, vmeaddr, len, am, datasize, swap, tag, handle, resc)
250 1.1 scw void *vsc;
251 1.1 scw vme_addr_t vmeaddr;
252 1.1 scw vme_size_t len;
253 1.1 scw vme_am_t am;
254 1.1 scw vme_datasize_t datasize;
255 1.1 scw vme_swap_t swap;
256 1.1 scw bus_space_tag_t *tag;
257 1.1 scw bus_space_handle_t *handle;
258 1.1 scw vme_mapresc_t *resc;
259 1.1 scw {
260 1.1 scw struct mvmebus_softc *sc;
261 1.1 scw struct mvmebus_mapresc *mr;
262 1.1 scw struct mvmebus_range *vr;
263 1.1 scw vme_addr_t end;
264 1.1 scw vme_am_t cap, as;
265 1.1 scw paddr_t paddr;
266 1.1 scw int rv, i;
267 1.1 scw
268 1.1 scw sc = vsc;
269 1.1 scw end = (vmeaddr + len) - 1;
270 1.1 scw paddr = 0;
271 1.1 scw vr = sc->sc_masters;
272 1.1 scw cap = MVMEBUS_AM2CAP(am);
273 1.1 scw as = am & VME_AM_ADRSIZEMASK;
274 1.1 scw
275 1.1 scw for (i = 0; i < sc->sc_nmasters && paddr == 0; i++, vr++) {
276 1.1 scw if (vr->vr_am == MVMEBUS_AM_DISABLED)
277 1.1 scw continue;
278 1.1 scw
279 1.1 scw if (cap == (vr->vr_am & cap) &&
280 1.1 scw as == (vr->vr_am & VME_AM_ADRSIZEMASK) &&
281 1.1 scw datasize <= vr->vr_datasize &&
282 1.1 scw vmeaddr >= vr->vr_vmestart && end < vr->vr_vmeend)
283 1.1 scw paddr = vr->vr_locstart + (vmeaddr & vr->vr_mask);
284 1.1 scw }
285 1.1 scw if (paddr == 0)
286 1.1 scw return (ENOMEM);
287 1.1 scw
288 1.1 scw rv = bus_space_map(sc->sc_bust, paddr, len, 0, handle);
289 1.1 scw if (rv != 0)
290 1.1 scw return (rv);
291 1.1 scw
292 1.1 scw /* Allocate space for the resource tag */
293 1.1 scw if ((mr = malloc(sizeof(*mr), M_DEVBUF, M_NOWAIT)) == NULL) {
294 1.1 scw bus_space_unmap(sc->sc_bust, *handle, len);
295 1.1 scw return (ENOMEM);
296 1.1 scw }
297 1.1 scw
298 1.1 scw /* Record the range's details */
299 1.1 scw mr->mr_am = am;
300 1.1 scw mr->mr_datasize = datasize;
301 1.1 scw mr->mr_addr = vmeaddr;
302 1.1 scw mr->mr_size = len;
303 1.1 scw mr->mr_handle = *handle;
304 1.1 scw mr->mr_range = i;
305 1.1 scw
306 1.1 scw *tag = sc->sc_bust;
307 1.1 scw *resc = (vme_mapresc_t *) mr;
308 1.1 scw
309 1.1 scw return (0);
310 1.1 scw }
311 1.1 scw
312 1.1 scw /* ARGSUSED */
313 1.1 scw void
314 1.1 scw mvmebus_unmap(vsc, resc)
315 1.1 scw void *vsc;
316 1.1 scw vme_mapresc_t resc;
317 1.1 scw {
318 1.1 scw struct mvmebus_softc *sc = vsc;
319 1.1 scw struct mvmebus_mapresc *mr = (struct mvmebus_mapresc *) resc;
320 1.1 scw
321 1.1 scw bus_space_unmap(sc->sc_bust, mr->mr_handle, mr->mr_size);
322 1.1 scw
323 1.1 scw free(mr, M_DEVBUF);
324 1.1 scw }
325 1.1 scw
326 1.1 scw int
327 1.1 scw mvmebus_probe(vsc, vmeaddr, len, am, datasize, callback, arg)
328 1.1 scw void *vsc;
329 1.1 scw vme_addr_t vmeaddr;
330 1.1 scw vme_size_t len;
331 1.1 scw vme_am_t am;
332 1.1 scw vme_datasize_t datasize;
333 1.1 scw int (*callback)(void *, bus_space_tag_t, bus_space_handle_t);
334 1.1 scw void *arg;
335 1.1 scw {
336 1.1 scw bus_space_tag_t tag;
337 1.1 scw bus_space_handle_t handle;
338 1.1 scw vme_mapresc_t resc;
339 1.1 scw vme_size_t offs;
340 1.1 scw int rv;
341 1.1 scw
342 1.1 scw /* Get a temporary mapping to the VMEbus range */
343 1.1 scw rv = mvmebus_map(vsc, vmeaddr, len, am, datasize, 0,
344 1.1 scw &tag, &handle, &resc);
345 1.1 scw if (rv)
346 1.1 scw return (rv);
347 1.1 scw
348 1.1 scw if (callback)
349 1.1 scw rv = (*callback) (arg, tag, handle);
350 1.1 scw else
351 1.1 scw for (offs = 0; offs < len && rv == 0;) {
352 1.1 scw switch (datasize) {
353 1.1 scw case VME_D8:
354 1.1 scw rv = bus_space_peek_1(tag, handle, offs, NULL);
355 1.1 scw offs += 1;
356 1.1 scw break;
357 1.1 scw
358 1.1 scw case VME_D16:
359 1.1 scw rv = bus_space_peek_2(tag, handle, offs, NULL);
360 1.1 scw offs += 2;
361 1.1 scw break;
362 1.1 scw
363 1.1 scw case VME_D32:
364 1.1 scw rv = bus_space_peek_4(tag, handle, offs, NULL);
365 1.1 scw offs += 4;
366 1.1 scw break;
367 1.1 scw }
368 1.1 scw }
369 1.1 scw
370 1.1 scw mvmebus_unmap(vsc, resc);
371 1.1 scw
372 1.1 scw return (rv);
373 1.1 scw }
374 1.1 scw
375 1.1 scw /* ARGSUSED */
376 1.1 scw int
377 1.1 scw mvmebus_intmap(vsc, level, vector, handlep)
378 1.1 scw void *vsc;
379 1.1 scw int level, vector;
380 1.1 scw vme_intr_handle_t *handlep;
381 1.1 scw {
382 1.1 scw
383 1.1 scw if (level < 1 || level > 7 || vector < 0x80 || vector > 0xff)
384 1.1 scw return (EINVAL);
385 1.1 scw
386 1.1 scw /* This is rather gross */
387 1.1 scw *handlep = (void *) (int) ((level << 8) | vector);
388 1.1 scw return (0);
389 1.1 scw }
390 1.1 scw
391 1.1 scw /* ARGSUSED */
392 1.1 scw const struct evcnt *
393 1.1 scw mvmebus_intr_evcnt(vsc, handle)
394 1.1 scw void *vsc;
395 1.1 scw vme_intr_handle_t handle;
396 1.1 scw {
397 1.1 scw struct mvmebus_softc *sc = vsc;
398 1.1 scw
399 1.1 scw return (&sc->sc_evcnt[(((int) handle) >> 8) - 1]);
400 1.1 scw }
401 1.1 scw
402 1.1 scw void *
403 1.1 scw mvmebus_intr_establish(vsc, handle, prior, func, arg)
404 1.1 scw void *vsc;
405 1.1 scw vme_intr_handle_t handle;
406 1.1 scw int prior;
407 1.1 scw int (*func)(void *);
408 1.1 scw void *arg;
409 1.1 scw {
410 1.1 scw struct mvmebus_softc *sc;
411 1.1 scw int level, vector, first;
412 1.1 scw
413 1.1 scw sc = vsc;
414 1.1 scw
415 1.1 scw /* Extract the interrupt's level and vector */
416 1.1 scw level = ((int) handle) >> 8;
417 1.1 scw vector = ((int) handle) & 0xff;
418 1.1 scw
419 1.1 scw #ifdef DIAGNOSTIC
420 1.1 scw if (vector < 0 || vector > 0xff) {
421 1.1 scw printf("%s: Illegal vector offset: 0x%x\n",
422 1.1 scw sc->sc_dev.dv_xname, vector);
423 1.1 scw panic("mvmebus_intr_establish");
424 1.1 scw }
425 1.1 scw if (level < 1 || level > 7) {
426 1.1 scw printf("%s: Illegal interrupt level: %d\n",
427 1.1 scw sc->sc_dev.dv_xname, level);
428 1.1 scw panic("mvmebus_intr_establish");
429 1.1 scw }
430 1.1 scw #endif
431 1.1 scw
432 1.1 scw first = (sc->sc_irqref[level]++ == 0);
433 1.1 scw
434 1.1 scw (*sc->sc_intr_establish)(sc->sc_chip, prior, level, vector, first,
435 1.1 scw func, arg, &sc->sc_evcnt[level - 1]);
436 1.1 scw
437 1.1 scw return ((void *) handle);
438 1.1 scw }
439 1.1 scw
440 1.1 scw void
441 1.1 scw mvmebus_intr_disestablish(vsc, handle)
442 1.1 scw void *vsc;
443 1.1 scw vme_intr_handle_t handle;
444 1.1 scw {
445 1.1 scw struct mvmebus_softc *sc;
446 1.1 scw int level, vector, last;
447 1.1 scw
448 1.1 scw sc = vsc;
449 1.1 scw
450 1.1 scw /* Extract the interrupt's level and vector */
451 1.1 scw level = ((int) handle) >> 8;
452 1.1 scw vector = ((int) handle) & 0xff;
453 1.1 scw
454 1.1 scw #ifdef DIAGNOSTIC
455 1.1 scw if (vector < 0 || vector > 0xff) {
456 1.1 scw printf("%s: Illegal vector offset: 0x%x\n",
457 1.1 scw sc->sc_dev.dv_xname, vector);
458 1.1 scw panic("mvmebus_intr_disestablish");
459 1.1 scw }
460 1.1 scw if (level < 1 || level > 7) {
461 1.1 scw printf("%s: Illegal interrupt level: %d\n",
462 1.1 scw sc->sc_dev.dv_xname, level);
463 1.1 scw panic("mvmebus_intr_disestablish");
464 1.1 scw }
465 1.1 scw if (sc->sc_irqref[level] == 0) {
466 1.1 scw printf("%s: VMEirq#%d: Reference count already zero!\n",
467 1.1 scw sc->sc_dev.dv_xname, level);
468 1.1 scw panic("mvmebus_intr_disestablish");
469 1.1 scw }
470 1.1 scw #endif
471 1.1 scw
472 1.1 scw last = (--(sc->sc_irqref[level]) == 0);
473 1.1 scw
474 1.1 scw (*sc->sc_intr_disestablish)(sc->sc_chip, level, vector, last,
475 1.1 scw &sc->sc_evcnt[level - 1]);
476 1.1 scw }
477 1.1 scw
478 1.1 scw #ifdef DIAGNOSTIC
479 1.1 scw /* ARGSUSED */
480 1.1 scw int
481 1.1 scw mvmebus_dummy_dmamap_create(t, size, nsegs, maxsegsz, boundary, flags, dmamp)
482 1.1 scw bus_dma_tag_t t;
483 1.1 scw bus_size_t size;
484 1.1 scw int nsegs;
485 1.1 scw bus_size_t maxsegsz;
486 1.1 scw bus_size_t boundary;
487 1.1 scw int flags;
488 1.1 scw bus_dmamap_t *dmamp;
489 1.1 scw {
490 1.1 scw
491 1.1 scw panic("Must use vme_dmamap_create() in place of bus_dmamap_create()");
492 1.1 scw return (0); /* Shutup the compiler */
493 1.1 scw }
494 1.1 scw
495 1.1 scw /* ARGSUSED */
496 1.1 scw void
497 1.1 scw mvmebus_dummy_dmamap_destroy(t, map)
498 1.1 scw bus_dma_tag_t t;
499 1.1 scw bus_dmamap_t map;
500 1.1 scw {
501 1.1 scw
502 1.1 scw panic("Must use vme_dmamap_destroy() in place of bus_dmamap_destroy()");
503 1.1 scw }
504 1.1 scw #endif
505 1.1 scw
506 1.1 scw /* ARGSUSED */
507 1.1 scw int
508 1.1 scw mvmebus_dmamap_create(vsc, len, am, datasize, swap, nsegs,
509 1.1 scw segsz, bound, flags, mapp)
510 1.1 scw void *vsc;
511 1.1 scw vme_size_t len;
512 1.1 scw vme_am_t am;
513 1.1 scw vme_datasize_t datasize;
514 1.1 scw vme_swap_t swap;
515 1.1 scw int nsegs;
516 1.1 scw vme_size_t segsz;
517 1.1 scw vme_addr_t bound;
518 1.1 scw int flags;
519 1.1 scw bus_dmamap_t *mapp;
520 1.1 scw {
521 1.1 scw struct mvmebus_softc *sc = vsc;
522 1.1 scw struct mvmebus_dmamap *vmap;
523 1.1 scw struct mvmebus_range *vr;
524 1.1 scw vme_am_t cap, as;
525 1.1 scw int i, rv;
526 1.1 scw
527 1.1 scw cap = MVMEBUS_AM2CAP(am);
528 1.1 scw as = am & VME_AM_ADRSIZEMASK;
529 1.1 scw
530 1.1 scw /*
531 1.1 scw * Verify that we even stand a chance of satisfying
532 1.1 scw * the VMEbus address space and datasize requested.
533 1.1 scw */
534 1.1 scw for (i = 0, vr = sc->sc_slaves; i < sc->sc_nslaves; i++, vr++) {
535 1.1 scw if (vr->vr_am == MVMEBUS_AM_DISABLED)
536 1.1 scw continue;
537 1.1 scw
538 1.1 scw if (as == (vr->vr_am & VME_AM_ADRSIZEMASK) &&
539 1.1 scw cap == (vr->vr_am & cap) && datasize <= vr->vr_datasize &&
540 1.1 scw len <= (vr->vr_vmeend - vr->vr_vmestart))
541 1.1 scw break;
542 1.1 scw }
543 1.1 scw
544 1.1 scw if (i == sc->sc_nslaves)
545 1.1 scw return (EINVAL);
546 1.1 scw
547 1.1 scw if ((vmap = malloc(sizeof(*vmap), M_DMAMAP,
548 1.1 scw (flags & BUS_DMA_NOWAIT) ? M_NOWAIT : M_WAITOK)) == NULL)
549 1.1 scw return (ENOMEM);
550 1.1 scw
551 1.1 scw
552 1.1 scw rv = bus_dmamap_create(sc->sc_dmat, len, nsegs, segsz,
553 1.1 scw bound, flags, mapp);
554 1.1 scw if (rv != 0) {
555 1.1 scw free(vmap, M_DMAMAP);
556 1.1 scw return (rv);
557 1.1 scw }
558 1.1 scw
559 1.1 scw vmap->vm_am = am;
560 1.1 scw vmap->vm_datasize = datasize;
561 1.1 scw vmap->vm_swap = swap;
562 1.1 scw vmap->vm_slave = vr;
563 1.1 scw
564 1.1 scw (*mapp)->_dm_cookie = vmap;
565 1.1 scw
566 1.1 scw return (0);
567 1.1 scw }
568 1.1 scw
569 1.1 scw void
570 1.1 scw mvmebus_dmamap_destroy(vsc, map)
571 1.1 scw void *vsc;
572 1.1 scw bus_dmamap_t map;
573 1.1 scw {
574 1.1 scw struct mvmebus_softc *sc = vsc;
575 1.1 scw
576 1.1 scw free(map->_dm_cookie, M_DMAMAP);
577 1.1 scw bus_dmamap_destroy(sc->sc_dmat, map);
578 1.1 scw }
579 1.1 scw
580 1.1 scw static int
581 1.1 scw mvmebus_dmamap_load_common(sc, map)
582 1.1 scw struct mvmebus_softc *sc;
583 1.1 scw bus_dmamap_t map;
584 1.1 scw {
585 1.1 scw struct mvmebus_dmamap *vmap = map->_dm_cookie;
586 1.1 scw struct mvmebus_range *vr = vmap->vm_slave;
587 1.1 scw bus_dma_segment_t *ds;
588 1.1 scw vme_am_t cap, am;
589 1.1 scw int i;
590 1.1 scw
591 1.1 scw cap = MVMEBUS_AM2CAP(vmap->vm_am);
592 1.1 scw am = vmap->vm_am & VME_AM_ADRSIZEMASK;
593 1.1 scw
594 1.1 scw /*
595 1.1 scw * Traverse the list of segments which make up this map, and
596 1.1 scw * convert the cpu-relative addresses therein to VMEbus addresses.
597 1.1 scw */
598 1.1 scw for (ds = &map->dm_segs[0]; ds < &map->dm_segs[map->dm_nsegs]; ds++) {
599 1.1 scw /*
600 1.1 scw * First, see if this map's slave image can access the
601 1.1 scw * segment, otherwise we have to waste time scanning all
602 1.1 scw * the slave images.
603 1.1 scw */
604 1.1 scw vr = vmap->vm_slave;
605 1.1 scw if (am == (vr->vr_am & VME_AM_ADRSIZEMASK) &&
606 1.1 scw cap == (vr->vr_am & cap) &&
607 1.1 scw vmap->vm_datasize <= vr->vr_datasize &&
608 1.1 scw ds->_ds_cpuaddr >= vr->vr_locstart &&
609 1.1 scw ds->ds_len <= (vr->vr_vmeend - vr->vr_vmestart))
610 1.1 scw goto found;
611 1.1 scw
612 1.1 scw for (i = 0, vr = sc->sc_slaves; i < sc->sc_nslaves; i++, vr++) {
613 1.1 scw if (vr->vr_am == MVMEBUS_AM_DISABLED)
614 1.1 scw continue;
615 1.1 scw
616 1.1 scw /*
617 1.1 scw * Filter out any slave images which don't have the
618 1.1 scw * same VMEbus address modifier and datasize as
619 1.1 scw * this DMA map, and those which don't cover the
620 1.1 scw * physical address region containing the segment.
621 1.1 scw */
622 1.1 scw if (vr != vmap->vm_slave &&
623 1.1 scw am == (vr->vr_am & VME_AM_ADRSIZEMASK) &&
624 1.1 scw cap == (vr->vr_am & cap) &&
625 1.1 scw vmap->vm_datasize <= vr->vr_datasize &&
626 1.1 scw ds->_ds_cpuaddr >= vr->vr_locstart &&
627 1.1 scw ds->ds_len <= (vr->vr_vmeend - vr->vr_vmestart))
628 1.1 scw break;
629 1.1 scw }
630 1.1 scw
631 1.1 scw /*
632 1.1 scw * Did we find an applicable slave image which covers this
633 1.1 scw * segment?
634 1.1 scw */
635 1.1 scw if (i == sc->sc_nslaves) {
636 1.1 scw /*
637 1.1 scw * XXX TODO:
638 1.1 scw *
639 1.1 scw * Bounce this segment via a bounce buffer allocated
640 1.1 scw * from this DMA map.
641 1.1 scw */
642 1.1 scw printf("mvmebus_dmamap_load_common: bounce needed!\n");
643 1.1 scw return (EINVAL);
644 1.1 scw }
645 1.1 scw
646 1.1 scw found:
647 1.1 scw /*
648 1.1 scw * Generate the VMEbus address of this segment
649 1.1 scw */
650 1.1 scw ds->ds_addr = (ds->_ds_cpuaddr - vr->vr_locstart) +
651 1.1 scw vr->vr_vmestart;
652 1.1 scw }
653 1.1 scw
654 1.1 scw return (0);
655 1.1 scw }
656 1.1 scw
657 1.1 scw int
658 1.1 scw mvmebus_dmamap_load(t, map, buf, buflen, p, flags)
659 1.1 scw bus_dma_tag_t t;
660 1.1 scw bus_dmamap_t map;
661 1.1 scw void *buf;
662 1.1 scw bus_size_t buflen;
663 1.1 scw struct proc *p;
664 1.1 scw int flags;
665 1.1 scw {
666 1.1 scw struct mvmebus_softc *sc = t->_cookie;
667 1.1 scw int rv;
668 1.1 scw
669 1.1 scw rv = bus_dmamap_load(sc->sc_dmat, map, buf, buflen, p, flags);
670 1.1 scw if (rv != 0)
671 1.1 scw return rv;
672 1.1 scw
673 1.1 scw return mvmebus_dmamap_load_common(sc, map);
674 1.1 scw }
675 1.1 scw
676 1.1 scw int
677 1.1 scw mvmebus_dmamap_load_mbuf(t, map, chain, flags)
678 1.1 scw bus_dma_tag_t t;
679 1.1 scw bus_dmamap_t map;
680 1.1 scw struct mbuf *chain;
681 1.1 scw int flags;
682 1.1 scw {
683 1.1 scw struct mvmebus_softc *sc = t->_cookie;
684 1.1 scw int rv;
685 1.1 scw
686 1.1 scw rv = bus_dmamap_load_mbuf(sc->sc_dmat, map, chain, flags);
687 1.1 scw if (rv != 0)
688 1.1 scw return rv;
689 1.1 scw
690 1.1 scw return mvmebus_dmamap_load_common(sc, map);
691 1.1 scw }
692 1.1 scw
693 1.1 scw int
694 1.1 scw mvmebus_dmamap_load_uio(t, map, uio, flags)
695 1.1 scw bus_dma_tag_t t;
696 1.1 scw bus_dmamap_t map;
697 1.1 scw struct uio *uio;
698 1.1 scw int flags;
699 1.1 scw {
700 1.1 scw struct mvmebus_softc *sc = t->_cookie;
701 1.1 scw int rv;
702 1.1 scw
703 1.1 scw rv = bus_dmamap_load_uio(sc->sc_dmat, map, uio, flags);
704 1.1 scw if (rv != 0)
705 1.1 scw return rv;
706 1.1 scw
707 1.1 scw return mvmebus_dmamap_load_common(sc, map);
708 1.1 scw }
709 1.1 scw
710 1.1 scw int
711 1.1 scw mvmebus_dmamap_load_raw(t, map, segs, nsegs, size, flags)
712 1.1 scw bus_dma_tag_t t;
713 1.1 scw bus_dmamap_t map;
714 1.1 scw bus_dma_segment_t *segs;
715 1.1 scw int nsegs;
716 1.1 scw bus_size_t size;
717 1.1 scw int flags;
718 1.1 scw {
719 1.1 scw struct mvmebus_softc *sc = t->_cookie;
720 1.1 scw int rv;
721 1.1 scw
722 1.1 scw /*
723 1.1 scw * mvmebus_dmamem_alloc() will ensure that the physical memory
724 1.1 scw * backing these segments is 100% accessible in at least one
725 1.1 scw * of the board's VMEbus slave images.
726 1.1 scw */
727 1.1 scw rv = bus_dmamap_load_raw(sc->sc_dmat, map, segs, nsegs, size, flags);
728 1.1 scw if (rv != 0)
729 1.1 scw return rv;
730 1.1 scw
731 1.1 scw return mvmebus_dmamap_load_common(sc, map);
732 1.1 scw }
733 1.1 scw
734 1.1 scw void
735 1.1 scw mvmebus_dmamap_unload(t, map)
736 1.1 scw bus_dma_tag_t t;
737 1.1 scw bus_dmamap_t map;
738 1.1 scw {
739 1.1 scw struct mvmebus_softc *sc = t->_cookie;
740 1.1 scw
741 1.1 scw /* XXX Deal with bounce buffers */
742 1.1 scw
743 1.1 scw bus_dmamap_unload(sc->sc_dmat, map);
744 1.1 scw }
745 1.1 scw
746 1.1 scw void
747 1.1 scw mvmebus_dmamap_sync(t, map, offset, len, ops)
748 1.1 scw bus_dma_tag_t t;
749 1.1 scw bus_dmamap_t map;
750 1.1 scw bus_addr_t offset;
751 1.1 scw bus_size_t len;
752 1.1 scw int ops;
753 1.1 scw {
754 1.1 scw struct mvmebus_softc *sc = t->_cookie;
755 1.1 scw
756 1.1 scw /* XXX Bounce buffers */
757 1.1 scw
758 1.1 scw bus_dmamap_sync(sc->sc_dmat, map, offset, len, ops);
759 1.1 scw }
760 1.1 scw
761 1.1 scw #ifdef DIAGNOSTIC
762 1.1 scw /* ARGSUSED */
763 1.1 scw int
764 1.1 scw mvmebus_dummy_dmamem_alloc(t, size, align, boundary, segs, nsegs, rsegs, flags)
765 1.1 scw bus_dma_tag_t t;
766 1.1 scw bus_size_t size;
767 1.1 scw bus_size_t align;
768 1.1 scw bus_size_t boundary;
769 1.1 scw bus_dma_segment_t *segs;
770 1.1 scw int nsegs;
771 1.1 scw int *rsegs;
772 1.1 scw int flags;
773 1.1 scw {
774 1.1 scw
775 1.2 provos panic("Must use vme_dmamem_alloc() in place of bus_dmamem_alloc()");
776 1.1 scw }
777 1.1 scw
778 1.1 scw /* ARGSUSED */
779 1.1 scw void
780 1.1 scw mvmebus_dummy_dmamem_free(t, segs, nsegs)
781 1.1 scw bus_dma_tag_t t;
782 1.1 scw bus_dma_segment_t *segs;
783 1.1 scw int nsegs;
784 1.1 scw {
785 1.1 scw
786 1.1 scw panic("Must use vme_dmamem_free() in place of bus_dmamem_free()");
787 1.1 scw }
788 1.1 scw #endif
789 1.1 scw
790 1.1 scw /* ARGSUSED */
791 1.1 scw int
792 1.1 scw mvmebus_dmamem_alloc(vsc, len, am, datasize, swap, segs, nsegs, rsegs, flags)
793 1.1 scw void *vsc;
794 1.1 scw vme_size_t len;
795 1.1 scw vme_am_t am;
796 1.1 scw vme_datasize_t datasize;
797 1.1 scw vme_swap_t swap;
798 1.1 scw bus_dma_segment_t *segs;
799 1.1 scw int nsegs;
800 1.1 scw int *rsegs;
801 1.1 scw int flags;
802 1.1 scw {
803 1.1 scw extern paddr_t avail_start;
804 1.1 scw struct mvmebus_softc *sc = vsc;
805 1.1 scw struct mvmebus_range *vr;
806 1.1 scw bus_addr_t low, high;
807 1.1 scw bus_size_t bound;
808 1.1 scw vme_am_t cap;
809 1.1 scw int i;
810 1.1 scw
811 1.1 scw cap = MVMEBUS_AM2CAP(am);
812 1.1 scw am &= VME_AM_ADRSIZEMASK;
813 1.1 scw
814 1.1 scw /*
815 1.1 scw * Find a slave mapping in the requested VMEbus address space.
816 1.1 scw */
817 1.1 scw for (i = 0, vr = sc->sc_slaves; i < sc->sc_nslaves; i++, vr++) {
818 1.1 scw if (vr->vr_am == MVMEBUS_AM_DISABLED)
819 1.1 scw continue;
820 1.1 scw
821 1.1 scw if (i == 0 && (flags & BUS_DMA_ONBOARD_RAM) != 0)
822 1.1 scw continue;
823 1.1 scw
824 1.1 scw if (am == (vr->vr_am & VME_AM_ADRSIZEMASK) &&
825 1.1 scw cap == (vr->vr_am & cap) && datasize <= vr->vr_datasize &&
826 1.1 scw len <= (vr->vr_vmeend - vr->vr_vmestart))
827 1.1 scw break;
828 1.1 scw }
829 1.1 scw if (i == sc->sc_nslaves)
830 1.1 scw return (EINVAL);
831 1.1 scw
832 1.1 scw /*
833 1.1 scw * Set up the constraints so we can allocate physical memory which
834 1.1 scw * is visible in the requested address space
835 1.1 scw */
836 1.1 scw low = max(vr->vr_locstart, avail_start);
837 1.1 scw high = vr->vr_locstart + (vr->vr_vmeend - vr->vr_vmestart) + 1;
838 1.1 scw bound = (bus_size_t) vr->vr_mask + 1;
839 1.1 scw
840 1.1 scw /*
841 1.1 scw * Allocate physical memory.
842 1.1 scw *
843 1.1 scw * Note: This fills in the segments with cpu-relative physical
844 1.1 scw * addresses. A further call to bus_dmamap_load_raw() (with a
845 1.1 scw * dma map which specifies the same VMEbus address space and
846 1.1 scw * constraints as the call to here) must be made. The segments
847 1.1 scw * of the dma map will then contain VMEbus-relative physical
848 1.1 scw * addresses of the memory allocated here.
849 1.1 scw */
850 1.1 scw return _bus_dmamem_alloc_common(sc->sc_dmat, low, high,
851 1.1 scw len, 0, bound, segs, nsegs, rsegs, flags);
852 1.1 scw }
853 1.1 scw
854 1.1 scw void
855 1.1 scw mvmebus_dmamem_free(vsc, segs, nsegs)
856 1.1 scw void *vsc;
857 1.1 scw bus_dma_segment_t *segs;
858 1.1 scw int nsegs;
859 1.1 scw {
860 1.1 scw struct mvmebus_softc *sc = vsc;
861 1.1 scw
862 1.1 scw bus_dmamem_free(sc->sc_dmat, segs, nsegs);
863 1.1 scw }
864 1.1 scw
865 1.1 scw int
866 1.1 scw mvmebus_dmamem_map(t, segs, nsegs, size, kvap, flags)
867 1.1 scw bus_dma_tag_t t;
868 1.1 scw bus_dma_segment_t *segs;
869 1.1 scw int nsegs;
870 1.1 scw size_t size;
871 1.1 scw caddr_t *kvap;
872 1.1 scw int flags;
873 1.1 scw {
874 1.1 scw struct mvmebus_softc *sc = t->_cookie;
875 1.1 scw
876 1.1 scw return bus_dmamem_map(sc->sc_dmat, segs, nsegs, size, kvap, flags);
877 1.1 scw }
878 1.1 scw
879 1.1 scw void
880 1.1 scw mvmebus_dmamem_unmap(t, kva, size)
881 1.1 scw bus_dma_tag_t t;
882 1.1 scw caddr_t kva;
883 1.1 scw size_t size;
884 1.1 scw {
885 1.1 scw struct mvmebus_softc *sc = t->_cookie;
886 1.1 scw
887 1.1 scw bus_dmamem_unmap(sc->sc_dmat, kva, size);
888 1.1 scw }
889 1.1 scw
890 1.1 scw paddr_t
891 1.1 scw mvmebus_dmamem_mmap(t, segs, nsegs, offset, prot, flags)
892 1.1 scw bus_dma_tag_t t;
893 1.1 scw bus_dma_segment_t *segs;
894 1.1 scw int nsegs;
895 1.1 scw off_t offset;
896 1.1 scw int prot;
897 1.1 scw int flags;
898 1.1 scw {
899 1.1 scw struct mvmebus_softc *sc = t->_cookie;
900 1.1 scw
901 1.1 scw return bus_dmamem_mmap(sc->sc_dmat, segs, nsegs, offset, prot, flags);
902 1.1 scw }
903 1.1 scw
904 1.1 scw #ifdef DEBUG
905 1.1 scw static const char *
906 1.1 scw mvmebus_mod_string(addr, len, am, ds)
907 1.1 scw vme_addr_t addr;
908 1.1 scw vme_size_t len;
909 1.1 scw vme_am_t am;
910 1.1 scw vme_datasize_t ds;
911 1.1 scw {
912 1.1 scw static const char *mode[] = {"BLT64)", "DATA)", "PROG)", "BLT32)"};
913 1.1 scw static const char *dsiz[] = {"(", "(D8,", "(D16,", "(D16-D8,",
914 1.1 scw "(D32,", "(D32,D8,", "(D32-D16,", "(D32-D8,"};
915 1.1 scw static char mstring[40];
916 1.1 scw char *fmt;
917 1.1 scw
918 1.1 scw switch (am & VME_AM_ADRSIZEMASK) {
919 1.1 scw case VME_AM_A32:
920 1.1 scw fmt = "A32:%08x-%08x ";
921 1.1 scw break;
922 1.1 scw
923 1.1 scw case VME_AM_A24:
924 1.1 scw fmt = "A24:%06x-%06x ";
925 1.1 scw break;
926 1.1 scw
927 1.1 scw case VME_AM_A16:
928 1.1 scw fmt = "A16:%04x-%04x ";
929 1.1 scw break;
930 1.1 scw
931 1.1 scw case VME_AM_USERDEF:
932 1.1 scw fmt = "USR:%08x-%08x ";
933 1.1 scw break;
934 1.1 scw }
935 1.1 scw
936 1.1 scw sprintf(mstring, fmt, addr, addr + len - 1);
937 1.1 scw strcat(mstring, dsiz[ds & 0x7]);
938 1.1 scw
939 1.1 scw if (MVMEBUS_AM_HAS_CAP(am)) {
940 1.1 scw if (am & MVMEBUS_AM_CAP_DATA)
941 1.1 scw strcat(mstring, "D");
942 1.1 scw if (am & MVMEBUS_AM_CAP_PROG)
943 1.1 scw strcat(mstring, "P");
944 1.1 scw if (am & MVMEBUS_AM_CAP_USER)
945 1.1 scw strcat(mstring, "U");
946 1.1 scw if (am & MVMEBUS_AM_CAP_SUPER)
947 1.1 scw strcat(mstring, "S");
948 1.1 scw if (am & MVMEBUS_AM_CAP_BLK)
949 1.1 scw strcat(mstring, "B");
950 1.1 scw if (am & MVMEBUS_AM_CAP_BLKD64)
951 1.1 scw strcat(mstring, "6");
952 1.1 scw strcat(mstring, ")");
953 1.1 scw } else {
954 1.1 scw strcat(mstring, ((am & VME_AM_PRIVMASK) == VME_AM_USER) ?
955 1.1 scw "USER," : "SUPER,");
956 1.1 scw strcat(mstring, mode[am & VME_AM_MODEMASK]);
957 1.1 scw }
958 1.1 scw
959 1.1 scw return (mstring);
960 1.1 scw }
961 1.1 scw #endif
962