vme_two_isr.c revision 1.11 1 1.11 martin /* $NetBSD: vme_two_isr.c,v 1.11 2008/04/28 20:23:54 martin Exp $ */
2 1.1 scw
3 1.1 scw /*-
4 1.1 scw * Copyright (c) 2001, 2002 The NetBSD Foundation, Inc.
5 1.1 scw * All rights reserved.
6 1.1 scw *
7 1.1 scw * This code is derived from software contributed to The NetBSD Foundation
8 1.1 scw * by Steve C. Woodford.
9 1.1 scw *
10 1.1 scw * Redistribution and use in source and binary forms, with or without
11 1.1 scw * modification, are permitted provided that the following conditions
12 1.1 scw * are met:
13 1.1 scw * 1. Redistributions of source code must retain the above copyright
14 1.1 scw * notice, this list of conditions and the following disclaimer.
15 1.1 scw * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 scw * notice, this list of conditions and the following disclaimer in the
17 1.1 scw * documentation and/or other materials provided with the distribution.
18 1.1 scw *
19 1.1 scw * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 scw * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 scw * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 scw * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 scw * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 scw * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 scw * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 scw * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 scw * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 scw * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 scw * POSSIBILITY OF SUCH DAMAGE.
30 1.1 scw */
31 1.1 scw
32 1.1 scw /*
33 1.1 scw * Split off from vme_two.c specifically to deal with hardware assisted
34 1.1 scw * soft interrupts when the user hasn't specified `vmetwo0' in the
35 1.1 scw * kernel config file (mvme1[67]2 only).
36 1.1 scw */
37 1.4 lukem
38 1.4 lukem #include <sys/cdefs.h>
39 1.11 martin __KERNEL_RCSID(0, "$NetBSD: vme_two_isr.c,v 1.11 2008/04/28 20:23:54 martin Exp $");
40 1.1 scw
41 1.1 scw #include "vmetwo.h"
42 1.1 scw
43 1.1 scw #include <sys/param.h>
44 1.1 scw #include <sys/kernel.h>
45 1.1 scw #include <sys/systm.h>
46 1.1 scw #include <sys/device.h>
47 1.1 scw #include <sys/malloc.h>
48 1.7 ad #include <sys/cpu.h>
49 1.7 ad #include <sys/bus.h>
50 1.1 scw
51 1.1 scw #include <dev/vme/vmereg.h>
52 1.1 scw #include <dev/vme/vmevar.h>
53 1.1 scw
54 1.1 scw #include <dev/mvme/mvmebus.h>
55 1.1 scw #include <dev/mvme/vme_tworeg.h>
56 1.1 scw #include <dev/mvme/vme_twovar.h>
57 1.1 scw
58 1.1 scw /*
59 1.1 scw * Non-zero if there is no VMEChip2 on this board.
60 1.1 scw */
61 1.1 scw int vmetwo_not_present;
62 1.1 scw
63 1.1 scw /*
64 1.1 scw * Array of interrupt handlers registered with us for the non-VMEbus
65 1.1 scw * vectored interrupts. Eg. ABORT Switch, SYSFAIL etc.
66 1.1 scw *
67 1.1 scw * We can't just install a caller's handler directly, since these
68 1.1 scw * interrupts have to be manually cleared, so we have a trampoline
69 1.1 scw * which does the clearing automatically.
70 1.1 scw */
71 1.1 scw static struct vme_two_handler {
72 1.5 perry int (*isr_hand)(void *);
73 1.1 scw void *isr_arg;
74 1.1 scw } vme_two_handlers[(VME2_VECTOR_LOCAL_MAX - VME2_VECTOR_LOCAL_MIN) + 1];
75 1.1 scw
76 1.1 scw #define VMETWO_HANDLERS_SZ (sizeof(vme_two_handlers) / \
77 1.1 scw sizeof(struct vme_two_handler))
78 1.1 scw
79 1.1 scw static int vmetwo_local_isr_trampoline(void *);
80 1.8 ad #ifdef notyet
81 1.1 scw static void vmetwo_softintr_assert(void);
82 1.8 ad #endif
83 1.1 scw
84 1.1 scw static struct vmetwo_softc *vmetwo_sc;
85 1.1 scw
86 1.1 scw int
87 1.1 scw vmetwo_probe(bus_space_tag_t bt, bus_addr_t offset)
88 1.1 scw {
89 1.1 scw bus_space_handle_t bh;
90 1.1 scw
91 1.1 scw bus_space_map(bt, offset + VME2REG_LCSR_OFFSET, VME2LCSR_SIZE, 0, &bh);
92 1.1 scw
93 1.1 scw if (bus_space_peek_4(bt, bh, VME2LCSR_MISC_STATUS, NULL) != 0) {
94 1.1 scw #if defined(MVME162) || defined(MVME172)
95 1.1 scw #if defined(MVME167) || defined(MVME177)
96 1.1 scw if (machineid == MVME_162 || machineid == MVME_172)
97 1.1 scw #endif
98 1.1 scw {
99 1.1 scw /*
100 1.1 scw * No VMEChip2 on mvme162/172 is not too big a
101 1.1 scw * deal; we can fall back on timer4 in the
102 1.1 scw * mcchip for h/w assisted soft interrupts...
103 1.1 scw */
104 1.1 scw extern void pcctwosoftintrinit(void);
105 1.1 scw bus_space_unmap(bt, bh, VME2LCSR_SIZE);
106 1.1 scw vmetwo_not_present = 1;
107 1.1 scw pcctwosoftintrinit();
108 1.1 scw return (0);
109 1.1 scw }
110 1.1 scw #endif
111 1.1 scw #if defined(MVME167) || defined(MVME177) || defined(MVME88K)
112 1.1 scw /*
113 1.1 scw * No VMEChip2 on mvme167/177, however, is a Big Deal.
114 1.1 scw * In fact, it means the hardware's shot since the
115 1.1 scw * VMEChip2 is not a `build-option' on those boards.
116 1.1 scw */
117 1.1 scw panic("VMEChip2 not responding! Faulty board?");
118 1.1 scw /* NOTREACHED */
119 1.1 scw #endif
120 1.1 scw #if defined(MVMEPPC)
121 1.1 scw /*
122 1.1 scw * No VMEChip2 on mvmeppc is no big deal.
123 1.1 scw */
124 1.1 scw bus_space_unmap(bt, bh, VME2LCSR_SIZE);
125 1.1 scw vmetwo_not_present = 1;
126 1.1 scw return (0);
127 1.1 scw #endif
128 1.1 scw }
129 1.1 scw #if NVMETWO == 0
130 1.1 scw else {
131 1.1 scw /*
132 1.1 scw * The kernel config file has no `vmetwo0' device, but
133 1.1 scw * there is a VMEChip2 on the board. Fix up things
134 1.1 scw * just enough to hook VMEChip2 local interrupts.
135 1.1 scw */
136 1.1 scw struct vmetwo_softc *sc;
137 1.1 scw
138 1.1 scw /* XXX Should check sc != NULL here... */
139 1.1 scw MALLOC(sc, struct vmetwo_softc *, sizeof(*sc), M_DEVBUF,
140 1.1 scw M_NOWAIT);
141 1.1 scw
142 1.1 scw sc->sc_mvmebus.sc_bust = bt;
143 1.1 scw sc->sc_lcrh = bh;
144 1.1 scw vmetwo_intr_init(sc);
145 1.1 scw return 0;
146 1.1 scw }
147 1.1 scw #else
148 1.1 scw bus_space_unmap(bt, bh, VME2LCSR_SIZE);
149 1.1 scw return (1);
150 1.1 scw #endif
151 1.1 scw }
152 1.1 scw
153 1.1 scw void
154 1.1 scw vmetwo_intr_init(struct vmetwo_softc *sc)
155 1.1 scw {
156 1.1 scw u_int32_t reg;
157 1.1 scw int i;
158 1.1 scw
159 1.1 scw vmetwo_sc = sc;
160 1.1 scw
161 1.1 scw /* Clear out the ISR handler array */
162 1.1 scw for (i = 0; i < VMETWO_HANDLERS_SZ; i++)
163 1.1 scw vme_two_handlers[i].isr_hand = NULL;
164 1.1 scw
165 1.1 scw /*
166 1.1 scw * Initialize the chip.
167 1.1 scw * Firstly, disable all VMEChip2 Interrupts
168 1.1 scw */
169 1.1 scw reg = vme2_lcsr_read(sc, VME2LCSR_MISC_STATUS) & ~VME2_MISC_STATUS_MIEN;
170 1.1 scw vme2_lcsr_write(sc, VME2LCSR_MISC_STATUS, reg);
171 1.1 scw vme2_lcsr_write(sc, VME2LCSR_LOCAL_INTERRUPT_ENABLE, 0);
172 1.1 scw vme2_lcsr_write(sc, VME2LCSR_LOCAL_INTERRUPT_CLEAR,
173 1.1 scw VME2_LOCAL_INTERRUPT_CLEAR_ALL);
174 1.1 scw
175 1.1 scw /* Zap all the IRQ level registers */
176 1.1 scw for (i = 0; i < VME2_NUM_IL_REGS; i++)
177 1.1 scw vme2_lcsr_write(sc, VME2LCSR_INTERRUPT_LEVEL_BASE + (i * 4), 0);
178 1.1 scw
179 1.1 scw /* Disable the tick timers */
180 1.1 scw reg = vme2_lcsr_read(sc, VME2LCSR_TIMER_CONTROL);
181 1.1 scw reg &= ~VME2_TIMER_CONTROL_EN(0);
182 1.1 scw reg &= ~VME2_TIMER_CONTROL_EN(1);
183 1.1 scw vme2_lcsr_write(sc, VME2LCSR_TIMER_CONTROL, reg);
184 1.1 scw
185 1.1 scw /* Set the VMEChip2's vector base register to the required value */
186 1.1 scw reg = vme2_lcsr_read(sc, VME2LCSR_VECTOR_BASE);
187 1.1 scw reg &= ~VME2_VECTOR_BASE_MASK;
188 1.1 scw reg |= VME2_VECTOR_BASE_REG_VALUE;
189 1.1 scw vme2_lcsr_write(sc, VME2LCSR_VECTOR_BASE, reg);
190 1.1 scw
191 1.1 scw /* Set the Master Interrupt Enable bit now */
192 1.1 scw reg = vme2_lcsr_read(sc, VME2LCSR_MISC_STATUS) | VME2_MISC_STATUS_MIEN;
193 1.1 scw vme2_lcsr_write(sc, VME2LCSR_MISC_STATUS, reg);
194 1.2 scw
195 1.2 scw /* Allow the MD code the chance to do some initialising */
196 1.2 scw vmetwo_md_intr_init(sc);
197 1.1 scw
198 1.1 scw #if defined(MVME167) || defined(MVME177)
199 1.1 scw #if defined(MVME162) || defined(MVME172)
200 1.1 scw if (machineid != MVME_162 && machineid != MVME_172)
201 1.1 scw #endif
202 1.1 scw {
203 1.1 scw /*
204 1.1 scw * Let the NMI handler deal with level 7 ABORT switch
205 1.1 scw * interrupts
206 1.1 scw */
207 1.1 scw vmetwo_intr_establish(sc, 7, 7, VME2_VEC_ABORT, 1,
208 1.1 scw nmihand, NULL, NULL);
209 1.1 scw }
210 1.1 scw #endif
211 1.1 scw
212 1.1 scw /* Setup hardware assisted soft interrupts */
213 1.8 ad #ifdef notyet
214 1.1 scw vmetwo_intr_establish(sc, 1, 1, VME2_VEC_SOFT0, 1,
215 1.1 scw (int (*)(void *))softintr_dispatch, NULL, NULL);
216 1.1 scw _softintr_chipset_assert = vmetwo_softintr_assert;
217 1.8 ad #endif
218 1.1 scw }
219 1.1 scw
220 1.1 scw static int
221 1.1 scw vmetwo_local_isr_trampoline(arg)
222 1.1 scw void *arg;
223 1.1 scw {
224 1.1 scw struct vme_two_handler *isr;
225 1.1 scw int vec;
226 1.1 scw
227 1.1 scw vec = (int) arg; /* 0x08 <= vec <= 0x1f */
228 1.1 scw
229 1.1 scw /* Clear the interrupt source */
230 1.1 scw vme2_lcsr_write(vmetwo_sc, VME2LCSR_LOCAL_INTERRUPT_CLEAR,
231 1.1 scw VME2_LOCAL_INTERRUPT(vec));
232 1.1 scw
233 1.1 scw isr = &vme_two_handlers[vec - VME2_VECTOR_LOCAL_OFFSET];
234 1.1 scw if (isr->isr_hand)
235 1.1 scw (void) (*isr->isr_hand) (isr->isr_arg);
236 1.1 scw else
237 1.1 scw printf("vmetwo: Spurious local interrupt, vector 0x%x\n", vec);
238 1.1 scw
239 1.1 scw return (1);
240 1.1 scw }
241 1.1 scw
242 1.1 scw void
243 1.1 scw vmetwo_local_intr_establish(pri, vec, hand, arg, evcnt)
244 1.1 scw int pri, vec;
245 1.1 scw int (*hand)(void *);
246 1.1 scw void *arg;
247 1.1 scw struct evcnt *evcnt;
248 1.1 scw {
249 1.1 scw
250 1.1 scw vmetwo_intr_establish(vmetwo_sc, pri, pri, vec, 1, hand, arg, evcnt);
251 1.1 scw }
252 1.1 scw
253 1.1 scw /* ARGSUSED */
254 1.1 scw void
255 1.1 scw vmetwo_intr_establish(csc, prior, lvl, vec, first, hand, arg, evcnt)
256 1.1 scw void *csc;
257 1.1 scw int prior, lvl, vec, first;
258 1.1 scw int (*hand)(void *);
259 1.1 scw void *arg;
260 1.1 scw struct evcnt *evcnt;
261 1.1 scw {
262 1.1 scw struct vmetwo_softc *sc = csc;
263 1.1 scw u_int32_t reg;
264 1.1 scw int bitoff;
265 1.1 scw int iloffset, ilshift;
266 1.1 scw int s;
267 1.1 scw
268 1.1 scw s = splhigh();
269 1.1 scw
270 1.1 scw #if NVMETWO > 0
271 1.1 scw /*
272 1.1 scw * Sort out interrupts generated locally by the VMEChip2 from
273 1.1 scw * those generated by VMEbus devices...
274 1.1 scw */
275 1.1 scw if (vec >= VME2_VECTOR_LOCAL_MIN && vec <= VME2_VECTOR_LOCAL_MAX) {
276 1.1 scw #endif
277 1.1 scw /*
278 1.1 scw * Local interrupts need to be bounced through some
279 1.1 scw * trampoline code which acknowledges/clears them.
280 1.1 scw */
281 1.1 scw vme_two_handlers[vec - VME2_VECTOR_LOCAL_MIN].isr_hand = hand;
282 1.1 scw vme_two_handlers[vec - VME2_VECTOR_LOCAL_MIN].isr_arg = arg;
283 1.1 scw hand = vmetwo_local_isr_trampoline;
284 1.1 scw arg = (void *) (vec - VME2_VECTOR_BASE);
285 1.1 scw
286 1.1 scw /*
287 1.1 scw * Interrupt enable/clear bit offset is 0x08 - 0x1f
288 1.1 scw */
289 1.1 scw bitoff = vec - VME2_VECTOR_BASE;
290 1.1 scw #if NVMETWO > 0
291 1.1 scw first = 1; /* Force the interrupt to be enabled */
292 1.1 scw } else {
293 1.1 scw /*
294 1.1 scw * Interrupts originating from the VMEbus are
295 1.1 scw * controlled by an offset of 0x00 - 0x07
296 1.1 scw */
297 1.1 scw bitoff = lvl - 1;
298 1.1 scw }
299 1.1 scw #endif
300 1.1 scw
301 1.1 scw /* Hook the interrupt */
302 1.1 scw (*sc->sc_isrlink)(sc->sc_isrcookie, hand, arg, prior, vec, evcnt);
303 1.1 scw
304 1.1 scw /*
305 1.1 scw * Do we need to tell the VMEChip2 to let the interrupt through?
306 1.1 scw * (This is always true for locally-generated interrupts, but only
307 1.1 scw * needs doing once for each VMEbus interrupt level which is hooked)
308 1.1 scw */
309 1.1 scw #if NVMETWO > 0
310 1.1 scw if (first) {
311 1.1 scw if (evcnt)
312 1.1 scw evcnt_attach_dynamic(evcnt, EVCNT_TYPE_INTR,
313 1.1 scw (*sc->sc_isrevcnt)(sc->sc_isrcookie, prior),
314 1.10 cegger device_xname(&sc->sc_mvmebus.sc_dev),
315 1.1 scw mvmebus_irq_name[lvl]);
316 1.1 scw #endif
317 1.1 scw iloffset = VME2_ILOFFSET_FROM_VECTOR(bitoff) +
318 1.1 scw VME2LCSR_INTERRUPT_LEVEL_BASE;
319 1.1 scw ilshift = VME2_ILSHIFT_FROM_VECTOR(bitoff);
320 1.1 scw
321 1.1 scw /* Program the specified interrupt to signal at 'prior' */
322 1.1 scw reg = vme2_lcsr_read(sc, iloffset);
323 1.1 scw reg &= ~(VME2_INTERRUPT_LEVEL_MASK << ilshift);
324 1.1 scw reg |= (prior << ilshift);
325 1.1 scw vme2_lcsr_write(sc, iloffset, reg);
326 1.1 scw
327 1.1 scw /* Clear it */
328 1.1 scw vme2_lcsr_write(sc, VME2LCSR_LOCAL_INTERRUPT_CLEAR,
329 1.1 scw VME2_LOCAL_INTERRUPT(bitoff));
330 1.1 scw
331 1.1 scw /* Enable it. */
332 1.1 scw reg = vme2_lcsr_read(sc, VME2LCSR_LOCAL_INTERRUPT_ENABLE);
333 1.1 scw reg |= VME2_LOCAL_INTERRUPT(bitoff);
334 1.1 scw vme2_lcsr_write(sc, VME2LCSR_LOCAL_INTERRUPT_ENABLE, reg);
335 1.1 scw #if NVMETWO > 0
336 1.1 scw }
337 1.1 scw #ifdef DIAGNOSTIC
338 1.1 scw else {
339 1.1 scw /* Verify the interrupt priority is the same */
340 1.1 scw iloffset = VME2_ILOFFSET_FROM_VECTOR(bitoff) +
341 1.1 scw VME2LCSR_INTERRUPT_LEVEL_BASE;
342 1.1 scw ilshift = VME2_ILSHIFT_FROM_VECTOR(bitoff);
343 1.1 scw
344 1.1 scw reg = vme2_lcsr_read(sc, iloffset);
345 1.1 scw reg &= (VME2_INTERRUPT_LEVEL_MASK << ilshift);
346 1.1 scw
347 1.1 scw if ((prior << ilshift) != reg)
348 1.1 scw panic("vmetwo_intr_establish: priority mismatch!");
349 1.1 scw }
350 1.1 scw #endif
351 1.1 scw #endif
352 1.1 scw splx(s);
353 1.1 scw }
354 1.1 scw
355 1.1 scw void
356 1.1 scw vmetwo_intr_disestablish(csc, lvl, vec, last, evcnt)
357 1.1 scw void *csc;
358 1.1 scw int lvl, vec, last;
359 1.1 scw struct evcnt *evcnt;
360 1.1 scw {
361 1.1 scw struct vmetwo_softc *sc = csc;
362 1.1 scw u_int32_t reg;
363 1.1 scw int iloffset, ilshift;
364 1.1 scw int bitoff;
365 1.1 scw int s;
366 1.1 scw
367 1.1 scw s = splhigh();
368 1.1 scw
369 1.1 scw #if NVMETWO > 0
370 1.1 scw /*
371 1.1 scw * Sort out interrupts generated locally by the VMEChip2 from
372 1.1 scw * those generated by VMEbus devices...
373 1.1 scw */
374 1.1 scw if (vec >= VME2_VECTOR_LOCAL_MIN && vec <= VME2_VECTOR_LOCAL_MAX) {
375 1.1 scw #endif
376 1.1 scw /*
377 1.1 scw * Interrupt enable/clear bit offset is 0x08 - 0x1f
378 1.1 scw */
379 1.1 scw bitoff = vec - VME2_VECTOR_BASE;
380 1.1 scw vme_two_handlers[vec - VME2_VECTOR_LOCAL_MIN].isr_hand = NULL;
381 1.1 scw last = 1; /* Force the interrupt to be cleared */
382 1.1 scw #if NVMETWO > 0
383 1.1 scw } else {
384 1.1 scw /*
385 1.1 scw * Interrupts originating from the VMEbus are
386 1.1 scw * controlled by an offset of 0x00 - 0x07
387 1.1 scw */
388 1.1 scw bitoff = lvl - 1;
389 1.1 scw }
390 1.1 scw #endif
391 1.1 scw
392 1.1 scw /*
393 1.1 scw * Do we need to tell the VMEChip2 to block the interrupt?
394 1.1 scw * (This is always true for locally-generated interrupts, but only
395 1.1 scw * needs doing once when the last VMEbus handler for any given level
396 1.1 scw * has been unhooked.)
397 1.1 scw */
398 1.1 scw if (last) {
399 1.1 scw iloffset = VME2_ILOFFSET_FROM_VECTOR(bitoff) +
400 1.1 scw VME2LCSR_INTERRUPT_LEVEL_BASE;
401 1.1 scw ilshift = VME2_ILSHIFT_FROM_VECTOR(bitoff);
402 1.1 scw
403 1.1 scw /* Disable it. */
404 1.1 scw reg = vme2_lcsr_read(sc, VME2LCSR_LOCAL_INTERRUPT_ENABLE);
405 1.1 scw reg &= ~VME2_LOCAL_INTERRUPT(bitoff);
406 1.1 scw vme2_lcsr_write(sc, VME2LCSR_LOCAL_INTERRUPT_ENABLE, reg);
407 1.1 scw
408 1.1 scw /* Set the interrupt's level to zero */
409 1.1 scw reg = vme2_lcsr_read(sc, iloffset);
410 1.1 scw reg &= ~(VME2_INTERRUPT_LEVEL_MASK << ilshift);
411 1.1 scw vme2_lcsr_write(sc, iloffset, reg);
412 1.1 scw
413 1.1 scw /* Clear it */
414 1.1 scw vme2_lcsr_write(sc, VME2LCSR_LOCAL_INTERRUPT_CLEAR,
415 1.1 scw VME2_LOCAL_INTERRUPT(vec));
416 1.1 scw
417 1.1 scw if (evcnt)
418 1.1 scw evcnt_detach(evcnt);
419 1.1 scw }
420 1.1 scw /* Un-hook it */
421 1.1 scw (*sc->sc_isrunlink)(sc->sc_isrcookie, vec);
422 1.1 scw
423 1.1 scw splx(s);
424 1.1 scw }
425 1.1 scw
426 1.8 ad #ifdef notyet
427 1.1 scw static void
428 1.1 scw vmetwo_softintr_assert(void)
429 1.1 scw {
430 1.1 scw
431 1.1 scw vme2_lcsr_write(vmetwo_sc, VME2LCSR_SOFTINT_SET, VME2_SOFTINT_SET(0));
432 1.1 scw }
433 1.8 ad #endif
434