Home | History | Annotate | Line # | Download | only in mvme
vme_two_isr.c revision 1.17
      1  1.17    chs /*	$NetBSD: vme_two_isr.c,v 1.17 2019/11/10 21:16:36 chs Exp $	*/
      2   1.1    scw 
      3   1.1    scw /*-
      4   1.1    scw  * Copyright (c) 2001, 2002 The NetBSD Foundation, Inc.
      5   1.1    scw  * All rights reserved.
      6   1.1    scw  *
      7   1.1    scw  * This code is derived from software contributed to The NetBSD Foundation
      8   1.1    scw  * by Steve C. Woodford.
      9   1.1    scw  *
     10   1.1    scw  * Redistribution and use in source and binary forms, with or without
     11   1.1    scw  * modification, are permitted provided that the following conditions
     12   1.1    scw  * are met:
     13   1.1    scw  * 1. Redistributions of source code must retain the above copyright
     14   1.1    scw  *    notice, this list of conditions and the following disclaimer.
     15   1.1    scw  * 2. Redistributions in binary form must reproduce the above copyright
     16   1.1    scw  *    notice, this list of conditions and the following disclaimer in the
     17   1.1    scw  *    documentation and/or other materials provided with the distribution.
     18   1.1    scw  *
     19   1.1    scw  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20   1.1    scw  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21   1.1    scw  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22   1.1    scw  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23   1.1    scw  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24   1.1    scw  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25   1.1    scw  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26   1.1    scw  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27   1.1    scw  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28   1.1    scw  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29   1.1    scw  * POSSIBILITY OF SUCH DAMAGE.
     30   1.1    scw  */
     31   1.1    scw 
     32   1.1    scw /*
     33   1.1    scw  * Split off from vme_two.c specifically to deal with hardware assisted
     34   1.1    scw  * soft interrupts when the user hasn't specified `vmetwo0' in the
     35   1.1    scw  * kernel config file (mvme1[67]2 only).
     36   1.1    scw  */
     37   1.4  lukem 
     38   1.4  lukem #include <sys/cdefs.h>
     39  1.17    chs __KERNEL_RCSID(0, "$NetBSD: vme_two_isr.c,v 1.17 2019/11/10 21:16:36 chs Exp $");
     40   1.1    scw 
     41   1.1    scw #include "vmetwo.h"
     42   1.1    scw 
     43   1.1    scw #include <sys/param.h>
     44   1.1    scw #include <sys/kernel.h>
     45   1.1    scw #include <sys/systm.h>
     46   1.1    scw #include <sys/device.h>
     47   1.1    scw #include <sys/malloc.h>
     48   1.7     ad #include <sys/cpu.h>
     49   1.7     ad #include <sys/bus.h>
     50   1.1    scw 
     51   1.1    scw #include <dev/vme/vmereg.h>
     52   1.1    scw #include <dev/vme/vmevar.h>
     53   1.1    scw 
     54   1.1    scw #include <dev/mvme/mvmebus.h>
     55   1.1    scw #include <dev/mvme/vme_tworeg.h>
     56   1.1    scw #include <dev/mvme/vme_twovar.h>
     57   1.1    scw 
     58   1.1    scw /*
     59   1.1    scw  * Non-zero if there is no VMEChip2 on this board.
     60   1.1    scw  */
     61   1.1    scw int vmetwo_not_present;
     62   1.1    scw 
     63   1.1    scw /*
     64   1.1    scw  * Array of interrupt handlers registered with us for the non-VMEbus
     65   1.1    scw  * vectored interrupts. Eg. ABORT Switch, SYSFAIL etc.
     66   1.1    scw  *
     67   1.1    scw  * We can't just install a caller's handler directly, since these
     68   1.1    scw  * interrupts have to be manually cleared, so we have a trampoline
     69   1.1    scw  * which does the clearing automatically.
     70   1.1    scw  */
     71   1.1    scw static struct vme_two_handler {
     72   1.5  perry 	int (*isr_hand)(void *);
     73   1.1    scw 	void *isr_arg;
     74   1.1    scw } vme_two_handlers[(VME2_VECTOR_LOCAL_MAX - VME2_VECTOR_LOCAL_MIN) + 1];
     75   1.1    scw 
     76   1.1    scw #define VMETWO_HANDLERS_SZ	(sizeof(vme_two_handlers) /	\
     77   1.1    scw 				 sizeof(struct vme_two_handler))
     78   1.1    scw 
     79   1.1    scw static	int  vmetwo_local_isr_trampoline(void *);
     80   1.8     ad #ifdef notyet
     81   1.1    scw static	void vmetwo_softintr_assert(void);
     82   1.8     ad #endif
     83   1.1    scw 
     84   1.1    scw static	struct vmetwo_softc *vmetwo_sc;
     85   1.1    scw 
     86   1.1    scw int
     87   1.1    scw vmetwo_probe(bus_space_tag_t bt, bus_addr_t offset)
     88   1.1    scw {
     89   1.1    scw 	bus_space_handle_t bh;
     90   1.1    scw 
     91   1.1    scw 	bus_space_map(bt, offset + VME2REG_LCSR_OFFSET, VME2LCSR_SIZE, 0, &bh);
     92   1.1    scw 
     93   1.1    scw 	if (bus_space_peek_4(bt, bh, VME2LCSR_MISC_STATUS, NULL) != 0) {
     94   1.1    scw #if defined(MVME162) || defined(MVME172)
     95   1.1    scw #if defined(MVME167) || defined(MVME177)
     96   1.1    scw 		if (machineid == MVME_162 || machineid == MVME_172)
     97   1.1    scw #endif
     98   1.1    scw 		{
     99   1.1    scw 			/*
    100   1.1    scw 			 * No VMEChip2 on mvme162/172 is not too big a
    101   1.1    scw 			 * deal; we can fall back on timer4 in the
    102   1.1    scw 			 * mcchip for h/w assisted soft interrupts...
    103   1.1    scw 			 */
    104   1.1    scw 			extern void pcctwosoftintrinit(void);
    105   1.1    scw 			bus_space_unmap(bt, bh, VME2LCSR_SIZE);
    106   1.1    scw 			vmetwo_not_present = 1;
    107   1.1    scw 			pcctwosoftintrinit();
    108   1.1    scw 			return (0);
    109   1.1    scw 		}
    110   1.1    scw #endif
    111   1.1    scw #if defined(MVME167) || defined(MVME177) || defined(MVME88K)
    112   1.1    scw 		/*
    113   1.1    scw 		 * No VMEChip2 on mvme167/177, however, is a Big Deal.
    114   1.1    scw 		 * In fact, it means the hardware's shot since the
    115   1.1    scw 		 * VMEChip2 is not a `build-option' on those boards.
    116   1.1    scw 		 */
    117   1.1    scw 		panic("VMEChip2 not responding! Faulty board?");
    118   1.1    scw 		/* NOTREACHED */
    119   1.1    scw #endif
    120   1.1    scw #if defined(MVMEPPC)
    121   1.1    scw 		/*
    122   1.1    scw 		 * No VMEChip2 on mvmeppc is no big deal.
    123   1.1    scw 		 */
    124   1.1    scw 		bus_space_unmap(bt, bh, VME2LCSR_SIZE);
    125   1.1    scw 		vmetwo_not_present = 1;
    126   1.1    scw 		return (0);
    127   1.1    scw #endif
    128   1.1    scw 	}
    129   1.1    scw #if NVMETWO == 0
    130   1.1    scw 	else {
    131   1.1    scw 		/*
    132   1.1    scw 		 * The kernel config file has no `vmetwo0' device, but
    133   1.1    scw 		 * there is a VMEChip2 on the board. Fix up things
    134   1.1    scw 		 * just enough to hook VMEChip2 local interrupts.
    135   1.1    scw 		 */
    136   1.1    scw 		struct vmetwo_softc *sc;
    137   1.1    scw 
    138  1.17    chs 		sc = malloc(sizeof(*sc), M_DEVBUF, M_WAITOK);
    139   1.1    scw 		sc->sc_mvmebus.sc_bust = bt;
    140   1.1    scw 		sc->sc_lcrh = bh;
    141   1.1    scw 		vmetwo_intr_init(sc);
    142   1.1    scw 		return 0;
    143   1.1    scw 	}
    144   1.1    scw #else
    145   1.1    scw 	bus_space_unmap(bt, bh, VME2LCSR_SIZE);
    146   1.1    scw 	return (1);
    147   1.1    scw #endif
    148   1.1    scw }
    149   1.1    scw 
    150   1.1    scw void
    151   1.1    scw vmetwo_intr_init(struct vmetwo_softc *sc)
    152   1.1    scw {
    153   1.1    scw 	u_int32_t reg;
    154   1.1    scw 	int i;
    155   1.1    scw 
    156   1.1    scw 	vmetwo_sc = sc;
    157   1.1    scw 
    158   1.1    scw 	/* Clear out the ISR handler array */
    159   1.1    scw 	for (i = 0; i < VMETWO_HANDLERS_SZ; i++)
    160   1.1    scw 		vme_two_handlers[i].isr_hand = NULL;
    161   1.1    scw 
    162   1.1    scw 	/*
    163   1.1    scw 	 * Initialize the chip.
    164   1.1    scw 	 * Firstly, disable all VMEChip2 Interrupts
    165   1.1    scw 	 */
    166   1.1    scw 	reg = vme2_lcsr_read(sc, VME2LCSR_MISC_STATUS) & ~VME2_MISC_STATUS_MIEN;
    167   1.1    scw 	vme2_lcsr_write(sc, VME2LCSR_MISC_STATUS, reg);
    168   1.1    scw 	vme2_lcsr_write(sc, VME2LCSR_LOCAL_INTERRUPT_ENABLE, 0);
    169   1.1    scw 	vme2_lcsr_write(sc, VME2LCSR_LOCAL_INTERRUPT_CLEAR,
    170   1.1    scw 	    VME2_LOCAL_INTERRUPT_CLEAR_ALL);
    171   1.1    scw 
    172   1.1    scw 	/* Zap all the IRQ level registers */
    173   1.1    scw 	for (i = 0; i < VME2_NUM_IL_REGS; i++)
    174   1.1    scw 		vme2_lcsr_write(sc, VME2LCSR_INTERRUPT_LEVEL_BASE + (i * 4), 0);
    175   1.1    scw 
    176   1.1    scw 	/* Disable the tick timers */
    177   1.1    scw 	reg = vme2_lcsr_read(sc, VME2LCSR_TIMER_CONTROL);
    178   1.1    scw 	reg &= ~VME2_TIMER_CONTROL_EN(0);
    179   1.1    scw 	reg &= ~VME2_TIMER_CONTROL_EN(1);
    180   1.1    scw 	vme2_lcsr_write(sc, VME2LCSR_TIMER_CONTROL, reg);
    181   1.1    scw 
    182   1.1    scw 	/* Set the VMEChip2's vector base register to the required value */
    183   1.1    scw 	reg = vme2_lcsr_read(sc, VME2LCSR_VECTOR_BASE);
    184   1.1    scw 	reg &= ~VME2_VECTOR_BASE_MASK;
    185   1.1    scw 	reg |= VME2_VECTOR_BASE_REG_VALUE;
    186   1.1    scw 	vme2_lcsr_write(sc, VME2LCSR_VECTOR_BASE, reg);
    187   1.1    scw 
    188   1.1    scw 	/* Set the Master Interrupt Enable bit now */
    189   1.1    scw 	reg = vme2_lcsr_read(sc, VME2LCSR_MISC_STATUS) | VME2_MISC_STATUS_MIEN;
    190   1.1    scw 	vme2_lcsr_write(sc, VME2LCSR_MISC_STATUS, reg);
    191   1.2    scw 
    192   1.2    scw 	/* Allow the MD code the chance to do some initialising */
    193   1.2    scw 	vmetwo_md_intr_init(sc);
    194   1.1    scw 
    195   1.1    scw #if defined(MVME167) || defined(MVME177)
    196   1.1    scw #if defined(MVME162) || defined(MVME172)
    197   1.1    scw 	if (machineid != MVME_162 && machineid != MVME_172)
    198   1.1    scw #endif
    199   1.1    scw 	{
    200   1.1    scw 		/*
    201   1.1    scw 		 * Let the NMI handler deal with level 7 ABORT switch
    202   1.1    scw 		 * interrupts
    203   1.1    scw 		 */
    204   1.1    scw 		vmetwo_intr_establish(sc, 7, 7, VME2_VEC_ABORT, 1,
    205   1.1    scw 		    nmihand, NULL, NULL);
    206   1.1    scw 	}
    207   1.1    scw #endif
    208   1.1    scw 
    209   1.1    scw 	/* Setup hardware assisted soft interrupts */
    210   1.8     ad #ifdef notyet
    211   1.1    scw 	vmetwo_intr_establish(sc, 1, 1, VME2_VEC_SOFT0, 1,
    212   1.1    scw 	    (int (*)(void *))softintr_dispatch, NULL, NULL);
    213   1.1    scw 	_softintr_chipset_assert = vmetwo_softintr_assert;
    214   1.8     ad #endif
    215   1.1    scw }
    216   1.1    scw 
    217   1.1    scw static int
    218  1.13    dsl vmetwo_local_isr_trampoline(void *arg)
    219   1.1    scw {
    220   1.1    scw 	struct vme_two_handler *isr;
    221   1.1    scw 	int vec;
    222   1.1    scw 
    223   1.1    scw 	vec = (int) arg;	/* 0x08 <= vec <= 0x1f */
    224   1.1    scw 
    225   1.1    scw 	/* Clear the interrupt source */
    226   1.1    scw 	vme2_lcsr_write(vmetwo_sc, VME2LCSR_LOCAL_INTERRUPT_CLEAR,
    227   1.1    scw 	    VME2_LOCAL_INTERRUPT(vec));
    228   1.1    scw 
    229   1.1    scw 	isr = &vme_two_handlers[vec - VME2_VECTOR_LOCAL_OFFSET];
    230   1.1    scw 	if (isr->isr_hand)
    231   1.1    scw 		(void) (*isr->isr_hand) (isr->isr_arg);
    232   1.1    scw 	else
    233   1.1    scw 		printf("vmetwo: Spurious local interrupt, vector 0x%x\n", vec);
    234   1.1    scw 
    235   1.1    scw 	return (1);
    236   1.1    scw }
    237   1.1    scw 
    238   1.1    scw void
    239  1.15    dsl vmetwo_local_intr_establish(int pri, int vec, int (*hand)(void *), void *arg, struct evcnt *evcnt)
    240   1.1    scw {
    241   1.1    scw 
    242   1.1    scw 	vmetwo_intr_establish(vmetwo_sc, pri, pri, vec, 1, hand, arg, evcnt);
    243   1.1    scw }
    244   1.1    scw 
    245   1.1    scw /* ARGSUSED */
    246   1.1    scw void
    247  1.15    dsl vmetwo_intr_establish(void *csc, int prior, int lvl, int vec, int first, int (*hand)(void *), void *arg, struct evcnt *evcnt)
    248   1.1    scw {
    249   1.1    scw 	struct vmetwo_softc *sc = csc;
    250   1.1    scw 	u_int32_t reg;
    251   1.1    scw 	int bitoff;
    252   1.1    scw 	int iloffset, ilshift;
    253   1.1    scw 	int s;
    254   1.1    scw 
    255   1.1    scw 	s = splhigh();
    256   1.1    scw 
    257   1.1    scw #if NVMETWO > 0
    258   1.1    scw 	/*
    259   1.1    scw 	 * Sort out interrupts generated locally by the VMEChip2 from
    260   1.1    scw 	 * those generated by VMEbus devices...
    261   1.1    scw 	 */
    262   1.1    scw 	if (vec >= VME2_VECTOR_LOCAL_MIN && vec <= VME2_VECTOR_LOCAL_MAX) {
    263   1.1    scw #endif
    264   1.1    scw 		/*
    265   1.1    scw 		 * Local interrupts need to be bounced through some
    266   1.1    scw 		 * trampoline code which acknowledges/clears them.
    267   1.1    scw 		 */
    268   1.1    scw 		vme_two_handlers[vec - VME2_VECTOR_LOCAL_MIN].isr_hand = hand;
    269   1.1    scw 		vme_two_handlers[vec - VME2_VECTOR_LOCAL_MIN].isr_arg = arg;
    270   1.1    scw 		hand = vmetwo_local_isr_trampoline;
    271   1.1    scw 		arg = (void *) (vec - VME2_VECTOR_BASE);
    272   1.1    scw 
    273   1.1    scw 		/*
    274   1.1    scw 		 * Interrupt enable/clear bit offset is 0x08 - 0x1f
    275   1.1    scw 		 */
    276   1.1    scw 		bitoff = vec - VME2_VECTOR_BASE;
    277   1.1    scw #if NVMETWO > 0
    278   1.1    scw 		first = 1;	/* Force the interrupt to be enabled */
    279   1.1    scw 	} else {
    280   1.1    scw 		/*
    281   1.1    scw 		 * Interrupts originating from the VMEbus are
    282   1.1    scw 		 * controlled by an offset of 0x00 - 0x07
    283   1.1    scw 		 */
    284   1.1    scw 		bitoff = lvl - 1;
    285   1.1    scw 	}
    286   1.1    scw #endif
    287   1.1    scw 
    288   1.1    scw 	/* Hook the interrupt */
    289   1.1    scw 	(*sc->sc_isrlink)(sc->sc_isrcookie, hand, arg, prior, vec, evcnt);
    290   1.1    scw 
    291   1.1    scw 	/*
    292   1.1    scw 	 * Do we need to tell the VMEChip2 to let the interrupt through?
    293   1.1    scw 	 * (This is always true for locally-generated interrupts, but only
    294   1.1    scw 	 * needs doing once for each VMEbus interrupt level which is hooked)
    295   1.1    scw 	 */
    296   1.1    scw #if NVMETWO > 0
    297   1.1    scw 	if (first) {
    298   1.1    scw 		if (evcnt)
    299   1.1    scw 			evcnt_attach_dynamic(evcnt, EVCNT_TYPE_INTR,
    300   1.1    scw 			    (*sc->sc_isrevcnt)(sc->sc_isrcookie, prior),
    301  1.16    chs 			    device_xname(sc->sc_mvmebus.sc_dev),
    302   1.1    scw 			    mvmebus_irq_name[lvl]);
    303   1.1    scw #endif
    304   1.1    scw 		iloffset = VME2_ILOFFSET_FROM_VECTOR(bitoff) +
    305   1.1    scw 		    VME2LCSR_INTERRUPT_LEVEL_BASE;
    306   1.1    scw 		ilshift = VME2_ILSHIFT_FROM_VECTOR(bitoff);
    307   1.1    scw 
    308   1.1    scw 		/* Program the specified interrupt to signal at 'prior' */
    309   1.1    scw 		reg = vme2_lcsr_read(sc, iloffset);
    310   1.1    scw 		reg &= ~(VME2_INTERRUPT_LEVEL_MASK << ilshift);
    311   1.1    scw 		reg |= (prior << ilshift);
    312   1.1    scw 		vme2_lcsr_write(sc, iloffset, reg);
    313   1.1    scw 
    314   1.1    scw 		/* Clear it */
    315   1.1    scw 		vme2_lcsr_write(sc, VME2LCSR_LOCAL_INTERRUPT_CLEAR,
    316   1.1    scw 		    VME2_LOCAL_INTERRUPT(bitoff));
    317   1.1    scw 
    318   1.1    scw 		/* Enable it. */
    319   1.1    scw 		reg = vme2_lcsr_read(sc, VME2LCSR_LOCAL_INTERRUPT_ENABLE);
    320   1.1    scw 		reg |= VME2_LOCAL_INTERRUPT(bitoff);
    321   1.1    scw 		vme2_lcsr_write(sc, VME2LCSR_LOCAL_INTERRUPT_ENABLE, reg);
    322   1.1    scw #if NVMETWO > 0
    323   1.1    scw 	}
    324   1.1    scw #ifdef DIAGNOSTIC
    325   1.1    scw 	else {
    326   1.1    scw 		/* Verify the interrupt priority is the same */
    327   1.1    scw 		iloffset = VME2_ILOFFSET_FROM_VECTOR(bitoff) +
    328   1.1    scw 		    VME2LCSR_INTERRUPT_LEVEL_BASE;
    329   1.1    scw 		ilshift = VME2_ILSHIFT_FROM_VECTOR(bitoff);
    330   1.1    scw 
    331   1.1    scw 		reg = vme2_lcsr_read(sc, iloffset);
    332   1.1    scw 		reg &= (VME2_INTERRUPT_LEVEL_MASK << ilshift);
    333   1.1    scw 
    334   1.1    scw 		if ((prior << ilshift) != reg)
    335   1.1    scw 			panic("vmetwo_intr_establish: priority mismatch!");
    336   1.1    scw 	}
    337   1.1    scw #endif
    338   1.1    scw #endif
    339   1.1    scw 	splx(s);
    340   1.1    scw }
    341   1.1    scw 
    342   1.1    scw void
    343  1.14    dsl vmetwo_intr_disestablish(void *csc, int lvl, int vec, int last, struct evcnt *evcnt)
    344   1.1    scw {
    345   1.1    scw 	struct vmetwo_softc *sc = csc;
    346   1.1    scw 	u_int32_t reg;
    347   1.1    scw 	int iloffset, ilshift;
    348   1.1    scw 	int bitoff;
    349   1.1    scw 	int s;
    350   1.1    scw 
    351   1.1    scw 	s = splhigh();
    352   1.1    scw 
    353   1.1    scw #if NVMETWO > 0
    354   1.1    scw 	/*
    355   1.1    scw 	 * Sort out interrupts generated locally by the VMEChip2 from
    356   1.1    scw 	 * those generated by VMEbus devices...
    357   1.1    scw 	 */
    358   1.1    scw 	if (vec >= VME2_VECTOR_LOCAL_MIN && vec <= VME2_VECTOR_LOCAL_MAX) {
    359   1.1    scw #endif
    360   1.1    scw 		/*
    361   1.1    scw 		 * Interrupt enable/clear bit offset is 0x08 - 0x1f
    362   1.1    scw 		 */
    363   1.1    scw 		bitoff = vec - VME2_VECTOR_BASE;
    364   1.1    scw 		vme_two_handlers[vec - VME2_VECTOR_LOCAL_MIN].isr_hand = NULL;
    365   1.1    scw 		last = 1; /* Force the interrupt to be cleared */
    366   1.1    scw #if NVMETWO > 0
    367   1.1    scw 	} else {
    368   1.1    scw 		/*
    369   1.1    scw 		 * Interrupts originating from the VMEbus are
    370   1.1    scw 		 * controlled by an offset of 0x00 - 0x07
    371   1.1    scw 		 */
    372   1.1    scw 		bitoff = lvl - 1;
    373   1.1    scw 	}
    374   1.1    scw #endif
    375   1.1    scw 
    376   1.1    scw 	/*
    377   1.1    scw 	 * Do we need to tell the VMEChip2 to block the interrupt?
    378   1.1    scw 	 * (This is always true for locally-generated interrupts, but only
    379   1.1    scw 	 * needs doing once when the last VMEbus handler for any given level
    380   1.1    scw 	 * has been unhooked.)
    381   1.1    scw 	 */
    382   1.1    scw 	if (last) {
    383   1.1    scw 		iloffset = VME2_ILOFFSET_FROM_VECTOR(bitoff) +
    384   1.1    scw 		    VME2LCSR_INTERRUPT_LEVEL_BASE;
    385   1.1    scw 		ilshift = VME2_ILSHIFT_FROM_VECTOR(bitoff);
    386   1.1    scw 
    387   1.1    scw 		/* Disable it. */
    388   1.1    scw 		reg = vme2_lcsr_read(sc, VME2LCSR_LOCAL_INTERRUPT_ENABLE);
    389   1.1    scw 		reg &= ~VME2_LOCAL_INTERRUPT(bitoff);
    390   1.1    scw 		vme2_lcsr_write(sc, VME2LCSR_LOCAL_INTERRUPT_ENABLE, reg);
    391   1.1    scw 
    392   1.1    scw 		/* Set the interrupt's level to zero */
    393   1.1    scw 		reg = vme2_lcsr_read(sc, iloffset);
    394   1.1    scw 		reg &= ~(VME2_INTERRUPT_LEVEL_MASK << ilshift);
    395   1.1    scw 		vme2_lcsr_write(sc, iloffset, reg);
    396   1.1    scw 
    397   1.1    scw 		/* Clear it */
    398   1.1    scw 		vme2_lcsr_write(sc, VME2LCSR_LOCAL_INTERRUPT_CLEAR,
    399   1.1    scw 		    VME2_LOCAL_INTERRUPT(vec));
    400   1.1    scw 
    401   1.1    scw 		if (evcnt)
    402   1.1    scw 			evcnt_detach(evcnt);
    403   1.1    scw 	}
    404   1.1    scw 	/* Un-hook it */
    405   1.1    scw 	(*sc->sc_isrunlink)(sc->sc_isrcookie, vec);
    406   1.1    scw 
    407   1.1    scw 	splx(s);
    408   1.1    scw }
    409   1.1    scw 
    410   1.8     ad #ifdef notyet
    411   1.1    scw static void
    412   1.1    scw vmetwo_softintr_assert(void)
    413   1.1    scw {
    414   1.1    scw 
    415   1.1    scw 	vme2_lcsr_write(vmetwo_sc, VME2LCSR_SOFTINT_SET, VME2_SOFTINT_SET(0));
    416   1.1    scw }
    417   1.8     ad #endif
    418