Home | History | Annotate | Line # | Download | only in mvme
vme_two_isr.c revision 1.6.50.1
      1  1.6.50.1  bouyer /*	$NetBSD: vme_two_isr.c,v 1.6.50.1 2007/10/25 22:38:42 bouyer Exp $	*/
      2       1.1     scw 
      3       1.1     scw /*-
      4       1.1     scw  * Copyright (c) 2001, 2002 The NetBSD Foundation, Inc.
      5       1.1     scw  * All rights reserved.
      6       1.1     scw  *
      7       1.1     scw  * This code is derived from software contributed to The NetBSD Foundation
      8       1.1     scw  * by Steve C. Woodford.
      9       1.1     scw  *
     10       1.1     scw  * Redistribution and use in source and binary forms, with or without
     11       1.1     scw  * modification, are permitted provided that the following conditions
     12       1.1     scw  * are met:
     13       1.1     scw  * 1. Redistributions of source code must retain the above copyright
     14       1.1     scw  *    notice, this list of conditions and the following disclaimer.
     15       1.1     scw  * 2. Redistributions in binary form must reproduce the above copyright
     16       1.1     scw  *    notice, this list of conditions and the following disclaimer in the
     17       1.1     scw  *    documentation and/or other materials provided with the distribution.
     18       1.1     scw  * 3. All advertising materials mentioning features or use of this software
     19       1.1     scw  *    must display the following acknowledgement:
     20       1.1     scw  *        This product includes software developed by the NetBSD
     21       1.1     scw  *        Foundation, Inc. and its contributors.
     22       1.1     scw  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23       1.1     scw  *    contributors may be used to endorse or promote products derived
     24       1.1     scw  *    from this software without specific prior written permission.
     25       1.1     scw  *
     26       1.1     scw  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27       1.1     scw  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28       1.1     scw  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29       1.1     scw  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30       1.1     scw  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31       1.1     scw  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32       1.1     scw  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33       1.1     scw  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34       1.1     scw  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35       1.1     scw  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36       1.1     scw  * POSSIBILITY OF SUCH DAMAGE.
     37       1.1     scw  */
     38       1.1     scw 
     39       1.1     scw /*
     40       1.1     scw  * Split off from vme_two.c specifically to deal with hardware assisted
     41       1.1     scw  * soft interrupts when the user hasn't specified `vmetwo0' in the
     42       1.1     scw  * kernel config file (mvme1[67]2 only).
     43       1.1     scw  */
     44       1.4   lukem 
     45       1.4   lukem #include <sys/cdefs.h>
     46  1.6.50.1  bouyer __KERNEL_RCSID(0, "$NetBSD: vme_two_isr.c,v 1.6.50.1 2007/10/25 22:38:42 bouyer Exp $");
     47       1.1     scw 
     48       1.1     scw #include "vmetwo.h"
     49       1.1     scw 
     50       1.1     scw #include <sys/param.h>
     51       1.1     scw #include <sys/kernel.h>
     52       1.1     scw #include <sys/systm.h>
     53       1.1     scw #include <sys/device.h>
     54       1.1     scw #include <sys/malloc.h>
     55       1.3      he #include <sys/lock.h>
     56       1.1     scw 
     57  1.6.50.1  bouyer #include <sys/cpu.h>
     58  1.6.50.1  bouyer #include <sys/bus.h>
     59       1.1     scw 
     60       1.1     scw #include <dev/vme/vmereg.h>
     61       1.1     scw #include <dev/vme/vmevar.h>
     62       1.1     scw 
     63       1.1     scw #include <dev/mvme/mvmebus.h>
     64       1.1     scw #include <dev/mvme/vme_tworeg.h>
     65       1.1     scw #include <dev/mvme/vme_twovar.h>
     66       1.1     scw 
     67       1.1     scw /*
     68       1.1     scw  * Non-zero if there is no VMEChip2 on this board.
     69       1.1     scw  */
     70       1.1     scw int vmetwo_not_present;
     71       1.1     scw 
     72       1.1     scw /*
     73       1.1     scw  * Array of interrupt handlers registered with us for the non-VMEbus
     74       1.1     scw  * vectored interrupts. Eg. ABORT Switch, SYSFAIL etc.
     75       1.1     scw  *
     76       1.1     scw  * We can't just install a caller's handler directly, since these
     77       1.1     scw  * interrupts have to be manually cleared, so we have a trampoline
     78       1.1     scw  * which does the clearing automatically.
     79       1.1     scw  */
     80       1.1     scw static struct vme_two_handler {
     81       1.5   perry 	int (*isr_hand)(void *);
     82       1.1     scw 	void *isr_arg;
     83       1.1     scw } vme_two_handlers[(VME2_VECTOR_LOCAL_MAX - VME2_VECTOR_LOCAL_MIN) + 1];
     84       1.1     scw 
     85       1.1     scw #define VMETWO_HANDLERS_SZ	(sizeof(vme_two_handlers) /	\
     86       1.1     scw 				 sizeof(struct vme_two_handler))
     87       1.1     scw 
     88       1.1     scw static	int  vmetwo_local_isr_trampoline(void *);
     89       1.1     scw static	void vmetwo_softintr_assert(void);
     90       1.1     scw 
     91       1.1     scw static	struct vmetwo_softc *vmetwo_sc;
     92       1.1     scw 
     93       1.1     scw int
     94       1.1     scw vmetwo_probe(bus_space_tag_t bt, bus_addr_t offset)
     95       1.1     scw {
     96       1.1     scw 	bus_space_handle_t bh;
     97       1.1     scw 
     98       1.1     scw 	bus_space_map(bt, offset + VME2REG_LCSR_OFFSET, VME2LCSR_SIZE, 0, &bh);
     99       1.1     scw 
    100       1.1     scw 	if (bus_space_peek_4(bt, bh, VME2LCSR_MISC_STATUS, NULL) != 0) {
    101       1.1     scw #if defined(MVME162) || defined(MVME172)
    102       1.1     scw #if defined(MVME167) || defined(MVME177)
    103       1.1     scw 		if (machineid == MVME_162 || machineid == MVME_172)
    104       1.1     scw #endif
    105       1.1     scw 		{
    106       1.1     scw 			/*
    107       1.1     scw 			 * No VMEChip2 on mvme162/172 is not too big a
    108       1.1     scw 			 * deal; we can fall back on timer4 in the
    109       1.1     scw 			 * mcchip for h/w assisted soft interrupts...
    110       1.1     scw 			 */
    111       1.1     scw 			extern void pcctwosoftintrinit(void);
    112       1.1     scw 			bus_space_unmap(bt, bh, VME2LCSR_SIZE);
    113       1.1     scw 			vmetwo_not_present = 1;
    114       1.1     scw 			pcctwosoftintrinit();
    115       1.1     scw 			return (0);
    116       1.1     scw 		}
    117       1.1     scw #endif
    118       1.1     scw #if defined(MVME167) || defined(MVME177) || defined(MVME88K)
    119       1.1     scw 		/*
    120       1.1     scw 		 * No VMEChip2 on mvme167/177, however, is a Big Deal.
    121       1.1     scw 		 * In fact, it means the hardware's shot since the
    122       1.1     scw 		 * VMEChip2 is not a `build-option' on those boards.
    123       1.1     scw 		 */
    124       1.1     scw 		panic("VMEChip2 not responding! Faulty board?");
    125       1.1     scw 		/* NOTREACHED */
    126       1.1     scw #endif
    127       1.1     scw #if defined(MVMEPPC)
    128       1.1     scw 		/*
    129       1.1     scw 		 * No VMEChip2 on mvmeppc is no big deal.
    130       1.1     scw 		 */
    131       1.1     scw 		bus_space_unmap(bt, bh, VME2LCSR_SIZE);
    132       1.1     scw 		vmetwo_not_present = 1;
    133       1.1     scw 		return (0);
    134       1.1     scw #endif
    135       1.1     scw 	}
    136       1.1     scw #if NVMETWO == 0
    137       1.1     scw 	else {
    138       1.1     scw 		/*
    139       1.1     scw 		 * The kernel config file has no `vmetwo0' device, but
    140       1.1     scw 		 * there is a VMEChip2 on the board. Fix up things
    141       1.1     scw 		 * just enough to hook VMEChip2 local interrupts.
    142       1.1     scw 		 */
    143       1.1     scw 		struct vmetwo_softc *sc;
    144       1.1     scw 
    145       1.1     scw 		/* XXX Should check sc != NULL here... */
    146       1.1     scw 		MALLOC(sc, struct vmetwo_softc *, sizeof(*sc), M_DEVBUF,
    147       1.1     scw 		    M_NOWAIT);
    148       1.1     scw 
    149       1.1     scw 		sc->sc_mvmebus.sc_bust = bt;
    150       1.1     scw 		sc->sc_lcrh = bh;
    151       1.1     scw 		vmetwo_intr_init(sc);
    152       1.1     scw 		return 0;
    153       1.1     scw 	}
    154       1.1     scw #else
    155       1.1     scw 	bus_space_unmap(bt, bh, VME2LCSR_SIZE);
    156       1.1     scw 	return (1);
    157       1.1     scw #endif
    158       1.1     scw }
    159       1.1     scw 
    160       1.1     scw void
    161       1.1     scw vmetwo_intr_init(struct vmetwo_softc *sc)
    162       1.1     scw {
    163       1.1     scw 	u_int32_t reg;
    164       1.1     scw 	int i;
    165       1.1     scw 
    166       1.1     scw 	vmetwo_sc = sc;
    167       1.1     scw 
    168       1.1     scw 	/* Clear out the ISR handler array */
    169       1.1     scw 	for (i = 0; i < VMETWO_HANDLERS_SZ; i++)
    170       1.1     scw 		vme_two_handlers[i].isr_hand = NULL;
    171       1.1     scw 
    172       1.1     scw 	/*
    173       1.1     scw 	 * Initialize the chip.
    174       1.1     scw 	 * Firstly, disable all VMEChip2 Interrupts
    175       1.1     scw 	 */
    176       1.1     scw 	reg = vme2_lcsr_read(sc, VME2LCSR_MISC_STATUS) & ~VME2_MISC_STATUS_MIEN;
    177       1.1     scw 	vme2_lcsr_write(sc, VME2LCSR_MISC_STATUS, reg);
    178       1.1     scw 	vme2_lcsr_write(sc, VME2LCSR_LOCAL_INTERRUPT_ENABLE, 0);
    179       1.1     scw 	vme2_lcsr_write(sc, VME2LCSR_LOCAL_INTERRUPT_CLEAR,
    180       1.1     scw 	    VME2_LOCAL_INTERRUPT_CLEAR_ALL);
    181       1.1     scw 
    182       1.1     scw 	/* Zap all the IRQ level registers */
    183       1.1     scw 	for (i = 0; i < VME2_NUM_IL_REGS; i++)
    184       1.1     scw 		vme2_lcsr_write(sc, VME2LCSR_INTERRUPT_LEVEL_BASE + (i * 4), 0);
    185       1.1     scw 
    186       1.1     scw 	/* Disable the tick timers */
    187       1.1     scw 	reg = vme2_lcsr_read(sc, VME2LCSR_TIMER_CONTROL);
    188       1.1     scw 	reg &= ~VME2_TIMER_CONTROL_EN(0);
    189       1.1     scw 	reg &= ~VME2_TIMER_CONTROL_EN(1);
    190       1.1     scw 	vme2_lcsr_write(sc, VME2LCSR_TIMER_CONTROL, reg);
    191       1.1     scw 
    192       1.1     scw 	/* Set the VMEChip2's vector base register to the required value */
    193       1.1     scw 	reg = vme2_lcsr_read(sc, VME2LCSR_VECTOR_BASE);
    194       1.1     scw 	reg &= ~VME2_VECTOR_BASE_MASK;
    195       1.1     scw 	reg |= VME2_VECTOR_BASE_REG_VALUE;
    196       1.1     scw 	vme2_lcsr_write(sc, VME2LCSR_VECTOR_BASE, reg);
    197       1.1     scw 
    198       1.1     scw 	/* Set the Master Interrupt Enable bit now */
    199       1.1     scw 	reg = vme2_lcsr_read(sc, VME2LCSR_MISC_STATUS) | VME2_MISC_STATUS_MIEN;
    200       1.1     scw 	vme2_lcsr_write(sc, VME2LCSR_MISC_STATUS, reg);
    201       1.2     scw 
    202       1.2     scw 	/* Allow the MD code the chance to do some initialising */
    203       1.2     scw 	vmetwo_md_intr_init(sc);
    204       1.1     scw 
    205       1.1     scw #if defined(MVME167) || defined(MVME177)
    206       1.1     scw #if defined(MVME162) || defined(MVME172)
    207       1.1     scw 	if (machineid != MVME_162 && machineid != MVME_172)
    208       1.1     scw #endif
    209       1.1     scw 	{
    210       1.1     scw 		/*
    211       1.1     scw 		 * Let the NMI handler deal with level 7 ABORT switch
    212       1.1     scw 		 * interrupts
    213       1.1     scw 		 */
    214       1.1     scw 		vmetwo_intr_establish(sc, 7, 7, VME2_VEC_ABORT, 1,
    215       1.1     scw 		    nmihand, NULL, NULL);
    216       1.1     scw 	}
    217       1.1     scw #endif
    218       1.1     scw 
    219       1.1     scw 	/* Setup hardware assisted soft interrupts */
    220       1.1     scw 	vmetwo_intr_establish(sc, 1, 1, VME2_VEC_SOFT0, 1,
    221       1.1     scw 	    (int (*)(void *))softintr_dispatch, NULL, NULL);
    222       1.1     scw 	_softintr_chipset_assert = vmetwo_softintr_assert;
    223       1.1     scw }
    224       1.1     scw 
    225       1.1     scw static int
    226       1.1     scw vmetwo_local_isr_trampoline(arg)
    227       1.1     scw 	void *arg;
    228       1.1     scw {
    229       1.1     scw 	struct vme_two_handler *isr;
    230       1.1     scw 	int vec;
    231       1.1     scw 
    232       1.1     scw 	vec = (int) arg;	/* 0x08 <= vec <= 0x1f */
    233       1.1     scw 
    234       1.1     scw 	/* Clear the interrupt source */
    235       1.1     scw 	vme2_lcsr_write(vmetwo_sc, VME2LCSR_LOCAL_INTERRUPT_CLEAR,
    236       1.1     scw 	    VME2_LOCAL_INTERRUPT(vec));
    237       1.1     scw 
    238       1.1     scw 	isr = &vme_two_handlers[vec - VME2_VECTOR_LOCAL_OFFSET];
    239       1.1     scw 	if (isr->isr_hand)
    240       1.1     scw 		(void) (*isr->isr_hand) (isr->isr_arg);
    241       1.1     scw 	else
    242       1.1     scw 		printf("vmetwo: Spurious local interrupt, vector 0x%x\n", vec);
    243       1.1     scw 
    244       1.1     scw 	return (1);
    245       1.1     scw }
    246       1.1     scw 
    247       1.1     scw void
    248       1.1     scw vmetwo_local_intr_establish(pri, vec, hand, arg, evcnt)
    249       1.1     scw 	int pri, vec;
    250       1.1     scw 	int (*hand)(void *);
    251       1.1     scw 	void *arg;
    252       1.1     scw 	struct evcnt *evcnt;
    253       1.1     scw {
    254       1.1     scw 
    255       1.1     scw 	vmetwo_intr_establish(vmetwo_sc, pri, pri, vec, 1, hand, arg, evcnt);
    256       1.1     scw }
    257       1.1     scw 
    258       1.1     scw /* ARGSUSED */
    259       1.1     scw void
    260       1.1     scw vmetwo_intr_establish(csc, prior, lvl, vec, first, hand, arg, evcnt)
    261       1.1     scw 	void *csc;
    262       1.1     scw 	int prior, lvl, vec, first;
    263       1.1     scw 	int (*hand)(void *);
    264       1.1     scw 	void *arg;
    265       1.1     scw 	struct evcnt *evcnt;
    266       1.1     scw {
    267       1.1     scw 	struct vmetwo_softc *sc = csc;
    268       1.1     scw 	u_int32_t reg;
    269       1.1     scw 	int bitoff;
    270       1.1     scw 	int iloffset, ilshift;
    271       1.1     scw 	int s;
    272       1.1     scw 
    273       1.1     scw 	s = splhigh();
    274       1.1     scw 
    275       1.1     scw #if NVMETWO > 0
    276       1.1     scw 	/*
    277       1.1     scw 	 * Sort out interrupts generated locally by the VMEChip2 from
    278       1.1     scw 	 * those generated by VMEbus devices...
    279       1.1     scw 	 */
    280       1.1     scw 	if (vec >= VME2_VECTOR_LOCAL_MIN && vec <= VME2_VECTOR_LOCAL_MAX) {
    281       1.1     scw #endif
    282       1.1     scw 		/*
    283       1.1     scw 		 * Local interrupts need to be bounced through some
    284       1.1     scw 		 * trampoline code which acknowledges/clears them.
    285       1.1     scw 		 */
    286       1.1     scw 		vme_two_handlers[vec - VME2_VECTOR_LOCAL_MIN].isr_hand = hand;
    287       1.1     scw 		vme_two_handlers[vec - VME2_VECTOR_LOCAL_MIN].isr_arg = arg;
    288       1.1     scw 		hand = vmetwo_local_isr_trampoline;
    289       1.1     scw 		arg = (void *) (vec - VME2_VECTOR_BASE);
    290       1.1     scw 
    291       1.1     scw 		/*
    292       1.1     scw 		 * Interrupt enable/clear bit offset is 0x08 - 0x1f
    293       1.1     scw 		 */
    294       1.1     scw 		bitoff = vec - VME2_VECTOR_BASE;
    295       1.1     scw #if NVMETWO > 0
    296       1.1     scw 		first = 1;	/* Force the interrupt to be enabled */
    297       1.1     scw 	} else {
    298       1.1     scw 		/*
    299       1.1     scw 		 * Interrupts originating from the VMEbus are
    300       1.1     scw 		 * controlled by an offset of 0x00 - 0x07
    301       1.1     scw 		 */
    302       1.1     scw 		bitoff = lvl - 1;
    303       1.1     scw 	}
    304       1.1     scw #endif
    305       1.1     scw 
    306       1.1     scw 	/* Hook the interrupt */
    307       1.1     scw 	(*sc->sc_isrlink)(sc->sc_isrcookie, hand, arg, prior, vec, evcnt);
    308       1.1     scw 
    309       1.1     scw 	/*
    310       1.1     scw 	 * Do we need to tell the VMEChip2 to let the interrupt through?
    311       1.1     scw 	 * (This is always true for locally-generated interrupts, but only
    312       1.1     scw 	 * needs doing once for each VMEbus interrupt level which is hooked)
    313       1.1     scw 	 */
    314       1.1     scw #if NVMETWO > 0
    315       1.1     scw 	if (first) {
    316       1.1     scw 		if (evcnt)
    317       1.1     scw 			evcnt_attach_dynamic(evcnt, EVCNT_TYPE_INTR,
    318       1.1     scw 			    (*sc->sc_isrevcnt)(sc->sc_isrcookie, prior),
    319       1.1     scw 			    sc->sc_mvmebus.sc_dev.dv_xname,
    320       1.1     scw 			    mvmebus_irq_name[lvl]);
    321       1.1     scw #endif
    322       1.1     scw 		iloffset = VME2_ILOFFSET_FROM_VECTOR(bitoff) +
    323       1.1     scw 		    VME2LCSR_INTERRUPT_LEVEL_BASE;
    324       1.1     scw 		ilshift = VME2_ILSHIFT_FROM_VECTOR(bitoff);
    325       1.1     scw 
    326       1.1     scw 		/* Program the specified interrupt to signal at 'prior' */
    327       1.1     scw 		reg = vme2_lcsr_read(sc, iloffset);
    328       1.1     scw 		reg &= ~(VME2_INTERRUPT_LEVEL_MASK << ilshift);
    329       1.1     scw 		reg |= (prior << ilshift);
    330       1.1     scw 		vme2_lcsr_write(sc, iloffset, reg);
    331       1.1     scw 
    332       1.1     scw 		/* Clear it */
    333       1.1     scw 		vme2_lcsr_write(sc, VME2LCSR_LOCAL_INTERRUPT_CLEAR,
    334       1.1     scw 		    VME2_LOCAL_INTERRUPT(bitoff));
    335       1.1     scw 
    336       1.1     scw 		/* Enable it. */
    337       1.1     scw 		reg = vme2_lcsr_read(sc, VME2LCSR_LOCAL_INTERRUPT_ENABLE);
    338       1.1     scw 		reg |= VME2_LOCAL_INTERRUPT(bitoff);
    339       1.1     scw 		vme2_lcsr_write(sc, VME2LCSR_LOCAL_INTERRUPT_ENABLE, reg);
    340       1.1     scw #if NVMETWO > 0
    341       1.1     scw 	}
    342       1.1     scw #ifdef DIAGNOSTIC
    343       1.1     scw 	else {
    344       1.1     scw 		/* Verify the interrupt priority is the same */
    345       1.1     scw 		iloffset = VME2_ILOFFSET_FROM_VECTOR(bitoff) +
    346       1.1     scw 		    VME2LCSR_INTERRUPT_LEVEL_BASE;
    347       1.1     scw 		ilshift = VME2_ILSHIFT_FROM_VECTOR(bitoff);
    348       1.1     scw 
    349       1.1     scw 		reg = vme2_lcsr_read(sc, iloffset);
    350       1.1     scw 		reg &= (VME2_INTERRUPT_LEVEL_MASK << ilshift);
    351       1.1     scw 
    352       1.1     scw 		if ((prior << ilshift) != reg)
    353       1.1     scw 			panic("vmetwo_intr_establish: priority mismatch!");
    354       1.1     scw 	}
    355       1.1     scw #endif
    356       1.1     scw #endif
    357       1.1     scw 	splx(s);
    358       1.1     scw }
    359       1.1     scw 
    360       1.1     scw void
    361       1.1     scw vmetwo_intr_disestablish(csc, lvl, vec, last, evcnt)
    362       1.1     scw 	void *csc;
    363       1.1     scw 	int lvl, vec, last;
    364       1.1     scw 	struct evcnt *evcnt;
    365       1.1     scw {
    366       1.1     scw 	struct vmetwo_softc *sc = csc;
    367       1.1     scw 	u_int32_t reg;
    368       1.1     scw 	int iloffset, ilshift;
    369       1.1     scw 	int bitoff;
    370       1.1     scw 	int s;
    371       1.1     scw 
    372       1.1     scw 	s = splhigh();
    373       1.1     scw 
    374       1.1     scw #if NVMETWO > 0
    375       1.1     scw 	/*
    376       1.1     scw 	 * Sort out interrupts generated locally by the VMEChip2 from
    377       1.1     scw 	 * those generated by VMEbus devices...
    378       1.1     scw 	 */
    379       1.1     scw 	if (vec >= VME2_VECTOR_LOCAL_MIN && vec <= VME2_VECTOR_LOCAL_MAX) {
    380       1.1     scw #endif
    381       1.1     scw 		/*
    382       1.1     scw 		 * Interrupt enable/clear bit offset is 0x08 - 0x1f
    383       1.1     scw 		 */
    384       1.1     scw 		bitoff = vec - VME2_VECTOR_BASE;
    385       1.1     scw 		vme_two_handlers[vec - VME2_VECTOR_LOCAL_MIN].isr_hand = NULL;
    386       1.1     scw 		last = 1; /* Force the interrupt to be cleared */
    387       1.1     scw #if NVMETWO > 0
    388       1.1     scw 	} else {
    389       1.1     scw 		/*
    390       1.1     scw 		 * Interrupts originating from the VMEbus are
    391       1.1     scw 		 * controlled by an offset of 0x00 - 0x07
    392       1.1     scw 		 */
    393       1.1     scw 		bitoff = lvl - 1;
    394       1.1     scw 	}
    395       1.1     scw #endif
    396       1.1     scw 
    397       1.1     scw 	/*
    398       1.1     scw 	 * Do we need to tell the VMEChip2 to block the interrupt?
    399       1.1     scw 	 * (This is always true for locally-generated interrupts, but only
    400       1.1     scw 	 * needs doing once when the last VMEbus handler for any given level
    401       1.1     scw 	 * has been unhooked.)
    402       1.1     scw 	 */
    403       1.1     scw 	if (last) {
    404       1.1     scw 		iloffset = VME2_ILOFFSET_FROM_VECTOR(bitoff) +
    405       1.1     scw 		    VME2LCSR_INTERRUPT_LEVEL_BASE;
    406       1.1     scw 		ilshift = VME2_ILSHIFT_FROM_VECTOR(bitoff);
    407       1.1     scw 
    408       1.1     scw 		/* Disable it. */
    409       1.1     scw 		reg = vme2_lcsr_read(sc, VME2LCSR_LOCAL_INTERRUPT_ENABLE);
    410       1.1     scw 		reg &= ~VME2_LOCAL_INTERRUPT(bitoff);
    411       1.1     scw 		vme2_lcsr_write(sc, VME2LCSR_LOCAL_INTERRUPT_ENABLE, reg);
    412       1.1     scw 
    413       1.1     scw 		/* Set the interrupt's level to zero */
    414       1.1     scw 		reg = vme2_lcsr_read(sc, iloffset);
    415       1.1     scw 		reg &= ~(VME2_INTERRUPT_LEVEL_MASK << ilshift);
    416       1.1     scw 		vme2_lcsr_write(sc, iloffset, reg);
    417       1.1     scw 
    418       1.1     scw 		/* Clear it */
    419       1.1     scw 		vme2_lcsr_write(sc, VME2LCSR_LOCAL_INTERRUPT_CLEAR,
    420       1.1     scw 		    VME2_LOCAL_INTERRUPT(vec));
    421       1.1     scw 
    422       1.1     scw 		if (evcnt)
    423       1.1     scw 			evcnt_detach(evcnt);
    424       1.1     scw 	}
    425       1.1     scw 	/* Un-hook it */
    426       1.1     scw 	(*sc->sc_isrunlink)(sc->sc_isrcookie, vec);
    427       1.1     scw 
    428       1.1     scw 	splx(s);
    429       1.1     scw }
    430       1.1     scw 
    431       1.1     scw static void
    432       1.1     scw vmetwo_softintr_assert(void)
    433       1.1     scw {
    434       1.1     scw 
    435       1.1     scw 	vme2_lcsr_write(vmetwo_sc, VME2LCSR_SOFTINT_SET, VME2_SOFTINT_SET(0));
    436       1.1     scw }
    437