vme_two_isr.c revision 1.13 1 /* $NetBSD: vme_two_isr.c,v 1.13 2009/03/14 15:36:19 dsl Exp $ */
2
3 /*-
4 * Copyright (c) 2001, 2002 The NetBSD Foundation, Inc.
5 * All rights reserved.
6 *
7 * This code is derived from software contributed to The NetBSD Foundation
8 * by Steve C. Woodford.
9 *
10 * Redistribution and use in source and binary forms, with or without
11 * modification, are permitted provided that the following conditions
12 * are met:
13 * 1. Redistributions of source code must retain the above copyright
14 * notice, this list of conditions and the following disclaimer.
15 * 2. Redistributions in binary form must reproduce the above copyright
16 * notice, this list of conditions and the following disclaimer in the
17 * documentation and/or other materials provided with the distribution.
18 *
19 * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 * POSSIBILITY OF SUCH DAMAGE.
30 */
31
32 /*
33 * Split off from vme_two.c specifically to deal with hardware assisted
34 * soft interrupts when the user hasn't specified `vmetwo0' in the
35 * kernel config file (mvme1[67]2 only).
36 */
37
38 #include <sys/cdefs.h>
39 __KERNEL_RCSID(0, "$NetBSD: vme_two_isr.c,v 1.13 2009/03/14 15:36:19 dsl Exp $");
40
41 #include "vmetwo.h"
42
43 #include <sys/param.h>
44 #include <sys/kernel.h>
45 #include <sys/systm.h>
46 #include <sys/device.h>
47 #include <sys/malloc.h>
48 #include <sys/cpu.h>
49 #include <sys/bus.h>
50
51 #include <dev/vme/vmereg.h>
52 #include <dev/vme/vmevar.h>
53
54 #include <dev/mvme/mvmebus.h>
55 #include <dev/mvme/vme_tworeg.h>
56 #include <dev/mvme/vme_twovar.h>
57
58 /*
59 * Non-zero if there is no VMEChip2 on this board.
60 */
61 int vmetwo_not_present;
62
63 /*
64 * Array of interrupt handlers registered with us for the non-VMEbus
65 * vectored interrupts. Eg. ABORT Switch, SYSFAIL etc.
66 *
67 * We can't just install a caller's handler directly, since these
68 * interrupts have to be manually cleared, so we have a trampoline
69 * which does the clearing automatically.
70 */
71 static struct vme_two_handler {
72 int (*isr_hand)(void *);
73 void *isr_arg;
74 } vme_two_handlers[(VME2_VECTOR_LOCAL_MAX - VME2_VECTOR_LOCAL_MIN) + 1];
75
76 #define VMETWO_HANDLERS_SZ (sizeof(vme_two_handlers) / \
77 sizeof(struct vme_two_handler))
78
79 static int vmetwo_local_isr_trampoline(void *);
80 #ifdef notyet
81 static void vmetwo_softintr_assert(void);
82 #endif
83
84 static struct vmetwo_softc *vmetwo_sc;
85
86 int
87 vmetwo_probe(bus_space_tag_t bt, bus_addr_t offset)
88 {
89 bus_space_handle_t bh;
90
91 bus_space_map(bt, offset + VME2REG_LCSR_OFFSET, VME2LCSR_SIZE, 0, &bh);
92
93 if (bus_space_peek_4(bt, bh, VME2LCSR_MISC_STATUS, NULL) != 0) {
94 #if defined(MVME162) || defined(MVME172)
95 #if defined(MVME167) || defined(MVME177)
96 if (machineid == MVME_162 || machineid == MVME_172)
97 #endif
98 {
99 /*
100 * No VMEChip2 on mvme162/172 is not too big a
101 * deal; we can fall back on timer4 in the
102 * mcchip for h/w assisted soft interrupts...
103 */
104 extern void pcctwosoftintrinit(void);
105 bus_space_unmap(bt, bh, VME2LCSR_SIZE);
106 vmetwo_not_present = 1;
107 pcctwosoftintrinit();
108 return (0);
109 }
110 #endif
111 #if defined(MVME167) || defined(MVME177) || defined(MVME88K)
112 /*
113 * No VMEChip2 on mvme167/177, however, is a Big Deal.
114 * In fact, it means the hardware's shot since the
115 * VMEChip2 is not a `build-option' on those boards.
116 */
117 panic("VMEChip2 not responding! Faulty board?");
118 /* NOTREACHED */
119 #endif
120 #if defined(MVMEPPC)
121 /*
122 * No VMEChip2 on mvmeppc is no big deal.
123 */
124 bus_space_unmap(bt, bh, VME2LCSR_SIZE);
125 vmetwo_not_present = 1;
126 return (0);
127 #endif
128 }
129 #if NVMETWO == 0
130 else {
131 /*
132 * The kernel config file has no `vmetwo0' device, but
133 * there is a VMEChip2 on the board. Fix up things
134 * just enough to hook VMEChip2 local interrupts.
135 */
136 struct vmetwo_softc *sc;
137
138 /* XXX Should check sc != NULL here... */
139 sc = malloc(sizeof(*sc), M_DEVBUF, M_NOWAIT);
140
141 sc->sc_mvmebus.sc_bust = bt;
142 sc->sc_lcrh = bh;
143 vmetwo_intr_init(sc);
144 return 0;
145 }
146 #else
147 bus_space_unmap(bt, bh, VME2LCSR_SIZE);
148 return (1);
149 #endif
150 }
151
152 void
153 vmetwo_intr_init(struct vmetwo_softc *sc)
154 {
155 u_int32_t reg;
156 int i;
157
158 vmetwo_sc = sc;
159
160 /* Clear out the ISR handler array */
161 for (i = 0; i < VMETWO_HANDLERS_SZ; i++)
162 vme_two_handlers[i].isr_hand = NULL;
163
164 /*
165 * Initialize the chip.
166 * Firstly, disable all VMEChip2 Interrupts
167 */
168 reg = vme2_lcsr_read(sc, VME2LCSR_MISC_STATUS) & ~VME2_MISC_STATUS_MIEN;
169 vme2_lcsr_write(sc, VME2LCSR_MISC_STATUS, reg);
170 vme2_lcsr_write(sc, VME2LCSR_LOCAL_INTERRUPT_ENABLE, 0);
171 vme2_lcsr_write(sc, VME2LCSR_LOCAL_INTERRUPT_CLEAR,
172 VME2_LOCAL_INTERRUPT_CLEAR_ALL);
173
174 /* Zap all the IRQ level registers */
175 for (i = 0; i < VME2_NUM_IL_REGS; i++)
176 vme2_lcsr_write(sc, VME2LCSR_INTERRUPT_LEVEL_BASE + (i * 4), 0);
177
178 /* Disable the tick timers */
179 reg = vme2_lcsr_read(sc, VME2LCSR_TIMER_CONTROL);
180 reg &= ~VME2_TIMER_CONTROL_EN(0);
181 reg &= ~VME2_TIMER_CONTROL_EN(1);
182 vme2_lcsr_write(sc, VME2LCSR_TIMER_CONTROL, reg);
183
184 /* Set the VMEChip2's vector base register to the required value */
185 reg = vme2_lcsr_read(sc, VME2LCSR_VECTOR_BASE);
186 reg &= ~VME2_VECTOR_BASE_MASK;
187 reg |= VME2_VECTOR_BASE_REG_VALUE;
188 vme2_lcsr_write(sc, VME2LCSR_VECTOR_BASE, reg);
189
190 /* Set the Master Interrupt Enable bit now */
191 reg = vme2_lcsr_read(sc, VME2LCSR_MISC_STATUS) | VME2_MISC_STATUS_MIEN;
192 vme2_lcsr_write(sc, VME2LCSR_MISC_STATUS, reg);
193
194 /* Allow the MD code the chance to do some initialising */
195 vmetwo_md_intr_init(sc);
196
197 #if defined(MVME167) || defined(MVME177)
198 #if defined(MVME162) || defined(MVME172)
199 if (machineid != MVME_162 && machineid != MVME_172)
200 #endif
201 {
202 /*
203 * Let the NMI handler deal with level 7 ABORT switch
204 * interrupts
205 */
206 vmetwo_intr_establish(sc, 7, 7, VME2_VEC_ABORT, 1,
207 nmihand, NULL, NULL);
208 }
209 #endif
210
211 /* Setup hardware assisted soft interrupts */
212 #ifdef notyet
213 vmetwo_intr_establish(sc, 1, 1, VME2_VEC_SOFT0, 1,
214 (int (*)(void *))softintr_dispatch, NULL, NULL);
215 _softintr_chipset_assert = vmetwo_softintr_assert;
216 #endif
217 }
218
219 static int
220 vmetwo_local_isr_trampoline(void *arg)
221 {
222 struct vme_two_handler *isr;
223 int vec;
224
225 vec = (int) arg; /* 0x08 <= vec <= 0x1f */
226
227 /* Clear the interrupt source */
228 vme2_lcsr_write(vmetwo_sc, VME2LCSR_LOCAL_INTERRUPT_CLEAR,
229 VME2_LOCAL_INTERRUPT(vec));
230
231 isr = &vme_two_handlers[vec - VME2_VECTOR_LOCAL_OFFSET];
232 if (isr->isr_hand)
233 (void) (*isr->isr_hand) (isr->isr_arg);
234 else
235 printf("vmetwo: Spurious local interrupt, vector 0x%x\n", vec);
236
237 return (1);
238 }
239
240 void
241 vmetwo_local_intr_establish(pri, vec, hand, arg, evcnt)
242 int pri, vec;
243 int (*hand)(void *);
244 void *arg;
245 struct evcnt *evcnt;
246 {
247
248 vmetwo_intr_establish(vmetwo_sc, pri, pri, vec, 1, hand, arg, evcnt);
249 }
250
251 /* ARGSUSED */
252 void
253 vmetwo_intr_establish(csc, prior, lvl, vec, first, hand, arg, evcnt)
254 void *csc;
255 int prior, lvl, vec, first;
256 int (*hand)(void *);
257 void *arg;
258 struct evcnt *evcnt;
259 {
260 struct vmetwo_softc *sc = csc;
261 u_int32_t reg;
262 int bitoff;
263 int iloffset, ilshift;
264 int s;
265
266 s = splhigh();
267
268 #if NVMETWO > 0
269 /*
270 * Sort out interrupts generated locally by the VMEChip2 from
271 * those generated by VMEbus devices...
272 */
273 if (vec >= VME2_VECTOR_LOCAL_MIN && vec <= VME2_VECTOR_LOCAL_MAX) {
274 #endif
275 /*
276 * Local interrupts need to be bounced through some
277 * trampoline code which acknowledges/clears them.
278 */
279 vme_two_handlers[vec - VME2_VECTOR_LOCAL_MIN].isr_hand = hand;
280 vme_two_handlers[vec - VME2_VECTOR_LOCAL_MIN].isr_arg = arg;
281 hand = vmetwo_local_isr_trampoline;
282 arg = (void *) (vec - VME2_VECTOR_BASE);
283
284 /*
285 * Interrupt enable/clear bit offset is 0x08 - 0x1f
286 */
287 bitoff = vec - VME2_VECTOR_BASE;
288 #if NVMETWO > 0
289 first = 1; /* Force the interrupt to be enabled */
290 } else {
291 /*
292 * Interrupts originating from the VMEbus are
293 * controlled by an offset of 0x00 - 0x07
294 */
295 bitoff = lvl - 1;
296 }
297 #endif
298
299 /* Hook the interrupt */
300 (*sc->sc_isrlink)(sc->sc_isrcookie, hand, arg, prior, vec, evcnt);
301
302 /*
303 * Do we need to tell the VMEChip2 to let the interrupt through?
304 * (This is always true for locally-generated interrupts, but only
305 * needs doing once for each VMEbus interrupt level which is hooked)
306 */
307 #if NVMETWO > 0
308 if (first) {
309 if (evcnt)
310 evcnt_attach_dynamic(evcnt, EVCNT_TYPE_INTR,
311 (*sc->sc_isrevcnt)(sc->sc_isrcookie, prior),
312 device_xname(&sc->sc_mvmebus.sc_dev),
313 mvmebus_irq_name[lvl]);
314 #endif
315 iloffset = VME2_ILOFFSET_FROM_VECTOR(bitoff) +
316 VME2LCSR_INTERRUPT_LEVEL_BASE;
317 ilshift = VME2_ILSHIFT_FROM_VECTOR(bitoff);
318
319 /* Program the specified interrupt to signal at 'prior' */
320 reg = vme2_lcsr_read(sc, iloffset);
321 reg &= ~(VME2_INTERRUPT_LEVEL_MASK << ilshift);
322 reg |= (prior << ilshift);
323 vme2_lcsr_write(sc, iloffset, reg);
324
325 /* Clear it */
326 vme2_lcsr_write(sc, VME2LCSR_LOCAL_INTERRUPT_CLEAR,
327 VME2_LOCAL_INTERRUPT(bitoff));
328
329 /* Enable it. */
330 reg = vme2_lcsr_read(sc, VME2LCSR_LOCAL_INTERRUPT_ENABLE);
331 reg |= VME2_LOCAL_INTERRUPT(bitoff);
332 vme2_lcsr_write(sc, VME2LCSR_LOCAL_INTERRUPT_ENABLE, reg);
333 #if NVMETWO > 0
334 }
335 #ifdef DIAGNOSTIC
336 else {
337 /* Verify the interrupt priority is the same */
338 iloffset = VME2_ILOFFSET_FROM_VECTOR(bitoff) +
339 VME2LCSR_INTERRUPT_LEVEL_BASE;
340 ilshift = VME2_ILSHIFT_FROM_VECTOR(bitoff);
341
342 reg = vme2_lcsr_read(sc, iloffset);
343 reg &= (VME2_INTERRUPT_LEVEL_MASK << ilshift);
344
345 if ((prior << ilshift) != reg)
346 panic("vmetwo_intr_establish: priority mismatch!");
347 }
348 #endif
349 #endif
350 splx(s);
351 }
352
353 void
354 vmetwo_intr_disestablish(csc, lvl, vec, last, evcnt)
355 void *csc;
356 int lvl, vec, last;
357 struct evcnt *evcnt;
358 {
359 struct vmetwo_softc *sc = csc;
360 u_int32_t reg;
361 int iloffset, ilshift;
362 int bitoff;
363 int s;
364
365 s = splhigh();
366
367 #if NVMETWO > 0
368 /*
369 * Sort out interrupts generated locally by the VMEChip2 from
370 * those generated by VMEbus devices...
371 */
372 if (vec >= VME2_VECTOR_LOCAL_MIN && vec <= VME2_VECTOR_LOCAL_MAX) {
373 #endif
374 /*
375 * Interrupt enable/clear bit offset is 0x08 - 0x1f
376 */
377 bitoff = vec - VME2_VECTOR_BASE;
378 vme_two_handlers[vec - VME2_VECTOR_LOCAL_MIN].isr_hand = NULL;
379 last = 1; /* Force the interrupt to be cleared */
380 #if NVMETWO > 0
381 } else {
382 /*
383 * Interrupts originating from the VMEbus are
384 * controlled by an offset of 0x00 - 0x07
385 */
386 bitoff = lvl - 1;
387 }
388 #endif
389
390 /*
391 * Do we need to tell the VMEChip2 to block the interrupt?
392 * (This is always true for locally-generated interrupts, but only
393 * needs doing once when the last VMEbus handler for any given level
394 * has been unhooked.)
395 */
396 if (last) {
397 iloffset = VME2_ILOFFSET_FROM_VECTOR(bitoff) +
398 VME2LCSR_INTERRUPT_LEVEL_BASE;
399 ilshift = VME2_ILSHIFT_FROM_VECTOR(bitoff);
400
401 /* Disable it. */
402 reg = vme2_lcsr_read(sc, VME2LCSR_LOCAL_INTERRUPT_ENABLE);
403 reg &= ~VME2_LOCAL_INTERRUPT(bitoff);
404 vme2_lcsr_write(sc, VME2LCSR_LOCAL_INTERRUPT_ENABLE, reg);
405
406 /* Set the interrupt's level to zero */
407 reg = vme2_lcsr_read(sc, iloffset);
408 reg &= ~(VME2_INTERRUPT_LEVEL_MASK << ilshift);
409 vme2_lcsr_write(sc, iloffset, reg);
410
411 /* Clear it */
412 vme2_lcsr_write(sc, VME2LCSR_LOCAL_INTERRUPT_CLEAR,
413 VME2_LOCAL_INTERRUPT(vec));
414
415 if (evcnt)
416 evcnt_detach(evcnt);
417 }
418 /* Un-hook it */
419 (*sc->sc_isrunlink)(sc->sc_isrcookie, vec);
420
421 splx(s);
422 }
423
424 #ifdef notyet
425 static void
426 vmetwo_softintr_assert(void)
427 {
428
429 vme2_lcsr_write(vmetwo_sc, VME2LCSR_SOFTINT_SET, VME2_SOFTINT_SET(0));
430 }
431 #endif
432