Home | History | Annotate | Line # | Download | only in x86
nvmm_x86.h revision 1.11
      1  1.11  maxv /*	$NetBSD: nvmm_x86.h,v 1.11 2019/04/06 11:49:53 maxv Exp $	*/
      2   1.1  maxv 
      3   1.1  maxv /*
      4   1.1  maxv  * Copyright (c) 2018 The NetBSD Foundation, Inc.
      5   1.1  maxv  * All rights reserved.
      6   1.1  maxv  *
      7   1.1  maxv  * This code is derived from software contributed to The NetBSD Foundation
      8   1.1  maxv  * by Maxime Villard.
      9   1.1  maxv  *
     10   1.1  maxv  * Redistribution and use in source and binary forms, with or without
     11   1.1  maxv  * modification, are permitted provided that the following conditions
     12   1.1  maxv  * are met:
     13   1.1  maxv  * 1. Redistributions of source code must retain the above copyright
     14   1.1  maxv  *    notice, this list of conditions and the following disclaimer.
     15   1.1  maxv  * 2. Redistributions in binary form must reproduce the above copyright
     16   1.1  maxv  *    notice, this list of conditions and the following disclaimer in the
     17   1.1  maxv  *    documentation and/or other materials provided with the distribution.
     18   1.1  maxv  *
     19   1.1  maxv  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20   1.1  maxv  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21   1.1  maxv  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22   1.1  maxv  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23   1.1  maxv  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24   1.1  maxv  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25   1.1  maxv  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26   1.1  maxv  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27   1.1  maxv  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28   1.1  maxv  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29   1.1  maxv  * POSSIBILITY OF SUCH DAMAGE.
     30   1.1  maxv  */
     31   1.1  maxv 
     32   1.1  maxv #ifndef _NVMM_X86_H_
     33   1.1  maxv #define _NVMM_X86_H_
     34   1.1  maxv 
     35   1.1  maxv /* Segments. */
     36   1.7  maxv #define NVMM_X64_SEG_ES			0
     37   1.7  maxv #define NVMM_X64_SEG_CS			1
     38   1.7  maxv #define NVMM_X64_SEG_SS			2
     39   1.7  maxv #define NVMM_X64_SEG_DS			3
     40   1.7  maxv #define NVMM_X64_SEG_FS			4
     41   1.7  maxv #define NVMM_X64_SEG_GS			5
     42   1.1  maxv #define NVMM_X64_SEG_GDT		6
     43   1.1  maxv #define NVMM_X64_SEG_IDT		7
     44   1.1  maxv #define NVMM_X64_SEG_LDT		8
     45   1.1  maxv #define NVMM_X64_SEG_TR			9
     46   1.1  maxv #define NVMM_X64_NSEG			10
     47   1.1  maxv 
     48   1.1  maxv /* General Purpose Registers. */
     49   1.1  maxv #define NVMM_X64_GPR_RAX		0
     50   1.4  maxv #define NVMM_X64_GPR_RCX		1
     51   1.4  maxv #define NVMM_X64_GPR_RDX		2
     52   1.4  maxv #define NVMM_X64_GPR_RBX		3
     53   1.4  maxv #define NVMM_X64_GPR_RSP		4
     54   1.4  maxv #define NVMM_X64_GPR_RBP		5
     55   1.4  maxv #define NVMM_X64_GPR_RSI		6
     56   1.4  maxv #define NVMM_X64_GPR_RDI		7
     57   1.4  maxv #define NVMM_X64_GPR_R8			8
     58   1.4  maxv #define NVMM_X64_GPR_R9			9
     59   1.4  maxv #define NVMM_X64_GPR_R10		10
     60   1.4  maxv #define NVMM_X64_GPR_R11		11
     61   1.4  maxv #define NVMM_X64_GPR_R12		12
     62   1.4  maxv #define NVMM_X64_GPR_R13		13
     63   1.4  maxv #define NVMM_X64_GPR_R14		14
     64   1.4  maxv #define NVMM_X64_GPR_R15		15
     65   1.1  maxv #define NVMM_X64_GPR_RIP		16
     66   1.1  maxv #define NVMM_X64_GPR_RFLAGS		17
     67   1.1  maxv #define NVMM_X64_NGPR			18
     68   1.1  maxv 
     69   1.1  maxv /* Control Registers. */
     70   1.1  maxv #define NVMM_X64_CR_CR0			0
     71   1.1  maxv #define NVMM_X64_CR_CR2			1
     72   1.1  maxv #define NVMM_X64_CR_CR3			2
     73   1.1  maxv #define NVMM_X64_CR_CR4			3
     74   1.1  maxv #define NVMM_X64_CR_CR8			4
     75   1.1  maxv #define NVMM_X64_CR_XCR0		5
     76   1.1  maxv #define NVMM_X64_NCR			6
     77   1.1  maxv 
     78   1.1  maxv /* Debug Registers. */
     79   1.1  maxv #define NVMM_X64_DR_DR0			0
     80   1.1  maxv #define NVMM_X64_DR_DR1			1
     81   1.1  maxv #define NVMM_X64_DR_DR2			2
     82   1.1  maxv #define NVMM_X64_DR_DR3			3
     83   1.1  maxv #define NVMM_X64_DR_DR6			4
     84   1.1  maxv #define NVMM_X64_DR_DR7			5
     85   1.1  maxv #define NVMM_X64_NDR			6
     86   1.1  maxv 
     87   1.1  maxv /* MSRs. */
     88   1.1  maxv #define NVMM_X64_MSR_EFER		0
     89   1.1  maxv #define NVMM_X64_MSR_STAR		1
     90   1.1  maxv #define NVMM_X64_MSR_LSTAR		2
     91   1.1  maxv #define NVMM_X64_MSR_CSTAR		3
     92   1.1  maxv #define NVMM_X64_MSR_SFMASK		4
     93   1.1  maxv #define NVMM_X64_MSR_KERNELGSBASE	5
     94   1.1  maxv #define NVMM_X64_MSR_SYSENTER_CS	6
     95   1.1  maxv #define NVMM_X64_MSR_SYSENTER_ESP	7
     96   1.1  maxv #define NVMM_X64_MSR_SYSENTER_EIP	8
     97   1.1  maxv #define NVMM_X64_MSR_PAT		9
     98   1.9  maxv #define NVMM_X64_MSR_TSC		10
     99   1.9  maxv #define NVMM_X64_NMSR			11
    100   1.1  maxv 
    101   1.1  maxv #ifndef ASM_NVMM
    102   1.1  maxv 
    103   1.1  maxv #include <sys/types.h>
    104   1.1  maxv #include <x86/cpu_extended_state.h>
    105   1.1  maxv 
    106   1.1  maxv struct nvmm_x64_state_seg {
    107   1.7  maxv 	uint16_t selector;
    108   1.1  maxv 	struct {		/* hidden */
    109   1.7  maxv 		uint16_t type:4;
    110   1.7  maxv 		uint16_t s:1;
    111   1.7  maxv 		uint16_t dpl:2;
    112   1.7  maxv 		uint16_t p:1;
    113   1.7  maxv 		uint16_t avl:1;
    114   1.7  maxv 		uint16_t l:1;
    115   1.7  maxv 		uint16_t def:1;
    116   1.7  maxv 		uint16_t g:1;
    117   1.7  maxv 		uint16_t rsvd:4;
    118   1.1  maxv 	} attrib;
    119   1.7  maxv 	uint32_t limit;		/* hidden */
    120   1.1  maxv 	uint64_t base;		/* hidden */
    121   1.1  maxv };
    122   1.1  maxv 
    123  1.11  maxv struct nvmm_x64_state_intr {
    124  1.11  maxv 	uint64_t int_shadow:1;
    125  1.11  maxv 	uint64_t int_window_exiting:1;
    126  1.11  maxv 	uint64_t nmi_window_exiting:1;
    127  1.11  maxv 	uint64_t evt_pending:1;
    128  1.11  maxv 	uint64_t rsvd:60;
    129  1.11  maxv };
    130  1.11  maxv 
    131   1.1  maxv /* VM exit state indexes. */
    132   1.3  maxv #define NVMM_X64_EXITSTATE_CR8			0
    133   1.3  maxv #define NVMM_X64_EXITSTATE_RFLAGS		1
    134   1.3  maxv #define NVMM_X64_EXITSTATE_INT_SHADOW		2
    135   1.3  maxv #define NVMM_X64_EXITSTATE_INT_WINDOW_EXIT	3
    136   1.3  maxv #define NVMM_X64_EXITSTATE_NMI_WINDOW_EXIT	4
    137  1.11  maxv #define NVMM_X64_EXITSTATE_EVT_PENDING		5
    138   1.1  maxv 
    139   1.1  maxv /* Flags. */
    140   1.1  maxv #define NVMM_X64_STATE_SEGS	0x01
    141   1.1  maxv #define NVMM_X64_STATE_GPRS	0x02
    142   1.1  maxv #define NVMM_X64_STATE_CRS	0x04
    143   1.1  maxv #define NVMM_X64_STATE_DRS	0x08
    144   1.1  maxv #define NVMM_X64_STATE_MSRS	0x10
    145  1.11  maxv #define NVMM_X64_STATE_INTR	0x20
    146   1.1  maxv #define NVMM_X64_STATE_FPU	0x40
    147   1.1  maxv #define NVMM_X64_STATE_ALL	\
    148   1.1  maxv 	(NVMM_X64_STATE_SEGS | NVMM_X64_STATE_GPRS | NVMM_X64_STATE_CRS | \
    149  1.11  maxv 	 NVMM_X64_STATE_DRS | NVMM_X64_STATE_MSRS | NVMM_X64_STATE_INTR | \
    150   1.1  maxv 	 NVMM_X64_STATE_FPU)
    151   1.1  maxv 
    152   1.1  maxv struct nvmm_x64_state {
    153   1.1  maxv 	struct nvmm_x64_state_seg segs[NVMM_X64_NSEG];
    154   1.1  maxv 	uint64_t gprs[NVMM_X64_NGPR];
    155   1.1  maxv 	uint64_t crs[NVMM_X64_NCR];
    156   1.1  maxv 	uint64_t drs[NVMM_X64_NDR];
    157   1.1  maxv 	uint64_t msrs[NVMM_X64_NMSR];
    158  1.11  maxv 	struct nvmm_x64_state_intr intr;
    159   1.1  maxv 	struct fxsave fpu;
    160   1.1  maxv };
    161   1.1  maxv 
    162   1.1  maxv #define NVMM_X86_CONF_CPUID	0
    163   1.1  maxv #define NVMM_X86_NCONF		1
    164   1.1  maxv 
    165   1.1  maxv struct nvmm_x86_conf_cpuid {
    166   1.1  maxv 	uint32_t leaf;
    167   1.1  maxv 	struct {
    168   1.1  maxv 		uint32_t eax;
    169   1.1  maxv 		uint32_t ebx;
    170   1.1  maxv 		uint32_t ecx;
    171   1.1  maxv 		uint32_t edx;
    172   1.1  maxv 	} set;
    173   1.1  maxv 	struct {
    174   1.1  maxv 		uint32_t eax;
    175   1.1  maxv 		uint32_t ebx;
    176   1.1  maxv 		uint32_t ecx;
    177   1.1  maxv 		uint32_t edx;
    178   1.1  maxv 	} del;
    179   1.1  maxv };
    180   1.1  maxv 
    181   1.6  maxv #ifdef _KERNEL
    182   1.8  maxv struct nvmm_x86_cpuid_mask {
    183   1.8  maxv 	uint32_t eax;
    184   1.8  maxv 	uint32_t ebx;
    185   1.8  maxv 	uint32_t ecx;
    186   1.8  maxv 	uint32_t edx;
    187   1.8  maxv };
    188   1.6  maxv extern const struct nvmm_x64_state nvmm_x86_reset_state;
    189   1.8  maxv extern const struct nvmm_x86_cpuid_mask nvmm_cpuid_00000001;
    190   1.8  maxv extern const struct nvmm_x86_cpuid_mask nvmm_cpuid_00000007;
    191   1.8  maxv extern const struct nvmm_x86_cpuid_mask nvmm_cpuid_80000001;
    192  1.10  maxv bool nvmm_x86_pat_validate(uint64_t);
    193   1.6  maxv #endif
    194   1.6  maxv 
    195   1.1  maxv #endif /* ASM_NVMM */
    196   1.1  maxv 
    197   1.1  maxv #endif /* _NVMM_X86_H_ */
    198