Home | History | Annotate | Line # | Download | only in x86
nvmm_x86_svm.c revision 1.13
      1  1.13  maxv /*	$NetBSD: nvmm_x86_svm.c,v 1.13 2019/01/08 14:43:18 maxv Exp $	*/
      2   1.1  maxv 
      3   1.1  maxv /*
      4   1.1  maxv  * Copyright (c) 2018 The NetBSD Foundation, Inc.
      5   1.1  maxv  * All rights reserved.
      6   1.1  maxv  *
      7   1.1  maxv  * This code is derived from software contributed to The NetBSD Foundation
      8   1.1  maxv  * by Maxime Villard.
      9   1.1  maxv  *
     10   1.1  maxv  * Redistribution and use in source and binary forms, with or without
     11   1.1  maxv  * modification, are permitted provided that the following conditions
     12   1.1  maxv  * are met:
     13   1.1  maxv  * 1. Redistributions of source code must retain the above copyright
     14   1.1  maxv  *    notice, this list of conditions and the following disclaimer.
     15   1.1  maxv  * 2. Redistributions in binary form must reproduce the above copyright
     16   1.1  maxv  *    notice, this list of conditions and the following disclaimer in the
     17   1.1  maxv  *    documentation and/or other materials provided with the distribution.
     18   1.1  maxv  *
     19   1.1  maxv  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20   1.1  maxv  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21   1.1  maxv  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22   1.1  maxv  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23   1.1  maxv  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24   1.1  maxv  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25   1.1  maxv  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26   1.1  maxv  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27   1.1  maxv  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28   1.1  maxv  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29   1.1  maxv  * POSSIBILITY OF SUCH DAMAGE.
     30   1.1  maxv  */
     31   1.1  maxv 
     32   1.1  maxv #include <sys/cdefs.h>
     33  1.13  maxv __KERNEL_RCSID(0, "$NetBSD: nvmm_x86_svm.c,v 1.13 2019/01/08 14:43:18 maxv Exp $");
     34   1.1  maxv 
     35   1.1  maxv #include <sys/param.h>
     36   1.1  maxv #include <sys/systm.h>
     37   1.1  maxv #include <sys/kernel.h>
     38   1.1  maxv #include <sys/kmem.h>
     39   1.1  maxv #include <sys/cpu.h>
     40   1.1  maxv #include <sys/xcall.h>
     41   1.1  maxv 
     42   1.1  maxv #include <uvm/uvm.h>
     43   1.1  maxv #include <uvm/uvm_page.h>
     44   1.1  maxv 
     45   1.1  maxv #include <x86/cputypes.h>
     46   1.1  maxv #include <x86/specialreg.h>
     47   1.1  maxv #include <x86/pmap.h>
     48   1.1  maxv #include <x86/dbregs.h>
     49   1.1  maxv #include <machine/cpuvar.h>
     50   1.1  maxv 
     51   1.1  maxv #include <dev/nvmm/nvmm.h>
     52   1.1  maxv #include <dev/nvmm/nvmm_internal.h>
     53   1.1  maxv #include <dev/nvmm/x86/nvmm_x86.h>
     54   1.1  maxv 
     55   1.1  maxv int svm_vmrun(paddr_t, uint64_t *);
     56   1.1  maxv 
     57   1.1  maxv #define	MSR_VM_HSAVE_PA	0xC0010117
     58   1.1  maxv 
     59   1.1  maxv /* -------------------------------------------------------------------------- */
     60   1.1  maxv 
     61   1.1  maxv #define VMCB_EXITCODE_CR0_READ		0x0000
     62   1.1  maxv #define VMCB_EXITCODE_CR1_READ		0x0001
     63   1.1  maxv #define VMCB_EXITCODE_CR2_READ		0x0002
     64   1.1  maxv #define VMCB_EXITCODE_CR3_READ		0x0003
     65   1.1  maxv #define VMCB_EXITCODE_CR4_READ		0x0004
     66   1.1  maxv #define VMCB_EXITCODE_CR5_READ		0x0005
     67   1.1  maxv #define VMCB_EXITCODE_CR6_READ		0x0006
     68   1.1  maxv #define VMCB_EXITCODE_CR7_READ		0x0007
     69   1.1  maxv #define VMCB_EXITCODE_CR8_READ		0x0008
     70   1.1  maxv #define VMCB_EXITCODE_CR9_READ		0x0009
     71   1.1  maxv #define VMCB_EXITCODE_CR10_READ		0x000A
     72   1.1  maxv #define VMCB_EXITCODE_CR11_READ		0x000B
     73   1.1  maxv #define VMCB_EXITCODE_CR12_READ		0x000C
     74   1.1  maxv #define VMCB_EXITCODE_CR13_READ		0x000D
     75   1.1  maxv #define VMCB_EXITCODE_CR14_READ		0x000E
     76   1.1  maxv #define VMCB_EXITCODE_CR15_READ		0x000F
     77   1.1  maxv #define VMCB_EXITCODE_CR0_WRITE		0x0010
     78   1.1  maxv #define VMCB_EXITCODE_CR1_WRITE		0x0011
     79   1.1  maxv #define VMCB_EXITCODE_CR2_WRITE		0x0012
     80   1.1  maxv #define VMCB_EXITCODE_CR3_WRITE		0x0013
     81   1.1  maxv #define VMCB_EXITCODE_CR4_WRITE		0x0014
     82   1.1  maxv #define VMCB_EXITCODE_CR5_WRITE		0x0015
     83   1.1  maxv #define VMCB_EXITCODE_CR6_WRITE		0x0016
     84   1.1  maxv #define VMCB_EXITCODE_CR7_WRITE		0x0017
     85   1.1  maxv #define VMCB_EXITCODE_CR8_WRITE		0x0018
     86   1.1  maxv #define VMCB_EXITCODE_CR9_WRITE		0x0019
     87   1.1  maxv #define VMCB_EXITCODE_CR10_WRITE	0x001A
     88   1.1  maxv #define VMCB_EXITCODE_CR11_WRITE	0x001B
     89   1.1  maxv #define VMCB_EXITCODE_CR12_WRITE	0x001C
     90   1.1  maxv #define VMCB_EXITCODE_CR13_WRITE	0x001D
     91   1.1  maxv #define VMCB_EXITCODE_CR14_WRITE	0x001E
     92   1.1  maxv #define VMCB_EXITCODE_CR15_WRITE	0x001F
     93   1.1  maxv #define VMCB_EXITCODE_DR0_READ		0x0020
     94   1.1  maxv #define VMCB_EXITCODE_DR1_READ		0x0021
     95   1.1  maxv #define VMCB_EXITCODE_DR2_READ		0x0022
     96   1.1  maxv #define VMCB_EXITCODE_DR3_READ		0x0023
     97   1.1  maxv #define VMCB_EXITCODE_DR4_READ		0x0024
     98   1.1  maxv #define VMCB_EXITCODE_DR5_READ		0x0025
     99   1.1  maxv #define VMCB_EXITCODE_DR6_READ		0x0026
    100   1.1  maxv #define VMCB_EXITCODE_DR7_READ		0x0027
    101   1.1  maxv #define VMCB_EXITCODE_DR8_READ		0x0028
    102   1.1  maxv #define VMCB_EXITCODE_DR9_READ		0x0029
    103   1.1  maxv #define VMCB_EXITCODE_DR10_READ		0x002A
    104   1.1  maxv #define VMCB_EXITCODE_DR11_READ		0x002B
    105   1.1  maxv #define VMCB_EXITCODE_DR12_READ		0x002C
    106   1.1  maxv #define VMCB_EXITCODE_DR13_READ		0x002D
    107   1.1  maxv #define VMCB_EXITCODE_DR14_READ		0x002E
    108   1.1  maxv #define VMCB_EXITCODE_DR15_READ		0x002F
    109   1.1  maxv #define VMCB_EXITCODE_DR0_WRITE		0x0030
    110   1.1  maxv #define VMCB_EXITCODE_DR1_WRITE		0x0031
    111   1.1  maxv #define VMCB_EXITCODE_DR2_WRITE		0x0032
    112   1.1  maxv #define VMCB_EXITCODE_DR3_WRITE		0x0033
    113   1.1  maxv #define VMCB_EXITCODE_DR4_WRITE		0x0034
    114   1.1  maxv #define VMCB_EXITCODE_DR5_WRITE		0x0035
    115   1.1  maxv #define VMCB_EXITCODE_DR6_WRITE		0x0036
    116   1.1  maxv #define VMCB_EXITCODE_DR7_WRITE		0x0037
    117   1.1  maxv #define VMCB_EXITCODE_DR8_WRITE		0x0038
    118   1.1  maxv #define VMCB_EXITCODE_DR9_WRITE		0x0039
    119   1.1  maxv #define VMCB_EXITCODE_DR10_WRITE	0x003A
    120   1.1  maxv #define VMCB_EXITCODE_DR11_WRITE	0x003B
    121   1.1  maxv #define VMCB_EXITCODE_DR12_WRITE	0x003C
    122   1.1  maxv #define VMCB_EXITCODE_DR13_WRITE	0x003D
    123   1.1  maxv #define VMCB_EXITCODE_DR14_WRITE	0x003E
    124   1.1  maxv #define VMCB_EXITCODE_DR15_WRITE	0x003F
    125   1.1  maxv #define VMCB_EXITCODE_EXCP0		0x0040
    126   1.1  maxv #define VMCB_EXITCODE_EXCP1		0x0041
    127   1.1  maxv #define VMCB_EXITCODE_EXCP2		0x0042
    128   1.1  maxv #define VMCB_EXITCODE_EXCP3		0x0043
    129   1.1  maxv #define VMCB_EXITCODE_EXCP4		0x0044
    130   1.1  maxv #define VMCB_EXITCODE_EXCP5		0x0045
    131   1.1  maxv #define VMCB_EXITCODE_EXCP6		0x0046
    132   1.1  maxv #define VMCB_EXITCODE_EXCP7		0x0047
    133   1.1  maxv #define VMCB_EXITCODE_EXCP8		0x0048
    134   1.1  maxv #define VMCB_EXITCODE_EXCP9		0x0049
    135   1.1  maxv #define VMCB_EXITCODE_EXCP10		0x004A
    136   1.1  maxv #define VMCB_EXITCODE_EXCP11		0x004B
    137   1.1  maxv #define VMCB_EXITCODE_EXCP12		0x004C
    138   1.1  maxv #define VMCB_EXITCODE_EXCP13		0x004D
    139   1.1  maxv #define VMCB_EXITCODE_EXCP14		0x004E
    140   1.1  maxv #define VMCB_EXITCODE_EXCP15		0x004F
    141   1.1  maxv #define VMCB_EXITCODE_EXCP16		0x0050
    142   1.1  maxv #define VMCB_EXITCODE_EXCP17		0x0051
    143   1.1  maxv #define VMCB_EXITCODE_EXCP18		0x0052
    144   1.1  maxv #define VMCB_EXITCODE_EXCP19		0x0053
    145   1.1  maxv #define VMCB_EXITCODE_EXCP20		0x0054
    146   1.1  maxv #define VMCB_EXITCODE_EXCP21		0x0055
    147   1.1  maxv #define VMCB_EXITCODE_EXCP22		0x0056
    148   1.1  maxv #define VMCB_EXITCODE_EXCP23		0x0057
    149   1.1  maxv #define VMCB_EXITCODE_EXCP24		0x0058
    150   1.1  maxv #define VMCB_EXITCODE_EXCP25		0x0059
    151   1.1  maxv #define VMCB_EXITCODE_EXCP26		0x005A
    152   1.1  maxv #define VMCB_EXITCODE_EXCP27		0x005B
    153   1.1  maxv #define VMCB_EXITCODE_EXCP28		0x005C
    154   1.1  maxv #define VMCB_EXITCODE_EXCP29		0x005D
    155   1.1  maxv #define VMCB_EXITCODE_EXCP30		0x005E
    156   1.1  maxv #define VMCB_EXITCODE_EXCP31		0x005F
    157   1.1  maxv #define VMCB_EXITCODE_INTR		0x0060
    158   1.1  maxv #define VMCB_EXITCODE_NMI		0x0061
    159   1.1  maxv #define VMCB_EXITCODE_SMI		0x0062
    160   1.1  maxv #define VMCB_EXITCODE_INIT		0x0063
    161   1.1  maxv #define VMCB_EXITCODE_VINTR		0x0064
    162   1.1  maxv #define VMCB_EXITCODE_CR0_SEL_WRITE	0x0065
    163   1.1  maxv #define VMCB_EXITCODE_IDTR_READ		0x0066
    164   1.1  maxv #define VMCB_EXITCODE_GDTR_READ		0x0067
    165   1.1  maxv #define VMCB_EXITCODE_LDTR_READ		0x0068
    166   1.1  maxv #define VMCB_EXITCODE_TR_READ		0x0069
    167   1.1  maxv #define VMCB_EXITCODE_IDTR_WRITE	0x006A
    168   1.1  maxv #define VMCB_EXITCODE_GDTR_WRITE	0x006B
    169   1.1  maxv #define VMCB_EXITCODE_LDTR_WRITE	0x006C
    170   1.1  maxv #define VMCB_EXITCODE_TR_WRITE		0x006D
    171   1.1  maxv #define VMCB_EXITCODE_RDTSC		0x006E
    172   1.1  maxv #define VMCB_EXITCODE_RDPMC		0x006F
    173   1.1  maxv #define VMCB_EXITCODE_PUSHF		0x0070
    174   1.1  maxv #define VMCB_EXITCODE_POPF		0x0071
    175   1.1  maxv #define VMCB_EXITCODE_CPUID		0x0072
    176   1.1  maxv #define VMCB_EXITCODE_RSM		0x0073
    177   1.1  maxv #define VMCB_EXITCODE_IRET		0x0074
    178   1.1  maxv #define VMCB_EXITCODE_SWINT		0x0075
    179   1.1  maxv #define VMCB_EXITCODE_INVD		0x0076
    180   1.1  maxv #define VMCB_EXITCODE_PAUSE		0x0077
    181   1.1  maxv #define VMCB_EXITCODE_HLT		0x0078
    182   1.1  maxv #define VMCB_EXITCODE_INVLPG		0x0079
    183   1.1  maxv #define VMCB_EXITCODE_INVLPGA		0x007A
    184   1.1  maxv #define VMCB_EXITCODE_IOIO		0x007B
    185   1.1  maxv #define VMCB_EXITCODE_MSR		0x007C
    186   1.1  maxv #define VMCB_EXITCODE_TASK_SWITCH	0x007D
    187   1.1  maxv #define VMCB_EXITCODE_FERR_FREEZE	0x007E
    188   1.1  maxv #define VMCB_EXITCODE_SHUTDOWN		0x007F
    189   1.1  maxv #define VMCB_EXITCODE_VMRUN		0x0080
    190   1.1  maxv #define VMCB_EXITCODE_VMMCALL		0x0081
    191   1.1  maxv #define VMCB_EXITCODE_VMLOAD		0x0082
    192   1.1  maxv #define VMCB_EXITCODE_VMSAVE		0x0083
    193   1.1  maxv #define VMCB_EXITCODE_STGI		0x0084
    194   1.1  maxv #define VMCB_EXITCODE_CLGI		0x0085
    195   1.1  maxv #define VMCB_EXITCODE_SKINIT		0x0086
    196   1.1  maxv #define VMCB_EXITCODE_RDTSCP		0x0087
    197   1.1  maxv #define VMCB_EXITCODE_ICEBP		0x0088
    198   1.1  maxv #define VMCB_EXITCODE_WBINVD		0x0089
    199   1.1  maxv #define VMCB_EXITCODE_MONITOR		0x008A
    200   1.1  maxv #define VMCB_EXITCODE_MWAIT		0x008B
    201   1.1  maxv #define VMCB_EXITCODE_MWAIT_CONDITIONAL	0x008C
    202   1.1  maxv #define VMCB_EXITCODE_XSETBV		0x008D
    203   1.1  maxv #define VMCB_EXITCODE_EFER_WRITE_TRAP	0x008F
    204   1.1  maxv #define VMCB_EXITCODE_CR0_WRITE_TRAP	0x0090
    205   1.1  maxv #define VMCB_EXITCODE_CR1_WRITE_TRAP	0x0091
    206   1.1  maxv #define VMCB_EXITCODE_CR2_WRITE_TRAP	0x0092
    207   1.1  maxv #define VMCB_EXITCODE_CR3_WRITE_TRAP	0x0093
    208   1.1  maxv #define VMCB_EXITCODE_CR4_WRITE_TRAP	0x0094
    209   1.1  maxv #define VMCB_EXITCODE_CR5_WRITE_TRAP	0x0095
    210   1.1  maxv #define VMCB_EXITCODE_CR6_WRITE_TRAP	0x0096
    211   1.1  maxv #define VMCB_EXITCODE_CR7_WRITE_TRAP	0x0097
    212   1.1  maxv #define VMCB_EXITCODE_CR8_WRITE_TRAP	0x0098
    213   1.1  maxv #define VMCB_EXITCODE_CR9_WRITE_TRAP	0x0099
    214   1.1  maxv #define VMCB_EXITCODE_CR10_WRITE_TRAP	0x009A
    215   1.1  maxv #define VMCB_EXITCODE_CR11_WRITE_TRAP	0x009B
    216   1.1  maxv #define VMCB_EXITCODE_CR12_WRITE_TRAP	0x009C
    217   1.1  maxv #define VMCB_EXITCODE_CR13_WRITE_TRAP	0x009D
    218   1.1  maxv #define VMCB_EXITCODE_CR14_WRITE_TRAP	0x009E
    219   1.1  maxv #define VMCB_EXITCODE_CR15_WRITE_TRAP	0x009F
    220   1.1  maxv #define VMCB_EXITCODE_NPF		0x0400
    221   1.1  maxv #define VMCB_EXITCODE_AVIC_INCOMP_IPI	0x0401
    222   1.1  maxv #define VMCB_EXITCODE_AVIC_NOACCEL	0x0402
    223   1.1  maxv #define VMCB_EXITCODE_VMGEXIT		0x0403
    224   1.1  maxv #define VMCB_EXITCODE_INVALID		-1
    225   1.1  maxv 
    226   1.1  maxv /* -------------------------------------------------------------------------- */
    227   1.1  maxv 
    228   1.1  maxv struct vmcb_ctrl {
    229   1.1  maxv 	uint32_t intercept_cr;
    230   1.1  maxv #define VMCB_CTRL_INTERCEPT_RCR(x)	__BIT( 0 + x)
    231   1.1  maxv #define VMCB_CTRL_INTERCEPT_WCR(x)	__BIT(16 + x)
    232   1.1  maxv 
    233   1.1  maxv 	uint32_t intercept_dr;
    234   1.1  maxv #define VMCB_CTRL_INTERCEPT_RDR(x)	__BIT( 0 + x)
    235   1.1  maxv #define VMCB_CTRL_INTERCEPT_WDR(x)	__BIT(16 + x)
    236   1.1  maxv 
    237   1.1  maxv 	uint32_t intercept_vec;
    238   1.1  maxv #define VMCB_CTRL_INTERCEPT_VEC(x)	__BIT(x)
    239   1.1  maxv 
    240   1.1  maxv 	uint32_t intercept_misc1;
    241   1.1  maxv #define VMCB_CTRL_INTERCEPT_INTR	__BIT(0)
    242   1.1  maxv #define VMCB_CTRL_INTERCEPT_NMI		__BIT(1)
    243   1.1  maxv #define VMCB_CTRL_INTERCEPT_SMI		__BIT(2)
    244   1.1  maxv #define VMCB_CTRL_INTERCEPT_INIT	__BIT(3)
    245   1.1  maxv #define VMCB_CTRL_INTERCEPT_VINTR	__BIT(4)
    246   1.1  maxv #define VMCB_CTRL_INTERCEPT_CR0_SPEC	__BIT(5)
    247   1.1  maxv #define VMCB_CTRL_INTERCEPT_RIDTR	__BIT(6)
    248   1.1  maxv #define VMCB_CTRL_INTERCEPT_RGDTR	__BIT(7)
    249   1.1  maxv #define VMCB_CTRL_INTERCEPT_RLDTR	__BIT(8)
    250   1.1  maxv #define VMCB_CTRL_INTERCEPT_RTR		__BIT(9)
    251   1.1  maxv #define VMCB_CTRL_INTERCEPT_WIDTR	__BIT(10)
    252   1.1  maxv #define VMCB_CTRL_INTERCEPT_WGDTR	__BIT(11)
    253   1.1  maxv #define VMCB_CTRL_INTERCEPT_WLDTR	__BIT(12)
    254   1.1  maxv #define VMCB_CTRL_INTERCEPT_WTR		__BIT(13)
    255   1.1  maxv #define VMCB_CTRL_INTERCEPT_RDTSC	__BIT(14)
    256   1.1  maxv #define VMCB_CTRL_INTERCEPT_RDPMC	__BIT(15)
    257   1.1  maxv #define VMCB_CTRL_INTERCEPT_PUSHF	__BIT(16)
    258   1.1  maxv #define VMCB_CTRL_INTERCEPT_POPF	__BIT(17)
    259   1.1  maxv #define VMCB_CTRL_INTERCEPT_CPUID	__BIT(18)
    260   1.1  maxv #define VMCB_CTRL_INTERCEPT_RSM		__BIT(19)
    261   1.1  maxv #define VMCB_CTRL_INTERCEPT_IRET	__BIT(20)
    262   1.1  maxv #define VMCB_CTRL_INTERCEPT_INTN	__BIT(21)
    263   1.1  maxv #define VMCB_CTRL_INTERCEPT_INVD	__BIT(22)
    264   1.1  maxv #define VMCB_CTRL_INTERCEPT_PAUSE	__BIT(23)
    265   1.1  maxv #define VMCB_CTRL_INTERCEPT_HLT		__BIT(24)
    266   1.1  maxv #define VMCB_CTRL_INTERCEPT_INVLPG	__BIT(25)
    267   1.1  maxv #define VMCB_CTRL_INTERCEPT_INVLPGA	__BIT(26)
    268   1.1  maxv #define VMCB_CTRL_INTERCEPT_IOIO_PROT	__BIT(27)
    269   1.1  maxv #define VMCB_CTRL_INTERCEPT_MSR_PROT	__BIT(28)
    270   1.1  maxv #define VMCB_CTRL_INTERCEPT_TASKSW	__BIT(29)
    271   1.1  maxv #define VMCB_CTRL_INTERCEPT_FERR_FREEZE	__BIT(30)
    272   1.1  maxv #define VMCB_CTRL_INTERCEPT_SHUTDOWN	__BIT(31)
    273   1.1  maxv 
    274   1.1  maxv 	uint32_t intercept_misc2;
    275   1.1  maxv #define VMCB_CTRL_INTERCEPT_VMRUN	__BIT(0)
    276   1.1  maxv #define VMCB_CTRL_INTERCEPT_VMMCALL	__BIT(1)
    277   1.1  maxv #define VMCB_CTRL_INTERCEPT_VMLOAD	__BIT(2)
    278   1.1  maxv #define VMCB_CTRL_INTERCEPT_VMSAVE	__BIT(3)
    279   1.1  maxv #define VMCB_CTRL_INTERCEPT_STGI	__BIT(4)
    280   1.1  maxv #define VMCB_CTRL_INTERCEPT_CLGI	__BIT(5)
    281   1.1  maxv #define VMCB_CTRL_INTERCEPT_SKINIT	__BIT(6)
    282   1.1  maxv #define VMCB_CTRL_INTERCEPT_RDTSCP	__BIT(7)
    283   1.1  maxv #define VMCB_CTRL_INTERCEPT_ICEBP	__BIT(8)
    284   1.1  maxv #define VMCB_CTRL_INTERCEPT_WBINVD	__BIT(9)
    285   1.1  maxv #define VMCB_CTRL_INTERCEPT_MONITOR	__BIT(10)
    286   1.1  maxv #define VMCB_CTRL_INTERCEPT_MWAIT	__BIT(12)
    287   1.1  maxv #define VMCB_CTRL_INTERCEPT_XSETBV	__BIT(13)
    288   1.1  maxv #define VMCB_CTRL_INTERCEPT_EFER_SPEC	__BIT(15)
    289   1.1  maxv #define VMCB_CTRL_INTERCEPT_WCR_SPEC(x)	__BIT(16 + x)
    290   1.1  maxv 
    291   1.1  maxv 	uint8_t  rsvd1[40];
    292   1.1  maxv 	uint16_t pause_filt_thresh;
    293   1.1  maxv 	uint16_t pause_filt_cnt;
    294   1.1  maxv 	uint64_t iopm_base_pa;
    295   1.1  maxv 	uint64_t msrpm_base_pa;
    296   1.1  maxv 	uint64_t tsc_offset;
    297   1.1  maxv 	uint32_t guest_asid;
    298   1.1  maxv 
    299   1.1  maxv 	uint32_t tlb_ctrl;
    300   1.1  maxv #define VMCB_CTRL_TLB_CTRL_FLUSH_ALL			0x01
    301   1.1  maxv #define VMCB_CTRL_TLB_CTRL_FLUSH_GUEST			0x03
    302   1.1  maxv #define VMCB_CTRL_TLB_CTRL_FLUSH_GUEST_NONGLOBAL	0x07
    303   1.1  maxv 
    304   1.1  maxv 	uint64_t v;
    305   1.1  maxv #define VMCB_CTRL_V_TPR			__BITS(7,0)
    306   1.1  maxv #define VMCB_CTRL_V_IRQ			__BIT(8)
    307   1.1  maxv #define VMCB_CTRL_V_VGIF		__BIT(9)
    308   1.1  maxv #define VMCB_CTRL_V_INTR_PRIO		__BITS(19,16)
    309   1.1  maxv #define VMCB_CTRL_V_IGN_TPR		__BIT(20)
    310   1.1  maxv #define VMCB_CTRL_V_INTR_MASKING	__BIT(24)
    311   1.1  maxv #define VMCB_CTRL_V_GUEST_VGIF		__BIT(25)
    312   1.1  maxv #define VMCB_CTRL_V_AVIC_EN		__BIT(31)
    313   1.1  maxv #define VMCB_CTRL_V_INTR_VECTOR		__BITS(39,32)
    314   1.1  maxv 
    315   1.1  maxv 	uint64_t intr;
    316   1.1  maxv #define VMCB_CTRL_INTR_SHADOW		__BIT(0)
    317   1.1  maxv 
    318   1.1  maxv 	uint64_t exitcode;
    319   1.1  maxv 	uint64_t exitinfo1;
    320   1.1  maxv 	uint64_t exitinfo2;
    321   1.1  maxv 
    322   1.1  maxv 	uint64_t exitintinfo;
    323   1.1  maxv #define VMCB_CTRL_EXITINTINFO_VECTOR	__BITS(7,0)
    324   1.1  maxv #define VMCB_CTRL_EXITINTINFO_TYPE	__BITS(10,8)
    325   1.1  maxv #define VMCB_CTRL_EXITINTINFO_EV	__BIT(11)
    326   1.1  maxv #define VMCB_CTRL_EXITINTINFO_V		__BIT(31)
    327   1.1  maxv #define VMCB_CTRL_EXITINTINFO_ERRORCODE	__BITS(63,32)
    328   1.1  maxv 
    329   1.1  maxv 	uint64_t enable1;
    330   1.1  maxv #define VMCB_CTRL_ENABLE_NP		__BIT(0)
    331   1.1  maxv #define VMCB_CTRL_ENABLE_SEV		__BIT(1)
    332   1.1  maxv #define VMCB_CTRL_ENABLE_ES_SEV		__BIT(2)
    333   1.1  maxv 
    334   1.1  maxv 	uint64_t avic;
    335   1.1  maxv #define VMCB_CTRL_AVIC_APIC_BAR		__BITS(51,0)
    336   1.1  maxv 
    337   1.1  maxv 	uint64_t ghcb;
    338   1.1  maxv 
    339   1.1  maxv 	uint64_t eventinj;
    340   1.1  maxv #define VMCB_CTRL_EVENTINJ_VECTOR	__BITS(7,0)
    341   1.1  maxv #define VMCB_CTRL_EVENTINJ_TYPE		__BITS(10,8)
    342   1.1  maxv #define VMCB_CTRL_EVENTINJ_EV		__BIT(11)
    343   1.1  maxv #define VMCB_CTRL_EVENTINJ_V		__BIT(31)
    344   1.1  maxv #define VMCB_CTRL_EVENTINJ_ERRORCODE	__BITS(63,32)
    345   1.1  maxv 
    346   1.1  maxv 	uint64_t n_cr3;
    347   1.1  maxv 
    348   1.1  maxv 	uint64_t enable2;
    349   1.1  maxv #define VMCB_CTRL_ENABLE_LBR		__BIT(0)
    350   1.1  maxv #define VMCB_CTRL_ENABLE_VVMSAVE	__BIT(1)
    351   1.1  maxv 
    352   1.1  maxv 	uint32_t vmcb_clean;
    353   1.1  maxv #define VMCB_CTRL_VMCB_CLEAN_I		__BIT(0)
    354   1.1  maxv #define VMCB_CTRL_VMCB_CLEAN_IOPM	__BIT(1)
    355   1.1  maxv #define VMCB_CTRL_VMCB_CLEAN_ASID	__BIT(2)
    356   1.1  maxv #define VMCB_CTRL_VMCB_CLEAN_TPR	__BIT(3)
    357   1.1  maxv #define VMCB_CTRL_VMCB_CLEAN_NP		__BIT(4)
    358   1.1  maxv #define VMCB_CTRL_VMCB_CLEAN_CR		__BIT(5)
    359   1.1  maxv #define VMCB_CTRL_VMCB_CLEAN_DR		__BIT(6)
    360   1.1  maxv #define VMCB_CTRL_VMCB_CLEAN_DT		__BIT(7)
    361   1.1  maxv #define VMCB_CTRL_VMCB_CLEAN_SEG	__BIT(8)
    362   1.1  maxv #define VMCB_CTRL_VMCB_CLEAN_CR2	__BIT(9)
    363   1.1  maxv #define VMCB_CTRL_VMCB_CLEAN_LBR	__BIT(10)
    364   1.1  maxv #define VMCB_CTRL_VMCB_CLEAN_AVIC	__BIT(11)
    365   1.1  maxv 
    366   1.1  maxv 	uint32_t rsvd2;
    367   1.1  maxv 	uint64_t nrip;
    368   1.1  maxv 	uint8_t	inst_len;
    369   1.1  maxv 	uint8_t	inst_bytes[15];
    370  1.11  maxv 	uint64_t avic_abpp;
    371  1.11  maxv 	uint64_t rsvd3;
    372  1.11  maxv 	uint64_t avic_ltp;
    373  1.11  maxv 
    374  1.11  maxv 	uint64_t avic_phys;
    375  1.11  maxv #define VMCB_CTRL_AVIC_PHYS_TABLE_PTR	__BITS(51,12)
    376  1.11  maxv #define VMCB_CTRL_AVIC_PHYS_MAX_INDEX	__BITS(7,0)
    377  1.11  maxv 
    378  1.11  maxv 	uint64_t rsvd4;
    379  1.11  maxv 	uint64_t vmcb_ptr;
    380  1.11  maxv 
    381  1.11  maxv 	uint8_t	pad[752];
    382   1.1  maxv } __packed;
    383   1.1  maxv 
    384   1.1  maxv CTASSERT(sizeof(struct vmcb_ctrl) == 1024);
    385   1.1  maxv 
    386   1.1  maxv struct vmcb_segment {
    387   1.1  maxv 	uint16_t selector;
    388   1.1  maxv 	uint16_t attrib;	/* hidden */
    389   1.1  maxv 	uint32_t limit;		/* hidden */
    390   1.1  maxv 	uint64_t base;		/* hidden */
    391   1.1  maxv } __packed;
    392   1.1  maxv 
    393   1.1  maxv CTASSERT(sizeof(struct vmcb_segment) == 16);
    394   1.1  maxv 
    395   1.1  maxv struct vmcb_state {
    396   1.1  maxv 	struct   vmcb_segment es;
    397   1.1  maxv 	struct   vmcb_segment cs;
    398   1.1  maxv 	struct   vmcb_segment ss;
    399   1.1  maxv 	struct   vmcb_segment ds;
    400   1.1  maxv 	struct   vmcb_segment fs;
    401   1.1  maxv 	struct   vmcb_segment gs;
    402   1.1  maxv 	struct   vmcb_segment gdt;
    403   1.1  maxv 	struct   vmcb_segment ldt;
    404   1.1  maxv 	struct   vmcb_segment idt;
    405   1.1  maxv 	struct   vmcb_segment tr;
    406   1.1  maxv 	uint8_t	 rsvd1[43];
    407   1.1  maxv 	uint8_t	 cpl;
    408   1.1  maxv 	uint8_t  rsvd2[4];
    409   1.1  maxv 	uint64_t efer;
    410   1.1  maxv 	uint8_t	 rsvd3[112];
    411   1.1  maxv 	uint64_t cr4;
    412   1.1  maxv 	uint64_t cr3;
    413   1.1  maxv 	uint64_t cr0;
    414   1.1  maxv 	uint64_t dr7;
    415   1.1  maxv 	uint64_t dr6;
    416   1.1  maxv 	uint64_t rflags;
    417   1.1  maxv 	uint64_t rip;
    418   1.1  maxv 	uint8_t	 rsvd4[88];
    419   1.1  maxv 	uint64_t rsp;
    420   1.1  maxv 	uint8_t	 rsvd5[24];
    421   1.1  maxv 	uint64_t rax;
    422   1.1  maxv 	uint64_t star;
    423   1.1  maxv 	uint64_t lstar;
    424   1.1  maxv 	uint64_t cstar;
    425   1.1  maxv 	uint64_t sfmask;
    426   1.1  maxv 	uint64_t kernelgsbase;
    427   1.1  maxv 	uint64_t sysenter_cs;
    428   1.1  maxv 	uint64_t sysenter_esp;
    429   1.1  maxv 	uint64_t sysenter_eip;
    430   1.1  maxv 	uint64_t cr2;
    431   1.1  maxv 	uint8_t	 rsvd6[32];
    432   1.1  maxv 	uint64_t g_pat;
    433   1.1  maxv 	uint64_t dbgctl;
    434   1.1  maxv 	uint64_t br_from;
    435   1.1  maxv 	uint64_t br_to;
    436   1.1  maxv 	uint64_t int_from;
    437   1.1  maxv 	uint64_t int_to;
    438   1.1  maxv 	uint8_t	 pad[2408];
    439   1.1  maxv } __packed;
    440   1.1  maxv 
    441   1.1  maxv CTASSERT(sizeof(struct vmcb_state) == 0xC00);
    442   1.1  maxv 
    443   1.1  maxv struct vmcb {
    444   1.1  maxv 	struct vmcb_ctrl ctrl;
    445   1.1  maxv 	struct vmcb_state state;
    446   1.1  maxv } __packed;
    447   1.1  maxv 
    448   1.1  maxv CTASSERT(sizeof(struct vmcb) == PAGE_SIZE);
    449   1.1  maxv CTASSERT(offsetof(struct vmcb, state) == 0x400);
    450   1.1  maxv 
    451   1.1  maxv /* -------------------------------------------------------------------------- */
    452   1.1  maxv 
    453   1.1  maxv struct svm_hsave {
    454   1.1  maxv 	paddr_t pa;
    455   1.1  maxv };
    456   1.1  maxv 
    457   1.1  maxv static struct svm_hsave hsave[MAXCPUS];
    458   1.1  maxv 
    459   1.1  maxv static uint8_t *svm_asidmap __read_mostly;
    460   1.1  maxv static uint32_t svm_maxasid __read_mostly;
    461   1.1  maxv static kmutex_t svm_asidlock __cacheline_aligned;
    462   1.1  maxv 
    463   1.1  maxv static bool svm_decode_assist __read_mostly;
    464   1.1  maxv static uint32_t svm_ctrl_tlb_flush __read_mostly;
    465   1.1  maxv 
    466   1.1  maxv #define SVM_XCR0_MASK_DEFAULT	(XCR0_X87|XCR0_SSE)
    467   1.1  maxv static uint64_t svm_xcr0_mask __read_mostly;
    468   1.1  maxv 
    469   1.1  maxv #define SVM_NCPUIDS	32
    470   1.1  maxv 
    471   1.1  maxv #define VMCB_NPAGES	1
    472   1.1  maxv 
    473   1.1  maxv #define MSRBM_NPAGES	2
    474   1.1  maxv #define MSRBM_SIZE	(MSRBM_NPAGES * PAGE_SIZE)
    475   1.1  maxv 
    476   1.1  maxv #define IOBM_NPAGES	3
    477   1.1  maxv #define IOBM_SIZE	(IOBM_NPAGES * PAGE_SIZE)
    478   1.1  maxv 
    479   1.1  maxv /* Does not include EFER_LMSLE. */
    480   1.1  maxv #define EFER_VALID \
    481   1.1  maxv 	(EFER_SCE|EFER_LME|EFER_LMA|EFER_NXE|EFER_SVME|EFER_FFXSR|EFER_TCE)
    482   1.1  maxv 
    483   1.1  maxv #define EFER_TLB_FLUSH \
    484   1.1  maxv 	(EFER_NXE|EFER_LMA|EFER_LME)
    485   1.1  maxv #define CR0_TLB_FLUSH \
    486   1.1  maxv 	(CR0_PG|CR0_WP|CR0_CD|CR0_NW)
    487   1.1  maxv #define CR4_TLB_FLUSH \
    488   1.1  maxv 	(CR4_PGE|CR4_PAE|CR4_PSE)
    489   1.1  maxv 
    490   1.1  maxv /* -------------------------------------------------------------------------- */
    491   1.1  maxv 
    492   1.1  maxv struct svm_machdata {
    493   1.1  maxv 	bool cpuidpresent[SVM_NCPUIDS];
    494   1.1  maxv 	struct nvmm_x86_conf_cpuid cpuid[SVM_NCPUIDS];
    495   1.1  maxv };
    496   1.1  maxv 
    497   1.1  maxv static const size_t svm_conf_sizes[NVMM_X86_NCONF] = {
    498   1.1  maxv 	[NVMM_X86_CONF_CPUID] = sizeof(struct nvmm_x86_conf_cpuid)
    499   1.1  maxv };
    500   1.1  maxv 
    501   1.1  maxv struct svm_cpudata {
    502   1.1  maxv 	/* General */
    503   1.1  maxv 	bool shared_asid;
    504   1.1  maxv 	bool tlb_want_flush;
    505   1.1  maxv 
    506   1.1  maxv 	/* VMCB */
    507   1.1  maxv 	struct vmcb *vmcb;
    508   1.1  maxv 	paddr_t vmcb_pa;
    509   1.1  maxv 
    510   1.1  maxv 	/* I/O bitmap */
    511   1.1  maxv 	uint8_t *iobm;
    512   1.1  maxv 	paddr_t iobm_pa;
    513   1.1  maxv 
    514   1.1  maxv 	/* MSR bitmap */
    515   1.1  maxv 	uint8_t *msrbm;
    516   1.1  maxv 	paddr_t msrbm_pa;
    517   1.1  maxv 
    518   1.1  maxv 	/* Host state */
    519  1.13  maxv 	uint64_t hxcr0;
    520   1.1  maxv 	uint64_t star;
    521   1.1  maxv 	uint64_t lstar;
    522   1.1  maxv 	uint64_t cstar;
    523   1.1  maxv 	uint64_t sfmask;
    524   1.1  maxv 	uint64_t cr2;
    525   1.1  maxv 	bool ts_set;
    526   1.1  maxv 	struct xsave_header hfpu __aligned(16);
    527   1.1  maxv 
    528  1.10  maxv 	/* Event state */
    529  1.10  maxv 	bool int_window_exit;
    530  1.10  maxv 	bool nmi_window_exit;
    531  1.10  maxv 
    532   1.1  maxv 	/* Guest state */
    533  1.13  maxv 	uint64_t gxcr0;
    534  1.13  maxv 	uint64_t gprs[NVMM_X64_NGPR];
    535  1.13  maxv 	uint64_t drs[NVMM_X64_NDR];
    536   1.1  maxv 	uint64_t tsc_offset;
    537   1.1  maxv 	struct xsave_header gfpu __aligned(16);
    538   1.1  maxv };
    539   1.1  maxv 
    540  1.12  maxv static void
    541  1.12  maxv svm_vmcb_cache_default(struct vmcb *vmcb)
    542  1.12  maxv {
    543  1.12  maxv 	vmcb->ctrl.vmcb_clean =
    544  1.12  maxv 	    VMCB_CTRL_VMCB_CLEAN_I |
    545  1.12  maxv 	    VMCB_CTRL_VMCB_CLEAN_IOPM |
    546  1.12  maxv 	    VMCB_CTRL_VMCB_CLEAN_ASID |
    547  1.12  maxv 	    VMCB_CTRL_VMCB_CLEAN_TPR |
    548  1.12  maxv 	    VMCB_CTRL_VMCB_CLEAN_NP |
    549  1.12  maxv 	    VMCB_CTRL_VMCB_CLEAN_CR |
    550  1.12  maxv 	    VMCB_CTRL_VMCB_CLEAN_DR |
    551  1.12  maxv 	    VMCB_CTRL_VMCB_CLEAN_DT |
    552  1.12  maxv 	    VMCB_CTRL_VMCB_CLEAN_SEG |
    553  1.12  maxv 	    VMCB_CTRL_VMCB_CLEAN_CR2 |
    554  1.12  maxv 	    VMCB_CTRL_VMCB_CLEAN_LBR |
    555  1.12  maxv 	    VMCB_CTRL_VMCB_CLEAN_AVIC;
    556  1.12  maxv }
    557  1.12  maxv 
    558  1.12  maxv static void
    559  1.12  maxv svm_vmcb_cache_update(struct vmcb *vmcb, uint64_t flags)
    560  1.12  maxv {
    561  1.12  maxv 	if (flags & NVMM_X64_STATE_SEGS) {
    562  1.12  maxv 		vmcb->ctrl.vmcb_clean &=
    563  1.12  maxv 		    ~(VMCB_CTRL_VMCB_CLEAN_SEG | VMCB_CTRL_VMCB_CLEAN_DT);
    564  1.12  maxv 	}
    565  1.12  maxv 	if (flags & NVMM_X64_STATE_CRS) {
    566  1.12  maxv 		vmcb->ctrl.vmcb_clean &=
    567  1.13  maxv 		    ~(VMCB_CTRL_VMCB_CLEAN_CR | VMCB_CTRL_VMCB_CLEAN_CR2 |
    568  1.13  maxv 		      VMCB_CTRL_VMCB_CLEAN_TPR);
    569  1.12  maxv 	}
    570  1.12  maxv 	if (flags & NVMM_X64_STATE_DRS) {
    571  1.12  maxv 		vmcb->ctrl.vmcb_clean &= ~VMCB_CTRL_VMCB_CLEAN_DR;
    572  1.12  maxv 	}
    573  1.12  maxv 	if (flags & NVMM_X64_STATE_MSRS) {
    574  1.12  maxv 		/* CR for EFER, NP for PAT. */
    575  1.12  maxv 		vmcb->ctrl.vmcb_clean &=
    576  1.12  maxv 		    ~(VMCB_CTRL_VMCB_CLEAN_CR | VMCB_CTRL_VMCB_CLEAN_NP);
    577  1.12  maxv 	}
    578  1.12  maxv 	if (flags & NVMM_X64_STATE_MISC) {
    579  1.12  maxv 		/* SEG for CPL. */
    580  1.12  maxv 		vmcb->ctrl.vmcb_clean &= ~VMCB_CTRL_VMCB_CLEAN_SEG;
    581  1.12  maxv 	}
    582  1.12  maxv }
    583  1.12  maxv 
    584  1.12  maxv static inline void
    585  1.12  maxv svm_vmcb_cache_flush(struct vmcb *vmcb, uint64_t flags)
    586  1.12  maxv {
    587  1.12  maxv 	vmcb->ctrl.vmcb_clean &= ~flags;
    588  1.12  maxv }
    589  1.12  maxv 
    590  1.12  maxv static inline void
    591  1.12  maxv svm_vmcb_cache_flush_all(struct vmcb *vmcb)
    592  1.12  maxv {
    593  1.12  maxv 	vmcb->ctrl.vmcb_clean = 0;
    594  1.12  maxv }
    595  1.12  maxv 
    596   1.1  maxv #define SVM_EVENT_TYPE_HW_INT	0
    597   1.1  maxv #define SVM_EVENT_TYPE_NMI	2
    598   1.1  maxv #define SVM_EVENT_TYPE_EXC	3
    599   1.1  maxv #define SVM_EVENT_TYPE_SW_INT	4
    600   1.1  maxv 
    601   1.1  maxv static void
    602  1.10  maxv svm_event_waitexit_enable(struct nvmm_cpu *vcpu, bool nmi)
    603   1.1  maxv {
    604  1.10  maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
    605  1.10  maxv 	struct vmcb *vmcb = cpudata->vmcb;
    606  1.10  maxv 
    607   1.1  maxv 	if (nmi) {
    608   1.1  maxv 		vmcb->ctrl.intercept_misc1 |= VMCB_CTRL_INTERCEPT_IRET;
    609  1.10  maxv 		cpudata->nmi_window_exit = true;
    610   1.1  maxv 	} else {
    611   1.1  maxv 		vmcb->ctrl.intercept_misc1 |= VMCB_CTRL_INTERCEPT_VINTR;
    612  1.10  maxv 		vmcb->ctrl.v |= (VMCB_CTRL_V_IRQ | VMCB_CTRL_V_IGN_TPR);
    613  1.12  maxv 		svm_vmcb_cache_flush(vmcb, VMCB_CTRL_VMCB_CLEAN_TPR);
    614  1.10  maxv 		cpudata->int_window_exit = true;
    615   1.1  maxv 	}
    616  1.12  maxv 
    617  1.12  maxv 	svm_vmcb_cache_flush(vmcb, VMCB_CTRL_VMCB_CLEAN_I);
    618   1.1  maxv }
    619   1.1  maxv 
    620   1.1  maxv static void
    621  1.10  maxv svm_event_waitexit_disable(struct nvmm_cpu *vcpu, bool nmi)
    622   1.1  maxv {
    623  1.10  maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
    624  1.10  maxv 	struct vmcb *vmcb = cpudata->vmcb;
    625  1.10  maxv 
    626   1.1  maxv 	if (nmi) {
    627   1.1  maxv 		vmcb->ctrl.intercept_misc1 &= ~VMCB_CTRL_INTERCEPT_IRET;
    628  1.10  maxv 		cpudata->nmi_window_exit = false;
    629   1.1  maxv 	} else {
    630   1.1  maxv 		vmcb->ctrl.intercept_misc1 &= ~VMCB_CTRL_INTERCEPT_VINTR;
    631  1.10  maxv 		vmcb->ctrl.v &= ~(VMCB_CTRL_V_IRQ | VMCB_CTRL_V_IGN_TPR);
    632  1.12  maxv 		svm_vmcb_cache_flush(vmcb, VMCB_CTRL_VMCB_CLEAN_TPR);
    633  1.10  maxv 		cpudata->int_window_exit = false;
    634   1.1  maxv 	}
    635  1.12  maxv 
    636  1.12  maxv 	svm_vmcb_cache_flush(vmcb, VMCB_CTRL_VMCB_CLEAN_I);
    637   1.1  maxv }
    638   1.1  maxv 
    639   1.1  maxv static inline int
    640   1.1  maxv svm_event_has_error(uint64_t vector)
    641   1.1  maxv {
    642   1.1  maxv 	switch (vector) {
    643   1.1  maxv 	case 8:		/* #DF */
    644   1.1  maxv 	case 10:	/* #TS */
    645   1.1  maxv 	case 11:	/* #NP */
    646   1.1  maxv 	case 12:	/* #SS */
    647   1.1  maxv 	case 13:	/* #GP */
    648   1.1  maxv 	case 14:	/* #PF */
    649   1.1  maxv 	case 17:	/* #AC */
    650   1.1  maxv 	case 30:	/* #SX */
    651   1.1  maxv 		return 1;
    652   1.1  maxv 	default:
    653   1.1  maxv 		return 0;
    654   1.1  maxv 	}
    655   1.1  maxv }
    656   1.1  maxv 
    657   1.1  maxv static int
    658   1.1  maxv svm_vcpu_inject(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
    659   1.1  maxv     struct nvmm_event *event)
    660   1.1  maxv {
    661   1.1  maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
    662   1.1  maxv 	struct vmcb *vmcb = cpudata->vmcb;
    663   1.1  maxv 	int type = 0, err = 0;
    664   1.1  maxv 
    665   1.1  maxv 	if (event->vector >= 256) {
    666   1.1  maxv 		return EINVAL;
    667   1.1  maxv 	}
    668   1.1  maxv 
    669   1.1  maxv 	switch (event->type) {
    670   1.1  maxv 	case NVMM_EVENT_INTERRUPT_HW:
    671   1.1  maxv 		type = SVM_EVENT_TYPE_HW_INT;
    672   1.1  maxv 		if (event->vector == 2) {
    673   1.1  maxv 			type = SVM_EVENT_TYPE_NMI;
    674   1.1  maxv 		}
    675   1.1  maxv 		if (type == SVM_EVENT_TYPE_NMI) {
    676  1.10  maxv 			if (cpudata->nmi_window_exit) {
    677   1.1  maxv 				return EAGAIN;
    678   1.1  maxv 			}
    679  1.10  maxv 			svm_event_waitexit_enable(vcpu, true);
    680   1.1  maxv 		} else {
    681  1.10  maxv 			if (((vmcb->state.rflags & PSL_I) == 0) ||
    682  1.10  maxv 			    ((vmcb->ctrl.intr & VMCB_CTRL_INTR_SHADOW) != 0)) {
    683  1.10  maxv 				svm_event_waitexit_enable(vcpu, false);
    684   1.1  maxv 				return EAGAIN;
    685   1.1  maxv 			}
    686   1.1  maxv 		}
    687   1.1  maxv 		err = 0;
    688   1.1  maxv 		break;
    689   1.1  maxv 	case NVMM_EVENT_INTERRUPT_SW:
    690   1.1  maxv 		type = SVM_EVENT_TYPE_SW_INT;
    691   1.1  maxv 		err = 0;
    692   1.1  maxv 		break;
    693   1.1  maxv 	case NVMM_EVENT_EXCEPTION:
    694   1.1  maxv 		type = SVM_EVENT_TYPE_EXC;
    695   1.1  maxv 		if (event->vector == 2 || event->vector >= 32)
    696   1.1  maxv 			return EINVAL;
    697   1.1  maxv 		err = svm_event_has_error(event->vector);
    698   1.1  maxv 		break;
    699   1.1  maxv 	default:
    700   1.1  maxv 		return EINVAL;
    701   1.1  maxv 	}
    702   1.1  maxv 
    703   1.1  maxv 	vmcb->ctrl.eventinj =
    704   1.1  maxv 	    __SHIFTIN(event->vector, VMCB_CTRL_EVENTINJ_VECTOR) |
    705   1.1  maxv 	    __SHIFTIN(type, VMCB_CTRL_EVENTINJ_TYPE) |
    706   1.1  maxv 	    __SHIFTIN(err, VMCB_CTRL_EVENTINJ_EV) |
    707   1.1  maxv 	    __SHIFTIN(1, VMCB_CTRL_EVENTINJ_V) |
    708   1.1  maxv 	    __SHIFTIN(event->u.error, VMCB_CTRL_EVENTINJ_ERRORCODE);
    709   1.1  maxv 
    710   1.1  maxv 	return 0;
    711   1.1  maxv }
    712   1.1  maxv 
    713   1.1  maxv static void
    714   1.1  maxv svm_inject_ud(struct nvmm_machine *mach, struct nvmm_cpu *vcpu)
    715   1.1  maxv {
    716   1.1  maxv 	struct nvmm_event event;
    717   1.1  maxv 	int ret __diagused;
    718   1.1  maxv 
    719   1.1  maxv 	event.type = NVMM_EVENT_EXCEPTION;
    720   1.1  maxv 	event.vector = 6;
    721   1.1  maxv 	event.u.error = 0;
    722   1.1  maxv 
    723   1.1  maxv 	ret = svm_vcpu_inject(mach, vcpu, &event);
    724   1.1  maxv 	KASSERT(ret == 0);
    725   1.1  maxv }
    726   1.1  maxv 
    727   1.1  maxv static void
    728   1.1  maxv svm_inject_db(struct nvmm_machine *mach, struct nvmm_cpu *vcpu)
    729   1.1  maxv {
    730   1.1  maxv 	struct nvmm_event event;
    731   1.1  maxv 	int ret __diagused;
    732   1.1  maxv 
    733   1.1  maxv 	event.type = NVMM_EVENT_EXCEPTION;
    734   1.1  maxv 	event.vector = 1;
    735   1.1  maxv 	event.u.error = 0;
    736   1.1  maxv 
    737   1.1  maxv 	ret = svm_vcpu_inject(mach, vcpu, &event);
    738   1.1  maxv 	KASSERT(ret == 0);
    739   1.1  maxv }
    740   1.1  maxv 
    741   1.1  maxv static void
    742   1.1  maxv svm_inject_gp(struct nvmm_machine *mach, struct nvmm_cpu *vcpu)
    743   1.1  maxv {
    744   1.1  maxv 	struct nvmm_event event;
    745   1.1  maxv 	int ret __diagused;
    746   1.1  maxv 
    747   1.1  maxv 	event.type = NVMM_EVENT_EXCEPTION;
    748   1.1  maxv 	event.vector = 13;
    749   1.1  maxv 	event.u.error = 0;
    750   1.1  maxv 
    751   1.1  maxv 	ret = svm_vcpu_inject(mach, vcpu, &event);
    752   1.1  maxv 	KASSERT(ret == 0);
    753   1.1  maxv }
    754   1.1  maxv 
    755   1.1  maxv static void
    756   1.1  maxv svm_inkernel_handle_cpuid(struct nvmm_cpu *vcpu, uint64_t eax, uint64_t ecx)
    757   1.1  maxv {
    758   1.1  maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
    759   1.1  maxv 
    760   1.1  maxv 	switch (eax) {
    761   1.1  maxv 	case 0x00000001: /* APIC number in RBX. The rest is tunable. */
    762  1.13  maxv 		cpudata->gprs[NVMM_X64_GPR_RBX] &= ~CPUID_LOCAL_APIC_ID;
    763  1.13  maxv 		cpudata->gprs[NVMM_X64_GPR_RBX] |= __SHIFTIN(vcpu->cpuid,
    764   1.1  maxv 		    CPUID_LOCAL_APIC_ID);
    765   1.1  maxv 		break;
    766   1.1  maxv 	case 0x0000000D: /* FPU description. Not tunable. */
    767   1.1  maxv 		if (ecx != 0 || svm_xcr0_mask == 0) {
    768   1.1  maxv 			break;
    769   1.1  maxv 		}
    770   1.1  maxv 		cpudata->vmcb->state.rax = svm_xcr0_mask & 0xFFFFFFFF;
    771  1.13  maxv 		if (cpudata->gxcr0 & XCR0_SSE) {
    772  1.13  maxv 			cpudata->gprs[NVMM_X64_GPR_RBX] = sizeof(struct fxsave);
    773   1.1  maxv 		} else {
    774  1.13  maxv 			cpudata->gprs[NVMM_X64_GPR_RBX] = sizeof(struct save87);
    775   1.1  maxv 		}
    776  1.13  maxv 		cpudata->gprs[NVMM_X64_GPR_RBX] += 64; /* XSAVE header */
    777  1.13  maxv 		cpudata->gprs[NVMM_X64_GPR_RCX] = sizeof(struct fxsave);
    778  1.13  maxv 		cpudata->gprs[NVMM_X64_GPR_RDX] = svm_xcr0_mask >> 32;
    779   1.1  maxv 		break;
    780  1.10  maxv 	case 0x40000000:
    781  1.13  maxv 		memcpy(&cpudata->gprs[NVMM_X64_GPR_RBX], "___ ", 4);
    782  1.13  maxv 		memcpy(&cpudata->gprs[NVMM_X64_GPR_RCX], "NVMM", 4);
    783  1.13  maxv 		memcpy(&cpudata->gprs[NVMM_X64_GPR_RDX], " ___", 4);
    784  1.10  maxv 		break;
    785  1.10  maxv 	case 0x80000001: /* No SVM in ECX. The rest is tunable. */
    786  1.13  maxv 		cpudata->gprs[NVMM_X64_GPR_RCX] &= ~CPUID_SVM;
    787  1.10  maxv 		break;
    788   1.1  maxv 	default:
    789   1.1  maxv 		break;
    790   1.1  maxv 	}
    791   1.1  maxv }
    792   1.1  maxv 
    793   1.1  maxv static void
    794   1.1  maxv svm_exit_cpuid(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
    795   1.1  maxv     struct nvmm_exit *exit)
    796   1.1  maxv {
    797   1.1  maxv 	struct svm_machdata *machdata = mach->machdata;
    798   1.1  maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
    799   1.1  maxv 	struct nvmm_x86_conf_cpuid *cpuid;
    800   1.1  maxv 	uint64_t eax, ecx;
    801   1.1  maxv 	u_int descs[4];
    802   1.1  maxv 	size_t i;
    803   1.1  maxv 
    804   1.1  maxv 	eax = cpudata->vmcb->state.rax;
    805  1.13  maxv 	ecx = cpudata->gprs[NVMM_X64_GPR_RCX];
    806   1.1  maxv 	x86_cpuid2(eax, ecx, descs);
    807   1.1  maxv 
    808   1.1  maxv 	cpudata->vmcb->state.rax = descs[0];
    809  1.13  maxv 	cpudata->gprs[NVMM_X64_GPR_RBX] = descs[1];
    810  1.13  maxv 	cpudata->gprs[NVMM_X64_GPR_RCX] = descs[2];
    811  1.13  maxv 	cpudata->gprs[NVMM_X64_GPR_RDX] = descs[3];
    812   1.1  maxv 
    813   1.1  maxv 	for (i = 0; i < SVM_NCPUIDS; i++) {
    814   1.1  maxv 		cpuid = &machdata->cpuid[i];
    815   1.1  maxv 		if (!machdata->cpuidpresent[i]) {
    816   1.1  maxv 			continue;
    817   1.1  maxv 		}
    818   1.1  maxv 		if (cpuid->leaf != eax) {
    819   1.1  maxv 			continue;
    820   1.1  maxv 		}
    821   1.1  maxv 
    822   1.1  maxv 		/* del */
    823   1.1  maxv 		cpudata->vmcb->state.rax &= ~cpuid->del.eax;
    824  1.13  maxv 		cpudata->gprs[NVMM_X64_GPR_RBX] &= ~cpuid->del.ebx;
    825  1.13  maxv 		cpudata->gprs[NVMM_X64_GPR_RCX] &= ~cpuid->del.ecx;
    826  1.13  maxv 		cpudata->gprs[NVMM_X64_GPR_RDX] &= ~cpuid->del.edx;
    827   1.1  maxv 
    828   1.1  maxv 		/* set */
    829   1.1  maxv 		cpudata->vmcb->state.rax |= cpuid->set.eax;
    830  1.13  maxv 		cpudata->gprs[NVMM_X64_GPR_RBX] |= cpuid->set.ebx;
    831  1.13  maxv 		cpudata->gprs[NVMM_X64_GPR_RCX] |= cpuid->set.ecx;
    832  1.13  maxv 		cpudata->gprs[NVMM_X64_GPR_RDX] |= cpuid->set.edx;
    833   1.1  maxv 
    834   1.1  maxv 		break;
    835   1.1  maxv 	}
    836   1.1  maxv 
    837   1.1  maxv 	/* Overwrite non-tunable leaves. */
    838   1.1  maxv 	svm_inkernel_handle_cpuid(vcpu, eax, ecx);
    839   1.1  maxv 
    840   1.1  maxv 	/* For now we omit DBREGS. */
    841   1.1  maxv 	if (__predict_false(cpudata->vmcb->state.rflags & PSL_T)) {
    842   1.1  maxv 		svm_inject_db(mach, vcpu);
    843   1.1  maxv 	}
    844   1.1  maxv 
    845   1.1  maxv 	cpudata->vmcb->state.rip = cpudata->vmcb->ctrl.nrip;
    846   1.1  maxv 	exit->reason = NVMM_EXIT_NONE;
    847   1.1  maxv }
    848   1.1  maxv 
    849  1.10  maxv static void
    850  1.10  maxv svm_exit_hlt(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
    851  1.10  maxv     struct nvmm_exit *exit)
    852  1.10  maxv {
    853  1.10  maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
    854  1.10  maxv 
    855  1.10  maxv 	exit->reason = NVMM_EXIT_HLT;
    856  1.10  maxv 	exit->u.hlt.npc = cpudata->vmcb->ctrl.nrip;
    857  1.10  maxv }
    858  1.10  maxv 
    859   1.1  maxv #define SVM_EXIT_IO_PORT	__BITS(31,16)
    860   1.1  maxv #define SVM_EXIT_IO_SEG		__BITS(12,10)
    861   1.1  maxv #define SVM_EXIT_IO_A64		__BIT(9)
    862   1.1  maxv #define SVM_EXIT_IO_A32		__BIT(8)
    863   1.1  maxv #define SVM_EXIT_IO_A16		__BIT(7)
    864   1.1  maxv #define SVM_EXIT_IO_SZ32	__BIT(6)
    865   1.1  maxv #define SVM_EXIT_IO_SZ16	__BIT(5)
    866   1.1  maxv #define SVM_EXIT_IO_SZ8		__BIT(4)
    867   1.1  maxv #define SVM_EXIT_IO_REP		__BIT(3)
    868   1.1  maxv #define SVM_EXIT_IO_STR		__BIT(2)
    869   1.4  maxv #define SVM_EXIT_IO_IN		__BIT(0)
    870   1.1  maxv 
    871   1.1  maxv static const int seg_to_nvmm[] = {
    872   1.1  maxv 	[0] = NVMM_X64_SEG_ES,
    873   1.1  maxv 	[1] = NVMM_X64_SEG_CS,
    874   1.1  maxv 	[2] = NVMM_X64_SEG_SS,
    875   1.1  maxv 	[3] = NVMM_X64_SEG_DS,
    876   1.1  maxv 	[4] = NVMM_X64_SEG_FS,
    877   1.1  maxv 	[5] = NVMM_X64_SEG_GS
    878   1.1  maxv };
    879   1.1  maxv 
    880   1.1  maxv static void
    881   1.1  maxv svm_exit_io(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
    882   1.1  maxv     struct nvmm_exit *exit)
    883   1.1  maxv {
    884   1.1  maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
    885   1.1  maxv 	uint64_t info = cpudata->vmcb->ctrl.exitinfo1;
    886   1.1  maxv 	uint64_t nextpc = cpudata->vmcb->ctrl.exitinfo2;
    887   1.1  maxv 
    888   1.1  maxv 	exit->reason = NVMM_EXIT_IO;
    889   1.1  maxv 
    890   1.4  maxv 	if (info & SVM_EXIT_IO_IN) {
    891   1.1  maxv 		exit->u.io.type = NVMM_EXIT_IO_IN;
    892   1.1  maxv 	} else {
    893   1.1  maxv 		exit->u.io.type = NVMM_EXIT_IO_OUT;
    894   1.1  maxv 	}
    895   1.1  maxv 
    896   1.1  maxv 	exit->u.io.port = __SHIFTOUT(info, SVM_EXIT_IO_PORT);
    897   1.1  maxv 
    898   1.1  maxv 	if (svm_decode_assist) {
    899   1.1  maxv 		KASSERT(__SHIFTOUT(info, SVM_EXIT_IO_SEG) < 6);
    900   1.1  maxv 		exit->u.io.seg = seg_to_nvmm[__SHIFTOUT(info, SVM_EXIT_IO_SEG)];
    901   1.1  maxv 	} else {
    902   1.8  maxv 		exit->u.io.seg = -1;
    903   1.1  maxv 	}
    904   1.1  maxv 
    905   1.1  maxv 	if (info & SVM_EXIT_IO_A64) {
    906   1.1  maxv 		exit->u.io.address_size = 8;
    907   1.1  maxv 	} else if (info & SVM_EXIT_IO_A32) {
    908   1.1  maxv 		exit->u.io.address_size = 4;
    909   1.1  maxv 	} else if (info & SVM_EXIT_IO_A16) {
    910   1.1  maxv 		exit->u.io.address_size = 2;
    911   1.1  maxv 	}
    912   1.1  maxv 
    913   1.1  maxv 	if (info & SVM_EXIT_IO_SZ32) {
    914   1.1  maxv 		exit->u.io.operand_size = 4;
    915   1.1  maxv 	} else if (info & SVM_EXIT_IO_SZ16) {
    916   1.1  maxv 		exit->u.io.operand_size = 2;
    917   1.1  maxv 	} else if (info & SVM_EXIT_IO_SZ8) {
    918   1.1  maxv 		exit->u.io.operand_size = 1;
    919   1.1  maxv 	}
    920   1.1  maxv 
    921   1.1  maxv 	exit->u.io.rep = (info & SVM_EXIT_IO_REP) != 0;
    922   1.1  maxv 	exit->u.io.str = (info & SVM_EXIT_IO_STR) != 0;
    923   1.1  maxv 	exit->u.io.npc = nextpc;
    924   1.1  maxv }
    925   1.1  maxv 
    926  1.10  maxv static const uint64_t msr_ignore_list[] = {
    927  1.10  maxv 	0xc0010055, /* MSR_CMPHALT */
    928  1.10  maxv 	MSR_DE_CFG,
    929  1.10  maxv 	MSR_IC_CFG,
    930  1.10  maxv 	MSR_UCODE_AMD_PATCHLEVEL
    931  1.10  maxv };
    932  1.10  maxv 
    933   1.1  maxv static bool
    934   1.1  maxv svm_inkernel_handle_msr(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
    935   1.1  maxv     struct nvmm_exit *exit)
    936   1.1  maxv {
    937   1.1  maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
    938  1.10  maxv 	uint64_t val;
    939  1.10  maxv 	size_t i;
    940   1.1  maxv 
    941   1.1  maxv 	switch (exit->u.msr.type) {
    942   1.1  maxv 	case NVMM_EXIT_MSR_RDMSR:
    943   1.1  maxv 		if (exit->u.msr.msr == MSR_CR_PAT) {
    944  1.10  maxv 			val = cpudata->vmcb->state.g_pat;
    945  1.10  maxv 			cpudata->vmcb->state.rax = (val & 0xFFFFFFFF);
    946  1.13  maxv 			cpudata->gprs[NVMM_X64_GPR_RDX] = (val >> 32);
    947  1.10  maxv 			goto handled;
    948  1.10  maxv 		}
    949  1.10  maxv 		if (exit->u.msr.msr == MSR_NB_CFG) {
    950  1.10  maxv 			val = NB_CFG_INITAPICCPUIDLO;
    951  1.10  maxv 			cpudata->vmcb->state.rax = (val & 0xFFFFFFFF);
    952  1.13  maxv 			cpudata->gprs[NVMM_X64_GPR_RDX] = (val >> 32);
    953  1.10  maxv 			goto handled;
    954  1.10  maxv 		}
    955  1.10  maxv 		for (i = 0; i < __arraycount(msr_ignore_list); i++) {
    956  1.10  maxv 			if (msr_ignore_list[i] != exit->u.msr.msr)
    957  1.10  maxv 				continue;
    958  1.10  maxv 			val = 0;
    959  1.10  maxv 			cpudata->vmcb->state.rax = (val & 0xFFFFFFFF);
    960  1.13  maxv 			cpudata->gprs[NVMM_X64_GPR_RDX] = (val >> 32);
    961   1.1  maxv 			goto handled;
    962   1.1  maxv 		}
    963   1.1  maxv 		break;
    964   1.1  maxv 	case NVMM_EXIT_MSR_WRMSR:
    965   1.1  maxv 		if (exit->u.msr.msr == MSR_EFER) {
    966   1.1  maxv 			if (__predict_false(exit->u.msr.val & ~EFER_VALID)) {
    967   1.1  maxv 				svm_inject_gp(mach, vcpu);
    968   1.1  maxv 				goto handled;
    969   1.1  maxv 			}
    970   1.1  maxv 			if ((cpudata->vmcb->state.efer ^ exit->u.msr.val) &
    971   1.1  maxv 			     EFER_TLB_FLUSH) {
    972   1.1  maxv 				cpudata->tlb_want_flush = true;
    973   1.1  maxv 			}
    974   1.1  maxv 			cpudata->vmcb->state.efer = exit->u.msr.val | EFER_SVME;
    975   1.1  maxv 			goto handled;
    976   1.1  maxv 		}
    977   1.1  maxv 		if (exit->u.msr.msr == MSR_CR_PAT) {
    978   1.1  maxv 			cpudata->vmcb->state.g_pat = exit->u.msr.val;
    979   1.1  maxv 			goto handled;
    980   1.1  maxv 		}
    981  1.10  maxv 		for (i = 0; i < __arraycount(msr_ignore_list); i++) {
    982  1.10  maxv 			if (msr_ignore_list[i] != exit->u.msr.msr)
    983  1.10  maxv 				continue;
    984  1.10  maxv 			goto handled;
    985  1.10  maxv 		}
    986   1.1  maxv 		break;
    987   1.1  maxv 	}
    988   1.1  maxv 
    989   1.1  maxv 	return false;
    990   1.1  maxv 
    991   1.1  maxv handled:
    992   1.1  maxv 	cpudata->vmcb->state.rip = cpudata->vmcb->ctrl.nrip;
    993   1.1  maxv 	return true;
    994   1.1  maxv }
    995   1.1  maxv 
    996   1.1  maxv static void
    997   1.1  maxv svm_exit_msr(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
    998   1.1  maxv     struct nvmm_exit *exit)
    999   1.1  maxv {
   1000   1.1  maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1001   1.1  maxv 	uint64_t info = cpudata->vmcb->ctrl.exitinfo1;
   1002   1.1  maxv 
   1003   1.1  maxv 	if (info == 0) {
   1004   1.1  maxv 		exit->u.msr.type = NVMM_EXIT_MSR_RDMSR;
   1005   1.1  maxv 	} else {
   1006   1.1  maxv 		exit->u.msr.type = NVMM_EXIT_MSR_WRMSR;
   1007   1.1  maxv 	}
   1008   1.1  maxv 
   1009  1.13  maxv 	exit->u.msr.msr = cpudata->gprs[NVMM_X64_GPR_RCX];
   1010   1.1  maxv 
   1011   1.1  maxv 	if (info == 1) {
   1012   1.1  maxv 		uint64_t rdx, rax;
   1013  1.13  maxv 		rdx = cpudata->gprs[NVMM_X64_GPR_RDX];
   1014   1.1  maxv 		rax = cpudata->vmcb->state.rax;
   1015   1.1  maxv 		exit->u.msr.val = (rdx << 32) | (rax & 0xFFFFFFFF);
   1016   1.1  maxv 	} else {
   1017   1.1  maxv 		exit->u.msr.val = 0;
   1018   1.1  maxv 	}
   1019   1.1  maxv 
   1020   1.1  maxv 	if (svm_inkernel_handle_msr(mach, vcpu, exit)) {
   1021   1.1  maxv 		exit->reason = NVMM_EXIT_NONE;
   1022   1.1  maxv 		return;
   1023   1.1  maxv 	}
   1024   1.1  maxv 
   1025   1.1  maxv 	exit->reason = NVMM_EXIT_MSR;
   1026   1.1  maxv 	exit->u.msr.npc = cpudata->vmcb->ctrl.nrip;
   1027   1.1  maxv }
   1028   1.1  maxv 
   1029   1.1  maxv static void
   1030   1.1  maxv svm_exit_npf(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1031   1.1  maxv     struct nvmm_exit *exit)
   1032   1.1  maxv {
   1033   1.1  maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1034   1.1  maxv 	gpaddr_t gpa = cpudata->vmcb->ctrl.exitinfo2;
   1035   1.1  maxv 	int error;
   1036   1.1  maxv 
   1037   1.1  maxv 	error = uvm_fault(&mach->vm->vm_map, gpa, VM_PROT_ALL);
   1038   1.1  maxv 
   1039   1.1  maxv 	if (error) {
   1040   1.1  maxv 		exit->reason = NVMM_EXIT_MEMORY;
   1041   1.1  maxv 		if (cpudata->vmcb->ctrl.exitinfo1 & PGEX_W)
   1042   1.1  maxv 			exit->u.mem.perm = NVMM_EXIT_MEMORY_WRITE;
   1043   1.1  maxv 		else if (cpudata->vmcb->ctrl.exitinfo1 & PGEX_X)
   1044   1.1  maxv 			exit->u.mem.perm = NVMM_EXIT_MEMORY_EXEC;
   1045   1.1  maxv 		else
   1046   1.1  maxv 			exit->u.mem.perm = NVMM_EXIT_MEMORY_READ;
   1047   1.1  maxv 		exit->u.mem.gpa = gpa;
   1048   1.1  maxv 		exit->u.mem.inst_len = cpudata->vmcb->ctrl.inst_len;
   1049   1.1  maxv 		memcpy(exit->u.mem.inst_bytes, cpudata->vmcb->ctrl.inst_bytes,
   1050   1.1  maxv 		    sizeof(exit->u.mem.inst_bytes));
   1051   1.1  maxv 		exit->u.mem.npc = cpudata->vmcb->ctrl.nrip;
   1052   1.1  maxv 	} else {
   1053   1.1  maxv 		exit->reason = NVMM_EXIT_NONE;
   1054   1.1  maxv 	}
   1055   1.1  maxv }
   1056   1.1  maxv 
   1057   1.1  maxv static void
   1058   1.1  maxv svm_exit_xsetbv(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1059   1.1  maxv     struct nvmm_exit *exit)
   1060   1.1  maxv {
   1061   1.1  maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1062   1.1  maxv 	struct vmcb *vmcb = cpudata->vmcb;
   1063   1.1  maxv 	uint64_t val;
   1064   1.1  maxv 
   1065   1.1  maxv 	exit->reason = NVMM_EXIT_NONE;
   1066   1.1  maxv 
   1067  1.13  maxv 	val = (cpudata->gprs[NVMM_X64_GPR_RDX] << 32) |
   1068   1.3  maxv 	    (vmcb->state.rax & 0xFFFFFFFF);
   1069   1.1  maxv 
   1070  1.13  maxv 	if (__predict_false(cpudata->gprs[NVMM_X64_GPR_RCX] != 0)) {
   1071   1.1  maxv 		goto error;
   1072   1.1  maxv 	} else if (__predict_false(vmcb->state.cpl != 0)) {
   1073   1.1  maxv 		goto error;
   1074   1.1  maxv 	} else if (__predict_false((val & ~svm_xcr0_mask) != 0)) {
   1075   1.1  maxv 		goto error;
   1076   1.1  maxv 	} else if (__predict_false((val & XCR0_X87) == 0)) {
   1077   1.1  maxv 		goto error;
   1078   1.1  maxv 	}
   1079   1.1  maxv 
   1080  1.13  maxv 	cpudata->gxcr0 = val;
   1081   1.1  maxv 
   1082   1.7  maxv 	cpudata->vmcb->state.rip = cpudata->vmcb->ctrl.nrip;
   1083   1.1  maxv 	return;
   1084   1.1  maxv 
   1085   1.1  maxv error:
   1086   1.1  maxv 	svm_inject_gp(mach, vcpu);
   1087   1.1  maxv }
   1088   1.1  maxv 
   1089   1.1  maxv static void
   1090   1.1  maxv svm_vcpu_guest_fpu_enter(struct nvmm_cpu *vcpu)
   1091   1.1  maxv {
   1092   1.1  maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1093   1.1  maxv 
   1094   1.1  maxv 	if (x86_xsave_features != 0) {
   1095  1.13  maxv 		cpudata->hxcr0 = rdxcr(0);
   1096  1.13  maxv 		wrxcr(0, cpudata->gxcr0);
   1097   1.1  maxv 	}
   1098   1.1  maxv 
   1099   1.1  maxv 	cpudata->ts_set = (rcr0() & CR0_TS) != 0;
   1100   1.1  maxv 
   1101   1.1  maxv 	fpu_area_save(&cpudata->hfpu);
   1102   1.1  maxv 	fpu_area_restore(&cpudata->gfpu);
   1103   1.1  maxv }
   1104   1.1  maxv 
   1105   1.1  maxv static void
   1106   1.1  maxv svm_vcpu_guest_fpu_leave(struct nvmm_cpu *vcpu)
   1107   1.1  maxv {
   1108   1.1  maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1109   1.1  maxv 
   1110   1.1  maxv 	fpu_area_save(&cpudata->gfpu);
   1111   1.1  maxv 	fpu_area_restore(&cpudata->hfpu);
   1112   1.1  maxv 
   1113   1.1  maxv 	if (cpudata->ts_set) {
   1114   1.1  maxv 		stts();
   1115   1.1  maxv 	}
   1116   1.1  maxv 
   1117   1.1  maxv 	if (x86_xsave_features != 0) {
   1118  1.13  maxv 		cpudata->gxcr0 = rdxcr(0);
   1119  1.13  maxv 		wrxcr(0, cpudata->hxcr0);
   1120   1.1  maxv 	}
   1121   1.1  maxv }
   1122   1.1  maxv 
   1123   1.1  maxv static void
   1124   1.1  maxv svm_vcpu_guest_dbregs_enter(struct nvmm_cpu *vcpu)
   1125   1.1  maxv {
   1126   1.1  maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1127   1.1  maxv 
   1128   1.1  maxv 	x86_dbregs_save(curlwp);
   1129   1.1  maxv 
   1130  1.13  maxv 	ldr0(cpudata->drs[NVMM_X64_DR_DR0]);
   1131  1.13  maxv 	ldr1(cpudata->drs[NVMM_X64_DR_DR1]);
   1132  1.13  maxv 	ldr2(cpudata->drs[NVMM_X64_DR_DR2]);
   1133  1.13  maxv 	ldr3(cpudata->drs[NVMM_X64_DR_DR3]);
   1134   1.1  maxv }
   1135   1.1  maxv 
   1136   1.1  maxv static void
   1137   1.1  maxv svm_vcpu_guest_dbregs_leave(struct nvmm_cpu *vcpu)
   1138   1.1  maxv {
   1139   1.1  maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1140   1.1  maxv 
   1141  1.13  maxv 	cpudata->drs[NVMM_X64_DR_DR0] = rdr0();
   1142  1.13  maxv 	cpudata->drs[NVMM_X64_DR_DR1] = rdr1();
   1143  1.13  maxv 	cpudata->drs[NVMM_X64_DR_DR2] = rdr2();
   1144  1.13  maxv 	cpudata->drs[NVMM_X64_DR_DR3] = rdr3();
   1145   1.1  maxv 
   1146   1.1  maxv 	x86_dbregs_restore(curlwp);
   1147   1.1  maxv }
   1148   1.1  maxv 
   1149   1.1  maxv static void
   1150   1.1  maxv svm_vcpu_guest_misc_enter(struct nvmm_cpu *vcpu)
   1151   1.1  maxv {
   1152   1.1  maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1153   1.1  maxv 
   1154   1.1  maxv 	/* Save the fixed Host MSRs. */
   1155   1.1  maxv 	cpudata->star = rdmsr(MSR_STAR);
   1156   1.1  maxv 	cpudata->lstar = rdmsr(MSR_LSTAR);
   1157   1.1  maxv 	cpudata->cstar = rdmsr(MSR_CSTAR);
   1158   1.1  maxv 	cpudata->sfmask = rdmsr(MSR_SFMASK);
   1159   1.1  maxv 
   1160   1.1  maxv 	/* Save the Host CR2. */
   1161   1.1  maxv 	cpudata->cr2 = rcr2();
   1162   1.1  maxv }
   1163   1.1  maxv 
   1164   1.1  maxv static void
   1165   1.1  maxv svm_vcpu_guest_misc_leave(struct nvmm_cpu *vcpu)
   1166   1.1  maxv {
   1167   1.1  maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1168   1.1  maxv 
   1169   1.1  maxv 	/* Restore the fixed Host MSRs. */
   1170   1.1  maxv 	wrmsr(MSR_STAR, cpudata->star);
   1171   1.1  maxv 	wrmsr(MSR_LSTAR, cpudata->lstar);
   1172   1.1  maxv 	wrmsr(MSR_CSTAR, cpudata->cstar);
   1173   1.1  maxv 	wrmsr(MSR_SFMASK, cpudata->sfmask);
   1174   1.1  maxv 
   1175   1.1  maxv 	/* Restore the Host CR2. */
   1176   1.1  maxv 	lcr2(cpudata->cr2);
   1177   1.1  maxv }
   1178   1.1  maxv 
   1179   1.1  maxv static int
   1180   1.1  maxv svm_vcpu_run(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1181   1.1  maxv     struct nvmm_exit *exit)
   1182   1.1  maxv {
   1183   1.1  maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1184   1.1  maxv 	struct vmcb *vmcb = cpudata->vmcb;
   1185   1.1  maxv 	bool tlb_need_flush = false;
   1186   1.1  maxv 	int hcpu, s;
   1187   1.1  maxv 
   1188   1.1  maxv 	kpreempt_disable();
   1189   1.1  maxv 	hcpu = cpu_number();
   1190   1.1  maxv 
   1191   1.1  maxv 	if (vcpu->hcpu_last != hcpu || cpudata->shared_asid) {
   1192   1.1  maxv 		tlb_need_flush = true;
   1193   1.1  maxv 	}
   1194   1.1  maxv 
   1195   1.1  maxv 	if (cpudata->tlb_want_flush || tlb_need_flush) {
   1196   1.1  maxv 		vmcb->ctrl.tlb_ctrl = svm_ctrl_tlb_flush;
   1197   1.1  maxv 	} else {
   1198   1.1  maxv 		vmcb->ctrl.tlb_ctrl = 0;
   1199   1.1  maxv 	}
   1200   1.1  maxv 
   1201   1.1  maxv 	if (vcpu->hcpu_last != hcpu) {
   1202   1.1  maxv 		vmcb->ctrl.tsc_offset = cpudata->tsc_offset +
   1203   1.1  maxv 		    curcpu()->ci_data.cpu_cc_skew;
   1204  1.12  maxv 		svm_vmcb_cache_flush_all(vmcb);
   1205   1.1  maxv 	}
   1206   1.1  maxv 
   1207   1.1  maxv 	svm_vcpu_guest_dbregs_enter(vcpu);
   1208   1.1  maxv 	svm_vcpu_guest_misc_enter(vcpu);
   1209   1.1  maxv 
   1210   1.1  maxv 	while (1) {
   1211   1.1  maxv 		s = splhigh();
   1212   1.1  maxv 		svm_vcpu_guest_fpu_enter(vcpu);
   1213  1.13  maxv 		svm_vmrun(cpudata->vmcb_pa, cpudata->gprs);
   1214   1.1  maxv 		svm_vcpu_guest_fpu_leave(vcpu);
   1215   1.1  maxv 		splx(s);
   1216   1.1  maxv 
   1217   1.1  maxv 		svm_vmcb_cache_default(vmcb);
   1218   1.1  maxv 
   1219   1.1  maxv 		if (vmcb->ctrl.exitcode != VMCB_EXITCODE_INVALID) {
   1220   1.1  maxv 			if (cpudata->tlb_want_flush) {
   1221   1.1  maxv 				cpudata->tlb_want_flush = false;
   1222   1.1  maxv 			}
   1223   1.1  maxv 			vcpu->hcpu_last = hcpu;
   1224   1.1  maxv 		}
   1225   1.1  maxv 
   1226   1.1  maxv 		switch (vmcb->ctrl.exitcode) {
   1227   1.1  maxv 		case VMCB_EXITCODE_INTR:
   1228   1.1  maxv 		case VMCB_EXITCODE_NMI:
   1229   1.1  maxv 			exit->reason = NVMM_EXIT_NONE;
   1230   1.1  maxv 			break;
   1231   1.1  maxv 		case VMCB_EXITCODE_VINTR:
   1232  1.10  maxv 			svm_event_waitexit_disable(vcpu, false);
   1233   1.1  maxv 			exit->reason = NVMM_EXIT_INT_READY;
   1234   1.1  maxv 			break;
   1235   1.1  maxv 		case VMCB_EXITCODE_IRET:
   1236  1.10  maxv 			svm_event_waitexit_disable(vcpu, true);
   1237   1.1  maxv 			exit->reason = NVMM_EXIT_NMI_READY;
   1238   1.1  maxv 			break;
   1239   1.1  maxv 		case VMCB_EXITCODE_CPUID:
   1240   1.1  maxv 			svm_exit_cpuid(mach, vcpu, exit);
   1241   1.1  maxv 			break;
   1242   1.1  maxv 		case VMCB_EXITCODE_HLT:
   1243  1.10  maxv 			svm_exit_hlt(mach, vcpu, exit);
   1244   1.1  maxv 			break;
   1245   1.1  maxv 		case VMCB_EXITCODE_IOIO:
   1246   1.1  maxv 			svm_exit_io(mach, vcpu, exit);
   1247   1.1  maxv 			break;
   1248   1.1  maxv 		case VMCB_EXITCODE_MSR:
   1249   1.1  maxv 			svm_exit_msr(mach, vcpu, exit);
   1250   1.1  maxv 			break;
   1251   1.1  maxv 		case VMCB_EXITCODE_SHUTDOWN:
   1252   1.1  maxv 			exit->reason = NVMM_EXIT_SHUTDOWN;
   1253   1.1  maxv 			break;
   1254   1.1  maxv 		case VMCB_EXITCODE_RDPMC:
   1255   1.1  maxv 		case VMCB_EXITCODE_RSM:
   1256   1.1  maxv 		case VMCB_EXITCODE_INVLPGA:
   1257   1.1  maxv 		case VMCB_EXITCODE_VMRUN:
   1258   1.1  maxv 		case VMCB_EXITCODE_VMMCALL:
   1259   1.1  maxv 		case VMCB_EXITCODE_VMLOAD:
   1260   1.1  maxv 		case VMCB_EXITCODE_VMSAVE:
   1261   1.1  maxv 		case VMCB_EXITCODE_STGI:
   1262   1.1  maxv 		case VMCB_EXITCODE_CLGI:
   1263   1.1  maxv 		case VMCB_EXITCODE_SKINIT:
   1264   1.1  maxv 		case VMCB_EXITCODE_RDTSCP:
   1265   1.1  maxv 			svm_inject_ud(mach, vcpu);
   1266   1.1  maxv 			exit->reason = NVMM_EXIT_NONE;
   1267   1.1  maxv 			break;
   1268   1.1  maxv 		case VMCB_EXITCODE_MONITOR:
   1269   1.1  maxv 			exit->reason = NVMM_EXIT_MONITOR;
   1270   1.1  maxv 			break;
   1271   1.1  maxv 		case VMCB_EXITCODE_MWAIT:
   1272   1.1  maxv 			exit->reason = NVMM_EXIT_MWAIT;
   1273   1.1  maxv 			break;
   1274   1.1  maxv 		case VMCB_EXITCODE_MWAIT_CONDITIONAL:
   1275   1.1  maxv 			exit->reason = NVMM_EXIT_MWAIT_COND;
   1276   1.1  maxv 			break;
   1277   1.1  maxv 		case VMCB_EXITCODE_XSETBV:
   1278   1.1  maxv 			svm_exit_xsetbv(mach, vcpu, exit);
   1279   1.1  maxv 			break;
   1280   1.1  maxv 		case VMCB_EXITCODE_NPF:
   1281   1.1  maxv 			svm_exit_npf(mach, vcpu, exit);
   1282   1.1  maxv 			break;
   1283   1.1  maxv 		case VMCB_EXITCODE_FERR_FREEZE: /* ? */
   1284   1.1  maxv 		default:
   1285   1.1  maxv 			exit->reason = NVMM_EXIT_INVALID;
   1286   1.1  maxv 			break;
   1287   1.1  maxv 		}
   1288   1.1  maxv 
   1289   1.1  maxv 		/* If no reason to return to userland, keep rolling. */
   1290   1.1  maxv 		if (curcpu()->ci_schedstate.spc_flags & SPCF_SHOULDYIELD) {
   1291   1.1  maxv 			break;
   1292   1.1  maxv 		}
   1293  1.10  maxv 		if (curcpu()->ci_data.cpu_softints != 0) {
   1294  1.10  maxv 			break;
   1295  1.10  maxv 		}
   1296  1.10  maxv 		if (curlwp->l_flag & LW_USERRET) {
   1297  1.10  maxv 			break;
   1298  1.10  maxv 		}
   1299   1.1  maxv 		if (exit->reason != NVMM_EXIT_NONE) {
   1300   1.1  maxv 			break;
   1301   1.1  maxv 		}
   1302   1.1  maxv 	}
   1303   1.1  maxv 
   1304   1.1  maxv 	svm_vcpu_guest_misc_leave(vcpu);
   1305   1.1  maxv 	svm_vcpu_guest_dbregs_leave(vcpu);
   1306   1.1  maxv 
   1307   1.1  maxv 	kpreempt_enable();
   1308   1.1  maxv 
   1309   1.1  maxv 	exit->exitstate[NVMM_X64_EXITSTATE_CR8] = __SHIFTOUT(vmcb->ctrl.v,
   1310   1.1  maxv 	    VMCB_CTRL_V_TPR);
   1311   1.6  maxv 	exit->exitstate[NVMM_X64_EXITSTATE_RFLAGS] = vmcb->state.rflags;
   1312   1.1  maxv 
   1313  1.10  maxv 	exit->exitstate[NVMM_X64_EXITSTATE_INT_SHADOW] =
   1314  1.10  maxv 	    ((vmcb->ctrl.intr & VMCB_CTRL_INTR_SHADOW) != 0);
   1315  1.10  maxv 	exit->exitstate[NVMM_X64_EXITSTATE_INT_WINDOW_EXIT] =
   1316  1.10  maxv 	    cpudata->int_window_exit;
   1317  1.10  maxv 	exit->exitstate[NVMM_X64_EXITSTATE_NMI_WINDOW_EXIT] =
   1318  1.10  maxv 	    cpudata->nmi_window_exit;
   1319  1.10  maxv 
   1320   1.1  maxv 	return 0;
   1321   1.1  maxv }
   1322   1.1  maxv 
   1323   1.1  maxv /* -------------------------------------------------------------------------- */
   1324   1.1  maxv 
   1325   1.1  maxv static int
   1326   1.1  maxv svm_memalloc(paddr_t *pa, vaddr_t *va, size_t npages)
   1327   1.1  maxv {
   1328   1.1  maxv 	struct pglist pglist;
   1329   1.1  maxv 	paddr_t _pa;
   1330   1.1  maxv 	vaddr_t _va;
   1331   1.1  maxv 	size_t i;
   1332   1.1  maxv 	int ret;
   1333   1.1  maxv 
   1334   1.1  maxv 	ret = uvm_pglistalloc(npages * PAGE_SIZE, 0, ~0UL, PAGE_SIZE, 0,
   1335   1.1  maxv 	    &pglist, 1, 0);
   1336   1.1  maxv 	if (ret != 0)
   1337   1.1  maxv 		return ENOMEM;
   1338   1.1  maxv 	_pa = TAILQ_FIRST(&pglist)->phys_addr;
   1339   1.1  maxv 	_va = uvm_km_alloc(kernel_map, npages * PAGE_SIZE, 0,
   1340   1.1  maxv 	    UVM_KMF_VAONLY | UVM_KMF_NOWAIT);
   1341   1.1  maxv 	if (_va == 0)
   1342   1.1  maxv 		goto error;
   1343   1.1  maxv 
   1344   1.1  maxv 	for (i = 0; i < npages; i++) {
   1345   1.1  maxv 		pmap_kenter_pa(_va + i * PAGE_SIZE, _pa + i * PAGE_SIZE,
   1346   1.1  maxv 		    VM_PROT_READ | VM_PROT_WRITE, PMAP_WRITE_BACK);
   1347   1.1  maxv 	}
   1348   1.5  maxv 	pmap_update(pmap_kernel());
   1349   1.1  maxv 
   1350   1.1  maxv 	memset((void *)_va, 0, npages * PAGE_SIZE);
   1351   1.1  maxv 
   1352   1.1  maxv 	*pa = _pa;
   1353   1.1  maxv 	*va = _va;
   1354   1.1  maxv 	return 0;
   1355   1.1  maxv 
   1356   1.1  maxv error:
   1357   1.1  maxv 	for (i = 0; i < npages; i++) {
   1358   1.1  maxv 		uvm_pagefree(PHYS_TO_VM_PAGE(_pa + i * PAGE_SIZE));
   1359   1.1  maxv 	}
   1360   1.1  maxv 	return ENOMEM;
   1361   1.1  maxv }
   1362   1.1  maxv 
   1363   1.1  maxv static void
   1364   1.1  maxv svm_memfree(paddr_t pa, vaddr_t va, size_t npages)
   1365   1.1  maxv {
   1366   1.1  maxv 	size_t i;
   1367   1.1  maxv 
   1368   1.1  maxv 	pmap_kremove(va, npages * PAGE_SIZE);
   1369   1.1  maxv 	pmap_update(pmap_kernel());
   1370   1.1  maxv 	uvm_km_free(kernel_map, va, npages * PAGE_SIZE, UVM_KMF_VAONLY);
   1371   1.1  maxv 	for (i = 0; i < npages; i++) {
   1372   1.1  maxv 		uvm_pagefree(PHYS_TO_VM_PAGE(pa + i * PAGE_SIZE));
   1373   1.1  maxv 	}
   1374   1.1  maxv }
   1375   1.1  maxv 
   1376   1.1  maxv /* -------------------------------------------------------------------------- */
   1377   1.1  maxv 
   1378   1.1  maxv #define SVM_MSRBM_READ	__BIT(0)
   1379   1.1  maxv #define SVM_MSRBM_WRITE	__BIT(1)
   1380   1.1  maxv 
   1381   1.1  maxv static void
   1382   1.1  maxv svm_vcpu_msr_allow(uint8_t *bitmap, uint64_t msr, bool read, bool write)
   1383   1.1  maxv {
   1384   1.1  maxv 	uint64_t byte;
   1385   1.1  maxv 	uint8_t bitoff;
   1386   1.1  maxv 
   1387   1.1  maxv 	if (msr < 0x00002000) {
   1388   1.1  maxv 		/* Range 1 */
   1389   1.1  maxv 		byte = ((msr - 0x00000000) >> 2UL) + 0x0000;
   1390   1.1  maxv 	} else if (msr >= 0xC0000000 && msr < 0xC0002000) {
   1391   1.1  maxv 		/* Range 2 */
   1392   1.1  maxv 		byte = ((msr - 0xC0000000) >> 2UL) + 0x0800;
   1393   1.1  maxv 	} else if (msr >= 0xC0010000 && msr < 0xC0012000) {
   1394   1.1  maxv 		/* Range 3 */
   1395   1.1  maxv 		byte = ((msr - 0xC0010000) >> 2UL) + 0x1000;
   1396   1.1  maxv 	} else {
   1397   1.1  maxv 		panic("%s: wrong range", __func__);
   1398   1.1  maxv 	}
   1399   1.1  maxv 
   1400   1.1  maxv 	bitoff = (msr & 0x3) << 1;
   1401   1.1  maxv 
   1402   1.1  maxv 	if (read) {
   1403   1.1  maxv 		bitmap[byte] &= ~(SVM_MSRBM_READ << bitoff);
   1404   1.1  maxv 	}
   1405   1.1  maxv 	if (write) {
   1406   1.1  maxv 		bitmap[byte] &= ~(SVM_MSRBM_WRITE << bitoff);
   1407   1.1  maxv 	}
   1408   1.1  maxv }
   1409   1.1  maxv 
   1410   1.1  maxv static void
   1411   1.1  maxv svm_asid_alloc(struct nvmm_cpu *vcpu)
   1412   1.1  maxv {
   1413   1.1  maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1414   1.1  maxv 	struct vmcb *vmcb = cpudata->vmcb;
   1415   1.1  maxv 	size_t i, oct, bit;
   1416   1.1  maxv 
   1417   1.1  maxv 	mutex_enter(&svm_asidlock);
   1418   1.1  maxv 
   1419   1.1  maxv 	for (i = 0; i < svm_maxasid; i++) {
   1420   1.1  maxv 		oct = i / 8;
   1421   1.1  maxv 		bit = i % 8;
   1422   1.1  maxv 
   1423   1.1  maxv 		if (svm_asidmap[oct] & __BIT(bit)) {
   1424   1.1  maxv 			continue;
   1425   1.1  maxv 		}
   1426   1.1  maxv 
   1427   1.1  maxv 		svm_asidmap[oct] |= __BIT(bit);
   1428   1.1  maxv 		vmcb->ctrl.guest_asid = i;
   1429   1.1  maxv 		mutex_exit(&svm_asidlock);
   1430   1.1  maxv 		return;
   1431   1.1  maxv 	}
   1432   1.1  maxv 
   1433   1.1  maxv 	/*
   1434   1.1  maxv 	 * No free ASID. Use the last one, which is shared and requires
   1435   1.1  maxv 	 * special TLB handling.
   1436   1.1  maxv 	 */
   1437   1.1  maxv 	cpudata->shared_asid = true;
   1438   1.1  maxv 	vmcb->ctrl.guest_asid = svm_maxasid - 1;
   1439   1.1  maxv 	mutex_exit(&svm_asidlock);
   1440   1.1  maxv }
   1441   1.1  maxv 
   1442   1.1  maxv static void
   1443   1.1  maxv svm_asid_free(struct nvmm_cpu *vcpu)
   1444   1.1  maxv {
   1445   1.1  maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1446   1.1  maxv 	struct vmcb *vmcb = cpudata->vmcb;
   1447   1.1  maxv 	size_t oct, bit;
   1448   1.1  maxv 
   1449   1.1  maxv 	if (cpudata->shared_asid) {
   1450   1.1  maxv 		return;
   1451   1.1  maxv 	}
   1452   1.1  maxv 
   1453   1.1  maxv 	oct = vmcb->ctrl.guest_asid / 8;
   1454   1.1  maxv 	bit = vmcb->ctrl.guest_asid % 8;
   1455   1.1  maxv 
   1456   1.1  maxv 	mutex_enter(&svm_asidlock);
   1457   1.1  maxv 	svm_asidmap[oct] &= ~__BIT(bit);
   1458   1.1  maxv 	mutex_exit(&svm_asidlock);
   1459   1.1  maxv }
   1460   1.1  maxv 
   1461   1.1  maxv static void
   1462   1.1  maxv svm_vcpu_init(struct nvmm_machine *mach, struct nvmm_cpu *vcpu)
   1463   1.1  maxv {
   1464   1.1  maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1465   1.1  maxv 	struct vmcb *vmcb = cpudata->vmcb;
   1466   1.1  maxv 
   1467   1.1  maxv 	/* Allow reads/writes of Control Registers. */
   1468   1.1  maxv 	vmcb->ctrl.intercept_cr = 0;
   1469   1.1  maxv 
   1470   1.1  maxv 	/* Allow reads/writes of Debug Registers. */
   1471   1.1  maxv 	vmcb->ctrl.intercept_dr = 0;
   1472   1.1  maxv 
   1473   1.1  maxv 	/* Allow exceptions 0 to 31. */
   1474   1.1  maxv 	vmcb->ctrl.intercept_vec = 0;
   1475   1.1  maxv 
   1476   1.1  maxv 	/*
   1477   1.1  maxv 	 * Allow:
   1478   1.1  maxv 	 *  - SMI [smm interrupts]
   1479   1.1  maxv 	 *  - VINTR [virtual interrupts]
   1480   1.1  maxv 	 *  - CR0_SPEC [CR0 writes changing other fields than CR0.TS or CR0.MP]
   1481   1.1  maxv 	 *  - RIDTR [reads of IDTR]
   1482   1.1  maxv 	 *  - RGDTR [reads of GDTR]
   1483   1.1  maxv 	 *  - RLDTR [reads of LDTR]
   1484   1.1  maxv 	 *  - RTR [reads of TR]
   1485   1.1  maxv 	 *  - WIDTR [writes of IDTR]
   1486   1.1  maxv 	 *  - WGDTR [writes of GDTR]
   1487   1.1  maxv 	 *  - WLDTR [writes of LDTR]
   1488   1.1  maxv 	 *  - WTR [writes of TR]
   1489   1.1  maxv 	 *  - RDTSC [rdtsc instruction]
   1490   1.1  maxv 	 *  - PUSHF [pushf instruction]
   1491   1.1  maxv 	 *  - POPF [popf instruction]
   1492   1.1  maxv 	 *  - IRET [iret instruction]
   1493   1.1  maxv 	 *  - INTN [int $n instructions]
   1494   1.1  maxv 	 *  - INVD [invd instruction]
   1495   1.1  maxv 	 *  - PAUSE [pause instruction]
   1496   1.1  maxv 	 *  - INVLPG [invplg instruction]
   1497   1.1  maxv 	 *  - TASKSW [task switches]
   1498   1.1  maxv 	 *
   1499   1.1  maxv 	 * Intercept the rest below.
   1500   1.1  maxv 	 */
   1501   1.1  maxv 	vmcb->ctrl.intercept_misc1 =
   1502   1.1  maxv 	    VMCB_CTRL_INTERCEPT_INTR |
   1503   1.1  maxv 	    VMCB_CTRL_INTERCEPT_NMI |
   1504   1.1  maxv 	    VMCB_CTRL_INTERCEPT_INIT |
   1505   1.1  maxv 	    VMCB_CTRL_INTERCEPT_RDPMC |
   1506   1.1  maxv 	    VMCB_CTRL_INTERCEPT_CPUID |
   1507   1.1  maxv 	    VMCB_CTRL_INTERCEPT_RSM |
   1508   1.1  maxv 	    VMCB_CTRL_INTERCEPT_HLT |
   1509   1.1  maxv 	    VMCB_CTRL_INTERCEPT_INVLPGA |
   1510   1.1  maxv 	    VMCB_CTRL_INTERCEPT_IOIO_PROT |
   1511   1.1  maxv 	    VMCB_CTRL_INTERCEPT_MSR_PROT |
   1512   1.1  maxv 	    VMCB_CTRL_INTERCEPT_FERR_FREEZE |
   1513   1.1  maxv 	    VMCB_CTRL_INTERCEPT_SHUTDOWN;
   1514   1.1  maxv 
   1515   1.1  maxv 	/*
   1516   1.1  maxv 	 * Allow:
   1517   1.1  maxv 	 *  - ICEBP [icebp instruction]
   1518   1.1  maxv 	 *  - WBINVD [wbinvd instruction]
   1519   1.1  maxv 	 *  - WCR_SPEC(0..15) [writes of CR0-15, received after instruction]
   1520   1.1  maxv 	 *
   1521   1.1  maxv 	 * Intercept the rest below.
   1522   1.1  maxv 	 */
   1523   1.1  maxv 	vmcb->ctrl.intercept_misc2 =
   1524   1.1  maxv 	    VMCB_CTRL_INTERCEPT_VMRUN |
   1525   1.1  maxv 	    VMCB_CTRL_INTERCEPT_VMMCALL |
   1526   1.1  maxv 	    VMCB_CTRL_INTERCEPT_VMLOAD |
   1527   1.1  maxv 	    VMCB_CTRL_INTERCEPT_VMSAVE |
   1528   1.1  maxv 	    VMCB_CTRL_INTERCEPT_STGI |
   1529   1.1  maxv 	    VMCB_CTRL_INTERCEPT_CLGI |
   1530   1.1  maxv 	    VMCB_CTRL_INTERCEPT_SKINIT |
   1531   1.1  maxv 	    VMCB_CTRL_INTERCEPT_RDTSCP |
   1532   1.1  maxv 	    VMCB_CTRL_INTERCEPT_MONITOR |
   1533   1.1  maxv 	    VMCB_CTRL_INTERCEPT_MWAIT |
   1534   1.1  maxv 	    VMCB_CTRL_INTERCEPT_XSETBV;
   1535   1.1  maxv 
   1536   1.1  maxv 	/* Intercept all I/O accesses. */
   1537   1.1  maxv 	memset(cpudata->iobm, 0xFF, IOBM_SIZE);
   1538   1.1  maxv 	vmcb->ctrl.iopm_base_pa = cpudata->iobm_pa;
   1539   1.1  maxv 
   1540   1.1  maxv 	/*
   1541   1.1  maxv 	 * Allow:
   1542   1.1  maxv 	 *  - EFER [read]
   1543   1.1  maxv 	 *  - STAR [read, write]
   1544   1.1  maxv 	 *  - LSTAR [read, write]
   1545   1.1  maxv 	 *  - CSTAR [read, write]
   1546   1.1  maxv 	 *  - SFMASK [read, write]
   1547   1.1  maxv 	 *  - KERNELGSBASE [read, write]
   1548   1.1  maxv 	 *  - SYSENTER_CS [read, write]
   1549   1.1  maxv 	 *  - SYSENTER_ESP [read, write]
   1550   1.1  maxv 	 *  - SYSENTER_EIP [read, write]
   1551   1.1  maxv 	 *  - FSBASE [read, write]
   1552   1.1  maxv 	 *  - GSBASE [read, write]
   1553  1.10  maxv 	 *  - TSC [read]
   1554   1.1  maxv 	 *
   1555   1.1  maxv 	 * Intercept the rest.
   1556   1.1  maxv 	 */
   1557   1.1  maxv 	memset(cpudata->msrbm, 0xFF, MSRBM_SIZE);
   1558   1.1  maxv 	svm_vcpu_msr_allow(cpudata->msrbm, MSR_EFER, true, false);
   1559   1.1  maxv 	svm_vcpu_msr_allow(cpudata->msrbm, MSR_STAR, true, true);
   1560   1.1  maxv 	svm_vcpu_msr_allow(cpudata->msrbm, MSR_LSTAR, true, true);
   1561   1.1  maxv 	svm_vcpu_msr_allow(cpudata->msrbm, MSR_CSTAR, true, true);
   1562   1.1  maxv 	svm_vcpu_msr_allow(cpudata->msrbm, MSR_SFMASK, true, true);
   1563   1.1  maxv 	svm_vcpu_msr_allow(cpudata->msrbm, MSR_KERNELGSBASE, true, true);
   1564   1.1  maxv 	svm_vcpu_msr_allow(cpudata->msrbm, MSR_SYSENTER_CS, true, true);
   1565   1.1  maxv 	svm_vcpu_msr_allow(cpudata->msrbm, MSR_SYSENTER_ESP, true, true);
   1566   1.1  maxv 	svm_vcpu_msr_allow(cpudata->msrbm, MSR_SYSENTER_EIP, true, true);
   1567   1.1  maxv 	svm_vcpu_msr_allow(cpudata->msrbm, MSR_FSBASE, true, true);
   1568   1.1  maxv 	svm_vcpu_msr_allow(cpudata->msrbm, MSR_GSBASE, true, true);
   1569  1.10  maxv 	svm_vcpu_msr_allow(cpudata->msrbm, MSR_TSC, true, false);
   1570   1.1  maxv 	vmcb->ctrl.msrpm_base_pa = cpudata->msrbm_pa;
   1571   1.1  maxv 
   1572   1.1  maxv 	/* Generate ASID. */
   1573   1.1  maxv 	svm_asid_alloc(vcpu);
   1574   1.1  maxv 
   1575   1.1  maxv 	/* Virtual TPR. */
   1576   1.1  maxv 	vmcb->ctrl.v = VMCB_CTRL_V_INTR_MASKING;
   1577   1.1  maxv 
   1578   1.1  maxv 	/* Enable Nested Paging. */
   1579   1.1  maxv 	vmcb->ctrl.enable1 = VMCB_CTRL_ENABLE_NP;
   1580   1.1  maxv 	vmcb->ctrl.n_cr3 = mach->vm->vm_map.pmap->pm_pdirpa[0];
   1581   1.1  maxv 
   1582   1.1  maxv 	/* Must always be set. */
   1583   1.1  maxv 	vmcb->state.efer = EFER_SVME;
   1584   1.1  maxv 
   1585   1.1  maxv 	/* Init XSAVE header. */
   1586   1.1  maxv 	cpudata->gfpu.xsh_xstate_bv = svm_xcr0_mask;
   1587   1.1  maxv 	cpudata->gfpu.xsh_xcomp_bv = 0;
   1588   1.1  maxv 
   1589   1.1  maxv 	/* Bluntly hide the host TSC. */
   1590   1.1  maxv 	cpudata->tsc_offset = rdtsc();
   1591   1.1  maxv }
   1592   1.1  maxv 
   1593   1.1  maxv static int
   1594   1.1  maxv svm_vcpu_create(struct nvmm_machine *mach, struct nvmm_cpu *vcpu)
   1595   1.1  maxv {
   1596   1.1  maxv 	struct svm_cpudata *cpudata;
   1597   1.1  maxv 	int error;
   1598   1.1  maxv 
   1599   1.1  maxv 	/* Allocate the SVM cpudata. */
   1600   1.1  maxv 	cpudata = (struct svm_cpudata *)uvm_km_alloc(kernel_map,
   1601   1.1  maxv 	    roundup(sizeof(*cpudata), PAGE_SIZE), 0,
   1602   1.1  maxv 	    UVM_KMF_WIRED|UVM_KMF_ZERO);
   1603   1.1  maxv 	vcpu->cpudata = cpudata;
   1604   1.1  maxv 
   1605   1.1  maxv 	/* VMCB */
   1606   1.1  maxv 	error = svm_memalloc(&cpudata->vmcb_pa, (vaddr_t *)&cpudata->vmcb,
   1607   1.1  maxv 	    VMCB_NPAGES);
   1608   1.1  maxv 	if (error)
   1609   1.1  maxv 		goto error;
   1610   1.1  maxv 
   1611   1.1  maxv 	/* I/O Bitmap */
   1612   1.1  maxv 	error = svm_memalloc(&cpudata->iobm_pa, (vaddr_t *)&cpudata->iobm,
   1613   1.1  maxv 	    IOBM_NPAGES);
   1614   1.1  maxv 	if (error)
   1615   1.1  maxv 		goto error;
   1616   1.1  maxv 
   1617   1.1  maxv 	/* MSR Bitmap */
   1618   1.1  maxv 	error = svm_memalloc(&cpudata->msrbm_pa, (vaddr_t *)&cpudata->msrbm,
   1619   1.1  maxv 	    MSRBM_NPAGES);
   1620   1.1  maxv 	if (error)
   1621   1.1  maxv 		goto error;
   1622   1.1  maxv 
   1623   1.1  maxv 	/* Init the VCPU info. */
   1624   1.1  maxv 	svm_vcpu_init(mach, vcpu);
   1625   1.1  maxv 
   1626   1.1  maxv 	return 0;
   1627   1.1  maxv 
   1628   1.1  maxv error:
   1629   1.1  maxv 	if (cpudata->vmcb_pa) {
   1630   1.1  maxv 		svm_memfree(cpudata->vmcb_pa, (vaddr_t)cpudata->vmcb,
   1631   1.1  maxv 		    VMCB_NPAGES);
   1632   1.1  maxv 	}
   1633   1.1  maxv 	if (cpudata->iobm_pa) {
   1634   1.1  maxv 		svm_memfree(cpudata->iobm_pa, (vaddr_t)cpudata->iobm,
   1635   1.1  maxv 		    IOBM_NPAGES);
   1636   1.1  maxv 	}
   1637   1.1  maxv 	if (cpudata->msrbm_pa) {
   1638   1.1  maxv 		svm_memfree(cpudata->msrbm_pa, (vaddr_t)cpudata->msrbm,
   1639   1.1  maxv 		    MSRBM_NPAGES);
   1640   1.1  maxv 	}
   1641   1.1  maxv 	uvm_km_free(kernel_map, (vaddr_t)cpudata,
   1642   1.1  maxv 	    roundup(sizeof(*cpudata), PAGE_SIZE), UVM_KMF_WIRED);
   1643   1.1  maxv 	return error;
   1644   1.1  maxv }
   1645   1.1  maxv 
   1646   1.1  maxv static void
   1647   1.1  maxv svm_vcpu_destroy(struct nvmm_machine *mach, struct nvmm_cpu *vcpu)
   1648   1.1  maxv {
   1649   1.1  maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1650   1.1  maxv 
   1651   1.1  maxv 	svm_asid_free(vcpu);
   1652   1.1  maxv 
   1653   1.1  maxv 	svm_memfree(cpudata->vmcb_pa, (vaddr_t)cpudata->vmcb, VMCB_NPAGES);
   1654   1.1  maxv 	svm_memfree(cpudata->iobm_pa, (vaddr_t)cpudata->iobm, IOBM_NPAGES);
   1655   1.1  maxv 	svm_memfree(cpudata->msrbm_pa, (vaddr_t)cpudata->msrbm, MSRBM_NPAGES);
   1656   1.1  maxv 
   1657   1.1  maxv 	uvm_km_free(kernel_map, (vaddr_t)cpudata,
   1658   1.1  maxv 	    roundup(sizeof(*cpudata), PAGE_SIZE), UVM_KMF_WIRED);
   1659   1.1  maxv }
   1660   1.1  maxv 
   1661   1.1  maxv #define SVM_SEG_ATTRIB_TYPE		__BITS(4,0)
   1662   1.1  maxv #define SVM_SEG_ATTRIB_DPL		__BITS(6,5)
   1663   1.1  maxv #define SVM_SEG_ATTRIB_P		__BIT(7)
   1664   1.1  maxv #define SVM_SEG_ATTRIB_AVL		__BIT(8)
   1665   1.1  maxv #define SVM_SEG_ATTRIB_LONG		__BIT(9)
   1666   1.1  maxv #define SVM_SEG_ATTRIB_DEF32		__BIT(10)
   1667   1.1  maxv #define SVM_SEG_ATTRIB_GRAN		__BIT(11)
   1668   1.1  maxv 
   1669   1.1  maxv static void
   1670   1.1  maxv svm_vcpu_setstate_seg(struct nvmm_x64_state_seg *seg, struct vmcb_segment *vseg)
   1671   1.1  maxv {
   1672   1.1  maxv 	vseg->selector = seg->selector;
   1673   1.1  maxv 	vseg->attrib =
   1674   1.1  maxv 	    __SHIFTIN(seg->attrib.type, SVM_SEG_ATTRIB_TYPE) |
   1675   1.1  maxv 	    __SHIFTIN(seg->attrib.dpl, SVM_SEG_ATTRIB_DPL) |
   1676   1.1  maxv 	    __SHIFTIN(seg->attrib.p, SVM_SEG_ATTRIB_P) |
   1677   1.1  maxv 	    __SHIFTIN(seg->attrib.avl, SVM_SEG_ATTRIB_AVL) |
   1678   1.1  maxv 	    __SHIFTIN(seg->attrib.lng, SVM_SEG_ATTRIB_LONG) |
   1679   1.1  maxv 	    __SHIFTIN(seg->attrib.def32, SVM_SEG_ATTRIB_DEF32) |
   1680   1.1  maxv 	    __SHIFTIN(seg->attrib.gran, SVM_SEG_ATTRIB_GRAN);
   1681   1.1  maxv 	vseg->limit = seg->limit;
   1682   1.1  maxv 	vseg->base = seg->base;
   1683   1.1  maxv }
   1684   1.1  maxv 
   1685   1.1  maxv static void
   1686   1.1  maxv svm_vcpu_getstate_seg(struct nvmm_x64_state_seg *seg, struct vmcb_segment *vseg)
   1687   1.1  maxv {
   1688   1.1  maxv 	seg->selector = vseg->selector;
   1689   1.1  maxv 	seg->attrib.type = __SHIFTOUT(vseg->attrib, SVM_SEG_ATTRIB_TYPE);
   1690   1.1  maxv 	seg->attrib.dpl = __SHIFTOUT(vseg->attrib, SVM_SEG_ATTRIB_DPL);
   1691   1.1  maxv 	seg->attrib.p = __SHIFTOUT(vseg->attrib, SVM_SEG_ATTRIB_P);
   1692   1.1  maxv 	seg->attrib.avl = __SHIFTOUT(vseg->attrib, SVM_SEG_ATTRIB_AVL);
   1693   1.1  maxv 	seg->attrib.lng = __SHIFTOUT(vseg->attrib, SVM_SEG_ATTRIB_LONG);
   1694   1.1  maxv 	seg->attrib.def32 = __SHIFTOUT(vseg->attrib, SVM_SEG_ATTRIB_DEF32);
   1695   1.1  maxv 	seg->attrib.gran = __SHIFTOUT(vseg->attrib, SVM_SEG_ATTRIB_GRAN);
   1696   1.1  maxv 	seg->limit = vseg->limit;
   1697   1.1  maxv 	seg->base = vseg->base;
   1698   1.1  maxv }
   1699   1.1  maxv 
   1700  1.13  maxv static inline bool
   1701  1.13  maxv svm_state_tlb_flush(struct vmcb *vmcb, struct nvmm_x64_state *state,
   1702  1.13  maxv     uint64_t flags)
   1703   1.1  maxv {
   1704   1.1  maxv 	if (flags & NVMM_X64_STATE_CRS) {
   1705  1.13  maxv 		if ((vmcb->state.cr0 ^
   1706  1.13  maxv 		     state->crs[NVMM_X64_CR_CR0]) & CR0_TLB_FLUSH) {
   1707   1.1  maxv 			return true;
   1708   1.1  maxv 		}
   1709  1.13  maxv 		if (vmcb->state.cr3 != state->crs[NVMM_X64_CR_CR3]) {
   1710   1.1  maxv 			return true;
   1711   1.1  maxv 		}
   1712  1.13  maxv 		if ((vmcb->state.cr4 ^
   1713  1.13  maxv 		     state->crs[NVMM_X64_CR_CR4]) & CR4_TLB_FLUSH) {
   1714   1.1  maxv 			return true;
   1715   1.1  maxv 		}
   1716   1.1  maxv 	}
   1717   1.1  maxv 
   1718   1.1  maxv 	if (flags & NVMM_X64_STATE_MSRS) {
   1719  1.13  maxv 		if ((vmcb->state.efer ^
   1720  1.13  maxv 		     state->msrs[NVMM_X64_MSR_EFER]) & EFER_TLB_FLUSH) {
   1721   1.1  maxv 			return true;
   1722   1.1  maxv 		}
   1723   1.1  maxv 	}
   1724   1.1  maxv 
   1725   1.1  maxv 	return false;
   1726   1.1  maxv }
   1727   1.1  maxv 
   1728   1.1  maxv static void
   1729   1.1  maxv svm_vcpu_setstate(struct nvmm_cpu *vcpu, void *data, uint64_t flags)
   1730   1.1  maxv {
   1731  1.13  maxv 	struct nvmm_x64_state *state = (struct nvmm_x64_state *)data;
   1732   1.1  maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1733   1.1  maxv 	struct vmcb *vmcb = cpudata->vmcb;
   1734   1.1  maxv 	struct fxsave *fpustate;
   1735   1.1  maxv 
   1736  1.13  maxv 	if (svm_state_tlb_flush(vmcb, state, flags)) {
   1737   1.1  maxv 		cpudata->tlb_want_flush = true;
   1738   1.1  maxv 	}
   1739   1.1  maxv 
   1740   1.1  maxv 	if (flags & NVMM_X64_STATE_SEGS) {
   1741  1.13  maxv 		svm_vcpu_setstate_seg(&state->segs[NVMM_X64_SEG_CS],
   1742   1.1  maxv 		    &vmcb->state.cs);
   1743  1.13  maxv 		svm_vcpu_setstate_seg(&state->segs[NVMM_X64_SEG_DS],
   1744   1.1  maxv 		    &vmcb->state.ds);
   1745  1.13  maxv 		svm_vcpu_setstate_seg(&state->segs[NVMM_X64_SEG_ES],
   1746   1.1  maxv 		    &vmcb->state.es);
   1747  1.13  maxv 		svm_vcpu_setstate_seg(&state->segs[NVMM_X64_SEG_FS],
   1748   1.1  maxv 		    &vmcb->state.fs);
   1749  1.13  maxv 		svm_vcpu_setstate_seg(&state->segs[NVMM_X64_SEG_GS],
   1750   1.1  maxv 		    &vmcb->state.gs);
   1751  1.13  maxv 		svm_vcpu_setstate_seg(&state->segs[NVMM_X64_SEG_SS],
   1752   1.1  maxv 		    &vmcb->state.ss);
   1753  1.13  maxv 		svm_vcpu_setstate_seg(&state->segs[NVMM_X64_SEG_GDT],
   1754   1.1  maxv 		    &vmcb->state.gdt);
   1755  1.13  maxv 		svm_vcpu_setstate_seg(&state->segs[NVMM_X64_SEG_IDT],
   1756   1.1  maxv 		    &vmcb->state.idt);
   1757  1.13  maxv 		svm_vcpu_setstate_seg(&state->segs[NVMM_X64_SEG_LDT],
   1758   1.1  maxv 		    &vmcb->state.ldt);
   1759  1.13  maxv 		svm_vcpu_setstate_seg(&state->segs[NVMM_X64_SEG_TR],
   1760   1.1  maxv 		    &vmcb->state.tr);
   1761   1.1  maxv 	}
   1762   1.1  maxv 
   1763  1.13  maxv 	CTASSERT(sizeof(cpudata->gprs) == sizeof(state->gprs));
   1764   1.1  maxv 	if (flags & NVMM_X64_STATE_GPRS) {
   1765  1.13  maxv 		memcpy(cpudata->gprs, state->gprs, sizeof(state->gprs));
   1766   1.1  maxv 
   1767  1.13  maxv 		vmcb->state.rip = state->gprs[NVMM_X64_GPR_RIP];
   1768  1.13  maxv 		vmcb->state.rsp = state->gprs[NVMM_X64_GPR_RSP];
   1769  1.13  maxv 		vmcb->state.rax = state->gprs[NVMM_X64_GPR_RAX];
   1770  1.13  maxv 		vmcb->state.rflags = state->gprs[NVMM_X64_GPR_RFLAGS];
   1771   1.1  maxv 	}
   1772   1.1  maxv 
   1773   1.1  maxv 	if (flags & NVMM_X64_STATE_CRS) {
   1774  1.13  maxv 		vmcb->state.cr0 = state->crs[NVMM_X64_CR_CR0];
   1775  1.13  maxv 		vmcb->state.cr2 = state->crs[NVMM_X64_CR_CR2];
   1776  1.13  maxv 		vmcb->state.cr3 = state->crs[NVMM_X64_CR_CR3];
   1777  1.13  maxv 		vmcb->state.cr4 = state->crs[NVMM_X64_CR_CR4];
   1778   1.1  maxv 
   1779   1.1  maxv 		vmcb->ctrl.v &= ~VMCB_CTRL_V_TPR;
   1780  1.13  maxv 		vmcb->ctrl.v |= __SHIFTIN(state->crs[NVMM_X64_CR_CR8],
   1781   1.1  maxv 		    VMCB_CTRL_V_TPR);
   1782   1.1  maxv 
   1783   1.1  maxv 		/* Clear unsupported XCR0 bits, set mandatory X87 bit. */
   1784   1.1  maxv 		if (svm_xcr0_mask != 0) {
   1785  1.13  maxv 			cpudata->gxcr0 = state->crs[NVMM_X64_CR_XCR0];
   1786  1.13  maxv 			cpudata->gxcr0 &= svm_xcr0_mask;
   1787  1.13  maxv 			cpudata->gxcr0 |= XCR0_X87;
   1788   1.1  maxv 		} else {
   1789  1.13  maxv 			cpudata->gxcr0 = 0;
   1790   1.1  maxv 		}
   1791   1.1  maxv 	}
   1792   1.1  maxv 
   1793  1.13  maxv 	CTASSERT(sizeof(cpudata->drs) == sizeof(state->drs));
   1794   1.1  maxv 	if (flags & NVMM_X64_STATE_DRS) {
   1795  1.13  maxv 		memcpy(cpudata->drs, state->drs, sizeof(state->drs));
   1796   1.1  maxv 
   1797  1.13  maxv 		vmcb->state.dr6 = state->drs[NVMM_X64_DR_DR6];
   1798  1.13  maxv 		vmcb->state.dr7 = state->drs[NVMM_X64_DR_DR7];
   1799   1.1  maxv 	}
   1800   1.1  maxv 
   1801   1.1  maxv 	if (flags & NVMM_X64_STATE_MSRS) {
   1802   1.1  maxv 		/* Bit EFER_SVME is mandatory. */
   1803  1.13  maxv 		vmcb->state.efer = state->msrs[NVMM_X64_MSR_EFER] | EFER_SVME;
   1804   1.1  maxv 
   1805  1.13  maxv 		vmcb->state.star = state->msrs[NVMM_X64_MSR_STAR];
   1806  1.13  maxv 		vmcb->state.lstar = state->msrs[NVMM_X64_MSR_LSTAR];
   1807  1.13  maxv 		vmcb->state.cstar = state->msrs[NVMM_X64_MSR_CSTAR];
   1808  1.13  maxv 		vmcb->state.sfmask = state->msrs[NVMM_X64_MSR_SFMASK];
   1809   1.1  maxv 		vmcb->state.kernelgsbase =
   1810  1.13  maxv 		    state->msrs[NVMM_X64_MSR_KERNELGSBASE];
   1811   1.1  maxv 		vmcb->state.sysenter_cs =
   1812  1.13  maxv 		    state->msrs[NVMM_X64_MSR_SYSENTER_CS];
   1813   1.1  maxv 		vmcb->state.sysenter_esp =
   1814  1.13  maxv 		    state->msrs[NVMM_X64_MSR_SYSENTER_ESP];
   1815   1.1  maxv 		vmcb->state.sysenter_eip =
   1816  1.13  maxv 		    state->msrs[NVMM_X64_MSR_SYSENTER_EIP];
   1817  1.13  maxv 		vmcb->state.g_pat = state->msrs[NVMM_X64_MSR_PAT];
   1818   1.1  maxv 	}
   1819   1.1  maxv 
   1820   1.1  maxv 	if (flags & NVMM_X64_STATE_MISC) {
   1821  1.13  maxv 		vmcb->state.cpl = state->misc[NVMM_X64_MISC_CPL];
   1822  1.10  maxv 
   1823  1.13  maxv 		if (state->misc[NVMM_X64_MISC_INT_SHADOW]) {
   1824  1.10  maxv 			vmcb->ctrl.intr |= VMCB_CTRL_INTR_SHADOW;
   1825  1.10  maxv 		} else {
   1826  1.10  maxv 			vmcb->ctrl.intr &= ~VMCB_CTRL_INTR_SHADOW;
   1827  1.10  maxv 		}
   1828  1.10  maxv 
   1829  1.13  maxv 		if (state->misc[NVMM_X64_MISC_INT_WINDOW_EXIT]) {
   1830  1.10  maxv 			svm_event_waitexit_enable(vcpu, false);
   1831  1.10  maxv 		} else {
   1832  1.10  maxv 			svm_event_waitexit_disable(vcpu, false);
   1833  1.10  maxv 		}
   1834  1.10  maxv 
   1835  1.13  maxv 		if (state->misc[NVMM_X64_MISC_NMI_WINDOW_EXIT]) {
   1836  1.10  maxv 			svm_event_waitexit_enable(vcpu, true);
   1837  1.10  maxv 		} else {
   1838  1.10  maxv 			svm_event_waitexit_disable(vcpu, true);
   1839  1.10  maxv 		}
   1840   1.1  maxv 	}
   1841   1.1  maxv 
   1842  1.13  maxv 	CTASSERT(sizeof(cpudata->gfpu.xsh_fxsave) == sizeof(state->fpu));
   1843   1.1  maxv 	if (flags & NVMM_X64_STATE_FPU) {
   1844  1.13  maxv 		memcpy(cpudata->gfpu.xsh_fxsave, &state->fpu,
   1845  1.13  maxv 		    sizeof(state->fpu));
   1846   1.1  maxv 
   1847   1.1  maxv 		fpustate = (struct fxsave *)cpudata->gfpu.xsh_fxsave;
   1848   1.1  maxv 		fpustate->fx_mxcsr_mask &= x86_fpu_mxcsr_mask;
   1849   1.1  maxv 		fpustate->fx_mxcsr &= fpustate->fx_mxcsr_mask;
   1850   1.1  maxv 	}
   1851  1.12  maxv 
   1852  1.12  maxv 	svm_vmcb_cache_update(vmcb, flags);
   1853   1.1  maxv }
   1854   1.1  maxv 
   1855   1.1  maxv static void
   1856   1.1  maxv svm_vcpu_getstate(struct nvmm_cpu *vcpu, void *data, uint64_t flags)
   1857   1.1  maxv {
   1858  1.13  maxv 	struct nvmm_x64_state *state = (struct nvmm_x64_state *)data;
   1859   1.1  maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1860   1.1  maxv 	struct vmcb *vmcb = cpudata->vmcb;
   1861   1.1  maxv 
   1862   1.1  maxv 	if (flags & NVMM_X64_STATE_SEGS) {
   1863  1.13  maxv 		svm_vcpu_getstate_seg(&state->segs[NVMM_X64_SEG_CS],
   1864   1.1  maxv 		    &vmcb->state.cs);
   1865  1.13  maxv 		svm_vcpu_getstate_seg(&state->segs[NVMM_X64_SEG_DS],
   1866   1.1  maxv 		    &vmcb->state.ds);
   1867  1.13  maxv 		svm_vcpu_getstate_seg(&state->segs[NVMM_X64_SEG_ES],
   1868   1.1  maxv 		    &vmcb->state.es);
   1869  1.13  maxv 		svm_vcpu_getstate_seg(&state->segs[NVMM_X64_SEG_FS],
   1870   1.1  maxv 		    &vmcb->state.fs);
   1871  1.13  maxv 		svm_vcpu_getstate_seg(&state->segs[NVMM_X64_SEG_GS],
   1872   1.1  maxv 		    &vmcb->state.gs);
   1873  1.13  maxv 		svm_vcpu_getstate_seg(&state->segs[NVMM_X64_SEG_SS],
   1874   1.1  maxv 		    &vmcb->state.ss);
   1875  1.13  maxv 		svm_vcpu_getstate_seg(&state->segs[NVMM_X64_SEG_GDT],
   1876   1.1  maxv 		    &vmcb->state.gdt);
   1877  1.13  maxv 		svm_vcpu_getstate_seg(&state->segs[NVMM_X64_SEG_IDT],
   1878   1.1  maxv 		    &vmcb->state.idt);
   1879  1.13  maxv 		svm_vcpu_getstate_seg(&state->segs[NVMM_X64_SEG_LDT],
   1880   1.1  maxv 		    &vmcb->state.ldt);
   1881  1.13  maxv 		svm_vcpu_getstate_seg(&state->segs[NVMM_X64_SEG_TR],
   1882   1.1  maxv 		    &vmcb->state.tr);
   1883   1.1  maxv 	}
   1884   1.1  maxv 
   1885  1.13  maxv 	CTASSERT(sizeof(cpudata->gprs) == sizeof(state->gprs));
   1886   1.1  maxv 	if (flags & NVMM_X64_STATE_GPRS) {
   1887  1.13  maxv 		memcpy(state->gprs, cpudata->gprs, sizeof(state->gprs));
   1888   1.1  maxv 
   1889  1.13  maxv 		state->gprs[NVMM_X64_GPR_RIP] = vmcb->state.rip;
   1890  1.13  maxv 		state->gprs[NVMM_X64_GPR_RSP] = vmcb->state.rsp;
   1891  1.13  maxv 		state->gprs[NVMM_X64_GPR_RAX] = vmcb->state.rax;
   1892  1.13  maxv 		state->gprs[NVMM_X64_GPR_RFLAGS] = vmcb->state.rflags;
   1893   1.1  maxv 	}
   1894   1.1  maxv 
   1895   1.1  maxv 	if (flags & NVMM_X64_STATE_CRS) {
   1896  1.13  maxv 		state->crs[NVMM_X64_CR_CR0] = vmcb->state.cr0;
   1897  1.13  maxv 		state->crs[NVMM_X64_CR_CR2] = vmcb->state.cr2;
   1898  1.13  maxv 		state->crs[NVMM_X64_CR_CR3] = vmcb->state.cr3;
   1899  1.13  maxv 		state->crs[NVMM_X64_CR_CR4] = vmcb->state.cr4;
   1900  1.13  maxv 		state->crs[NVMM_X64_CR_CR8] = __SHIFTOUT(vmcb->ctrl.v,
   1901   1.1  maxv 		    VMCB_CTRL_V_TPR);
   1902  1.13  maxv 		state->crs[NVMM_X64_CR_XCR0] = cpudata->gxcr0;
   1903   1.1  maxv 	}
   1904   1.1  maxv 
   1905  1.13  maxv 	CTASSERT(sizeof(cpudata->drs) == sizeof(state->drs));
   1906   1.1  maxv 	if (flags & NVMM_X64_STATE_DRS) {
   1907  1.13  maxv 		memcpy(state->drs, cpudata->drs, sizeof(state->drs));
   1908   1.1  maxv 
   1909  1.13  maxv 		state->drs[NVMM_X64_DR_DR6] = vmcb->state.dr6;
   1910  1.13  maxv 		state->drs[NVMM_X64_DR_DR7] = vmcb->state.dr7;
   1911   1.1  maxv 	}
   1912   1.1  maxv 
   1913   1.1  maxv 	if (flags & NVMM_X64_STATE_MSRS) {
   1914  1.13  maxv 		state->msrs[NVMM_X64_MSR_EFER] = vmcb->state.efer;
   1915  1.13  maxv 		state->msrs[NVMM_X64_MSR_STAR] = vmcb->state.star;
   1916  1.13  maxv 		state->msrs[NVMM_X64_MSR_LSTAR] = vmcb->state.lstar;
   1917  1.13  maxv 		state->msrs[NVMM_X64_MSR_CSTAR] = vmcb->state.cstar;
   1918  1.13  maxv 		state->msrs[NVMM_X64_MSR_SFMASK] = vmcb->state.sfmask;
   1919  1.13  maxv 		state->msrs[NVMM_X64_MSR_KERNELGSBASE] =
   1920   1.1  maxv 		    vmcb->state.kernelgsbase;
   1921  1.13  maxv 		state->msrs[NVMM_X64_MSR_SYSENTER_CS] =
   1922   1.1  maxv 		    vmcb->state.sysenter_cs;
   1923  1.13  maxv 		state->msrs[NVMM_X64_MSR_SYSENTER_ESP] =
   1924   1.1  maxv 		    vmcb->state.sysenter_esp;
   1925  1.13  maxv 		state->msrs[NVMM_X64_MSR_SYSENTER_EIP] =
   1926   1.1  maxv 		    vmcb->state.sysenter_eip;
   1927  1.13  maxv 		state->msrs[NVMM_X64_MSR_PAT] = vmcb->state.g_pat;
   1928   1.1  maxv 
   1929   1.1  maxv 		/* Hide SVME. */
   1930  1.13  maxv 		state->msrs[NVMM_X64_MSR_EFER] &= ~EFER_SVME;
   1931   1.1  maxv 	}
   1932   1.1  maxv 
   1933   1.1  maxv 	if (flags & NVMM_X64_STATE_MISC) {
   1934  1.13  maxv 		state->misc[NVMM_X64_MISC_CPL] = vmcb->state.cpl;
   1935   1.1  maxv 
   1936  1.13  maxv 		state->misc[NVMM_X64_MISC_INT_SHADOW] =
   1937  1.10  maxv 		    (vmcb->ctrl.intr & VMCB_CTRL_INTR_SHADOW) != 0;
   1938  1.13  maxv 		state->misc[NVMM_X64_MISC_INT_WINDOW_EXIT] =
   1939  1.10  maxv 		    cpudata->int_window_exit;
   1940  1.13  maxv 		state->misc[NVMM_X64_MISC_NMI_WINDOW_EXIT] =
   1941  1.10  maxv 		    cpudata->nmi_window_exit;
   1942   1.1  maxv 	}
   1943   1.1  maxv 
   1944  1.13  maxv 	CTASSERT(sizeof(cpudata->gfpu.xsh_fxsave) == sizeof(state->fpu));
   1945   1.1  maxv 	if (flags & NVMM_X64_STATE_FPU) {
   1946  1.13  maxv 		memcpy(&state->fpu, cpudata->gfpu.xsh_fxsave,
   1947  1.13  maxv 		    sizeof(state->fpu));
   1948   1.1  maxv 	}
   1949   1.1  maxv }
   1950   1.1  maxv 
   1951   1.1  maxv /* -------------------------------------------------------------------------- */
   1952   1.1  maxv 
   1953   1.1  maxv static void
   1954   1.1  maxv svm_tlb_flush(struct pmap *pm)
   1955   1.1  maxv {
   1956   1.1  maxv 	struct nvmm_machine *mach = pm->pm_data;
   1957   1.1  maxv 	struct svm_cpudata *cpudata;
   1958   1.1  maxv 	struct nvmm_cpu *vcpu;
   1959   1.1  maxv 	int error;
   1960   1.1  maxv 	size_t i;
   1961   1.1  maxv 
   1962   1.1  maxv 	/* Request TLB flushes. */
   1963   1.1  maxv 	for (i = 0; i < NVMM_MAX_VCPUS; i++) {
   1964   1.1  maxv 		error = nvmm_vcpu_get(mach, i, &vcpu);
   1965   1.1  maxv 		if (error)
   1966   1.1  maxv 			continue;
   1967   1.1  maxv 		cpudata = vcpu->cpudata;
   1968   1.1  maxv 		cpudata->tlb_want_flush = true;
   1969   1.1  maxv 		nvmm_vcpu_put(vcpu);
   1970   1.1  maxv 	}
   1971   1.1  maxv }
   1972   1.1  maxv 
   1973   1.1  maxv static void
   1974   1.1  maxv svm_machine_create(struct nvmm_machine *mach)
   1975   1.1  maxv {
   1976   1.1  maxv 	/* Fill in pmap info. */
   1977   1.1  maxv 	mach->vm->vm_map.pmap->pm_data = (void *)mach;
   1978   1.1  maxv 	mach->vm->vm_map.pmap->pm_tlb_flush = svm_tlb_flush;
   1979   1.1  maxv 
   1980   1.1  maxv 	mach->machdata = kmem_zalloc(sizeof(struct svm_machdata), KM_SLEEP);
   1981   1.1  maxv }
   1982   1.1  maxv 
   1983   1.1  maxv static void
   1984   1.1  maxv svm_machine_destroy(struct nvmm_machine *mach)
   1985   1.1  maxv {
   1986   1.1  maxv 	kmem_free(mach->machdata, sizeof(struct svm_machdata));
   1987   1.1  maxv }
   1988   1.1  maxv 
   1989   1.1  maxv static int
   1990   1.1  maxv svm_machine_configure(struct nvmm_machine *mach, uint64_t op, void *data)
   1991   1.1  maxv {
   1992   1.1  maxv 	struct nvmm_x86_conf_cpuid *cpuid = data;
   1993   1.1  maxv 	struct svm_machdata *machdata = (struct svm_machdata *)mach->machdata;
   1994   1.1  maxv 	size_t i;
   1995   1.1  maxv 
   1996   1.1  maxv 	if (__predict_false(op != NVMM_X86_CONF_CPUID)) {
   1997   1.1  maxv 		return EINVAL;
   1998   1.1  maxv 	}
   1999   1.1  maxv 
   2000   1.1  maxv 	if (__predict_false((cpuid->set.eax & cpuid->del.eax) ||
   2001   1.1  maxv 	    (cpuid->set.ebx & cpuid->del.ebx) ||
   2002   1.1  maxv 	    (cpuid->set.ecx & cpuid->del.ecx) ||
   2003   1.1  maxv 	    (cpuid->set.edx & cpuid->del.edx))) {
   2004   1.1  maxv 		return EINVAL;
   2005   1.1  maxv 	}
   2006   1.1  maxv 
   2007   1.1  maxv 	/* If already here, replace. */
   2008   1.1  maxv 	for (i = 0; i < SVM_NCPUIDS; i++) {
   2009   1.1  maxv 		if (!machdata->cpuidpresent[i]) {
   2010   1.1  maxv 			continue;
   2011   1.1  maxv 		}
   2012   1.1  maxv 		if (machdata->cpuid[i].leaf == cpuid->leaf) {
   2013   1.1  maxv 			memcpy(&machdata->cpuid[i], cpuid,
   2014   1.1  maxv 			    sizeof(struct nvmm_x86_conf_cpuid));
   2015   1.1  maxv 			return 0;
   2016   1.1  maxv 		}
   2017   1.1  maxv 	}
   2018   1.1  maxv 
   2019   1.1  maxv 	/* Not here, insert. */
   2020   1.1  maxv 	for (i = 0; i < SVM_NCPUIDS; i++) {
   2021   1.1  maxv 		if (!machdata->cpuidpresent[i]) {
   2022   1.1  maxv 			machdata->cpuidpresent[i] = true;
   2023   1.1  maxv 			memcpy(&machdata->cpuid[i], cpuid,
   2024   1.1  maxv 			    sizeof(struct nvmm_x86_conf_cpuid));
   2025   1.1  maxv 			return 0;
   2026   1.1  maxv 		}
   2027   1.1  maxv 	}
   2028   1.1  maxv 
   2029   1.1  maxv 	return ENOBUFS;
   2030   1.1  maxv }
   2031   1.1  maxv 
   2032   1.1  maxv /* -------------------------------------------------------------------------- */
   2033   1.1  maxv 
   2034   1.1  maxv static bool
   2035   1.1  maxv svm_ident(void)
   2036   1.1  maxv {
   2037   1.1  maxv 	u_int descs[4];
   2038   1.1  maxv 	uint64_t msr;
   2039   1.1  maxv 
   2040   1.1  maxv 	if (cpu_vendor != CPUVENDOR_AMD) {
   2041   1.1  maxv 		return false;
   2042   1.1  maxv 	}
   2043   1.1  maxv 	if (!(cpu_feature[3] & CPUID_SVM)) {
   2044   1.1  maxv 		return false;
   2045   1.1  maxv 	}
   2046   1.1  maxv 
   2047   1.1  maxv 	if (curcpu()->ci_max_ext_cpuid < 0x8000000a) {
   2048   1.1  maxv 		return false;
   2049   1.1  maxv 	}
   2050   1.1  maxv 	x86_cpuid(0x8000000a, descs);
   2051   1.1  maxv 
   2052   1.1  maxv 	/* Want Nested Paging. */
   2053   1.1  maxv 	if (!(descs[3] & CPUID_AMD_SVM_NP)) {
   2054   1.1  maxv 		return false;
   2055   1.1  maxv 	}
   2056   1.1  maxv 
   2057   1.1  maxv 	/* Want nRIP. */
   2058   1.1  maxv 	if (!(descs[3] & CPUID_AMD_SVM_NRIPS)) {
   2059   1.1  maxv 		return false;
   2060   1.1  maxv 	}
   2061   1.1  maxv 
   2062   1.1  maxv 	svm_decode_assist = (descs[3] & CPUID_AMD_SVM_DecodeAssist) != 0;
   2063   1.1  maxv 
   2064   1.1  maxv 	msr = rdmsr(MSR_VMCR);
   2065   1.1  maxv 	if ((msr & VMCR_SVMED) && (msr & VMCR_LOCK)) {
   2066   1.1  maxv 		return false;
   2067   1.1  maxv 	}
   2068   1.1  maxv 
   2069   1.1  maxv 	return true;
   2070   1.1  maxv }
   2071   1.1  maxv 
   2072   1.1  maxv static void
   2073   1.1  maxv svm_init_asid(uint32_t maxasid)
   2074   1.1  maxv {
   2075   1.1  maxv 	size_t i, j, allocsz;
   2076   1.1  maxv 
   2077   1.1  maxv 	mutex_init(&svm_asidlock, MUTEX_DEFAULT, IPL_NONE);
   2078   1.1  maxv 
   2079   1.1  maxv 	/* Arbitrarily limit. */
   2080   1.1  maxv 	maxasid = uimin(maxasid, 8192);
   2081   1.1  maxv 
   2082   1.1  maxv 	svm_maxasid = maxasid;
   2083   1.1  maxv 	allocsz = roundup(maxasid, 8) / 8;
   2084   1.1  maxv 	svm_asidmap = kmem_zalloc(allocsz, KM_SLEEP);
   2085   1.1  maxv 
   2086   1.1  maxv 	/* ASID 0 is reserved for the host. */
   2087   1.1  maxv 	svm_asidmap[0] |= __BIT(0);
   2088   1.1  maxv 
   2089   1.1  maxv 	/* ASID n-1 is special, we share it. */
   2090   1.1  maxv 	i = (maxasid - 1) / 8;
   2091   1.1  maxv 	j = (maxasid - 1) % 8;
   2092   1.1  maxv 	svm_asidmap[i] |= __BIT(j);
   2093   1.1  maxv }
   2094   1.1  maxv 
   2095   1.1  maxv static void
   2096   1.1  maxv svm_change_cpu(void *arg1, void *arg2)
   2097   1.1  maxv {
   2098   1.1  maxv 	bool enable = (bool)arg1;
   2099   1.1  maxv 	uint64_t msr;
   2100   1.1  maxv 
   2101   1.1  maxv 	msr = rdmsr(MSR_VMCR);
   2102   1.1  maxv 	if (msr & VMCR_SVMED) {
   2103   1.1  maxv 		wrmsr(MSR_VMCR, msr & ~VMCR_SVMED);
   2104   1.1  maxv 	}
   2105   1.1  maxv 
   2106   1.1  maxv 	if (!enable) {
   2107   1.1  maxv 		wrmsr(MSR_VM_HSAVE_PA, 0);
   2108   1.1  maxv 	}
   2109   1.1  maxv 
   2110   1.1  maxv 	msr = rdmsr(MSR_EFER);
   2111   1.1  maxv 	if (enable) {
   2112   1.1  maxv 		msr |= EFER_SVME;
   2113   1.1  maxv 	} else {
   2114   1.1  maxv 		msr &= ~EFER_SVME;
   2115   1.1  maxv 	}
   2116   1.1  maxv 	wrmsr(MSR_EFER, msr);
   2117   1.1  maxv 
   2118   1.1  maxv 	if (enable) {
   2119   1.1  maxv 		wrmsr(MSR_VM_HSAVE_PA, hsave[cpu_index(curcpu())].pa);
   2120   1.1  maxv 	}
   2121   1.1  maxv }
   2122   1.1  maxv 
   2123   1.1  maxv static void
   2124   1.1  maxv svm_init(void)
   2125   1.1  maxv {
   2126   1.1  maxv 	CPU_INFO_ITERATOR cii;
   2127   1.1  maxv 	struct cpu_info *ci;
   2128   1.1  maxv 	struct vm_page *pg;
   2129   1.1  maxv 	u_int descs[4];
   2130   1.1  maxv 	uint64_t xc;
   2131   1.1  maxv 
   2132   1.1  maxv 	x86_cpuid(0x8000000a, descs);
   2133   1.1  maxv 
   2134   1.1  maxv 	/* The guest TLB flush command. */
   2135   1.1  maxv 	if (descs[3] & CPUID_AMD_SVM_FlushByASID) {
   2136   1.1  maxv 		svm_ctrl_tlb_flush = VMCB_CTRL_TLB_CTRL_FLUSH_GUEST;
   2137   1.1  maxv 	} else {
   2138   1.1  maxv 		svm_ctrl_tlb_flush = VMCB_CTRL_TLB_CTRL_FLUSH_ALL;
   2139   1.1  maxv 	}
   2140   1.1  maxv 
   2141   1.1  maxv 	/* Init the ASID. */
   2142   1.1  maxv 	svm_init_asid(descs[1]);
   2143   1.1  maxv 
   2144   1.1  maxv 	/* Init the XCR0 mask. */
   2145   1.1  maxv 	svm_xcr0_mask = SVM_XCR0_MASK_DEFAULT & x86_xsave_features;
   2146   1.1  maxv 
   2147   1.1  maxv 	memset(hsave, 0, sizeof(hsave));
   2148   1.1  maxv 	for (CPU_INFO_FOREACH(cii, ci)) {
   2149   1.1  maxv 		pg = uvm_pagealloc(NULL, 0, NULL, UVM_PGA_ZERO);
   2150   1.1  maxv 		hsave[cpu_index(ci)].pa = VM_PAGE_TO_PHYS(pg);
   2151   1.1  maxv 	}
   2152   1.1  maxv 
   2153   1.1  maxv 	xc = xc_broadcast(0, svm_change_cpu, (void *)true, NULL);
   2154   1.1  maxv 	xc_wait(xc);
   2155   1.1  maxv }
   2156   1.1  maxv 
   2157   1.1  maxv static void
   2158   1.1  maxv svm_fini_asid(void)
   2159   1.1  maxv {
   2160   1.1  maxv 	size_t allocsz;
   2161   1.1  maxv 
   2162   1.1  maxv 	allocsz = roundup(svm_maxasid, 8) / 8;
   2163   1.1  maxv 	kmem_free(svm_asidmap, allocsz);
   2164   1.1  maxv 
   2165   1.1  maxv 	mutex_destroy(&svm_asidlock);
   2166   1.1  maxv }
   2167   1.1  maxv 
   2168   1.1  maxv static void
   2169   1.1  maxv svm_fini(void)
   2170   1.1  maxv {
   2171   1.1  maxv 	uint64_t xc;
   2172   1.1  maxv 	size_t i;
   2173   1.1  maxv 
   2174   1.1  maxv 	xc = xc_broadcast(0, svm_change_cpu, (void *)false, NULL);
   2175   1.1  maxv 	xc_wait(xc);
   2176   1.1  maxv 
   2177   1.1  maxv 	for (i = 0; i < MAXCPUS; i++) {
   2178   1.1  maxv 		if (hsave[i].pa != 0)
   2179   1.1  maxv 			uvm_pagefree(PHYS_TO_VM_PAGE(hsave[i].pa));
   2180   1.1  maxv 	}
   2181   1.1  maxv 
   2182   1.1  maxv 	svm_fini_asid();
   2183   1.1  maxv }
   2184   1.1  maxv 
   2185   1.1  maxv static void
   2186   1.1  maxv svm_capability(struct nvmm_capability *cap)
   2187   1.1  maxv {
   2188   1.1  maxv 	cap->u.x86.xcr0_mask = svm_xcr0_mask;
   2189   1.1  maxv 	cap->u.x86.mxcsr_mask = x86_fpu_mxcsr_mask;
   2190   1.1  maxv 	cap->u.x86.conf_cpuid_maxops = SVM_NCPUIDS;
   2191   1.1  maxv }
   2192   1.1  maxv 
   2193   1.1  maxv const struct nvmm_impl nvmm_x86_svm = {
   2194   1.1  maxv 	.ident = svm_ident,
   2195   1.1  maxv 	.init = svm_init,
   2196   1.1  maxv 	.fini = svm_fini,
   2197   1.1  maxv 	.capability = svm_capability,
   2198   1.1  maxv 	.conf_max = NVMM_X86_NCONF,
   2199   1.1  maxv 	.conf_sizes = svm_conf_sizes,
   2200   1.1  maxv 	.state_size = sizeof(struct nvmm_x64_state),
   2201   1.1  maxv 	.machine_create = svm_machine_create,
   2202   1.1  maxv 	.machine_destroy = svm_machine_destroy,
   2203   1.1  maxv 	.machine_configure = svm_machine_configure,
   2204   1.1  maxv 	.vcpu_create = svm_vcpu_create,
   2205   1.1  maxv 	.vcpu_destroy = svm_vcpu_destroy,
   2206   1.1  maxv 	.vcpu_setstate = svm_vcpu_setstate,
   2207   1.1  maxv 	.vcpu_getstate = svm_vcpu_getstate,
   2208   1.1  maxv 	.vcpu_inject = svm_vcpu_inject,
   2209   1.1  maxv 	.vcpu_run = svm_vcpu_run
   2210   1.1  maxv };
   2211