nvmm_x86_svm.c revision 1.26 1 1.26 maxv /* $NetBSD: nvmm_x86_svm.c,v 1.26 2019/02/16 12:58:13 maxv Exp $ */
2 1.1 maxv
3 1.1 maxv /*
4 1.1 maxv * Copyright (c) 2018 The NetBSD Foundation, Inc.
5 1.1 maxv * All rights reserved.
6 1.1 maxv *
7 1.1 maxv * This code is derived from software contributed to The NetBSD Foundation
8 1.1 maxv * by Maxime Villard.
9 1.1 maxv *
10 1.1 maxv * Redistribution and use in source and binary forms, with or without
11 1.1 maxv * modification, are permitted provided that the following conditions
12 1.1 maxv * are met:
13 1.1 maxv * 1. Redistributions of source code must retain the above copyright
14 1.1 maxv * notice, this list of conditions and the following disclaimer.
15 1.1 maxv * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 maxv * notice, this list of conditions and the following disclaimer in the
17 1.1 maxv * documentation and/or other materials provided with the distribution.
18 1.1 maxv *
19 1.1 maxv * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 maxv * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 maxv * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 maxv * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 maxv * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 maxv * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 maxv * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 maxv * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 maxv * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 maxv * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 maxv * POSSIBILITY OF SUCH DAMAGE.
30 1.1 maxv */
31 1.1 maxv
32 1.1 maxv #include <sys/cdefs.h>
33 1.26 maxv __KERNEL_RCSID(0, "$NetBSD: nvmm_x86_svm.c,v 1.26 2019/02/16 12:58:13 maxv Exp $");
34 1.1 maxv
35 1.1 maxv #include <sys/param.h>
36 1.1 maxv #include <sys/systm.h>
37 1.1 maxv #include <sys/kernel.h>
38 1.1 maxv #include <sys/kmem.h>
39 1.1 maxv #include <sys/cpu.h>
40 1.1 maxv #include <sys/xcall.h>
41 1.1 maxv
42 1.1 maxv #include <uvm/uvm.h>
43 1.1 maxv #include <uvm/uvm_page.h>
44 1.1 maxv
45 1.1 maxv #include <x86/cputypes.h>
46 1.1 maxv #include <x86/specialreg.h>
47 1.1 maxv #include <x86/pmap.h>
48 1.1 maxv #include <x86/dbregs.h>
49 1.24 maxv #include <x86/cpu_counter.h>
50 1.1 maxv #include <machine/cpuvar.h>
51 1.1 maxv
52 1.1 maxv #include <dev/nvmm/nvmm.h>
53 1.1 maxv #include <dev/nvmm/nvmm_internal.h>
54 1.1 maxv #include <dev/nvmm/x86/nvmm_x86.h>
55 1.1 maxv
56 1.1 maxv int svm_vmrun(paddr_t, uint64_t *);
57 1.1 maxv
58 1.1 maxv #define MSR_VM_HSAVE_PA 0xC0010117
59 1.1 maxv
60 1.1 maxv /* -------------------------------------------------------------------------- */
61 1.1 maxv
62 1.1 maxv #define VMCB_EXITCODE_CR0_READ 0x0000
63 1.1 maxv #define VMCB_EXITCODE_CR1_READ 0x0001
64 1.1 maxv #define VMCB_EXITCODE_CR2_READ 0x0002
65 1.1 maxv #define VMCB_EXITCODE_CR3_READ 0x0003
66 1.1 maxv #define VMCB_EXITCODE_CR4_READ 0x0004
67 1.1 maxv #define VMCB_EXITCODE_CR5_READ 0x0005
68 1.1 maxv #define VMCB_EXITCODE_CR6_READ 0x0006
69 1.1 maxv #define VMCB_EXITCODE_CR7_READ 0x0007
70 1.1 maxv #define VMCB_EXITCODE_CR8_READ 0x0008
71 1.1 maxv #define VMCB_EXITCODE_CR9_READ 0x0009
72 1.1 maxv #define VMCB_EXITCODE_CR10_READ 0x000A
73 1.1 maxv #define VMCB_EXITCODE_CR11_READ 0x000B
74 1.1 maxv #define VMCB_EXITCODE_CR12_READ 0x000C
75 1.1 maxv #define VMCB_EXITCODE_CR13_READ 0x000D
76 1.1 maxv #define VMCB_EXITCODE_CR14_READ 0x000E
77 1.1 maxv #define VMCB_EXITCODE_CR15_READ 0x000F
78 1.1 maxv #define VMCB_EXITCODE_CR0_WRITE 0x0010
79 1.1 maxv #define VMCB_EXITCODE_CR1_WRITE 0x0011
80 1.1 maxv #define VMCB_EXITCODE_CR2_WRITE 0x0012
81 1.1 maxv #define VMCB_EXITCODE_CR3_WRITE 0x0013
82 1.1 maxv #define VMCB_EXITCODE_CR4_WRITE 0x0014
83 1.1 maxv #define VMCB_EXITCODE_CR5_WRITE 0x0015
84 1.1 maxv #define VMCB_EXITCODE_CR6_WRITE 0x0016
85 1.1 maxv #define VMCB_EXITCODE_CR7_WRITE 0x0017
86 1.1 maxv #define VMCB_EXITCODE_CR8_WRITE 0x0018
87 1.1 maxv #define VMCB_EXITCODE_CR9_WRITE 0x0019
88 1.1 maxv #define VMCB_EXITCODE_CR10_WRITE 0x001A
89 1.1 maxv #define VMCB_EXITCODE_CR11_WRITE 0x001B
90 1.1 maxv #define VMCB_EXITCODE_CR12_WRITE 0x001C
91 1.1 maxv #define VMCB_EXITCODE_CR13_WRITE 0x001D
92 1.1 maxv #define VMCB_EXITCODE_CR14_WRITE 0x001E
93 1.1 maxv #define VMCB_EXITCODE_CR15_WRITE 0x001F
94 1.1 maxv #define VMCB_EXITCODE_DR0_READ 0x0020
95 1.1 maxv #define VMCB_EXITCODE_DR1_READ 0x0021
96 1.1 maxv #define VMCB_EXITCODE_DR2_READ 0x0022
97 1.1 maxv #define VMCB_EXITCODE_DR3_READ 0x0023
98 1.1 maxv #define VMCB_EXITCODE_DR4_READ 0x0024
99 1.1 maxv #define VMCB_EXITCODE_DR5_READ 0x0025
100 1.1 maxv #define VMCB_EXITCODE_DR6_READ 0x0026
101 1.1 maxv #define VMCB_EXITCODE_DR7_READ 0x0027
102 1.1 maxv #define VMCB_EXITCODE_DR8_READ 0x0028
103 1.1 maxv #define VMCB_EXITCODE_DR9_READ 0x0029
104 1.1 maxv #define VMCB_EXITCODE_DR10_READ 0x002A
105 1.1 maxv #define VMCB_EXITCODE_DR11_READ 0x002B
106 1.1 maxv #define VMCB_EXITCODE_DR12_READ 0x002C
107 1.1 maxv #define VMCB_EXITCODE_DR13_READ 0x002D
108 1.1 maxv #define VMCB_EXITCODE_DR14_READ 0x002E
109 1.1 maxv #define VMCB_EXITCODE_DR15_READ 0x002F
110 1.1 maxv #define VMCB_EXITCODE_DR0_WRITE 0x0030
111 1.1 maxv #define VMCB_EXITCODE_DR1_WRITE 0x0031
112 1.1 maxv #define VMCB_EXITCODE_DR2_WRITE 0x0032
113 1.1 maxv #define VMCB_EXITCODE_DR3_WRITE 0x0033
114 1.1 maxv #define VMCB_EXITCODE_DR4_WRITE 0x0034
115 1.1 maxv #define VMCB_EXITCODE_DR5_WRITE 0x0035
116 1.1 maxv #define VMCB_EXITCODE_DR6_WRITE 0x0036
117 1.1 maxv #define VMCB_EXITCODE_DR7_WRITE 0x0037
118 1.1 maxv #define VMCB_EXITCODE_DR8_WRITE 0x0038
119 1.1 maxv #define VMCB_EXITCODE_DR9_WRITE 0x0039
120 1.1 maxv #define VMCB_EXITCODE_DR10_WRITE 0x003A
121 1.1 maxv #define VMCB_EXITCODE_DR11_WRITE 0x003B
122 1.1 maxv #define VMCB_EXITCODE_DR12_WRITE 0x003C
123 1.1 maxv #define VMCB_EXITCODE_DR13_WRITE 0x003D
124 1.1 maxv #define VMCB_EXITCODE_DR14_WRITE 0x003E
125 1.1 maxv #define VMCB_EXITCODE_DR15_WRITE 0x003F
126 1.1 maxv #define VMCB_EXITCODE_EXCP0 0x0040
127 1.1 maxv #define VMCB_EXITCODE_EXCP1 0x0041
128 1.1 maxv #define VMCB_EXITCODE_EXCP2 0x0042
129 1.1 maxv #define VMCB_EXITCODE_EXCP3 0x0043
130 1.1 maxv #define VMCB_EXITCODE_EXCP4 0x0044
131 1.1 maxv #define VMCB_EXITCODE_EXCP5 0x0045
132 1.1 maxv #define VMCB_EXITCODE_EXCP6 0x0046
133 1.1 maxv #define VMCB_EXITCODE_EXCP7 0x0047
134 1.1 maxv #define VMCB_EXITCODE_EXCP8 0x0048
135 1.1 maxv #define VMCB_EXITCODE_EXCP9 0x0049
136 1.1 maxv #define VMCB_EXITCODE_EXCP10 0x004A
137 1.1 maxv #define VMCB_EXITCODE_EXCP11 0x004B
138 1.1 maxv #define VMCB_EXITCODE_EXCP12 0x004C
139 1.1 maxv #define VMCB_EXITCODE_EXCP13 0x004D
140 1.1 maxv #define VMCB_EXITCODE_EXCP14 0x004E
141 1.1 maxv #define VMCB_EXITCODE_EXCP15 0x004F
142 1.1 maxv #define VMCB_EXITCODE_EXCP16 0x0050
143 1.1 maxv #define VMCB_EXITCODE_EXCP17 0x0051
144 1.1 maxv #define VMCB_EXITCODE_EXCP18 0x0052
145 1.1 maxv #define VMCB_EXITCODE_EXCP19 0x0053
146 1.1 maxv #define VMCB_EXITCODE_EXCP20 0x0054
147 1.1 maxv #define VMCB_EXITCODE_EXCP21 0x0055
148 1.1 maxv #define VMCB_EXITCODE_EXCP22 0x0056
149 1.1 maxv #define VMCB_EXITCODE_EXCP23 0x0057
150 1.1 maxv #define VMCB_EXITCODE_EXCP24 0x0058
151 1.1 maxv #define VMCB_EXITCODE_EXCP25 0x0059
152 1.1 maxv #define VMCB_EXITCODE_EXCP26 0x005A
153 1.1 maxv #define VMCB_EXITCODE_EXCP27 0x005B
154 1.1 maxv #define VMCB_EXITCODE_EXCP28 0x005C
155 1.1 maxv #define VMCB_EXITCODE_EXCP29 0x005D
156 1.1 maxv #define VMCB_EXITCODE_EXCP30 0x005E
157 1.1 maxv #define VMCB_EXITCODE_EXCP31 0x005F
158 1.1 maxv #define VMCB_EXITCODE_INTR 0x0060
159 1.1 maxv #define VMCB_EXITCODE_NMI 0x0061
160 1.1 maxv #define VMCB_EXITCODE_SMI 0x0062
161 1.1 maxv #define VMCB_EXITCODE_INIT 0x0063
162 1.1 maxv #define VMCB_EXITCODE_VINTR 0x0064
163 1.1 maxv #define VMCB_EXITCODE_CR0_SEL_WRITE 0x0065
164 1.1 maxv #define VMCB_EXITCODE_IDTR_READ 0x0066
165 1.1 maxv #define VMCB_EXITCODE_GDTR_READ 0x0067
166 1.1 maxv #define VMCB_EXITCODE_LDTR_READ 0x0068
167 1.1 maxv #define VMCB_EXITCODE_TR_READ 0x0069
168 1.1 maxv #define VMCB_EXITCODE_IDTR_WRITE 0x006A
169 1.1 maxv #define VMCB_EXITCODE_GDTR_WRITE 0x006B
170 1.1 maxv #define VMCB_EXITCODE_LDTR_WRITE 0x006C
171 1.1 maxv #define VMCB_EXITCODE_TR_WRITE 0x006D
172 1.1 maxv #define VMCB_EXITCODE_RDTSC 0x006E
173 1.1 maxv #define VMCB_EXITCODE_RDPMC 0x006F
174 1.1 maxv #define VMCB_EXITCODE_PUSHF 0x0070
175 1.1 maxv #define VMCB_EXITCODE_POPF 0x0071
176 1.1 maxv #define VMCB_EXITCODE_CPUID 0x0072
177 1.1 maxv #define VMCB_EXITCODE_RSM 0x0073
178 1.1 maxv #define VMCB_EXITCODE_IRET 0x0074
179 1.1 maxv #define VMCB_EXITCODE_SWINT 0x0075
180 1.1 maxv #define VMCB_EXITCODE_INVD 0x0076
181 1.1 maxv #define VMCB_EXITCODE_PAUSE 0x0077
182 1.1 maxv #define VMCB_EXITCODE_HLT 0x0078
183 1.1 maxv #define VMCB_EXITCODE_INVLPG 0x0079
184 1.1 maxv #define VMCB_EXITCODE_INVLPGA 0x007A
185 1.1 maxv #define VMCB_EXITCODE_IOIO 0x007B
186 1.1 maxv #define VMCB_EXITCODE_MSR 0x007C
187 1.1 maxv #define VMCB_EXITCODE_TASK_SWITCH 0x007D
188 1.1 maxv #define VMCB_EXITCODE_FERR_FREEZE 0x007E
189 1.1 maxv #define VMCB_EXITCODE_SHUTDOWN 0x007F
190 1.1 maxv #define VMCB_EXITCODE_VMRUN 0x0080
191 1.1 maxv #define VMCB_EXITCODE_VMMCALL 0x0081
192 1.1 maxv #define VMCB_EXITCODE_VMLOAD 0x0082
193 1.1 maxv #define VMCB_EXITCODE_VMSAVE 0x0083
194 1.1 maxv #define VMCB_EXITCODE_STGI 0x0084
195 1.1 maxv #define VMCB_EXITCODE_CLGI 0x0085
196 1.1 maxv #define VMCB_EXITCODE_SKINIT 0x0086
197 1.1 maxv #define VMCB_EXITCODE_RDTSCP 0x0087
198 1.1 maxv #define VMCB_EXITCODE_ICEBP 0x0088
199 1.1 maxv #define VMCB_EXITCODE_WBINVD 0x0089
200 1.1 maxv #define VMCB_EXITCODE_MONITOR 0x008A
201 1.1 maxv #define VMCB_EXITCODE_MWAIT 0x008B
202 1.1 maxv #define VMCB_EXITCODE_MWAIT_CONDITIONAL 0x008C
203 1.1 maxv #define VMCB_EXITCODE_XSETBV 0x008D
204 1.1 maxv #define VMCB_EXITCODE_EFER_WRITE_TRAP 0x008F
205 1.1 maxv #define VMCB_EXITCODE_CR0_WRITE_TRAP 0x0090
206 1.1 maxv #define VMCB_EXITCODE_CR1_WRITE_TRAP 0x0091
207 1.1 maxv #define VMCB_EXITCODE_CR2_WRITE_TRAP 0x0092
208 1.1 maxv #define VMCB_EXITCODE_CR3_WRITE_TRAP 0x0093
209 1.1 maxv #define VMCB_EXITCODE_CR4_WRITE_TRAP 0x0094
210 1.1 maxv #define VMCB_EXITCODE_CR5_WRITE_TRAP 0x0095
211 1.1 maxv #define VMCB_EXITCODE_CR6_WRITE_TRAP 0x0096
212 1.1 maxv #define VMCB_EXITCODE_CR7_WRITE_TRAP 0x0097
213 1.1 maxv #define VMCB_EXITCODE_CR8_WRITE_TRAP 0x0098
214 1.1 maxv #define VMCB_EXITCODE_CR9_WRITE_TRAP 0x0099
215 1.1 maxv #define VMCB_EXITCODE_CR10_WRITE_TRAP 0x009A
216 1.1 maxv #define VMCB_EXITCODE_CR11_WRITE_TRAP 0x009B
217 1.1 maxv #define VMCB_EXITCODE_CR12_WRITE_TRAP 0x009C
218 1.1 maxv #define VMCB_EXITCODE_CR13_WRITE_TRAP 0x009D
219 1.1 maxv #define VMCB_EXITCODE_CR14_WRITE_TRAP 0x009E
220 1.1 maxv #define VMCB_EXITCODE_CR15_WRITE_TRAP 0x009F
221 1.1 maxv #define VMCB_EXITCODE_NPF 0x0400
222 1.1 maxv #define VMCB_EXITCODE_AVIC_INCOMP_IPI 0x0401
223 1.1 maxv #define VMCB_EXITCODE_AVIC_NOACCEL 0x0402
224 1.1 maxv #define VMCB_EXITCODE_VMGEXIT 0x0403
225 1.1 maxv #define VMCB_EXITCODE_INVALID -1
226 1.1 maxv
227 1.1 maxv /* -------------------------------------------------------------------------- */
228 1.1 maxv
229 1.1 maxv struct vmcb_ctrl {
230 1.1 maxv uint32_t intercept_cr;
231 1.1 maxv #define VMCB_CTRL_INTERCEPT_RCR(x) __BIT( 0 + x)
232 1.1 maxv #define VMCB_CTRL_INTERCEPT_WCR(x) __BIT(16 + x)
233 1.1 maxv
234 1.1 maxv uint32_t intercept_dr;
235 1.1 maxv #define VMCB_CTRL_INTERCEPT_RDR(x) __BIT( 0 + x)
236 1.1 maxv #define VMCB_CTRL_INTERCEPT_WDR(x) __BIT(16 + x)
237 1.1 maxv
238 1.1 maxv uint32_t intercept_vec;
239 1.1 maxv #define VMCB_CTRL_INTERCEPT_VEC(x) __BIT(x)
240 1.1 maxv
241 1.1 maxv uint32_t intercept_misc1;
242 1.1 maxv #define VMCB_CTRL_INTERCEPT_INTR __BIT(0)
243 1.1 maxv #define VMCB_CTRL_INTERCEPT_NMI __BIT(1)
244 1.1 maxv #define VMCB_CTRL_INTERCEPT_SMI __BIT(2)
245 1.1 maxv #define VMCB_CTRL_INTERCEPT_INIT __BIT(3)
246 1.1 maxv #define VMCB_CTRL_INTERCEPT_VINTR __BIT(4)
247 1.1 maxv #define VMCB_CTRL_INTERCEPT_CR0_SPEC __BIT(5)
248 1.1 maxv #define VMCB_CTRL_INTERCEPT_RIDTR __BIT(6)
249 1.1 maxv #define VMCB_CTRL_INTERCEPT_RGDTR __BIT(7)
250 1.1 maxv #define VMCB_CTRL_INTERCEPT_RLDTR __BIT(8)
251 1.1 maxv #define VMCB_CTRL_INTERCEPT_RTR __BIT(9)
252 1.1 maxv #define VMCB_CTRL_INTERCEPT_WIDTR __BIT(10)
253 1.1 maxv #define VMCB_CTRL_INTERCEPT_WGDTR __BIT(11)
254 1.1 maxv #define VMCB_CTRL_INTERCEPT_WLDTR __BIT(12)
255 1.1 maxv #define VMCB_CTRL_INTERCEPT_WTR __BIT(13)
256 1.1 maxv #define VMCB_CTRL_INTERCEPT_RDTSC __BIT(14)
257 1.1 maxv #define VMCB_CTRL_INTERCEPT_RDPMC __BIT(15)
258 1.1 maxv #define VMCB_CTRL_INTERCEPT_PUSHF __BIT(16)
259 1.1 maxv #define VMCB_CTRL_INTERCEPT_POPF __BIT(17)
260 1.1 maxv #define VMCB_CTRL_INTERCEPT_CPUID __BIT(18)
261 1.1 maxv #define VMCB_CTRL_INTERCEPT_RSM __BIT(19)
262 1.1 maxv #define VMCB_CTRL_INTERCEPT_IRET __BIT(20)
263 1.1 maxv #define VMCB_CTRL_INTERCEPT_INTN __BIT(21)
264 1.1 maxv #define VMCB_CTRL_INTERCEPT_INVD __BIT(22)
265 1.1 maxv #define VMCB_CTRL_INTERCEPT_PAUSE __BIT(23)
266 1.1 maxv #define VMCB_CTRL_INTERCEPT_HLT __BIT(24)
267 1.1 maxv #define VMCB_CTRL_INTERCEPT_INVLPG __BIT(25)
268 1.1 maxv #define VMCB_CTRL_INTERCEPT_INVLPGA __BIT(26)
269 1.1 maxv #define VMCB_CTRL_INTERCEPT_IOIO_PROT __BIT(27)
270 1.1 maxv #define VMCB_CTRL_INTERCEPT_MSR_PROT __BIT(28)
271 1.1 maxv #define VMCB_CTRL_INTERCEPT_TASKSW __BIT(29)
272 1.1 maxv #define VMCB_CTRL_INTERCEPT_FERR_FREEZE __BIT(30)
273 1.1 maxv #define VMCB_CTRL_INTERCEPT_SHUTDOWN __BIT(31)
274 1.1 maxv
275 1.1 maxv uint32_t intercept_misc2;
276 1.1 maxv #define VMCB_CTRL_INTERCEPT_VMRUN __BIT(0)
277 1.1 maxv #define VMCB_CTRL_INTERCEPT_VMMCALL __BIT(1)
278 1.1 maxv #define VMCB_CTRL_INTERCEPT_VMLOAD __BIT(2)
279 1.1 maxv #define VMCB_CTRL_INTERCEPT_VMSAVE __BIT(3)
280 1.1 maxv #define VMCB_CTRL_INTERCEPT_STGI __BIT(4)
281 1.1 maxv #define VMCB_CTRL_INTERCEPT_CLGI __BIT(5)
282 1.1 maxv #define VMCB_CTRL_INTERCEPT_SKINIT __BIT(6)
283 1.1 maxv #define VMCB_CTRL_INTERCEPT_RDTSCP __BIT(7)
284 1.1 maxv #define VMCB_CTRL_INTERCEPT_ICEBP __BIT(8)
285 1.1 maxv #define VMCB_CTRL_INTERCEPT_WBINVD __BIT(9)
286 1.1 maxv #define VMCB_CTRL_INTERCEPT_MONITOR __BIT(10)
287 1.1 maxv #define VMCB_CTRL_INTERCEPT_MWAIT __BIT(12)
288 1.1 maxv #define VMCB_CTRL_INTERCEPT_XSETBV __BIT(13)
289 1.1 maxv #define VMCB_CTRL_INTERCEPT_EFER_SPEC __BIT(15)
290 1.1 maxv #define VMCB_CTRL_INTERCEPT_WCR_SPEC(x) __BIT(16 + x)
291 1.1 maxv
292 1.1 maxv uint8_t rsvd1[40];
293 1.1 maxv uint16_t pause_filt_thresh;
294 1.1 maxv uint16_t pause_filt_cnt;
295 1.1 maxv uint64_t iopm_base_pa;
296 1.1 maxv uint64_t msrpm_base_pa;
297 1.1 maxv uint64_t tsc_offset;
298 1.1 maxv uint32_t guest_asid;
299 1.1 maxv
300 1.1 maxv uint32_t tlb_ctrl;
301 1.1 maxv #define VMCB_CTRL_TLB_CTRL_FLUSH_ALL 0x01
302 1.1 maxv #define VMCB_CTRL_TLB_CTRL_FLUSH_GUEST 0x03
303 1.1 maxv #define VMCB_CTRL_TLB_CTRL_FLUSH_GUEST_NONGLOBAL 0x07
304 1.1 maxv
305 1.1 maxv uint64_t v;
306 1.1 maxv #define VMCB_CTRL_V_TPR __BITS(7,0)
307 1.1 maxv #define VMCB_CTRL_V_IRQ __BIT(8)
308 1.1 maxv #define VMCB_CTRL_V_VGIF __BIT(9)
309 1.1 maxv #define VMCB_CTRL_V_INTR_PRIO __BITS(19,16)
310 1.1 maxv #define VMCB_CTRL_V_IGN_TPR __BIT(20)
311 1.1 maxv #define VMCB_CTRL_V_INTR_MASKING __BIT(24)
312 1.1 maxv #define VMCB_CTRL_V_GUEST_VGIF __BIT(25)
313 1.1 maxv #define VMCB_CTRL_V_AVIC_EN __BIT(31)
314 1.1 maxv #define VMCB_CTRL_V_INTR_VECTOR __BITS(39,32)
315 1.1 maxv
316 1.1 maxv uint64_t intr;
317 1.1 maxv #define VMCB_CTRL_INTR_SHADOW __BIT(0)
318 1.1 maxv
319 1.1 maxv uint64_t exitcode;
320 1.1 maxv uint64_t exitinfo1;
321 1.1 maxv uint64_t exitinfo2;
322 1.1 maxv
323 1.1 maxv uint64_t exitintinfo;
324 1.1 maxv #define VMCB_CTRL_EXITINTINFO_VECTOR __BITS(7,0)
325 1.1 maxv #define VMCB_CTRL_EXITINTINFO_TYPE __BITS(10,8)
326 1.1 maxv #define VMCB_CTRL_EXITINTINFO_EV __BIT(11)
327 1.1 maxv #define VMCB_CTRL_EXITINTINFO_V __BIT(31)
328 1.1 maxv #define VMCB_CTRL_EXITINTINFO_ERRORCODE __BITS(63,32)
329 1.1 maxv
330 1.1 maxv uint64_t enable1;
331 1.1 maxv #define VMCB_CTRL_ENABLE_NP __BIT(0)
332 1.1 maxv #define VMCB_CTRL_ENABLE_SEV __BIT(1)
333 1.1 maxv #define VMCB_CTRL_ENABLE_ES_SEV __BIT(2)
334 1.1 maxv
335 1.1 maxv uint64_t avic;
336 1.1 maxv #define VMCB_CTRL_AVIC_APIC_BAR __BITS(51,0)
337 1.1 maxv
338 1.1 maxv uint64_t ghcb;
339 1.1 maxv
340 1.1 maxv uint64_t eventinj;
341 1.1 maxv #define VMCB_CTRL_EVENTINJ_VECTOR __BITS(7,0)
342 1.1 maxv #define VMCB_CTRL_EVENTINJ_TYPE __BITS(10,8)
343 1.1 maxv #define VMCB_CTRL_EVENTINJ_EV __BIT(11)
344 1.1 maxv #define VMCB_CTRL_EVENTINJ_V __BIT(31)
345 1.1 maxv #define VMCB_CTRL_EVENTINJ_ERRORCODE __BITS(63,32)
346 1.1 maxv
347 1.1 maxv uint64_t n_cr3;
348 1.1 maxv
349 1.1 maxv uint64_t enable2;
350 1.1 maxv #define VMCB_CTRL_ENABLE_LBR __BIT(0)
351 1.1 maxv #define VMCB_CTRL_ENABLE_VVMSAVE __BIT(1)
352 1.1 maxv
353 1.1 maxv uint32_t vmcb_clean;
354 1.1 maxv #define VMCB_CTRL_VMCB_CLEAN_I __BIT(0)
355 1.1 maxv #define VMCB_CTRL_VMCB_CLEAN_IOPM __BIT(1)
356 1.1 maxv #define VMCB_CTRL_VMCB_CLEAN_ASID __BIT(2)
357 1.1 maxv #define VMCB_CTRL_VMCB_CLEAN_TPR __BIT(3)
358 1.1 maxv #define VMCB_CTRL_VMCB_CLEAN_NP __BIT(4)
359 1.1 maxv #define VMCB_CTRL_VMCB_CLEAN_CR __BIT(5)
360 1.1 maxv #define VMCB_CTRL_VMCB_CLEAN_DR __BIT(6)
361 1.1 maxv #define VMCB_CTRL_VMCB_CLEAN_DT __BIT(7)
362 1.1 maxv #define VMCB_CTRL_VMCB_CLEAN_SEG __BIT(8)
363 1.1 maxv #define VMCB_CTRL_VMCB_CLEAN_CR2 __BIT(9)
364 1.1 maxv #define VMCB_CTRL_VMCB_CLEAN_LBR __BIT(10)
365 1.1 maxv #define VMCB_CTRL_VMCB_CLEAN_AVIC __BIT(11)
366 1.1 maxv
367 1.1 maxv uint32_t rsvd2;
368 1.1 maxv uint64_t nrip;
369 1.1 maxv uint8_t inst_len;
370 1.1 maxv uint8_t inst_bytes[15];
371 1.11 maxv uint64_t avic_abpp;
372 1.11 maxv uint64_t rsvd3;
373 1.11 maxv uint64_t avic_ltp;
374 1.11 maxv
375 1.11 maxv uint64_t avic_phys;
376 1.11 maxv #define VMCB_CTRL_AVIC_PHYS_TABLE_PTR __BITS(51,12)
377 1.11 maxv #define VMCB_CTRL_AVIC_PHYS_MAX_INDEX __BITS(7,0)
378 1.11 maxv
379 1.11 maxv uint64_t rsvd4;
380 1.11 maxv uint64_t vmcb_ptr;
381 1.11 maxv
382 1.11 maxv uint8_t pad[752];
383 1.1 maxv } __packed;
384 1.1 maxv
385 1.1 maxv CTASSERT(sizeof(struct vmcb_ctrl) == 1024);
386 1.1 maxv
387 1.1 maxv struct vmcb_segment {
388 1.1 maxv uint16_t selector;
389 1.1 maxv uint16_t attrib; /* hidden */
390 1.1 maxv uint32_t limit; /* hidden */
391 1.1 maxv uint64_t base; /* hidden */
392 1.1 maxv } __packed;
393 1.1 maxv
394 1.1 maxv CTASSERT(sizeof(struct vmcb_segment) == 16);
395 1.1 maxv
396 1.1 maxv struct vmcb_state {
397 1.1 maxv struct vmcb_segment es;
398 1.1 maxv struct vmcb_segment cs;
399 1.1 maxv struct vmcb_segment ss;
400 1.1 maxv struct vmcb_segment ds;
401 1.1 maxv struct vmcb_segment fs;
402 1.1 maxv struct vmcb_segment gs;
403 1.1 maxv struct vmcb_segment gdt;
404 1.1 maxv struct vmcb_segment ldt;
405 1.1 maxv struct vmcb_segment idt;
406 1.1 maxv struct vmcb_segment tr;
407 1.1 maxv uint8_t rsvd1[43];
408 1.1 maxv uint8_t cpl;
409 1.1 maxv uint8_t rsvd2[4];
410 1.1 maxv uint64_t efer;
411 1.1 maxv uint8_t rsvd3[112];
412 1.1 maxv uint64_t cr4;
413 1.1 maxv uint64_t cr3;
414 1.1 maxv uint64_t cr0;
415 1.1 maxv uint64_t dr7;
416 1.1 maxv uint64_t dr6;
417 1.1 maxv uint64_t rflags;
418 1.1 maxv uint64_t rip;
419 1.1 maxv uint8_t rsvd4[88];
420 1.1 maxv uint64_t rsp;
421 1.1 maxv uint8_t rsvd5[24];
422 1.1 maxv uint64_t rax;
423 1.1 maxv uint64_t star;
424 1.1 maxv uint64_t lstar;
425 1.1 maxv uint64_t cstar;
426 1.1 maxv uint64_t sfmask;
427 1.1 maxv uint64_t kernelgsbase;
428 1.1 maxv uint64_t sysenter_cs;
429 1.1 maxv uint64_t sysenter_esp;
430 1.1 maxv uint64_t sysenter_eip;
431 1.1 maxv uint64_t cr2;
432 1.1 maxv uint8_t rsvd6[32];
433 1.1 maxv uint64_t g_pat;
434 1.1 maxv uint64_t dbgctl;
435 1.1 maxv uint64_t br_from;
436 1.1 maxv uint64_t br_to;
437 1.1 maxv uint64_t int_from;
438 1.1 maxv uint64_t int_to;
439 1.1 maxv uint8_t pad[2408];
440 1.1 maxv } __packed;
441 1.1 maxv
442 1.1 maxv CTASSERT(sizeof(struct vmcb_state) == 0xC00);
443 1.1 maxv
444 1.1 maxv struct vmcb {
445 1.1 maxv struct vmcb_ctrl ctrl;
446 1.1 maxv struct vmcb_state state;
447 1.1 maxv } __packed;
448 1.1 maxv
449 1.1 maxv CTASSERT(sizeof(struct vmcb) == PAGE_SIZE);
450 1.1 maxv CTASSERT(offsetof(struct vmcb, state) == 0x400);
451 1.1 maxv
452 1.1 maxv /* -------------------------------------------------------------------------- */
453 1.1 maxv
454 1.1 maxv struct svm_hsave {
455 1.1 maxv paddr_t pa;
456 1.1 maxv };
457 1.1 maxv
458 1.1 maxv static struct svm_hsave hsave[MAXCPUS];
459 1.1 maxv
460 1.1 maxv static uint8_t *svm_asidmap __read_mostly;
461 1.1 maxv static uint32_t svm_maxasid __read_mostly;
462 1.1 maxv static kmutex_t svm_asidlock __cacheline_aligned;
463 1.1 maxv
464 1.1 maxv static bool svm_decode_assist __read_mostly;
465 1.1 maxv static uint32_t svm_ctrl_tlb_flush __read_mostly;
466 1.1 maxv
467 1.1 maxv #define SVM_XCR0_MASK_DEFAULT (XCR0_X87|XCR0_SSE)
468 1.1 maxv static uint64_t svm_xcr0_mask __read_mostly;
469 1.1 maxv
470 1.1 maxv #define SVM_NCPUIDS 32
471 1.1 maxv
472 1.1 maxv #define VMCB_NPAGES 1
473 1.1 maxv
474 1.1 maxv #define MSRBM_NPAGES 2
475 1.1 maxv #define MSRBM_SIZE (MSRBM_NPAGES * PAGE_SIZE)
476 1.1 maxv
477 1.1 maxv #define IOBM_NPAGES 3
478 1.1 maxv #define IOBM_SIZE (IOBM_NPAGES * PAGE_SIZE)
479 1.1 maxv
480 1.1 maxv /* Does not include EFER_LMSLE. */
481 1.1 maxv #define EFER_VALID \
482 1.1 maxv (EFER_SCE|EFER_LME|EFER_LMA|EFER_NXE|EFER_SVME|EFER_FFXSR|EFER_TCE)
483 1.1 maxv
484 1.1 maxv #define EFER_TLB_FLUSH \
485 1.1 maxv (EFER_NXE|EFER_LMA|EFER_LME)
486 1.1 maxv #define CR0_TLB_FLUSH \
487 1.1 maxv (CR0_PG|CR0_WP|CR0_CD|CR0_NW)
488 1.1 maxv #define CR4_TLB_FLUSH \
489 1.1 maxv (CR4_PGE|CR4_PAE|CR4_PSE)
490 1.1 maxv
491 1.1 maxv /* -------------------------------------------------------------------------- */
492 1.1 maxv
493 1.1 maxv struct svm_machdata {
494 1.1 maxv bool cpuidpresent[SVM_NCPUIDS];
495 1.1 maxv struct nvmm_x86_conf_cpuid cpuid[SVM_NCPUIDS];
496 1.1 maxv };
497 1.1 maxv
498 1.1 maxv static const size_t svm_conf_sizes[NVMM_X86_NCONF] = {
499 1.1 maxv [NVMM_X86_CONF_CPUID] = sizeof(struct nvmm_x86_conf_cpuid)
500 1.1 maxv };
501 1.1 maxv
502 1.1 maxv struct svm_cpudata {
503 1.1 maxv /* General */
504 1.1 maxv bool shared_asid;
505 1.1 maxv bool tlb_want_flush;
506 1.1 maxv
507 1.1 maxv /* VMCB */
508 1.1 maxv struct vmcb *vmcb;
509 1.1 maxv paddr_t vmcb_pa;
510 1.1 maxv
511 1.1 maxv /* I/O bitmap */
512 1.1 maxv uint8_t *iobm;
513 1.1 maxv paddr_t iobm_pa;
514 1.1 maxv
515 1.1 maxv /* MSR bitmap */
516 1.1 maxv uint8_t *msrbm;
517 1.1 maxv paddr_t msrbm_pa;
518 1.1 maxv
519 1.1 maxv /* Host state */
520 1.13 maxv uint64_t hxcr0;
521 1.1 maxv uint64_t star;
522 1.1 maxv uint64_t lstar;
523 1.1 maxv uint64_t cstar;
524 1.1 maxv uint64_t sfmask;
525 1.14 maxv uint64_t fsbase;
526 1.14 maxv uint64_t kernelgsbase;
527 1.1 maxv bool ts_set;
528 1.16 maxv struct xsave_header hfpu __aligned(64);
529 1.1 maxv
530 1.10 maxv /* Event state */
531 1.10 maxv bool int_window_exit;
532 1.10 maxv bool nmi_window_exit;
533 1.10 maxv
534 1.1 maxv /* Guest state */
535 1.13 maxv uint64_t gxcr0;
536 1.13 maxv uint64_t gprs[NVMM_X64_NGPR];
537 1.13 maxv uint64_t drs[NVMM_X64_NDR];
538 1.1 maxv uint64_t tsc_offset;
539 1.16 maxv struct xsave_header gfpu __aligned(64);
540 1.1 maxv };
541 1.1 maxv
542 1.12 maxv static void
543 1.12 maxv svm_vmcb_cache_default(struct vmcb *vmcb)
544 1.12 maxv {
545 1.12 maxv vmcb->ctrl.vmcb_clean =
546 1.12 maxv VMCB_CTRL_VMCB_CLEAN_I |
547 1.12 maxv VMCB_CTRL_VMCB_CLEAN_IOPM |
548 1.12 maxv VMCB_CTRL_VMCB_CLEAN_ASID |
549 1.12 maxv VMCB_CTRL_VMCB_CLEAN_TPR |
550 1.12 maxv VMCB_CTRL_VMCB_CLEAN_NP |
551 1.12 maxv VMCB_CTRL_VMCB_CLEAN_CR |
552 1.12 maxv VMCB_CTRL_VMCB_CLEAN_DR |
553 1.12 maxv VMCB_CTRL_VMCB_CLEAN_DT |
554 1.12 maxv VMCB_CTRL_VMCB_CLEAN_SEG |
555 1.12 maxv VMCB_CTRL_VMCB_CLEAN_CR2 |
556 1.12 maxv VMCB_CTRL_VMCB_CLEAN_LBR |
557 1.12 maxv VMCB_CTRL_VMCB_CLEAN_AVIC;
558 1.12 maxv }
559 1.12 maxv
560 1.12 maxv static void
561 1.12 maxv svm_vmcb_cache_update(struct vmcb *vmcb, uint64_t flags)
562 1.12 maxv {
563 1.12 maxv if (flags & NVMM_X64_STATE_SEGS) {
564 1.12 maxv vmcb->ctrl.vmcb_clean &=
565 1.12 maxv ~(VMCB_CTRL_VMCB_CLEAN_SEG | VMCB_CTRL_VMCB_CLEAN_DT);
566 1.12 maxv }
567 1.12 maxv if (flags & NVMM_X64_STATE_CRS) {
568 1.12 maxv vmcb->ctrl.vmcb_clean &=
569 1.13 maxv ~(VMCB_CTRL_VMCB_CLEAN_CR | VMCB_CTRL_VMCB_CLEAN_CR2 |
570 1.13 maxv VMCB_CTRL_VMCB_CLEAN_TPR);
571 1.12 maxv }
572 1.12 maxv if (flags & NVMM_X64_STATE_DRS) {
573 1.12 maxv vmcb->ctrl.vmcb_clean &= ~VMCB_CTRL_VMCB_CLEAN_DR;
574 1.12 maxv }
575 1.12 maxv if (flags & NVMM_X64_STATE_MSRS) {
576 1.12 maxv /* CR for EFER, NP for PAT. */
577 1.12 maxv vmcb->ctrl.vmcb_clean &=
578 1.12 maxv ~(VMCB_CTRL_VMCB_CLEAN_CR | VMCB_CTRL_VMCB_CLEAN_NP);
579 1.12 maxv }
580 1.12 maxv }
581 1.12 maxv
582 1.12 maxv static inline void
583 1.12 maxv svm_vmcb_cache_flush(struct vmcb *vmcb, uint64_t flags)
584 1.12 maxv {
585 1.12 maxv vmcb->ctrl.vmcb_clean &= ~flags;
586 1.12 maxv }
587 1.12 maxv
588 1.12 maxv static inline void
589 1.12 maxv svm_vmcb_cache_flush_all(struct vmcb *vmcb)
590 1.12 maxv {
591 1.12 maxv vmcb->ctrl.vmcb_clean = 0;
592 1.12 maxv }
593 1.12 maxv
594 1.1 maxv #define SVM_EVENT_TYPE_HW_INT 0
595 1.1 maxv #define SVM_EVENT_TYPE_NMI 2
596 1.1 maxv #define SVM_EVENT_TYPE_EXC 3
597 1.1 maxv #define SVM_EVENT_TYPE_SW_INT 4
598 1.1 maxv
599 1.1 maxv static void
600 1.10 maxv svm_event_waitexit_enable(struct nvmm_cpu *vcpu, bool nmi)
601 1.1 maxv {
602 1.10 maxv struct svm_cpudata *cpudata = vcpu->cpudata;
603 1.10 maxv struct vmcb *vmcb = cpudata->vmcb;
604 1.10 maxv
605 1.1 maxv if (nmi) {
606 1.1 maxv vmcb->ctrl.intercept_misc1 |= VMCB_CTRL_INTERCEPT_IRET;
607 1.10 maxv cpudata->nmi_window_exit = true;
608 1.1 maxv } else {
609 1.1 maxv vmcb->ctrl.intercept_misc1 |= VMCB_CTRL_INTERCEPT_VINTR;
610 1.10 maxv vmcb->ctrl.v |= (VMCB_CTRL_V_IRQ | VMCB_CTRL_V_IGN_TPR);
611 1.12 maxv svm_vmcb_cache_flush(vmcb, VMCB_CTRL_VMCB_CLEAN_TPR);
612 1.10 maxv cpudata->int_window_exit = true;
613 1.1 maxv }
614 1.12 maxv
615 1.12 maxv svm_vmcb_cache_flush(vmcb, VMCB_CTRL_VMCB_CLEAN_I);
616 1.1 maxv }
617 1.1 maxv
618 1.1 maxv static void
619 1.10 maxv svm_event_waitexit_disable(struct nvmm_cpu *vcpu, bool nmi)
620 1.1 maxv {
621 1.10 maxv struct svm_cpudata *cpudata = vcpu->cpudata;
622 1.10 maxv struct vmcb *vmcb = cpudata->vmcb;
623 1.10 maxv
624 1.1 maxv if (nmi) {
625 1.1 maxv vmcb->ctrl.intercept_misc1 &= ~VMCB_CTRL_INTERCEPT_IRET;
626 1.10 maxv cpudata->nmi_window_exit = false;
627 1.1 maxv } else {
628 1.1 maxv vmcb->ctrl.intercept_misc1 &= ~VMCB_CTRL_INTERCEPT_VINTR;
629 1.10 maxv vmcb->ctrl.v &= ~(VMCB_CTRL_V_IRQ | VMCB_CTRL_V_IGN_TPR);
630 1.12 maxv svm_vmcb_cache_flush(vmcb, VMCB_CTRL_VMCB_CLEAN_TPR);
631 1.10 maxv cpudata->int_window_exit = false;
632 1.1 maxv }
633 1.12 maxv
634 1.12 maxv svm_vmcb_cache_flush(vmcb, VMCB_CTRL_VMCB_CLEAN_I);
635 1.1 maxv }
636 1.1 maxv
637 1.1 maxv static inline int
638 1.1 maxv svm_event_has_error(uint64_t vector)
639 1.1 maxv {
640 1.1 maxv switch (vector) {
641 1.1 maxv case 8: /* #DF */
642 1.1 maxv case 10: /* #TS */
643 1.1 maxv case 11: /* #NP */
644 1.1 maxv case 12: /* #SS */
645 1.1 maxv case 13: /* #GP */
646 1.1 maxv case 14: /* #PF */
647 1.1 maxv case 17: /* #AC */
648 1.1 maxv case 30: /* #SX */
649 1.1 maxv return 1;
650 1.1 maxv default:
651 1.1 maxv return 0;
652 1.1 maxv }
653 1.1 maxv }
654 1.1 maxv
655 1.1 maxv static int
656 1.1 maxv svm_vcpu_inject(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
657 1.1 maxv struct nvmm_event *event)
658 1.1 maxv {
659 1.1 maxv struct svm_cpudata *cpudata = vcpu->cpudata;
660 1.1 maxv struct vmcb *vmcb = cpudata->vmcb;
661 1.1 maxv int type = 0, err = 0;
662 1.1 maxv
663 1.1 maxv if (event->vector >= 256) {
664 1.1 maxv return EINVAL;
665 1.1 maxv }
666 1.1 maxv
667 1.1 maxv switch (event->type) {
668 1.1 maxv case NVMM_EVENT_INTERRUPT_HW:
669 1.1 maxv type = SVM_EVENT_TYPE_HW_INT;
670 1.1 maxv if (event->vector == 2) {
671 1.1 maxv type = SVM_EVENT_TYPE_NMI;
672 1.1 maxv }
673 1.1 maxv if (type == SVM_EVENT_TYPE_NMI) {
674 1.10 maxv if (cpudata->nmi_window_exit) {
675 1.1 maxv return EAGAIN;
676 1.1 maxv }
677 1.10 maxv svm_event_waitexit_enable(vcpu, true);
678 1.1 maxv } else {
679 1.10 maxv if (((vmcb->state.rflags & PSL_I) == 0) ||
680 1.10 maxv ((vmcb->ctrl.intr & VMCB_CTRL_INTR_SHADOW) != 0)) {
681 1.10 maxv svm_event_waitexit_enable(vcpu, false);
682 1.1 maxv return EAGAIN;
683 1.1 maxv }
684 1.1 maxv }
685 1.1 maxv err = 0;
686 1.1 maxv break;
687 1.1 maxv case NVMM_EVENT_INTERRUPT_SW:
688 1.22 maxv return EINVAL;
689 1.1 maxv case NVMM_EVENT_EXCEPTION:
690 1.1 maxv type = SVM_EVENT_TYPE_EXC;
691 1.1 maxv if (event->vector == 2 || event->vector >= 32)
692 1.1 maxv return EINVAL;
693 1.22 maxv if (event->vector == 3 || event->vector == 0)
694 1.22 maxv return EINVAL;
695 1.1 maxv err = svm_event_has_error(event->vector);
696 1.1 maxv break;
697 1.1 maxv default:
698 1.1 maxv return EINVAL;
699 1.1 maxv }
700 1.1 maxv
701 1.1 maxv vmcb->ctrl.eventinj =
702 1.1 maxv __SHIFTIN(event->vector, VMCB_CTRL_EVENTINJ_VECTOR) |
703 1.1 maxv __SHIFTIN(type, VMCB_CTRL_EVENTINJ_TYPE) |
704 1.1 maxv __SHIFTIN(err, VMCB_CTRL_EVENTINJ_EV) |
705 1.1 maxv __SHIFTIN(1, VMCB_CTRL_EVENTINJ_V) |
706 1.1 maxv __SHIFTIN(event->u.error, VMCB_CTRL_EVENTINJ_ERRORCODE);
707 1.1 maxv
708 1.1 maxv return 0;
709 1.1 maxv }
710 1.1 maxv
711 1.1 maxv static void
712 1.1 maxv svm_inject_ud(struct nvmm_machine *mach, struct nvmm_cpu *vcpu)
713 1.1 maxv {
714 1.1 maxv struct nvmm_event event;
715 1.1 maxv int ret __diagused;
716 1.1 maxv
717 1.1 maxv event.type = NVMM_EVENT_EXCEPTION;
718 1.1 maxv event.vector = 6;
719 1.1 maxv event.u.error = 0;
720 1.1 maxv
721 1.1 maxv ret = svm_vcpu_inject(mach, vcpu, &event);
722 1.1 maxv KASSERT(ret == 0);
723 1.1 maxv }
724 1.1 maxv
725 1.1 maxv static void
726 1.17 maxv svm_inject_gp(struct nvmm_machine *mach, struct nvmm_cpu *vcpu)
727 1.1 maxv {
728 1.1 maxv struct nvmm_event event;
729 1.1 maxv int ret __diagused;
730 1.1 maxv
731 1.1 maxv event.type = NVMM_EVENT_EXCEPTION;
732 1.17 maxv event.vector = 13;
733 1.1 maxv event.u.error = 0;
734 1.1 maxv
735 1.1 maxv ret = svm_vcpu_inject(mach, vcpu, &event);
736 1.1 maxv KASSERT(ret == 0);
737 1.1 maxv }
738 1.1 maxv
739 1.17 maxv static inline void
740 1.17 maxv svm_inkernel_advance(struct vmcb *vmcb)
741 1.1 maxv {
742 1.17 maxv /*
743 1.17 maxv * Maybe we should also apply single-stepping and debug exceptions.
744 1.17 maxv * Matters for guest-ring3, because it can execute 'cpuid' under a
745 1.17 maxv * debugger.
746 1.17 maxv */
747 1.17 maxv vmcb->state.rip = vmcb->ctrl.nrip;
748 1.17 maxv vmcb->ctrl.intr &= ~VMCB_CTRL_INTR_SHADOW;
749 1.1 maxv }
750 1.1 maxv
751 1.1 maxv static void
752 1.1 maxv svm_inkernel_handle_cpuid(struct nvmm_cpu *vcpu, uint64_t eax, uint64_t ecx)
753 1.1 maxv {
754 1.1 maxv struct svm_cpudata *cpudata = vcpu->cpudata;
755 1.25 maxv uint64_t cr4;
756 1.1 maxv
757 1.1 maxv switch (eax) {
758 1.25 maxv case 0x00000001:
759 1.13 maxv cpudata->gprs[NVMM_X64_GPR_RBX] &= ~CPUID_LOCAL_APIC_ID;
760 1.13 maxv cpudata->gprs[NVMM_X64_GPR_RBX] |= __SHIFTIN(vcpu->cpuid,
761 1.1 maxv CPUID_LOCAL_APIC_ID);
762 1.25 maxv
763 1.25 maxv /* CPUID2_OSXSAVE depends on CR4. */
764 1.25 maxv cr4 = cpudata->vmcb->state.cr4;
765 1.25 maxv if (!(cr4 & CR4_OSXSAVE)) {
766 1.25 maxv cpudata->gprs[NVMM_X64_GPR_RCX] &= ~CPUID2_OSXSAVE;
767 1.25 maxv }
768 1.1 maxv break;
769 1.25 maxv case 0x0000000D:
770 1.25 maxv if (svm_xcr0_mask == 0) {
771 1.1 maxv break;
772 1.1 maxv }
773 1.25 maxv switch (ecx) {
774 1.25 maxv case 0:
775 1.26 maxv cpudata->vmcb->state.rax = svm_xcr0_mask & 0xFFFFFFFF;
776 1.25 maxv if (cpudata->gxcr0 & XCR0_SSE) {
777 1.25 maxv cpudata->gprs[NVMM_X64_GPR_RBX] = sizeof(struct fxsave);
778 1.25 maxv } else {
779 1.25 maxv cpudata->gprs[NVMM_X64_GPR_RBX] = sizeof(struct save87);
780 1.25 maxv }
781 1.25 maxv cpudata->gprs[NVMM_X64_GPR_RBX] += 64; /* XSAVE header */
782 1.25 maxv cpudata->gprs[NVMM_X64_GPR_RCX] = sizeof(struct fxsave);
783 1.25 maxv cpudata->gprs[NVMM_X64_GPR_RDX] = svm_xcr0_mask >> 32;
784 1.25 maxv break;
785 1.25 maxv case 1:
786 1.26 maxv cpudata->vmcb->state.rax &= ~CPUID_PES1_XSAVES;
787 1.25 maxv break;
788 1.1 maxv }
789 1.1 maxv break;
790 1.10 maxv case 0x40000000:
791 1.16 maxv cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
792 1.16 maxv cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
793 1.16 maxv cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
794 1.13 maxv memcpy(&cpudata->gprs[NVMM_X64_GPR_RBX], "___ ", 4);
795 1.13 maxv memcpy(&cpudata->gprs[NVMM_X64_GPR_RCX], "NVMM", 4);
796 1.13 maxv memcpy(&cpudata->gprs[NVMM_X64_GPR_RDX], " ___", 4);
797 1.10 maxv break;
798 1.25 maxv case 0x80000001:
799 1.13 maxv cpudata->gprs[NVMM_X64_GPR_RCX] &= ~CPUID_SVM;
800 1.16 maxv cpudata->gprs[NVMM_X64_GPR_RDX] &= ~CPUID_RDTSCP;
801 1.10 maxv break;
802 1.1 maxv default:
803 1.1 maxv break;
804 1.1 maxv }
805 1.1 maxv }
806 1.1 maxv
807 1.1 maxv static void
808 1.1 maxv svm_exit_cpuid(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
809 1.1 maxv struct nvmm_exit *exit)
810 1.1 maxv {
811 1.1 maxv struct svm_machdata *machdata = mach->machdata;
812 1.1 maxv struct svm_cpudata *cpudata = vcpu->cpudata;
813 1.1 maxv struct nvmm_x86_conf_cpuid *cpuid;
814 1.1 maxv uint64_t eax, ecx;
815 1.1 maxv u_int descs[4];
816 1.1 maxv size_t i;
817 1.1 maxv
818 1.1 maxv eax = cpudata->vmcb->state.rax;
819 1.13 maxv ecx = cpudata->gprs[NVMM_X64_GPR_RCX];
820 1.1 maxv x86_cpuid2(eax, ecx, descs);
821 1.1 maxv
822 1.1 maxv cpudata->vmcb->state.rax = descs[0];
823 1.13 maxv cpudata->gprs[NVMM_X64_GPR_RBX] = descs[1];
824 1.13 maxv cpudata->gprs[NVMM_X64_GPR_RCX] = descs[2];
825 1.13 maxv cpudata->gprs[NVMM_X64_GPR_RDX] = descs[3];
826 1.1 maxv
827 1.1 maxv for (i = 0; i < SVM_NCPUIDS; i++) {
828 1.1 maxv cpuid = &machdata->cpuid[i];
829 1.1 maxv if (!machdata->cpuidpresent[i]) {
830 1.1 maxv continue;
831 1.1 maxv }
832 1.1 maxv if (cpuid->leaf != eax) {
833 1.1 maxv continue;
834 1.1 maxv }
835 1.1 maxv
836 1.1 maxv /* del */
837 1.1 maxv cpudata->vmcb->state.rax &= ~cpuid->del.eax;
838 1.13 maxv cpudata->gprs[NVMM_X64_GPR_RBX] &= ~cpuid->del.ebx;
839 1.13 maxv cpudata->gprs[NVMM_X64_GPR_RCX] &= ~cpuid->del.ecx;
840 1.13 maxv cpudata->gprs[NVMM_X64_GPR_RDX] &= ~cpuid->del.edx;
841 1.1 maxv
842 1.1 maxv /* set */
843 1.1 maxv cpudata->vmcb->state.rax |= cpuid->set.eax;
844 1.13 maxv cpudata->gprs[NVMM_X64_GPR_RBX] |= cpuid->set.ebx;
845 1.13 maxv cpudata->gprs[NVMM_X64_GPR_RCX] |= cpuid->set.ecx;
846 1.13 maxv cpudata->gprs[NVMM_X64_GPR_RDX] |= cpuid->set.edx;
847 1.1 maxv
848 1.1 maxv break;
849 1.1 maxv }
850 1.1 maxv
851 1.1 maxv /* Overwrite non-tunable leaves. */
852 1.1 maxv svm_inkernel_handle_cpuid(vcpu, eax, ecx);
853 1.1 maxv
854 1.17 maxv svm_inkernel_advance(cpudata->vmcb);
855 1.1 maxv exit->reason = NVMM_EXIT_NONE;
856 1.1 maxv }
857 1.1 maxv
858 1.10 maxv static void
859 1.10 maxv svm_exit_hlt(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
860 1.10 maxv struct nvmm_exit *exit)
861 1.10 maxv {
862 1.10 maxv struct svm_cpudata *cpudata = vcpu->cpudata;
863 1.17 maxv struct vmcb *vmcb = cpudata->vmcb;
864 1.10 maxv
865 1.17 maxv if (cpudata->int_window_exit && (vmcb->state.rflags & PSL_I)) {
866 1.17 maxv svm_event_waitexit_disable(vcpu, false);
867 1.17 maxv }
868 1.17 maxv
869 1.17 maxv svm_inkernel_advance(cpudata->vmcb);
870 1.17 maxv exit->reason = NVMM_EXIT_HALTED;
871 1.10 maxv }
872 1.10 maxv
873 1.1 maxv #define SVM_EXIT_IO_PORT __BITS(31,16)
874 1.1 maxv #define SVM_EXIT_IO_SEG __BITS(12,10)
875 1.1 maxv #define SVM_EXIT_IO_A64 __BIT(9)
876 1.1 maxv #define SVM_EXIT_IO_A32 __BIT(8)
877 1.1 maxv #define SVM_EXIT_IO_A16 __BIT(7)
878 1.1 maxv #define SVM_EXIT_IO_SZ32 __BIT(6)
879 1.1 maxv #define SVM_EXIT_IO_SZ16 __BIT(5)
880 1.1 maxv #define SVM_EXIT_IO_SZ8 __BIT(4)
881 1.1 maxv #define SVM_EXIT_IO_REP __BIT(3)
882 1.1 maxv #define SVM_EXIT_IO_STR __BIT(2)
883 1.4 maxv #define SVM_EXIT_IO_IN __BIT(0)
884 1.1 maxv
885 1.1 maxv static const int seg_to_nvmm[] = {
886 1.1 maxv [0] = NVMM_X64_SEG_ES,
887 1.1 maxv [1] = NVMM_X64_SEG_CS,
888 1.1 maxv [2] = NVMM_X64_SEG_SS,
889 1.1 maxv [3] = NVMM_X64_SEG_DS,
890 1.1 maxv [4] = NVMM_X64_SEG_FS,
891 1.1 maxv [5] = NVMM_X64_SEG_GS
892 1.1 maxv };
893 1.1 maxv
894 1.1 maxv static void
895 1.1 maxv svm_exit_io(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
896 1.1 maxv struct nvmm_exit *exit)
897 1.1 maxv {
898 1.1 maxv struct svm_cpudata *cpudata = vcpu->cpudata;
899 1.1 maxv uint64_t info = cpudata->vmcb->ctrl.exitinfo1;
900 1.1 maxv uint64_t nextpc = cpudata->vmcb->ctrl.exitinfo2;
901 1.1 maxv
902 1.1 maxv exit->reason = NVMM_EXIT_IO;
903 1.1 maxv
904 1.4 maxv if (info & SVM_EXIT_IO_IN) {
905 1.1 maxv exit->u.io.type = NVMM_EXIT_IO_IN;
906 1.1 maxv } else {
907 1.1 maxv exit->u.io.type = NVMM_EXIT_IO_OUT;
908 1.1 maxv }
909 1.1 maxv
910 1.1 maxv exit->u.io.port = __SHIFTOUT(info, SVM_EXIT_IO_PORT);
911 1.1 maxv
912 1.1 maxv if (svm_decode_assist) {
913 1.1 maxv KASSERT(__SHIFTOUT(info, SVM_EXIT_IO_SEG) < 6);
914 1.1 maxv exit->u.io.seg = seg_to_nvmm[__SHIFTOUT(info, SVM_EXIT_IO_SEG)];
915 1.1 maxv } else {
916 1.8 maxv exit->u.io.seg = -1;
917 1.1 maxv }
918 1.1 maxv
919 1.1 maxv if (info & SVM_EXIT_IO_A64) {
920 1.1 maxv exit->u.io.address_size = 8;
921 1.1 maxv } else if (info & SVM_EXIT_IO_A32) {
922 1.1 maxv exit->u.io.address_size = 4;
923 1.1 maxv } else if (info & SVM_EXIT_IO_A16) {
924 1.1 maxv exit->u.io.address_size = 2;
925 1.1 maxv }
926 1.1 maxv
927 1.1 maxv if (info & SVM_EXIT_IO_SZ32) {
928 1.1 maxv exit->u.io.operand_size = 4;
929 1.1 maxv } else if (info & SVM_EXIT_IO_SZ16) {
930 1.1 maxv exit->u.io.operand_size = 2;
931 1.1 maxv } else if (info & SVM_EXIT_IO_SZ8) {
932 1.1 maxv exit->u.io.operand_size = 1;
933 1.1 maxv }
934 1.1 maxv
935 1.1 maxv exit->u.io.rep = (info & SVM_EXIT_IO_REP) != 0;
936 1.1 maxv exit->u.io.str = (info & SVM_EXIT_IO_STR) != 0;
937 1.1 maxv exit->u.io.npc = nextpc;
938 1.1 maxv }
939 1.1 maxv
940 1.10 maxv static const uint64_t msr_ignore_list[] = {
941 1.10 maxv 0xc0010055, /* MSR_CMPHALT */
942 1.10 maxv MSR_DE_CFG,
943 1.10 maxv MSR_IC_CFG,
944 1.10 maxv MSR_UCODE_AMD_PATCHLEVEL
945 1.10 maxv };
946 1.10 maxv
947 1.1 maxv static bool
948 1.1 maxv svm_inkernel_handle_msr(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
949 1.1 maxv struct nvmm_exit *exit)
950 1.1 maxv {
951 1.1 maxv struct svm_cpudata *cpudata = vcpu->cpudata;
952 1.19 maxv struct vmcb *vmcb = cpudata->vmcb;
953 1.10 maxv uint64_t val;
954 1.10 maxv size_t i;
955 1.1 maxv
956 1.1 maxv switch (exit->u.msr.type) {
957 1.1 maxv case NVMM_EXIT_MSR_RDMSR:
958 1.10 maxv if (exit->u.msr.msr == MSR_NB_CFG) {
959 1.10 maxv val = NB_CFG_INITAPICCPUIDLO;
960 1.19 maxv vmcb->state.rax = (val & 0xFFFFFFFF);
961 1.13 maxv cpudata->gprs[NVMM_X64_GPR_RDX] = (val >> 32);
962 1.10 maxv goto handled;
963 1.10 maxv }
964 1.10 maxv for (i = 0; i < __arraycount(msr_ignore_list); i++) {
965 1.10 maxv if (msr_ignore_list[i] != exit->u.msr.msr)
966 1.10 maxv continue;
967 1.10 maxv val = 0;
968 1.19 maxv vmcb->state.rax = (val & 0xFFFFFFFF);
969 1.13 maxv cpudata->gprs[NVMM_X64_GPR_RDX] = (val >> 32);
970 1.1 maxv goto handled;
971 1.1 maxv }
972 1.1 maxv break;
973 1.1 maxv case NVMM_EXIT_MSR_WRMSR:
974 1.1 maxv if (exit->u.msr.msr == MSR_EFER) {
975 1.1 maxv if (__predict_false(exit->u.msr.val & ~EFER_VALID)) {
976 1.19 maxv goto error;
977 1.1 maxv }
978 1.19 maxv if ((vmcb->state.efer ^ exit->u.msr.val) &
979 1.1 maxv EFER_TLB_FLUSH) {
980 1.1 maxv cpudata->tlb_want_flush = true;
981 1.1 maxv }
982 1.19 maxv vmcb->state.efer = exit->u.msr.val | EFER_SVME;
983 1.24 maxv svm_vmcb_cache_flush(vmcb, VMCB_CTRL_VMCB_CLEAN_CR);
984 1.24 maxv goto handled;
985 1.24 maxv }
986 1.24 maxv if (exit->u.msr.msr == MSR_TSC) {
987 1.24 maxv cpudata->tsc_offset = exit->u.msr.val - cpu_counter();
988 1.24 maxv vmcb->ctrl.tsc_offset = cpudata->tsc_offset +
989 1.24 maxv curcpu()->ci_data.cpu_cc_skew;
990 1.24 maxv svm_vmcb_cache_flush(vmcb, VMCB_CTRL_VMCB_CLEAN_I);
991 1.1 maxv goto handled;
992 1.1 maxv }
993 1.10 maxv for (i = 0; i < __arraycount(msr_ignore_list); i++) {
994 1.10 maxv if (msr_ignore_list[i] != exit->u.msr.msr)
995 1.10 maxv continue;
996 1.10 maxv goto handled;
997 1.10 maxv }
998 1.1 maxv break;
999 1.1 maxv }
1000 1.1 maxv
1001 1.1 maxv return false;
1002 1.1 maxv
1003 1.1 maxv handled:
1004 1.17 maxv svm_inkernel_advance(cpudata->vmcb);
1005 1.1 maxv return true;
1006 1.19 maxv
1007 1.19 maxv error:
1008 1.19 maxv svm_inject_gp(mach, vcpu);
1009 1.19 maxv return true;
1010 1.1 maxv }
1011 1.1 maxv
1012 1.1 maxv static void
1013 1.1 maxv svm_exit_msr(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1014 1.1 maxv struct nvmm_exit *exit)
1015 1.1 maxv {
1016 1.1 maxv struct svm_cpudata *cpudata = vcpu->cpudata;
1017 1.1 maxv uint64_t info = cpudata->vmcb->ctrl.exitinfo1;
1018 1.1 maxv
1019 1.1 maxv if (info == 0) {
1020 1.1 maxv exit->u.msr.type = NVMM_EXIT_MSR_RDMSR;
1021 1.1 maxv } else {
1022 1.1 maxv exit->u.msr.type = NVMM_EXIT_MSR_WRMSR;
1023 1.1 maxv }
1024 1.1 maxv
1025 1.16 maxv exit->u.msr.msr = (cpudata->gprs[NVMM_X64_GPR_RCX] & 0xFFFFFFFF);
1026 1.1 maxv
1027 1.1 maxv if (info == 1) {
1028 1.1 maxv uint64_t rdx, rax;
1029 1.13 maxv rdx = cpudata->gprs[NVMM_X64_GPR_RDX];
1030 1.1 maxv rax = cpudata->vmcb->state.rax;
1031 1.1 maxv exit->u.msr.val = (rdx << 32) | (rax & 0xFFFFFFFF);
1032 1.1 maxv } else {
1033 1.1 maxv exit->u.msr.val = 0;
1034 1.1 maxv }
1035 1.1 maxv
1036 1.1 maxv if (svm_inkernel_handle_msr(mach, vcpu, exit)) {
1037 1.1 maxv exit->reason = NVMM_EXIT_NONE;
1038 1.1 maxv return;
1039 1.1 maxv }
1040 1.1 maxv
1041 1.1 maxv exit->reason = NVMM_EXIT_MSR;
1042 1.1 maxv exit->u.msr.npc = cpudata->vmcb->ctrl.nrip;
1043 1.1 maxv }
1044 1.1 maxv
1045 1.1 maxv static void
1046 1.1 maxv svm_exit_npf(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1047 1.1 maxv struct nvmm_exit *exit)
1048 1.1 maxv {
1049 1.1 maxv struct svm_cpudata *cpudata = vcpu->cpudata;
1050 1.1 maxv gpaddr_t gpa = cpudata->vmcb->ctrl.exitinfo2;
1051 1.1 maxv int error;
1052 1.1 maxv
1053 1.1 maxv error = uvm_fault(&mach->vm->vm_map, gpa, VM_PROT_ALL);
1054 1.1 maxv
1055 1.1 maxv if (error) {
1056 1.1 maxv exit->reason = NVMM_EXIT_MEMORY;
1057 1.1 maxv if (cpudata->vmcb->ctrl.exitinfo1 & PGEX_W)
1058 1.1 maxv exit->u.mem.perm = NVMM_EXIT_MEMORY_WRITE;
1059 1.1 maxv else if (cpudata->vmcb->ctrl.exitinfo1 & PGEX_X)
1060 1.1 maxv exit->u.mem.perm = NVMM_EXIT_MEMORY_EXEC;
1061 1.1 maxv else
1062 1.1 maxv exit->u.mem.perm = NVMM_EXIT_MEMORY_READ;
1063 1.1 maxv exit->u.mem.gpa = gpa;
1064 1.1 maxv exit->u.mem.inst_len = cpudata->vmcb->ctrl.inst_len;
1065 1.1 maxv memcpy(exit->u.mem.inst_bytes, cpudata->vmcb->ctrl.inst_bytes,
1066 1.1 maxv sizeof(exit->u.mem.inst_bytes));
1067 1.1 maxv } else {
1068 1.1 maxv exit->reason = NVMM_EXIT_NONE;
1069 1.1 maxv }
1070 1.1 maxv }
1071 1.1 maxv
1072 1.1 maxv static void
1073 1.17 maxv svm_exit_insn(struct vmcb *vmcb, struct nvmm_exit *exit, uint64_t reason)
1074 1.17 maxv {
1075 1.17 maxv exit->u.insn.npc = vmcb->ctrl.nrip;
1076 1.17 maxv exit->reason = reason;
1077 1.17 maxv }
1078 1.17 maxv
1079 1.17 maxv static void
1080 1.1 maxv svm_exit_xsetbv(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1081 1.1 maxv struct nvmm_exit *exit)
1082 1.1 maxv {
1083 1.1 maxv struct svm_cpudata *cpudata = vcpu->cpudata;
1084 1.1 maxv struct vmcb *vmcb = cpudata->vmcb;
1085 1.1 maxv uint64_t val;
1086 1.1 maxv
1087 1.1 maxv exit->reason = NVMM_EXIT_NONE;
1088 1.1 maxv
1089 1.13 maxv val = (cpudata->gprs[NVMM_X64_GPR_RDX] << 32) |
1090 1.3 maxv (vmcb->state.rax & 0xFFFFFFFF);
1091 1.1 maxv
1092 1.13 maxv if (__predict_false(cpudata->gprs[NVMM_X64_GPR_RCX] != 0)) {
1093 1.1 maxv goto error;
1094 1.1 maxv } else if (__predict_false(vmcb->state.cpl != 0)) {
1095 1.1 maxv goto error;
1096 1.1 maxv } else if (__predict_false((val & ~svm_xcr0_mask) != 0)) {
1097 1.1 maxv goto error;
1098 1.1 maxv } else if (__predict_false((val & XCR0_X87) == 0)) {
1099 1.1 maxv goto error;
1100 1.1 maxv }
1101 1.1 maxv
1102 1.13 maxv cpudata->gxcr0 = val;
1103 1.1 maxv
1104 1.17 maxv svm_inkernel_advance(cpudata->vmcb);
1105 1.1 maxv return;
1106 1.1 maxv
1107 1.1 maxv error:
1108 1.1 maxv svm_inject_gp(mach, vcpu);
1109 1.1 maxv }
1110 1.1 maxv
1111 1.1 maxv static void
1112 1.1 maxv svm_vcpu_guest_fpu_enter(struct nvmm_cpu *vcpu)
1113 1.1 maxv {
1114 1.1 maxv struct svm_cpudata *cpudata = vcpu->cpudata;
1115 1.1 maxv
1116 1.16 maxv cpudata->ts_set = (rcr0() & CR0_TS) != 0;
1117 1.16 maxv
1118 1.16 maxv fpu_area_save(&cpudata->hfpu, svm_xcr0_mask);
1119 1.16 maxv fpu_area_restore(&cpudata->gfpu, svm_xcr0_mask);
1120 1.16 maxv
1121 1.16 maxv if (svm_xcr0_mask != 0) {
1122 1.13 maxv cpudata->hxcr0 = rdxcr(0);
1123 1.13 maxv wrxcr(0, cpudata->gxcr0);
1124 1.1 maxv }
1125 1.1 maxv }
1126 1.1 maxv
1127 1.1 maxv static void
1128 1.1 maxv svm_vcpu_guest_fpu_leave(struct nvmm_cpu *vcpu)
1129 1.1 maxv {
1130 1.1 maxv struct svm_cpudata *cpudata = vcpu->cpudata;
1131 1.1 maxv
1132 1.16 maxv if (svm_xcr0_mask != 0) {
1133 1.16 maxv cpudata->gxcr0 = rdxcr(0);
1134 1.16 maxv wrxcr(0, cpudata->hxcr0);
1135 1.16 maxv }
1136 1.16 maxv
1137 1.16 maxv fpu_area_save(&cpudata->gfpu, svm_xcr0_mask);
1138 1.16 maxv fpu_area_restore(&cpudata->hfpu, svm_xcr0_mask);
1139 1.1 maxv
1140 1.1 maxv if (cpudata->ts_set) {
1141 1.1 maxv stts();
1142 1.1 maxv }
1143 1.1 maxv }
1144 1.1 maxv
1145 1.1 maxv static void
1146 1.1 maxv svm_vcpu_guest_dbregs_enter(struct nvmm_cpu *vcpu)
1147 1.1 maxv {
1148 1.1 maxv struct svm_cpudata *cpudata = vcpu->cpudata;
1149 1.1 maxv
1150 1.1 maxv x86_dbregs_save(curlwp);
1151 1.1 maxv
1152 1.15 maxv ldr7(0);
1153 1.15 maxv
1154 1.13 maxv ldr0(cpudata->drs[NVMM_X64_DR_DR0]);
1155 1.13 maxv ldr1(cpudata->drs[NVMM_X64_DR_DR1]);
1156 1.13 maxv ldr2(cpudata->drs[NVMM_X64_DR_DR2]);
1157 1.13 maxv ldr3(cpudata->drs[NVMM_X64_DR_DR3]);
1158 1.1 maxv }
1159 1.1 maxv
1160 1.1 maxv static void
1161 1.1 maxv svm_vcpu_guest_dbregs_leave(struct nvmm_cpu *vcpu)
1162 1.1 maxv {
1163 1.1 maxv struct svm_cpudata *cpudata = vcpu->cpudata;
1164 1.1 maxv
1165 1.13 maxv cpudata->drs[NVMM_X64_DR_DR0] = rdr0();
1166 1.13 maxv cpudata->drs[NVMM_X64_DR_DR1] = rdr1();
1167 1.13 maxv cpudata->drs[NVMM_X64_DR_DR2] = rdr2();
1168 1.13 maxv cpudata->drs[NVMM_X64_DR_DR3] = rdr3();
1169 1.1 maxv
1170 1.1 maxv x86_dbregs_restore(curlwp);
1171 1.1 maxv }
1172 1.1 maxv
1173 1.1 maxv static void
1174 1.1 maxv svm_vcpu_guest_misc_enter(struct nvmm_cpu *vcpu)
1175 1.1 maxv {
1176 1.1 maxv struct svm_cpudata *cpudata = vcpu->cpudata;
1177 1.1 maxv
1178 1.14 maxv cpudata->fsbase = rdmsr(MSR_FSBASE);
1179 1.14 maxv cpudata->kernelgsbase = rdmsr(MSR_KERNELGSBASE);
1180 1.1 maxv }
1181 1.1 maxv
1182 1.1 maxv static void
1183 1.1 maxv svm_vcpu_guest_misc_leave(struct nvmm_cpu *vcpu)
1184 1.1 maxv {
1185 1.1 maxv struct svm_cpudata *cpudata = vcpu->cpudata;
1186 1.1 maxv
1187 1.1 maxv wrmsr(MSR_STAR, cpudata->star);
1188 1.1 maxv wrmsr(MSR_LSTAR, cpudata->lstar);
1189 1.1 maxv wrmsr(MSR_CSTAR, cpudata->cstar);
1190 1.1 maxv wrmsr(MSR_SFMASK, cpudata->sfmask);
1191 1.14 maxv wrmsr(MSR_FSBASE, cpudata->fsbase);
1192 1.14 maxv wrmsr(MSR_KERNELGSBASE, cpudata->kernelgsbase);
1193 1.1 maxv }
1194 1.1 maxv
1195 1.1 maxv static int
1196 1.1 maxv svm_vcpu_run(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
1197 1.1 maxv struct nvmm_exit *exit)
1198 1.1 maxv {
1199 1.1 maxv struct svm_cpudata *cpudata = vcpu->cpudata;
1200 1.1 maxv struct vmcb *vmcb = cpudata->vmcb;
1201 1.1 maxv bool tlb_need_flush = false;
1202 1.1 maxv int hcpu, s;
1203 1.1 maxv
1204 1.1 maxv kpreempt_disable();
1205 1.1 maxv hcpu = cpu_number();
1206 1.1 maxv
1207 1.1 maxv if (vcpu->hcpu_last != hcpu || cpudata->shared_asid) {
1208 1.1 maxv tlb_need_flush = true;
1209 1.1 maxv }
1210 1.1 maxv
1211 1.1 maxv if (vcpu->hcpu_last != hcpu) {
1212 1.1 maxv vmcb->ctrl.tsc_offset = cpudata->tsc_offset +
1213 1.1 maxv curcpu()->ci_data.cpu_cc_skew;
1214 1.12 maxv svm_vmcb_cache_flush_all(vmcb);
1215 1.1 maxv }
1216 1.1 maxv
1217 1.1 maxv svm_vcpu_guest_dbregs_enter(vcpu);
1218 1.1 maxv svm_vcpu_guest_misc_enter(vcpu);
1219 1.1 maxv
1220 1.1 maxv while (1) {
1221 1.20 maxv if (cpudata->tlb_want_flush || tlb_need_flush) {
1222 1.20 maxv vmcb->ctrl.tlb_ctrl = svm_ctrl_tlb_flush;
1223 1.20 maxv } else {
1224 1.20 maxv vmcb->ctrl.tlb_ctrl = 0;
1225 1.20 maxv }
1226 1.20 maxv
1227 1.1 maxv s = splhigh();
1228 1.1 maxv svm_vcpu_guest_fpu_enter(vcpu);
1229 1.13 maxv svm_vmrun(cpudata->vmcb_pa, cpudata->gprs);
1230 1.1 maxv svm_vcpu_guest_fpu_leave(vcpu);
1231 1.1 maxv splx(s);
1232 1.1 maxv
1233 1.1 maxv svm_vmcb_cache_default(vmcb);
1234 1.1 maxv
1235 1.1 maxv if (vmcb->ctrl.exitcode != VMCB_EXITCODE_INVALID) {
1236 1.20 maxv cpudata->tlb_want_flush = false;
1237 1.20 maxv tlb_need_flush = false;
1238 1.1 maxv vcpu->hcpu_last = hcpu;
1239 1.1 maxv }
1240 1.1 maxv
1241 1.1 maxv switch (vmcb->ctrl.exitcode) {
1242 1.1 maxv case VMCB_EXITCODE_INTR:
1243 1.1 maxv case VMCB_EXITCODE_NMI:
1244 1.1 maxv exit->reason = NVMM_EXIT_NONE;
1245 1.1 maxv break;
1246 1.1 maxv case VMCB_EXITCODE_VINTR:
1247 1.10 maxv svm_event_waitexit_disable(vcpu, false);
1248 1.1 maxv exit->reason = NVMM_EXIT_INT_READY;
1249 1.1 maxv break;
1250 1.1 maxv case VMCB_EXITCODE_IRET:
1251 1.10 maxv svm_event_waitexit_disable(vcpu, true);
1252 1.1 maxv exit->reason = NVMM_EXIT_NMI_READY;
1253 1.1 maxv break;
1254 1.1 maxv case VMCB_EXITCODE_CPUID:
1255 1.1 maxv svm_exit_cpuid(mach, vcpu, exit);
1256 1.1 maxv break;
1257 1.1 maxv case VMCB_EXITCODE_HLT:
1258 1.10 maxv svm_exit_hlt(mach, vcpu, exit);
1259 1.1 maxv break;
1260 1.1 maxv case VMCB_EXITCODE_IOIO:
1261 1.1 maxv svm_exit_io(mach, vcpu, exit);
1262 1.1 maxv break;
1263 1.1 maxv case VMCB_EXITCODE_MSR:
1264 1.1 maxv svm_exit_msr(mach, vcpu, exit);
1265 1.1 maxv break;
1266 1.1 maxv case VMCB_EXITCODE_SHUTDOWN:
1267 1.1 maxv exit->reason = NVMM_EXIT_SHUTDOWN;
1268 1.1 maxv break;
1269 1.1 maxv case VMCB_EXITCODE_RDPMC:
1270 1.1 maxv case VMCB_EXITCODE_RSM:
1271 1.1 maxv case VMCB_EXITCODE_INVLPGA:
1272 1.1 maxv case VMCB_EXITCODE_VMRUN:
1273 1.1 maxv case VMCB_EXITCODE_VMMCALL:
1274 1.1 maxv case VMCB_EXITCODE_VMLOAD:
1275 1.1 maxv case VMCB_EXITCODE_VMSAVE:
1276 1.1 maxv case VMCB_EXITCODE_STGI:
1277 1.1 maxv case VMCB_EXITCODE_CLGI:
1278 1.1 maxv case VMCB_EXITCODE_SKINIT:
1279 1.1 maxv case VMCB_EXITCODE_RDTSCP:
1280 1.1 maxv svm_inject_ud(mach, vcpu);
1281 1.1 maxv exit->reason = NVMM_EXIT_NONE;
1282 1.1 maxv break;
1283 1.1 maxv case VMCB_EXITCODE_MONITOR:
1284 1.17 maxv svm_exit_insn(vmcb, exit, NVMM_EXIT_MONITOR);
1285 1.1 maxv break;
1286 1.1 maxv case VMCB_EXITCODE_MWAIT:
1287 1.17 maxv svm_exit_insn(vmcb, exit, NVMM_EXIT_MWAIT);
1288 1.1 maxv break;
1289 1.1 maxv case VMCB_EXITCODE_MWAIT_CONDITIONAL:
1290 1.17 maxv svm_exit_insn(vmcb, exit, NVMM_EXIT_MWAIT_COND);
1291 1.1 maxv break;
1292 1.1 maxv case VMCB_EXITCODE_XSETBV:
1293 1.1 maxv svm_exit_xsetbv(mach, vcpu, exit);
1294 1.1 maxv break;
1295 1.1 maxv case VMCB_EXITCODE_NPF:
1296 1.1 maxv svm_exit_npf(mach, vcpu, exit);
1297 1.1 maxv break;
1298 1.1 maxv case VMCB_EXITCODE_FERR_FREEZE: /* ? */
1299 1.1 maxv default:
1300 1.1 maxv exit->reason = NVMM_EXIT_INVALID;
1301 1.1 maxv break;
1302 1.1 maxv }
1303 1.1 maxv
1304 1.1 maxv /* If no reason to return to userland, keep rolling. */
1305 1.1 maxv if (curcpu()->ci_schedstate.spc_flags & SPCF_SHOULDYIELD) {
1306 1.1 maxv break;
1307 1.1 maxv }
1308 1.10 maxv if (curcpu()->ci_data.cpu_softints != 0) {
1309 1.10 maxv break;
1310 1.10 maxv }
1311 1.10 maxv if (curlwp->l_flag & LW_USERRET) {
1312 1.10 maxv break;
1313 1.10 maxv }
1314 1.1 maxv if (exit->reason != NVMM_EXIT_NONE) {
1315 1.1 maxv break;
1316 1.1 maxv }
1317 1.1 maxv }
1318 1.1 maxv
1319 1.1 maxv svm_vcpu_guest_misc_leave(vcpu);
1320 1.1 maxv svm_vcpu_guest_dbregs_leave(vcpu);
1321 1.1 maxv
1322 1.1 maxv kpreempt_enable();
1323 1.1 maxv
1324 1.1 maxv exit->exitstate[NVMM_X64_EXITSTATE_CR8] = __SHIFTOUT(vmcb->ctrl.v,
1325 1.1 maxv VMCB_CTRL_V_TPR);
1326 1.6 maxv exit->exitstate[NVMM_X64_EXITSTATE_RFLAGS] = vmcb->state.rflags;
1327 1.1 maxv
1328 1.10 maxv exit->exitstate[NVMM_X64_EXITSTATE_INT_SHADOW] =
1329 1.10 maxv ((vmcb->ctrl.intr & VMCB_CTRL_INTR_SHADOW) != 0);
1330 1.10 maxv exit->exitstate[NVMM_X64_EXITSTATE_INT_WINDOW_EXIT] =
1331 1.10 maxv cpudata->int_window_exit;
1332 1.10 maxv exit->exitstate[NVMM_X64_EXITSTATE_NMI_WINDOW_EXIT] =
1333 1.10 maxv cpudata->nmi_window_exit;
1334 1.10 maxv
1335 1.1 maxv return 0;
1336 1.1 maxv }
1337 1.1 maxv
1338 1.1 maxv /* -------------------------------------------------------------------------- */
1339 1.1 maxv
1340 1.1 maxv static int
1341 1.1 maxv svm_memalloc(paddr_t *pa, vaddr_t *va, size_t npages)
1342 1.1 maxv {
1343 1.1 maxv struct pglist pglist;
1344 1.1 maxv paddr_t _pa;
1345 1.1 maxv vaddr_t _va;
1346 1.1 maxv size_t i;
1347 1.1 maxv int ret;
1348 1.1 maxv
1349 1.1 maxv ret = uvm_pglistalloc(npages * PAGE_SIZE, 0, ~0UL, PAGE_SIZE, 0,
1350 1.1 maxv &pglist, 1, 0);
1351 1.1 maxv if (ret != 0)
1352 1.1 maxv return ENOMEM;
1353 1.1 maxv _pa = TAILQ_FIRST(&pglist)->phys_addr;
1354 1.1 maxv _va = uvm_km_alloc(kernel_map, npages * PAGE_SIZE, 0,
1355 1.1 maxv UVM_KMF_VAONLY | UVM_KMF_NOWAIT);
1356 1.1 maxv if (_va == 0)
1357 1.1 maxv goto error;
1358 1.1 maxv
1359 1.1 maxv for (i = 0; i < npages; i++) {
1360 1.1 maxv pmap_kenter_pa(_va + i * PAGE_SIZE, _pa + i * PAGE_SIZE,
1361 1.1 maxv VM_PROT_READ | VM_PROT_WRITE, PMAP_WRITE_BACK);
1362 1.1 maxv }
1363 1.5 maxv pmap_update(pmap_kernel());
1364 1.1 maxv
1365 1.1 maxv memset((void *)_va, 0, npages * PAGE_SIZE);
1366 1.1 maxv
1367 1.1 maxv *pa = _pa;
1368 1.1 maxv *va = _va;
1369 1.1 maxv return 0;
1370 1.1 maxv
1371 1.1 maxv error:
1372 1.1 maxv for (i = 0; i < npages; i++) {
1373 1.1 maxv uvm_pagefree(PHYS_TO_VM_PAGE(_pa + i * PAGE_SIZE));
1374 1.1 maxv }
1375 1.1 maxv return ENOMEM;
1376 1.1 maxv }
1377 1.1 maxv
1378 1.1 maxv static void
1379 1.1 maxv svm_memfree(paddr_t pa, vaddr_t va, size_t npages)
1380 1.1 maxv {
1381 1.1 maxv size_t i;
1382 1.1 maxv
1383 1.1 maxv pmap_kremove(va, npages * PAGE_SIZE);
1384 1.1 maxv pmap_update(pmap_kernel());
1385 1.1 maxv uvm_km_free(kernel_map, va, npages * PAGE_SIZE, UVM_KMF_VAONLY);
1386 1.1 maxv for (i = 0; i < npages; i++) {
1387 1.1 maxv uvm_pagefree(PHYS_TO_VM_PAGE(pa + i * PAGE_SIZE));
1388 1.1 maxv }
1389 1.1 maxv }
1390 1.1 maxv
1391 1.1 maxv /* -------------------------------------------------------------------------- */
1392 1.1 maxv
1393 1.1 maxv #define SVM_MSRBM_READ __BIT(0)
1394 1.1 maxv #define SVM_MSRBM_WRITE __BIT(1)
1395 1.1 maxv
1396 1.1 maxv static void
1397 1.1 maxv svm_vcpu_msr_allow(uint8_t *bitmap, uint64_t msr, bool read, bool write)
1398 1.1 maxv {
1399 1.1 maxv uint64_t byte;
1400 1.1 maxv uint8_t bitoff;
1401 1.1 maxv
1402 1.1 maxv if (msr < 0x00002000) {
1403 1.1 maxv /* Range 1 */
1404 1.1 maxv byte = ((msr - 0x00000000) >> 2UL) + 0x0000;
1405 1.1 maxv } else if (msr >= 0xC0000000 && msr < 0xC0002000) {
1406 1.1 maxv /* Range 2 */
1407 1.1 maxv byte = ((msr - 0xC0000000) >> 2UL) + 0x0800;
1408 1.1 maxv } else if (msr >= 0xC0010000 && msr < 0xC0012000) {
1409 1.1 maxv /* Range 3 */
1410 1.1 maxv byte = ((msr - 0xC0010000) >> 2UL) + 0x1000;
1411 1.1 maxv } else {
1412 1.1 maxv panic("%s: wrong range", __func__);
1413 1.1 maxv }
1414 1.1 maxv
1415 1.1 maxv bitoff = (msr & 0x3) << 1;
1416 1.1 maxv
1417 1.1 maxv if (read) {
1418 1.1 maxv bitmap[byte] &= ~(SVM_MSRBM_READ << bitoff);
1419 1.1 maxv }
1420 1.1 maxv if (write) {
1421 1.1 maxv bitmap[byte] &= ~(SVM_MSRBM_WRITE << bitoff);
1422 1.1 maxv }
1423 1.1 maxv }
1424 1.1 maxv
1425 1.1 maxv static void
1426 1.1 maxv svm_asid_alloc(struct nvmm_cpu *vcpu)
1427 1.1 maxv {
1428 1.1 maxv struct svm_cpudata *cpudata = vcpu->cpudata;
1429 1.1 maxv struct vmcb *vmcb = cpudata->vmcb;
1430 1.1 maxv size_t i, oct, bit;
1431 1.1 maxv
1432 1.1 maxv mutex_enter(&svm_asidlock);
1433 1.1 maxv
1434 1.1 maxv for (i = 0; i < svm_maxasid; i++) {
1435 1.1 maxv oct = i / 8;
1436 1.1 maxv bit = i % 8;
1437 1.1 maxv
1438 1.1 maxv if (svm_asidmap[oct] & __BIT(bit)) {
1439 1.1 maxv continue;
1440 1.1 maxv }
1441 1.1 maxv
1442 1.1 maxv svm_asidmap[oct] |= __BIT(bit);
1443 1.1 maxv vmcb->ctrl.guest_asid = i;
1444 1.1 maxv mutex_exit(&svm_asidlock);
1445 1.1 maxv return;
1446 1.1 maxv }
1447 1.1 maxv
1448 1.1 maxv /*
1449 1.1 maxv * No free ASID. Use the last one, which is shared and requires
1450 1.1 maxv * special TLB handling.
1451 1.1 maxv */
1452 1.1 maxv cpudata->shared_asid = true;
1453 1.1 maxv vmcb->ctrl.guest_asid = svm_maxasid - 1;
1454 1.1 maxv mutex_exit(&svm_asidlock);
1455 1.1 maxv }
1456 1.1 maxv
1457 1.1 maxv static void
1458 1.1 maxv svm_asid_free(struct nvmm_cpu *vcpu)
1459 1.1 maxv {
1460 1.1 maxv struct svm_cpudata *cpudata = vcpu->cpudata;
1461 1.1 maxv struct vmcb *vmcb = cpudata->vmcb;
1462 1.1 maxv size_t oct, bit;
1463 1.1 maxv
1464 1.1 maxv if (cpudata->shared_asid) {
1465 1.1 maxv return;
1466 1.1 maxv }
1467 1.1 maxv
1468 1.1 maxv oct = vmcb->ctrl.guest_asid / 8;
1469 1.1 maxv bit = vmcb->ctrl.guest_asid % 8;
1470 1.1 maxv
1471 1.1 maxv mutex_enter(&svm_asidlock);
1472 1.1 maxv svm_asidmap[oct] &= ~__BIT(bit);
1473 1.1 maxv mutex_exit(&svm_asidlock);
1474 1.1 maxv }
1475 1.1 maxv
1476 1.1 maxv static void
1477 1.1 maxv svm_vcpu_init(struct nvmm_machine *mach, struct nvmm_cpu *vcpu)
1478 1.1 maxv {
1479 1.1 maxv struct svm_cpudata *cpudata = vcpu->cpudata;
1480 1.1 maxv struct vmcb *vmcb = cpudata->vmcb;
1481 1.1 maxv
1482 1.1 maxv /* Allow reads/writes of Control Registers. */
1483 1.1 maxv vmcb->ctrl.intercept_cr = 0;
1484 1.1 maxv
1485 1.1 maxv /* Allow reads/writes of Debug Registers. */
1486 1.1 maxv vmcb->ctrl.intercept_dr = 0;
1487 1.1 maxv
1488 1.1 maxv /* Allow exceptions 0 to 31. */
1489 1.1 maxv vmcb->ctrl.intercept_vec = 0;
1490 1.1 maxv
1491 1.1 maxv /*
1492 1.1 maxv * Allow:
1493 1.1 maxv * - SMI [smm interrupts]
1494 1.1 maxv * - VINTR [virtual interrupts]
1495 1.1 maxv * - CR0_SPEC [CR0 writes changing other fields than CR0.TS or CR0.MP]
1496 1.1 maxv * - RIDTR [reads of IDTR]
1497 1.1 maxv * - RGDTR [reads of GDTR]
1498 1.1 maxv * - RLDTR [reads of LDTR]
1499 1.1 maxv * - RTR [reads of TR]
1500 1.1 maxv * - WIDTR [writes of IDTR]
1501 1.1 maxv * - WGDTR [writes of GDTR]
1502 1.1 maxv * - WLDTR [writes of LDTR]
1503 1.1 maxv * - WTR [writes of TR]
1504 1.1 maxv * - RDTSC [rdtsc instruction]
1505 1.1 maxv * - PUSHF [pushf instruction]
1506 1.1 maxv * - POPF [popf instruction]
1507 1.1 maxv * - IRET [iret instruction]
1508 1.1 maxv * - INTN [int $n instructions]
1509 1.1 maxv * - INVD [invd instruction]
1510 1.1 maxv * - PAUSE [pause instruction]
1511 1.1 maxv * - INVLPG [invplg instruction]
1512 1.1 maxv * - TASKSW [task switches]
1513 1.1 maxv *
1514 1.1 maxv * Intercept the rest below.
1515 1.1 maxv */
1516 1.1 maxv vmcb->ctrl.intercept_misc1 =
1517 1.1 maxv VMCB_CTRL_INTERCEPT_INTR |
1518 1.1 maxv VMCB_CTRL_INTERCEPT_NMI |
1519 1.1 maxv VMCB_CTRL_INTERCEPT_INIT |
1520 1.1 maxv VMCB_CTRL_INTERCEPT_RDPMC |
1521 1.1 maxv VMCB_CTRL_INTERCEPT_CPUID |
1522 1.1 maxv VMCB_CTRL_INTERCEPT_RSM |
1523 1.1 maxv VMCB_CTRL_INTERCEPT_HLT |
1524 1.1 maxv VMCB_CTRL_INTERCEPT_INVLPGA |
1525 1.1 maxv VMCB_CTRL_INTERCEPT_IOIO_PROT |
1526 1.1 maxv VMCB_CTRL_INTERCEPT_MSR_PROT |
1527 1.1 maxv VMCB_CTRL_INTERCEPT_FERR_FREEZE |
1528 1.1 maxv VMCB_CTRL_INTERCEPT_SHUTDOWN;
1529 1.1 maxv
1530 1.1 maxv /*
1531 1.1 maxv * Allow:
1532 1.1 maxv * - ICEBP [icebp instruction]
1533 1.1 maxv * - WBINVD [wbinvd instruction]
1534 1.1 maxv * - WCR_SPEC(0..15) [writes of CR0-15, received after instruction]
1535 1.1 maxv *
1536 1.1 maxv * Intercept the rest below.
1537 1.1 maxv */
1538 1.1 maxv vmcb->ctrl.intercept_misc2 =
1539 1.1 maxv VMCB_CTRL_INTERCEPT_VMRUN |
1540 1.1 maxv VMCB_CTRL_INTERCEPT_VMMCALL |
1541 1.1 maxv VMCB_CTRL_INTERCEPT_VMLOAD |
1542 1.1 maxv VMCB_CTRL_INTERCEPT_VMSAVE |
1543 1.1 maxv VMCB_CTRL_INTERCEPT_STGI |
1544 1.1 maxv VMCB_CTRL_INTERCEPT_CLGI |
1545 1.1 maxv VMCB_CTRL_INTERCEPT_SKINIT |
1546 1.1 maxv VMCB_CTRL_INTERCEPT_RDTSCP |
1547 1.1 maxv VMCB_CTRL_INTERCEPT_MONITOR |
1548 1.1 maxv VMCB_CTRL_INTERCEPT_MWAIT |
1549 1.1 maxv VMCB_CTRL_INTERCEPT_XSETBV;
1550 1.1 maxv
1551 1.1 maxv /* Intercept all I/O accesses. */
1552 1.1 maxv memset(cpudata->iobm, 0xFF, IOBM_SIZE);
1553 1.1 maxv vmcb->ctrl.iopm_base_pa = cpudata->iobm_pa;
1554 1.1 maxv
1555 1.1 maxv /*
1556 1.1 maxv * Allow:
1557 1.1 maxv * - EFER [read]
1558 1.1 maxv * - STAR [read, write]
1559 1.1 maxv * - LSTAR [read, write]
1560 1.1 maxv * - CSTAR [read, write]
1561 1.1 maxv * - SFMASK [read, write]
1562 1.1 maxv * - KERNELGSBASE [read, write]
1563 1.1 maxv * - SYSENTER_CS [read, write]
1564 1.1 maxv * - SYSENTER_ESP [read, write]
1565 1.1 maxv * - SYSENTER_EIP [read, write]
1566 1.1 maxv * - FSBASE [read, write]
1567 1.1 maxv * - GSBASE [read, write]
1568 1.19 maxv * - PAT [read, write]
1569 1.10 maxv * - TSC [read]
1570 1.1 maxv *
1571 1.1 maxv * Intercept the rest.
1572 1.1 maxv */
1573 1.1 maxv memset(cpudata->msrbm, 0xFF, MSRBM_SIZE);
1574 1.1 maxv svm_vcpu_msr_allow(cpudata->msrbm, MSR_EFER, true, false);
1575 1.1 maxv svm_vcpu_msr_allow(cpudata->msrbm, MSR_STAR, true, true);
1576 1.1 maxv svm_vcpu_msr_allow(cpudata->msrbm, MSR_LSTAR, true, true);
1577 1.1 maxv svm_vcpu_msr_allow(cpudata->msrbm, MSR_CSTAR, true, true);
1578 1.1 maxv svm_vcpu_msr_allow(cpudata->msrbm, MSR_SFMASK, true, true);
1579 1.1 maxv svm_vcpu_msr_allow(cpudata->msrbm, MSR_KERNELGSBASE, true, true);
1580 1.1 maxv svm_vcpu_msr_allow(cpudata->msrbm, MSR_SYSENTER_CS, true, true);
1581 1.1 maxv svm_vcpu_msr_allow(cpudata->msrbm, MSR_SYSENTER_ESP, true, true);
1582 1.1 maxv svm_vcpu_msr_allow(cpudata->msrbm, MSR_SYSENTER_EIP, true, true);
1583 1.1 maxv svm_vcpu_msr_allow(cpudata->msrbm, MSR_FSBASE, true, true);
1584 1.1 maxv svm_vcpu_msr_allow(cpudata->msrbm, MSR_GSBASE, true, true);
1585 1.19 maxv svm_vcpu_msr_allow(cpudata->msrbm, MSR_CR_PAT, true, true);
1586 1.10 maxv svm_vcpu_msr_allow(cpudata->msrbm, MSR_TSC, true, false);
1587 1.1 maxv vmcb->ctrl.msrpm_base_pa = cpudata->msrbm_pa;
1588 1.1 maxv
1589 1.1 maxv /* Generate ASID. */
1590 1.1 maxv svm_asid_alloc(vcpu);
1591 1.1 maxv
1592 1.1 maxv /* Virtual TPR. */
1593 1.1 maxv vmcb->ctrl.v = VMCB_CTRL_V_INTR_MASKING;
1594 1.1 maxv
1595 1.1 maxv /* Enable Nested Paging. */
1596 1.1 maxv vmcb->ctrl.enable1 = VMCB_CTRL_ENABLE_NP;
1597 1.1 maxv vmcb->ctrl.n_cr3 = mach->vm->vm_map.pmap->pm_pdirpa[0];
1598 1.1 maxv
1599 1.1 maxv /* Must always be set. */
1600 1.1 maxv vmcb->state.efer = EFER_SVME;
1601 1.16 maxv cpudata->gxcr0 = XCR0_X87;
1602 1.1 maxv
1603 1.1 maxv /* Init XSAVE header. */
1604 1.1 maxv cpudata->gfpu.xsh_xstate_bv = svm_xcr0_mask;
1605 1.1 maxv cpudata->gfpu.xsh_xcomp_bv = 0;
1606 1.1 maxv
1607 1.24 maxv /* Set guest TSC to zero, more or less. */
1608 1.24 maxv cpudata->tsc_offset = -cpu_counter();
1609 1.21 maxv
1610 1.21 maxv /* These MSRs are static. */
1611 1.21 maxv cpudata->star = rdmsr(MSR_STAR);
1612 1.21 maxv cpudata->lstar = rdmsr(MSR_LSTAR);
1613 1.21 maxv cpudata->cstar = rdmsr(MSR_CSTAR);
1614 1.21 maxv cpudata->sfmask = rdmsr(MSR_SFMASK);
1615 1.1 maxv }
1616 1.1 maxv
1617 1.1 maxv static int
1618 1.1 maxv svm_vcpu_create(struct nvmm_machine *mach, struct nvmm_cpu *vcpu)
1619 1.1 maxv {
1620 1.1 maxv struct svm_cpudata *cpudata;
1621 1.1 maxv int error;
1622 1.1 maxv
1623 1.1 maxv /* Allocate the SVM cpudata. */
1624 1.1 maxv cpudata = (struct svm_cpudata *)uvm_km_alloc(kernel_map,
1625 1.1 maxv roundup(sizeof(*cpudata), PAGE_SIZE), 0,
1626 1.1 maxv UVM_KMF_WIRED|UVM_KMF_ZERO);
1627 1.1 maxv vcpu->cpudata = cpudata;
1628 1.1 maxv
1629 1.1 maxv /* VMCB */
1630 1.1 maxv error = svm_memalloc(&cpudata->vmcb_pa, (vaddr_t *)&cpudata->vmcb,
1631 1.1 maxv VMCB_NPAGES);
1632 1.1 maxv if (error)
1633 1.1 maxv goto error;
1634 1.1 maxv
1635 1.1 maxv /* I/O Bitmap */
1636 1.1 maxv error = svm_memalloc(&cpudata->iobm_pa, (vaddr_t *)&cpudata->iobm,
1637 1.1 maxv IOBM_NPAGES);
1638 1.1 maxv if (error)
1639 1.1 maxv goto error;
1640 1.1 maxv
1641 1.1 maxv /* MSR Bitmap */
1642 1.1 maxv error = svm_memalloc(&cpudata->msrbm_pa, (vaddr_t *)&cpudata->msrbm,
1643 1.1 maxv MSRBM_NPAGES);
1644 1.1 maxv if (error)
1645 1.1 maxv goto error;
1646 1.1 maxv
1647 1.1 maxv /* Init the VCPU info. */
1648 1.1 maxv svm_vcpu_init(mach, vcpu);
1649 1.1 maxv
1650 1.1 maxv return 0;
1651 1.1 maxv
1652 1.1 maxv error:
1653 1.1 maxv if (cpudata->vmcb_pa) {
1654 1.1 maxv svm_memfree(cpudata->vmcb_pa, (vaddr_t)cpudata->vmcb,
1655 1.1 maxv VMCB_NPAGES);
1656 1.1 maxv }
1657 1.1 maxv if (cpudata->iobm_pa) {
1658 1.1 maxv svm_memfree(cpudata->iobm_pa, (vaddr_t)cpudata->iobm,
1659 1.1 maxv IOBM_NPAGES);
1660 1.1 maxv }
1661 1.1 maxv if (cpudata->msrbm_pa) {
1662 1.1 maxv svm_memfree(cpudata->msrbm_pa, (vaddr_t)cpudata->msrbm,
1663 1.1 maxv MSRBM_NPAGES);
1664 1.1 maxv }
1665 1.1 maxv uvm_km_free(kernel_map, (vaddr_t)cpudata,
1666 1.1 maxv roundup(sizeof(*cpudata), PAGE_SIZE), UVM_KMF_WIRED);
1667 1.1 maxv return error;
1668 1.1 maxv }
1669 1.1 maxv
1670 1.1 maxv static void
1671 1.1 maxv svm_vcpu_destroy(struct nvmm_machine *mach, struct nvmm_cpu *vcpu)
1672 1.1 maxv {
1673 1.1 maxv struct svm_cpudata *cpudata = vcpu->cpudata;
1674 1.1 maxv
1675 1.1 maxv svm_asid_free(vcpu);
1676 1.1 maxv
1677 1.1 maxv svm_memfree(cpudata->vmcb_pa, (vaddr_t)cpudata->vmcb, VMCB_NPAGES);
1678 1.1 maxv svm_memfree(cpudata->iobm_pa, (vaddr_t)cpudata->iobm, IOBM_NPAGES);
1679 1.1 maxv svm_memfree(cpudata->msrbm_pa, (vaddr_t)cpudata->msrbm, MSRBM_NPAGES);
1680 1.1 maxv
1681 1.1 maxv uvm_km_free(kernel_map, (vaddr_t)cpudata,
1682 1.1 maxv roundup(sizeof(*cpudata), PAGE_SIZE), UVM_KMF_WIRED);
1683 1.1 maxv }
1684 1.1 maxv
1685 1.1 maxv #define SVM_SEG_ATTRIB_TYPE __BITS(4,0)
1686 1.1 maxv #define SVM_SEG_ATTRIB_DPL __BITS(6,5)
1687 1.1 maxv #define SVM_SEG_ATTRIB_P __BIT(7)
1688 1.1 maxv #define SVM_SEG_ATTRIB_AVL __BIT(8)
1689 1.1 maxv #define SVM_SEG_ATTRIB_LONG __BIT(9)
1690 1.1 maxv #define SVM_SEG_ATTRIB_DEF32 __BIT(10)
1691 1.1 maxv #define SVM_SEG_ATTRIB_GRAN __BIT(11)
1692 1.1 maxv
1693 1.1 maxv static void
1694 1.1 maxv svm_vcpu_setstate_seg(struct nvmm_x64_state_seg *seg, struct vmcb_segment *vseg)
1695 1.1 maxv {
1696 1.1 maxv vseg->selector = seg->selector;
1697 1.1 maxv vseg->attrib =
1698 1.1 maxv __SHIFTIN(seg->attrib.type, SVM_SEG_ATTRIB_TYPE) |
1699 1.1 maxv __SHIFTIN(seg->attrib.dpl, SVM_SEG_ATTRIB_DPL) |
1700 1.1 maxv __SHIFTIN(seg->attrib.p, SVM_SEG_ATTRIB_P) |
1701 1.1 maxv __SHIFTIN(seg->attrib.avl, SVM_SEG_ATTRIB_AVL) |
1702 1.1 maxv __SHIFTIN(seg->attrib.lng, SVM_SEG_ATTRIB_LONG) |
1703 1.1 maxv __SHIFTIN(seg->attrib.def32, SVM_SEG_ATTRIB_DEF32) |
1704 1.1 maxv __SHIFTIN(seg->attrib.gran, SVM_SEG_ATTRIB_GRAN);
1705 1.1 maxv vseg->limit = seg->limit;
1706 1.1 maxv vseg->base = seg->base;
1707 1.1 maxv }
1708 1.1 maxv
1709 1.1 maxv static void
1710 1.1 maxv svm_vcpu_getstate_seg(struct nvmm_x64_state_seg *seg, struct vmcb_segment *vseg)
1711 1.1 maxv {
1712 1.1 maxv seg->selector = vseg->selector;
1713 1.1 maxv seg->attrib.type = __SHIFTOUT(vseg->attrib, SVM_SEG_ATTRIB_TYPE);
1714 1.1 maxv seg->attrib.dpl = __SHIFTOUT(vseg->attrib, SVM_SEG_ATTRIB_DPL);
1715 1.1 maxv seg->attrib.p = __SHIFTOUT(vseg->attrib, SVM_SEG_ATTRIB_P);
1716 1.1 maxv seg->attrib.avl = __SHIFTOUT(vseg->attrib, SVM_SEG_ATTRIB_AVL);
1717 1.1 maxv seg->attrib.lng = __SHIFTOUT(vseg->attrib, SVM_SEG_ATTRIB_LONG);
1718 1.1 maxv seg->attrib.def32 = __SHIFTOUT(vseg->attrib, SVM_SEG_ATTRIB_DEF32);
1719 1.1 maxv seg->attrib.gran = __SHIFTOUT(vseg->attrib, SVM_SEG_ATTRIB_GRAN);
1720 1.1 maxv seg->limit = vseg->limit;
1721 1.1 maxv seg->base = vseg->base;
1722 1.1 maxv }
1723 1.1 maxv
1724 1.13 maxv static inline bool
1725 1.13 maxv svm_state_tlb_flush(struct vmcb *vmcb, struct nvmm_x64_state *state,
1726 1.13 maxv uint64_t flags)
1727 1.1 maxv {
1728 1.1 maxv if (flags & NVMM_X64_STATE_CRS) {
1729 1.13 maxv if ((vmcb->state.cr0 ^
1730 1.13 maxv state->crs[NVMM_X64_CR_CR0]) & CR0_TLB_FLUSH) {
1731 1.1 maxv return true;
1732 1.1 maxv }
1733 1.13 maxv if (vmcb->state.cr3 != state->crs[NVMM_X64_CR_CR3]) {
1734 1.1 maxv return true;
1735 1.1 maxv }
1736 1.13 maxv if ((vmcb->state.cr4 ^
1737 1.13 maxv state->crs[NVMM_X64_CR_CR4]) & CR4_TLB_FLUSH) {
1738 1.1 maxv return true;
1739 1.1 maxv }
1740 1.1 maxv }
1741 1.1 maxv
1742 1.1 maxv if (flags & NVMM_X64_STATE_MSRS) {
1743 1.13 maxv if ((vmcb->state.efer ^
1744 1.13 maxv state->msrs[NVMM_X64_MSR_EFER]) & EFER_TLB_FLUSH) {
1745 1.1 maxv return true;
1746 1.1 maxv }
1747 1.1 maxv }
1748 1.1 maxv
1749 1.1 maxv return false;
1750 1.1 maxv }
1751 1.1 maxv
1752 1.1 maxv static void
1753 1.1 maxv svm_vcpu_setstate(struct nvmm_cpu *vcpu, void *data, uint64_t flags)
1754 1.1 maxv {
1755 1.13 maxv struct nvmm_x64_state *state = (struct nvmm_x64_state *)data;
1756 1.1 maxv struct svm_cpudata *cpudata = vcpu->cpudata;
1757 1.1 maxv struct vmcb *vmcb = cpudata->vmcb;
1758 1.1 maxv struct fxsave *fpustate;
1759 1.1 maxv
1760 1.13 maxv if (svm_state_tlb_flush(vmcb, state, flags)) {
1761 1.1 maxv cpudata->tlb_want_flush = true;
1762 1.1 maxv }
1763 1.1 maxv
1764 1.1 maxv if (flags & NVMM_X64_STATE_SEGS) {
1765 1.13 maxv svm_vcpu_setstate_seg(&state->segs[NVMM_X64_SEG_CS],
1766 1.1 maxv &vmcb->state.cs);
1767 1.13 maxv svm_vcpu_setstate_seg(&state->segs[NVMM_X64_SEG_DS],
1768 1.1 maxv &vmcb->state.ds);
1769 1.13 maxv svm_vcpu_setstate_seg(&state->segs[NVMM_X64_SEG_ES],
1770 1.1 maxv &vmcb->state.es);
1771 1.13 maxv svm_vcpu_setstate_seg(&state->segs[NVMM_X64_SEG_FS],
1772 1.1 maxv &vmcb->state.fs);
1773 1.13 maxv svm_vcpu_setstate_seg(&state->segs[NVMM_X64_SEG_GS],
1774 1.1 maxv &vmcb->state.gs);
1775 1.13 maxv svm_vcpu_setstate_seg(&state->segs[NVMM_X64_SEG_SS],
1776 1.1 maxv &vmcb->state.ss);
1777 1.13 maxv svm_vcpu_setstate_seg(&state->segs[NVMM_X64_SEG_GDT],
1778 1.1 maxv &vmcb->state.gdt);
1779 1.13 maxv svm_vcpu_setstate_seg(&state->segs[NVMM_X64_SEG_IDT],
1780 1.1 maxv &vmcb->state.idt);
1781 1.13 maxv svm_vcpu_setstate_seg(&state->segs[NVMM_X64_SEG_LDT],
1782 1.1 maxv &vmcb->state.ldt);
1783 1.13 maxv svm_vcpu_setstate_seg(&state->segs[NVMM_X64_SEG_TR],
1784 1.1 maxv &vmcb->state.tr);
1785 1.23 maxv
1786 1.23 maxv vmcb->state.cpl = state->segs[NVMM_X64_SEG_SS].attrib.dpl;
1787 1.1 maxv }
1788 1.1 maxv
1789 1.13 maxv CTASSERT(sizeof(cpudata->gprs) == sizeof(state->gprs));
1790 1.1 maxv if (flags & NVMM_X64_STATE_GPRS) {
1791 1.13 maxv memcpy(cpudata->gprs, state->gprs, sizeof(state->gprs));
1792 1.1 maxv
1793 1.13 maxv vmcb->state.rip = state->gprs[NVMM_X64_GPR_RIP];
1794 1.13 maxv vmcb->state.rsp = state->gprs[NVMM_X64_GPR_RSP];
1795 1.13 maxv vmcb->state.rax = state->gprs[NVMM_X64_GPR_RAX];
1796 1.13 maxv vmcb->state.rflags = state->gprs[NVMM_X64_GPR_RFLAGS];
1797 1.1 maxv }
1798 1.1 maxv
1799 1.1 maxv if (flags & NVMM_X64_STATE_CRS) {
1800 1.13 maxv vmcb->state.cr0 = state->crs[NVMM_X64_CR_CR0];
1801 1.13 maxv vmcb->state.cr2 = state->crs[NVMM_X64_CR_CR2];
1802 1.13 maxv vmcb->state.cr3 = state->crs[NVMM_X64_CR_CR3];
1803 1.13 maxv vmcb->state.cr4 = state->crs[NVMM_X64_CR_CR4];
1804 1.1 maxv
1805 1.1 maxv vmcb->ctrl.v &= ~VMCB_CTRL_V_TPR;
1806 1.13 maxv vmcb->ctrl.v |= __SHIFTIN(state->crs[NVMM_X64_CR_CR8],
1807 1.1 maxv VMCB_CTRL_V_TPR);
1808 1.1 maxv
1809 1.1 maxv if (svm_xcr0_mask != 0) {
1810 1.16 maxv /* Clear illegal XCR0 bits, set mandatory X87 bit. */
1811 1.13 maxv cpudata->gxcr0 = state->crs[NVMM_X64_CR_XCR0];
1812 1.13 maxv cpudata->gxcr0 &= svm_xcr0_mask;
1813 1.13 maxv cpudata->gxcr0 |= XCR0_X87;
1814 1.1 maxv }
1815 1.1 maxv }
1816 1.1 maxv
1817 1.13 maxv CTASSERT(sizeof(cpudata->drs) == sizeof(state->drs));
1818 1.1 maxv if (flags & NVMM_X64_STATE_DRS) {
1819 1.13 maxv memcpy(cpudata->drs, state->drs, sizeof(state->drs));
1820 1.1 maxv
1821 1.13 maxv vmcb->state.dr6 = state->drs[NVMM_X64_DR_DR6];
1822 1.13 maxv vmcb->state.dr7 = state->drs[NVMM_X64_DR_DR7];
1823 1.1 maxv }
1824 1.1 maxv
1825 1.1 maxv if (flags & NVMM_X64_STATE_MSRS) {
1826 1.1 maxv /* Bit EFER_SVME is mandatory. */
1827 1.13 maxv vmcb->state.efer = state->msrs[NVMM_X64_MSR_EFER] | EFER_SVME;
1828 1.1 maxv
1829 1.13 maxv vmcb->state.star = state->msrs[NVMM_X64_MSR_STAR];
1830 1.13 maxv vmcb->state.lstar = state->msrs[NVMM_X64_MSR_LSTAR];
1831 1.13 maxv vmcb->state.cstar = state->msrs[NVMM_X64_MSR_CSTAR];
1832 1.13 maxv vmcb->state.sfmask = state->msrs[NVMM_X64_MSR_SFMASK];
1833 1.1 maxv vmcb->state.kernelgsbase =
1834 1.13 maxv state->msrs[NVMM_X64_MSR_KERNELGSBASE];
1835 1.1 maxv vmcb->state.sysenter_cs =
1836 1.13 maxv state->msrs[NVMM_X64_MSR_SYSENTER_CS];
1837 1.1 maxv vmcb->state.sysenter_esp =
1838 1.13 maxv state->msrs[NVMM_X64_MSR_SYSENTER_ESP];
1839 1.1 maxv vmcb->state.sysenter_eip =
1840 1.13 maxv state->msrs[NVMM_X64_MSR_SYSENTER_EIP];
1841 1.13 maxv vmcb->state.g_pat = state->msrs[NVMM_X64_MSR_PAT];
1842 1.1 maxv }
1843 1.1 maxv
1844 1.1 maxv if (flags & NVMM_X64_STATE_MISC) {
1845 1.13 maxv if (state->misc[NVMM_X64_MISC_INT_SHADOW]) {
1846 1.10 maxv vmcb->ctrl.intr |= VMCB_CTRL_INTR_SHADOW;
1847 1.10 maxv } else {
1848 1.10 maxv vmcb->ctrl.intr &= ~VMCB_CTRL_INTR_SHADOW;
1849 1.10 maxv }
1850 1.10 maxv
1851 1.13 maxv if (state->misc[NVMM_X64_MISC_INT_WINDOW_EXIT]) {
1852 1.10 maxv svm_event_waitexit_enable(vcpu, false);
1853 1.10 maxv } else {
1854 1.10 maxv svm_event_waitexit_disable(vcpu, false);
1855 1.10 maxv }
1856 1.10 maxv
1857 1.13 maxv if (state->misc[NVMM_X64_MISC_NMI_WINDOW_EXIT]) {
1858 1.10 maxv svm_event_waitexit_enable(vcpu, true);
1859 1.10 maxv } else {
1860 1.10 maxv svm_event_waitexit_disable(vcpu, true);
1861 1.10 maxv }
1862 1.1 maxv }
1863 1.1 maxv
1864 1.13 maxv CTASSERT(sizeof(cpudata->gfpu.xsh_fxsave) == sizeof(state->fpu));
1865 1.1 maxv if (flags & NVMM_X64_STATE_FPU) {
1866 1.13 maxv memcpy(cpudata->gfpu.xsh_fxsave, &state->fpu,
1867 1.13 maxv sizeof(state->fpu));
1868 1.1 maxv
1869 1.1 maxv fpustate = (struct fxsave *)cpudata->gfpu.xsh_fxsave;
1870 1.1 maxv fpustate->fx_mxcsr_mask &= x86_fpu_mxcsr_mask;
1871 1.1 maxv fpustate->fx_mxcsr &= fpustate->fx_mxcsr_mask;
1872 1.16 maxv
1873 1.16 maxv if (svm_xcr0_mask != 0) {
1874 1.16 maxv /* Reset XSTATE_BV, to force a reload. */
1875 1.16 maxv cpudata->gfpu.xsh_xstate_bv = svm_xcr0_mask;
1876 1.16 maxv }
1877 1.1 maxv }
1878 1.12 maxv
1879 1.12 maxv svm_vmcb_cache_update(vmcb, flags);
1880 1.1 maxv }
1881 1.1 maxv
1882 1.1 maxv static void
1883 1.1 maxv svm_vcpu_getstate(struct nvmm_cpu *vcpu, void *data, uint64_t flags)
1884 1.1 maxv {
1885 1.13 maxv struct nvmm_x64_state *state = (struct nvmm_x64_state *)data;
1886 1.1 maxv struct svm_cpudata *cpudata = vcpu->cpudata;
1887 1.1 maxv struct vmcb *vmcb = cpudata->vmcb;
1888 1.1 maxv
1889 1.1 maxv if (flags & NVMM_X64_STATE_SEGS) {
1890 1.13 maxv svm_vcpu_getstate_seg(&state->segs[NVMM_X64_SEG_CS],
1891 1.1 maxv &vmcb->state.cs);
1892 1.13 maxv svm_vcpu_getstate_seg(&state->segs[NVMM_X64_SEG_DS],
1893 1.1 maxv &vmcb->state.ds);
1894 1.13 maxv svm_vcpu_getstate_seg(&state->segs[NVMM_X64_SEG_ES],
1895 1.1 maxv &vmcb->state.es);
1896 1.13 maxv svm_vcpu_getstate_seg(&state->segs[NVMM_X64_SEG_FS],
1897 1.1 maxv &vmcb->state.fs);
1898 1.13 maxv svm_vcpu_getstate_seg(&state->segs[NVMM_X64_SEG_GS],
1899 1.1 maxv &vmcb->state.gs);
1900 1.13 maxv svm_vcpu_getstate_seg(&state->segs[NVMM_X64_SEG_SS],
1901 1.1 maxv &vmcb->state.ss);
1902 1.13 maxv svm_vcpu_getstate_seg(&state->segs[NVMM_X64_SEG_GDT],
1903 1.1 maxv &vmcb->state.gdt);
1904 1.13 maxv svm_vcpu_getstate_seg(&state->segs[NVMM_X64_SEG_IDT],
1905 1.1 maxv &vmcb->state.idt);
1906 1.13 maxv svm_vcpu_getstate_seg(&state->segs[NVMM_X64_SEG_LDT],
1907 1.1 maxv &vmcb->state.ldt);
1908 1.13 maxv svm_vcpu_getstate_seg(&state->segs[NVMM_X64_SEG_TR],
1909 1.1 maxv &vmcb->state.tr);
1910 1.23 maxv
1911 1.23 maxv state->segs[NVMM_X64_SEG_SS].attrib.dpl = vmcb->state.cpl;
1912 1.1 maxv }
1913 1.1 maxv
1914 1.13 maxv CTASSERT(sizeof(cpudata->gprs) == sizeof(state->gprs));
1915 1.1 maxv if (flags & NVMM_X64_STATE_GPRS) {
1916 1.13 maxv memcpy(state->gprs, cpudata->gprs, sizeof(state->gprs));
1917 1.1 maxv
1918 1.13 maxv state->gprs[NVMM_X64_GPR_RIP] = vmcb->state.rip;
1919 1.13 maxv state->gprs[NVMM_X64_GPR_RSP] = vmcb->state.rsp;
1920 1.13 maxv state->gprs[NVMM_X64_GPR_RAX] = vmcb->state.rax;
1921 1.13 maxv state->gprs[NVMM_X64_GPR_RFLAGS] = vmcb->state.rflags;
1922 1.1 maxv }
1923 1.1 maxv
1924 1.1 maxv if (flags & NVMM_X64_STATE_CRS) {
1925 1.13 maxv state->crs[NVMM_X64_CR_CR0] = vmcb->state.cr0;
1926 1.13 maxv state->crs[NVMM_X64_CR_CR2] = vmcb->state.cr2;
1927 1.13 maxv state->crs[NVMM_X64_CR_CR3] = vmcb->state.cr3;
1928 1.13 maxv state->crs[NVMM_X64_CR_CR4] = vmcb->state.cr4;
1929 1.13 maxv state->crs[NVMM_X64_CR_CR8] = __SHIFTOUT(vmcb->ctrl.v,
1930 1.1 maxv VMCB_CTRL_V_TPR);
1931 1.13 maxv state->crs[NVMM_X64_CR_XCR0] = cpudata->gxcr0;
1932 1.1 maxv }
1933 1.1 maxv
1934 1.13 maxv CTASSERT(sizeof(cpudata->drs) == sizeof(state->drs));
1935 1.1 maxv if (flags & NVMM_X64_STATE_DRS) {
1936 1.13 maxv memcpy(state->drs, cpudata->drs, sizeof(state->drs));
1937 1.1 maxv
1938 1.13 maxv state->drs[NVMM_X64_DR_DR6] = vmcb->state.dr6;
1939 1.13 maxv state->drs[NVMM_X64_DR_DR7] = vmcb->state.dr7;
1940 1.1 maxv }
1941 1.1 maxv
1942 1.1 maxv if (flags & NVMM_X64_STATE_MSRS) {
1943 1.13 maxv state->msrs[NVMM_X64_MSR_EFER] = vmcb->state.efer;
1944 1.13 maxv state->msrs[NVMM_X64_MSR_STAR] = vmcb->state.star;
1945 1.13 maxv state->msrs[NVMM_X64_MSR_LSTAR] = vmcb->state.lstar;
1946 1.13 maxv state->msrs[NVMM_X64_MSR_CSTAR] = vmcb->state.cstar;
1947 1.13 maxv state->msrs[NVMM_X64_MSR_SFMASK] = vmcb->state.sfmask;
1948 1.13 maxv state->msrs[NVMM_X64_MSR_KERNELGSBASE] =
1949 1.1 maxv vmcb->state.kernelgsbase;
1950 1.13 maxv state->msrs[NVMM_X64_MSR_SYSENTER_CS] =
1951 1.1 maxv vmcb->state.sysenter_cs;
1952 1.13 maxv state->msrs[NVMM_X64_MSR_SYSENTER_ESP] =
1953 1.1 maxv vmcb->state.sysenter_esp;
1954 1.13 maxv state->msrs[NVMM_X64_MSR_SYSENTER_EIP] =
1955 1.1 maxv vmcb->state.sysenter_eip;
1956 1.13 maxv state->msrs[NVMM_X64_MSR_PAT] = vmcb->state.g_pat;
1957 1.1 maxv
1958 1.1 maxv /* Hide SVME. */
1959 1.13 maxv state->msrs[NVMM_X64_MSR_EFER] &= ~EFER_SVME;
1960 1.1 maxv }
1961 1.1 maxv
1962 1.1 maxv if (flags & NVMM_X64_STATE_MISC) {
1963 1.13 maxv state->misc[NVMM_X64_MISC_INT_SHADOW] =
1964 1.10 maxv (vmcb->ctrl.intr & VMCB_CTRL_INTR_SHADOW) != 0;
1965 1.13 maxv state->misc[NVMM_X64_MISC_INT_WINDOW_EXIT] =
1966 1.10 maxv cpudata->int_window_exit;
1967 1.13 maxv state->misc[NVMM_X64_MISC_NMI_WINDOW_EXIT] =
1968 1.10 maxv cpudata->nmi_window_exit;
1969 1.1 maxv }
1970 1.1 maxv
1971 1.13 maxv CTASSERT(sizeof(cpudata->gfpu.xsh_fxsave) == sizeof(state->fpu));
1972 1.1 maxv if (flags & NVMM_X64_STATE_FPU) {
1973 1.13 maxv memcpy(&state->fpu, cpudata->gfpu.xsh_fxsave,
1974 1.13 maxv sizeof(state->fpu));
1975 1.1 maxv }
1976 1.1 maxv }
1977 1.1 maxv
1978 1.1 maxv /* -------------------------------------------------------------------------- */
1979 1.1 maxv
1980 1.1 maxv static void
1981 1.1 maxv svm_tlb_flush(struct pmap *pm)
1982 1.1 maxv {
1983 1.1 maxv struct nvmm_machine *mach = pm->pm_data;
1984 1.1 maxv struct svm_cpudata *cpudata;
1985 1.1 maxv struct nvmm_cpu *vcpu;
1986 1.1 maxv int error;
1987 1.1 maxv size_t i;
1988 1.1 maxv
1989 1.1 maxv /* Request TLB flushes. */
1990 1.1 maxv for (i = 0; i < NVMM_MAX_VCPUS; i++) {
1991 1.1 maxv error = nvmm_vcpu_get(mach, i, &vcpu);
1992 1.1 maxv if (error)
1993 1.1 maxv continue;
1994 1.1 maxv cpudata = vcpu->cpudata;
1995 1.1 maxv cpudata->tlb_want_flush = true;
1996 1.1 maxv nvmm_vcpu_put(vcpu);
1997 1.1 maxv }
1998 1.1 maxv }
1999 1.1 maxv
2000 1.1 maxv static void
2001 1.1 maxv svm_machine_create(struct nvmm_machine *mach)
2002 1.1 maxv {
2003 1.1 maxv /* Fill in pmap info. */
2004 1.1 maxv mach->vm->vm_map.pmap->pm_data = (void *)mach;
2005 1.1 maxv mach->vm->vm_map.pmap->pm_tlb_flush = svm_tlb_flush;
2006 1.1 maxv
2007 1.1 maxv mach->machdata = kmem_zalloc(sizeof(struct svm_machdata), KM_SLEEP);
2008 1.1 maxv }
2009 1.1 maxv
2010 1.1 maxv static void
2011 1.1 maxv svm_machine_destroy(struct nvmm_machine *mach)
2012 1.1 maxv {
2013 1.1 maxv kmem_free(mach->machdata, sizeof(struct svm_machdata));
2014 1.1 maxv }
2015 1.1 maxv
2016 1.1 maxv static int
2017 1.1 maxv svm_machine_configure(struct nvmm_machine *mach, uint64_t op, void *data)
2018 1.1 maxv {
2019 1.1 maxv struct nvmm_x86_conf_cpuid *cpuid = data;
2020 1.1 maxv struct svm_machdata *machdata = (struct svm_machdata *)mach->machdata;
2021 1.1 maxv size_t i;
2022 1.1 maxv
2023 1.1 maxv if (__predict_false(op != NVMM_X86_CONF_CPUID)) {
2024 1.1 maxv return EINVAL;
2025 1.1 maxv }
2026 1.1 maxv
2027 1.1 maxv if (__predict_false((cpuid->set.eax & cpuid->del.eax) ||
2028 1.1 maxv (cpuid->set.ebx & cpuid->del.ebx) ||
2029 1.1 maxv (cpuid->set.ecx & cpuid->del.ecx) ||
2030 1.1 maxv (cpuid->set.edx & cpuid->del.edx))) {
2031 1.1 maxv return EINVAL;
2032 1.1 maxv }
2033 1.1 maxv
2034 1.1 maxv /* If already here, replace. */
2035 1.1 maxv for (i = 0; i < SVM_NCPUIDS; i++) {
2036 1.1 maxv if (!machdata->cpuidpresent[i]) {
2037 1.1 maxv continue;
2038 1.1 maxv }
2039 1.1 maxv if (machdata->cpuid[i].leaf == cpuid->leaf) {
2040 1.1 maxv memcpy(&machdata->cpuid[i], cpuid,
2041 1.1 maxv sizeof(struct nvmm_x86_conf_cpuid));
2042 1.1 maxv return 0;
2043 1.1 maxv }
2044 1.1 maxv }
2045 1.1 maxv
2046 1.1 maxv /* Not here, insert. */
2047 1.1 maxv for (i = 0; i < SVM_NCPUIDS; i++) {
2048 1.1 maxv if (!machdata->cpuidpresent[i]) {
2049 1.1 maxv machdata->cpuidpresent[i] = true;
2050 1.1 maxv memcpy(&machdata->cpuid[i], cpuid,
2051 1.1 maxv sizeof(struct nvmm_x86_conf_cpuid));
2052 1.1 maxv return 0;
2053 1.1 maxv }
2054 1.1 maxv }
2055 1.1 maxv
2056 1.1 maxv return ENOBUFS;
2057 1.1 maxv }
2058 1.1 maxv
2059 1.1 maxv /* -------------------------------------------------------------------------- */
2060 1.1 maxv
2061 1.1 maxv static bool
2062 1.1 maxv svm_ident(void)
2063 1.1 maxv {
2064 1.1 maxv u_int descs[4];
2065 1.1 maxv uint64_t msr;
2066 1.1 maxv
2067 1.1 maxv if (cpu_vendor != CPUVENDOR_AMD) {
2068 1.1 maxv return false;
2069 1.1 maxv }
2070 1.1 maxv if (!(cpu_feature[3] & CPUID_SVM)) {
2071 1.1 maxv return false;
2072 1.1 maxv }
2073 1.1 maxv
2074 1.1 maxv if (curcpu()->ci_max_ext_cpuid < 0x8000000a) {
2075 1.1 maxv return false;
2076 1.1 maxv }
2077 1.1 maxv x86_cpuid(0x8000000a, descs);
2078 1.1 maxv
2079 1.1 maxv /* Want Nested Paging. */
2080 1.1 maxv if (!(descs[3] & CPUID_AMD_SVM_NP)) {
2081 1.1 maxv return false;
2082 1.1 maxv }
2083 1.1 maxv
2084 1.1 maxv /* Want nRIP. */
2085 1.1 maxv if (!(descs[3] & CPUID_AMD_SVM_NRIPS)) {
2086 1.1 maxv return false;
2087 1.1 maxv }
2088 1.1 maxv
2089 1.1 maxv svm_decode_assist = (descs[3] & CPUID_AMD_SVM_DecodeAssist) != 0;
2090 1.1 maxv
2091 1.1 maxv msr = rdmsr(MSR_VMCR);
2092 1.1 maxv if ((msr & VMCR_SVMED) && (msr & VMCR_LOCK)) {
2093 1.1 maxv return false;
2094 1.1 maxv }
2095 1.1 maxv
2096 1.1 maxv return true;
2097 1.1 maxv }
2098 1.1 maxv
2099 1.1 maxv static void
2100 1.1 maxv svm_init_asid(uint32_t maxasid)
2101 1.1 maxv {
2102 1.1 maxv size_t i, j, allocsz;
2103 1.1 maxv
2104 1.1 maxv mutex_init(&svm_asidlock, MUTEX_DEFAULT, IPL_NONE);
2105 1.1 maxv
2106 1.1 maxv /* Arbitrarily limit. */
2107 1.1 maxv maxasid = uimin(maxasid, 8192);
2108 1.1 maxv
2109 1.1 maxv svm_maxasid = maxasid;
2110 1.1 maxv allocsz = roundup(maxasid, 8) / 8;
2111 1.1 maxv svm_asidmap = kmem_zalloc(allocsz, KM_SLEEP);
2112 1.1 maxv
2113 1.1 maxv /* ASID 0 is reserved for the host. */
2114 1.1 maxv svm_asidmap[0] |= __BIT(0);
2115 1.1 maxv
2116 1.1 maxv /* ASID n-1 is special, we share it. */
2117 1.1 maxv i = (maxasid - 1) / 8;
2118 1.1 maxv j = (maxasid - 1) % 8;
2119 1.1 maxv svm_asidmap[i] |= __BIT(j);
2120 1.1 maxv }
2121 1.1 maxv
2122 1.1 maxv static void
2123 1.1 maxv svm_change_cpu(void *arg1, void *arg2)
2124 1.1 maxv {
2125 1.1 maxv bool enable = (bool)arg1;
2126 1.1 maxv uint64_t msr;
2127 1.1 maxv
2128 1.1 maxv msr = rdmsr(MSR_VMCR);
2129 1.1 maxv if (msr & VMCR_SVMED) {
2130 1.1 maxv wrmsr(MSR_VMCR, msr & ~VMCR_SVMED);
2131 1.1 maxv }
2132 1.1 maxv
2133 1.1 maxv if (!enable) {
2134 1.1 maxv wrmsr(MSR_VM_HSAVE_PA, 0);
2135 1.1 maxv }
2136 1.1 maxv
2137 1.1 maxv msr = rdmsr(MSR_EFER);
2138 1.1 maxv if (enable) {
2139 1.1 maxv msr |= EFER_SVME;
2140 1.1 maxv } else {
2141 1.1 maxv msr &= ~EFER_SVME;
2142 1.1 maxv }
2143 1.1 maxv wrmsr(MSR_EFER, msr);
2144 1.1 maxv
2145 1.1 maxv if (enable) {
2146 1.1 maxv wrmsr(MSR_VM_HSAVE_PA, hsave[cpu_index(curcpu())].pa);
2147 1.1 maxv }
2148 1.1 maxv }
2149 1.1 maxv
2150 1.1 maxv static void
2151 1.1 maxv svm_init(void)
2152 1.1 maxv {
2153 1.1 maxv CPU_INFO_ITERATOR cii;
2154 1.1 maxv struct cpu_info *ci;
2155 1.1 maxv struct vm_page *pg;
2156 1.1 maxv u_int descs[4];
2157 1.1 maxv uint64_t xc;
2158 1.1 maxv
2159 1.1 maxv x86_cpuid(0x8000000a, descs);
2160 1.1 maxv
2161 1.1 maxv /* The guest TLB flush command. */
2162 1.1 maxv if (descs[3] & CPUID_AMD_SVM_FlushByASID) {
2163 1.1 maxv svm_ctrl_tlb_flush = VMCB_CTRL_TLB_CTRL_FLUSH_GUEST;
2164 1.1 maxv } else {
2165 1.1 maxv svm_ctrl_tlb_flush = VMCB_CTRL_TLB_CTRL_FLUSH_ALL;
2166 1.1 maxv }
2167 1.1 maxv
2168 1.1 maxv /* Init the ASID. */
2169 1.1 maxv svm_init_asid(descs[1]);
2170 1.1 maxv
2171 1.1 maxv /* Init the XCR0 mask. */
2172 1.1 maxv svm_xcr0_mask = SVM_XCR0_MASK_DEFAULT & x86_xsave_features;
2173 1.1 maxv
2174 1.1 maxv memset(hsave, 0, sizeof(hsave));
2175 1.1 maxv for (CPU_INFO_FOREACH(cii, ci)) {
2176 1.1 maxv pg = uvm_pagealloc(NULL, 0, NULL, UVM_PGA_ZERO);
2177 1.1 maxv hsave[cpu_index(ci)].pa = VM_PAGE_TO_PHYS(pg);
2178 1.1 maxv }
2179 1.1 maxv
2180 1.1 maxv xc = xc_broadcast(0, svm_change_cpu, (void *)true, NULL);
2181 1.1 maxv xc_wait(xc);
2182 1.1 maxv }
2183 1.1 maxv
2184 1.1 maxv static void
2185 1.1 maxv svm_fini_asid(void)
2186 1.1 maxv {
2187 1.1 maxv size_t allocsz;
2188 1.1 maxv
2189 1.1 maxv allocsz = roundup(svm_maxasid, 8) / 8;
2190 1.1 maxv kmem_free(svm_asidmap, allocsz);
2191 1.1 maxv
2192 1.1 maxv mutex_destroy(&svm_asidlock);
2193 1.1 maxv }
2194 1.1 maxv
2195 1.1 maxv static void
2196 1.1 maxv svm_fini(void)
2197 1.1 maxv {
2198 1.1 maxv uint64_t xc;
2199 1.1 maxv size_t i;
2200 1.1 maxv
2201 1.1 maxv xc = xc_broadcast(0, svm_change_cpu, (void *)false, NULL);
2202 1.1 maxv xc_wait(xc);
2203 1.1 maxv
2204 1.1 maxv for (i = 0; i < MAXCPUS; i++) {
2205 1.1 maxv if (hsave[i].pa != 0)
2206 1.1 maxv uvm_pagefree(PHYS_TO_VM_PAGE(hsave[i].pa));
2207 1.1 maxv }
2208 1.1 maxv
2209 1.1 maxv svm_fini_asid();
2210 1.1 maxv }
2211 1.1 maxv
2212 1.1 maxv static void
2213 1.1 maxv svm_capability(struct nvmm_capability *cap)
2214 1.1 maxv {
2215 1.1 maxv cap->u.x86.xcr0_mask = svm_xcr0_mask;
2216 1.1 maxv cap->u.x86.mxcsr_mask = x86_fpu_mxcsr_mask;
2217 1.1 maxv cap->u.x86.conf_cpuid_maxops = SVM_NCPUIDS;
2218 1.1 maxv }
2219 1.1 maxv
2220 1.1 maxv const struct nvmm_impl nvmm_x86_svm = {
2221 1.1 maxv .ident = svm_ident,
2222 1.1 maxv .init = svm_init,
2223 1.1 maxv .fini = svm_fini,
2224 1.1 maxv .capability = svm_capability,
2225 1.1 maxv .conf_max = NVMM_X86_NCONF,
2226 1.1 maxv .conf_sizes = svm_conf_sizes,
2227 1.1 maxv .state_size = sizeof(struct nvmm_x64_state),
2228 1.1 maxv .machine_create = svm_machine_create,
2229 1.1 maxv .machine_destroy = svm_machine_destroy,
2230 1.1 maxv .machine_configure = svm_machine_configure,
2231 1.1 maxv .vcpu_create = svm_vcpu_create,
2232 1.1 maxv .vcpu_destroy = svm_vcpu_destroy,
2233 1.1 maxv .vcpu_setstate = svm_vcpu_setstate,
2234 1.1 maxv .vcpu_getstate = svm_vcpu_getstate,
2235 1.1 maxv .vcpu_inject = svm_vcpu_inject,
2236 1.1 maxv .vcpu_run = svm_vcpu_run
2237 1.1 maxv };
2238