Home | History | Annotate | Line # | Download | only in x86
nvmm_x86_svm.c revision 1.46.2.3
      1  1.46.2.3    martin /*	$NetBSD: nvmm_x86_svm.c,v 1.46.2.3 2020/04/13 08:04:25 martin Exp $	*/
      2  1.46.2.2  christos 
      3  1.46.2.2  christos /*
      4  1.46.2.3    martin  * Copyright (c) 2018-2020 The NetBSD Foundation, Inc.
      5  1.46.2.2  christos  * All rights reserved.
      6  1.46.2.2  christos  *
      7  1.46.2.2  christos  * This code is derived from software contributed to The NetBSD Foundation
      8  1.46.2.2  christos  * by Maxime Villard.
      9  1.46.2.2  christos  *
     10  1.46.2.2  christos  * Redistribution and use in source and binary forms, with or without
     11  1.46.2.2  christos  * modification, are permitted provided that the following conditions
     12  1.46.2.2  christos  * are met:
     13  1.46.2.2  christos  * 1. Redistributions of source code must retain the above copyright
     14  1.46.2.2  christos  *    notice, this list of conditions and the following disclaimer.
     15  1.46.2.2  christos  * 2. Redistributions in binary form must reproduce the above copyright
     16  1.46.2.2  christos  *    notice, this list of conditions and the following disclaimer in the
     17  1.46.2.2  christos  *    documentation and/or other materials provided with the distribution.
     18  1.46.2.2  christos  *
     19  1.46.2.2  christos  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20  1.46.2.2  christos  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21  1.46.2.2  christos  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22  1.46.2.2  christos  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23  1.46.2.2  christos  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24  1.46.2.2  christos  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25  1.46.2.2  christos  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26  1.46.2.2  christos  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27  1.46.2.2  christos  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28  1.46.2.2  christos  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29  1.46.2.2  christos  * POSSIBILITY OF SUCH DAMAGE.
     30  1.46.2.2  christos  */
     31  1.46.2.2  christos 
     32  1.46.2.2  christos #include <sys/cdefs.h>
     33  1.46.2.3    martin __KERNEL_RCSID(0, "$NetBSD: nvmm_x86_svm.c,v 1.46.2.3 2020/04/13 08:04:25 martin Exp $");
     34  1.46.2.2  christos 
     35  1.46.2.2  christos #include <sys/param.h>
     36  1.46.2.2  christos #include <sys/systm.h>
     37  1.46.2.2  christos #include <sys/kernel.h>
     38  1.46.2.2  christos #include <sys/kmem.h>
     39  1.46.2.2  christos #include <sys/cpu.h>
     40  1.46.2.2  christos #include <sys/xcall.h>
     41  1.46.2.2  christos #include <sys/mman.h>
     42  1.46.2.2  christos 
     43  1.46.2.2  christos #include <uvm/uvm.h>
     44  1.46.2.2  christos #include <uvm/uvm_page.h>
     45  1.46.2.2  christos 
     46  1.46.2.2  christos #include <x86/cputypes.h>
     47  1.46.2.2  christos #include <x86/specialreg.h>
     48  1.46.2.2  christos #include <x86/pmap.h>
     49  1.46.2.2  christos #include <x86/dbregs.h>
     50  1.46.2.2  christos #include <x86/cpu_counter.h>
     51  1.46.2.2  christos #include <machine/cpuvar.h>
     52  1.46.2.2  christos 
     53  1.46.2.2  christos #include <dev/nvmm/nvmm.h>
     54  1.46.2.2  christos #include <dev/nvmm/nvmm_internal.h>
     55  1.46.2.2  christos #include <dev/nvmm/x86/nvmm_x86.h>
     56  1.46.2.2  christos 
     57  1.46.2.2  christos int svm_vmrun(paddr_t, uint64_t *);
     58  1.46.2.2  christos 
     59  1.46.2.2  christos #define	MSR_VM_HSAVE_PA	0xC0010117
     60  1.46.2.2  christos 
     61  1.46.2.2  christos /* -------------------------------------------------------------------------- */
     62  1.46.2.2  christos 
     63  1.46.2.2  christos #define VMCB_EXITCODE_CR0_READ		0x0000
     64  1.46.2.2  christos #define VMCB_EXITCODE_CR1_READ		0x0001
     65  1.46.2.2  christos #define VMCB_EXITCODE_CR2_READ		0x0002
     66  1.46.2.2  christos #define VMCB_EXITCODE_CR3_READ		0x0003
     67  1.46.2.2  christos #define VMCB_EXITCODE_CR4_READ		0x0004
     68  1.46.2.2  christos #define VMCB_EXITCODE_CR5_READ		0x0005
     69  1.46.2.2  christos #define VMCB_EXITCODE_CR6_READ		0x0006
     70  1.46.2.2  christos #define VMCB_EXITCODE_CR7_READ		0x0007
     71  1.46.2.2  christos #define VMCB_EXITCODE_CR8_READ		0x0008
     72  1.46.2.2  christos #define VMCB_EXITCODE_CR9_READ		0x0009
     73  1.46.2.2  christos #define VMCB_EXITCODE_CR10_READ		0x000A
     74  1.46.2.2  christos #define VMCB_EXITCODE_CR11_READ		0x000B
     75  1.46.2.2  christos #define VMCB_EXITCODE_CR12_READ		0x000C
     76  1.46.2.2  christos #define VMCB_EXITCODE_CR13_READ		0x000D
     77  1.46.2.2  christos #define VMCB_EXITCODE_CR14_READ		0x000E
     78  1.46.2.2  christos #define VMCB_EXITCODE_CR15_READ		0x000F
     79  1.46.2.2  christos #define VMCB_EXITCODE_CR0_WRITE		0x0010
     80  1.46.2.2  christos #define VMCB_EXITCODE_CR1_WRITE		0x0011
     81  1.46.2.2  christos #define VMCB_EXITCODE_CR2_WRITE		0x0012
     82  1.46.2.2  christos #define VMCB_EXITCODE_CR3_WRITE		0x0013
     83  1.46.2.2  christos #define VMCB_EXITCODE_CR4_WRITE		0x0014
     84  1.46.2.2  christos #define VMCB_EXITCODE_CR5_WRITE		0x0015
     85  1.46.2.2  christos #define VMCB_EXITCODE_CR6_WRITE		0x0016
     86  1.46.2.2  christos #define VMCB_EXITCODE_CR7_WRITE		0x0017
     87  1.46.2.2  christos #define VMCB_EXITCODE_CR8_WRITE		0x0018
     88  1.46.2.2  christos #define VMCB_EXITCODE_CR9_WRITE		0x0019
     89  1.46.2.2  christos #define VMCB_EXITCODE_CR10_WRITE	0x001A
     90  1.46.2.2  christos #define VMCB_EXITCODE_CR11_WRITE	0x001B
     91  1.46.2.2  christos #define VMCB_EXITCODE_CR12_WRITE	0x001C
     92  1.46.2.2  christos #define VMCB_EXITCODE_CR13_WRITE	0x001D
     93  1.46.2.2  christos #define VMCB_EXITCODE_CR14_WRITE	0x001E
     94  1.46.2.2  christos #define VMCB_EXITCODE_CR15_WRITE	0x001F
     95  1.46.2.2  christos #define VMCB_EXITCODE_DR0_READ		0x0020
     96  1.46.2.2  christos #define VMCB_EXITCODE_DR1_READ		0x0021
     97  1.46.2.2  christos #define VMCB_EXITCODE_DR2_READ		0x0022
     98  1.46.2.2  christos #define VMCB_EXITCODE_DR3_READ		0x0023
     99  1.46.2.2  christos #define VMCB_EXITCODE_DR4_READ		0x0024
    100  1.46.2.2  christos #define VMCB_EXITCODE_DR5_READ		0x0025
    101  1.46.2.2  christos #define VMCB_EXITCODE_DR6_READ		0x0026
    102  1.46.2.2  christos #define VMCB_EXITCODE_DR7_READ		0x0027
    103  1.46.2.2  christos #define VMCB_EXITCODE_DR8_READ		0x0028
    104  1.46.2.2  christos #define VMCB_EXITCODE_DR9_READ		0x0029
    105  1.46.2.2  christos #define VMCB_EXITCODE_DR10_READ		0x002A
    106  1.46.2.2  christos #define VMCB_EXITCODE_DR11_READ		0x002B
    107  1.46.2.2  christos #define VMCB_EXITCODE_DR12_READ		0x002C
    108  1.46.2.2  christos #define VMCB_EXITCODE_DR13_READ		0x002D
    109  1.46.2.2  christos #define VMCB_EXITCODE_DR14_READ		0x002E
    110  1.46.2.2  christos #define VMCB_EXITCODE_DR15_READ		0x002F
    111  1.46.2.2  christos #define VMCB_EXITCODE_DR0_WRITE		0x0030
    112  1.46.2.2  christos #define VMCB_EXITCODE_DR1_WRITE		0x0031
    113  1.46.2.2  christos #define VMCB_EXITCODE_DR2_WRITE		0x0032
    114  1.46.2.2  christos #define VMCB_EXITCODE_DR3_WRITE		0x0033
    115  1.46.2.2  christos #define VMCB_EXITCODE_DR4_WRITE		0x0034
    116  1.46.2.2  christos #define VMCB_EXITCODE_DR5_WRITE		0x0035
    117  1.46.2.2  christos #define VMCB_EXITCODE_DR6_WRITE		0x0036
    118  1.46.2.2  christos #define VMCB_EXITCODE_DR7_WRITE		0x0037
    119  1.46.2.2  christos #define VMCB_EXITCODE_DR8_WRITE		0x0038
    120  1.46.2.2  christos #define VMCB_EXITCODE_DR9_WRITE		0x0039
    121  1.46.2.2  christos #define VMCB_EXITCODE_DR10_WRITE	0x003A
    122  1.46.2.2  christos #define VMCB_EXITCODE_DR11_WRITE	0x003B
    123  1.46.2.2  christos #define VMCB_EXITCODE_DR12_WRITE	0x003C
    124  1.46.2.2  christos #define VMCB_EXITCODE_DR13_WRITE	0x003D
    125  1.46.2.2  christos #define VMCB_EXITCODE_DR14_WRITE	0x003E
    126  1.46.2.2  christos #define VMCB_EXITCODE_DR15_WRITE	0x003F
    127  1.46.2.2  christos #define VMCB_EXITCODE_EXCP0		0x0040
    128  1.46.2.2  christos #define VMCB_EXITCODE_EXCP1		0x0041
    129  1.46.2.2  christos #define VMCB_EXITCODE_EXCP2		0x0042
    130  1.46.2.2  christos #define VMCB_EXITCODE_EXCP3		0x0043
    131  1.46.2.2  christos #define VMCB_EXITCODE_EXCP4		0x0044
    132  1.46.2.2  christos #define VMCB_EXITCODE_EXCP5		0x0045
    133  1.46.2.2  christos #define VMCB_EXITCODE_EXCP6		0x0046
    134  1.46.2.2  christos #define VMCB_EXITCODE_EXCP7		0x0047
    135  1.46.2.2  christos #define VMCB_EXITCODE_EXCP8		0x0048
    136  1.46.2.2  christos #define VMCB_EXITCODE_EXCP9		0x0049
    137  1.46.2.2  christos #define VMCB_EXITCODE_EXCP10		0x004A
    138  1.46.2.2  christos #define VMCB_EXITCODE_EXCP11		0x004B
    139  1.46.2.2  christos #define VMCB_EXITCODE_EXCP12		0x004C
    140  1.46.2.2  christos #define VMCB_EXITCODE_EXCP13		0x004D
    141  1.46.2.2  christos #define VMCB_EXITCODE_EXCP14		0x004E
    142  1.46.2.2  christos #define VMCB_EXITCODE_EXCP15		0x004F
    143  1.46.2.2  christos #define VMCB_EXITCODE_EXCP16		0x0050
    144  1.46.2.2  christos #define VMCB_EXITCODE_EXCP17		0x0051
    145  1.46.2.2  christos #define VMCB_EXITCODE_EXCP18		0x0052
    146  1.46.2.2  christos #define VMCB_EXITCODE_EXCP19		0x0053
    147  1.46.2.2  christos #define VMCB_EXITCODE_EXCP20		0x0054
    148  1.46.2.2  christos #define VMCB_EXITCODE_EXCP21		0x0055
    149  1.46.2.2  christos #define VMCB_EXITCODE_EXCP22		0x0056
    150  1.46.2.2  christos #define VMCB_EXITCODE_EXCP23		0x0057
    151  1.46.2.2  christos #define VMCB_EXITCODE_EXCP24		0x0058
    152  1.46.2.2  christos #define VMCB_EXITCODE_EXCP25		0x0059
    153  1.46.2.2  christos #define VMCB_EXITCODE_EXCP26		0x005A
    154  1.46.2.2  christos #define VMCB_EXITCODE_EXCP27		0x005B
    155  1.46.2.2  christos #define VMCB_EXITCODE_EXCP28		0x005C
    156  1.46.2.2  christos #define VMCB_EXITCODE_EXCP29		0x005D
    157  1.46.2.2  christos #define VMCB_EXITCODE_EXCP30		0x005E
    158  1.46.2.2  christos #define VMCB_EXITCODE_EXCP31		0x005F
    159  1.46.2.2  christos #define VMCB_EXITCODE_INTR		0x0060
    160  1.46.2.2  christos #define VMCB_EXITCODE_NMI		0x0061
    161  1.46.2.2  christos #define VMCB_EXITCODE_SMI		0x0062
    162  1.46.2.2  christos #define VMCB_EXITCODE_INIT		0x0063
    163  1.46.2.2  christos #define VMCB_EXITCODE_VINTR		0x0064
    164  1.46.2.2  christos #define VMCB_EXITCODE_CR0_SEL_WRITE	0x0065
    165  1.46.2.2  christos #define VMCB_EXITCODE_IDTR_READ		0x0066
    166  1.46.2.2  christos #define VMCB_EXITCODE_GDTR_READ		0x0067
    167  1.46.2.2  christos #define VMCB_EXITCODE_LDTR_READ		0x0068
    168  1.46.2.2  christos #define VMCB_EXITCODE_TR_READ		0x0069
    169  1.46.2.2  christos #define VMCB_EXITCODE_IDTR_WRITE	0x006A
    170  1.46.2.2  christos #define VMCB_EXITCODE_GDTR_WRITE	0x006B
    171  1.46.2.2  christos #define VMCB_EXITCODE_LDTR_WRITE	0x006C
    172  1.46.2.2  christos #define VMCB_EXITCODE_TR_WRITE		0x006D
    173  1.46.2.2  christos #define VMCB_EXITCODE_RDTSC		0x006E
    174  1.46.2.2  christos #define VMCB_EXITCODE_RDPMC		0x006F
    175  1.46.2.2  christos #define VMCB_EXITCODE_PUSHF		0x0070
    176  1.46.2.2  christos #define VMCB_EXITCODE_POPF		0x0071
    177  1.46.2.2  christos #define VMCB_EXITCODE_CPUID		0x0072
    178  1.46.2.2  christos #define VMCB_EXITCODE_RSM		0x0073
    179  1.46.2.2  christos #define VMCB_EXITCODE_IRET		0x0074
    180  1.46.2.2  christos #define VMCB_EXITCODE_SWINT		0x0075
    181  1.46.2.2  christos #define VMCB_EXITCODE_INVD		0x0076
    182  1.46.2.2  christos #define VMCB_EXITCODE_PAUSE		0x0077
    183  1.46.2.2  christos #define VMCB_EXITCODE_HLT		0x0078
    184  1.46.2.2  christos #define VMCB_EXITCODE_INVLPG		0x0079
    185  1.46.2.2  christos #define VMCB_EXITCODE_INVLPGA		0x007A
    186  1.46.2.2  christos #define VMCB_EXITCODE_IOIO		0x007B
    187  1.46.2.2  christos #define VMCB_EXITCODE_MSR		0x007C
    188  1.46.2.2  christos #define VMCB_EXITCODE_TASK_SWITCH	0x007D
    189  1.46.2.2  christos #define VMCB_EXITCODE_FERR_FREEZE	0x007E
    190  1.46.2.2  christos #define VMCB_EXITCODE_SHUTDOWN		0x007F
    191  1.46.2.2  christos #define VMCB_EXITCODE_VMRUN		0x0080
    192  1.46.2.2  christos #define VMCB_EXITCODE_VMMCALL		0x0081
    193  1.46.2.2  christos #define VMCB_EXITCODE_VMLOAD		0x0082
    194  1.46.2.2  christos #define VMCB_EXITCODE_VMSAVE		0x0083
    195  1.46.2.2  christos #define VMCB_EXITCODE_STGI		0x0084
    196  1.46.2.2  christos #define VMCB_EXITCODE_CLGI		0x0085
    197  1.46.2.2  christos #define VMCB_EXITCODE_SKINIT		0x0086
    198  1.46.2.2  christos #define VMCB_EXITCODE_RDTSCP		0x0087
    199  1.46.2.2  christos #define VMCB_EXITCODE_ICEBP		0x0088
    200  1.46.2.2  christos #define VMCB_EXITCODE_WBINVD		0x0089
    201  1.46.2.2  christos #define VMCB_EXITCODE_MONITOR		0x008A
    202  1.46.2.2  christos #define VMCB_EXITCODE_MWAIT		0x008B
    203  1.46.2.2  christos #define VMCB_EXITCODE_MWAIT_CONDITIONAL	0x008C
    204  1.46.2.2  christos #define VMCB_EXITCODE_XSETBV		0x008D
    205  1.46.2.3    martin #define VMCB_EXITCODE_RDPRU		0x008E
    206  1.46.2.2  christos #define VMCB_EXITCODE_EFER_WRITE_TRAP	0x008F
    207  1.46.2.2  christos #define VMCB_EXITCODE_CR0_WRITE_TRAP	0x0090
    208  1.46.2.2  christos #define VMCB_EXITCODE_CR1_WRITE_TRAP	0x0091
    209  1.46.2.2  christos #define VMCB_EXITCODE_CR2_WRITE_TRAP	0x0092
    210  1.46.2.2  christos #define VMCB_EXITCODE_CR3_WRITE_TRAP	0x0093
    211  1.46.2.2  christos #define VMCB_EXITCODE_CR4_WRITE_TRAP	0x0094
    212  1.46.2.2  christos #define VMCB_EXITCODE_CR5_WRITE_TRAP	0x0095
    213  1.46.2.2  christos #define VMCB_EXITCODE_CR6_WRITE_TRAP	0x0096
    214  1.46.2.2  christos #define VMCB_EXITCODE_CR7_WRITE_TRAP	0x0097
    215  1.46.2.2  christos #define VMCB_EXITCODE_CR8_WRITE_TRAP	0x0098
    216  1.46.2.2  christos #define VMCB_EXITCODE_CR9_WRITE_TRAP	0x0099
    217  1.46.2.2  christos #define VMCB_EXITCODE_CR10_WRITE_TRAP	0x009A
    218  1.46.2.2  christos #define VMCB_EXITCODE_CR11_WRITE_TRAP	0x009B
    219  1.46.2.2  christos #define VMCB_EXITCODE_CR12_WRITE_TRAP	0x009C
    220  1.46.2.2  christos #define VMCB_EXITCODE_CR13_WRITE_TRAP	0x009D
    221  1.46.2.2  christos #define VMCB_EXITCODE_CR14_WRITE_TRAP	0x009E
    222  1.46.2.2  christos #define VMCB_EXITCODE_CR15_WRITE_TRAP	0x009F
    223  1.46.2.3    martin #define VMCB_EXITCODE_MCOMMIT		0x00A3
    224  1.46.2.2  christos #define VMCB_EXITCODE_NPF		0x0400
    225  1.46.2.2  christos #define VMCB_EXITCODE_AVIC_INCOMP_IPI	0x0401
    226  1.46.2.2  christos #define VMCB_EXITCODE_AVIC_NOACCEL	0x0402
    227  1.46.2.2  christos #define VMCB_EXITCODE_VMGEXIT		0x0403
    228  1.46.2.2  christos #define VMCB_EXITCODE_INVALID		-1
    229  1.46.2.2  christos 
    230  1.46.2.2  christos /* -------------------------------------------------------------------------- */
    231  1.46.2.2  christos 
    232  1.46.2.2  christos struct vmcb_ctrl {
    233  1.46.2.2  christos 	uint32_t intercept_cr;
    234  1.46.2.2  christos #define VMCB_CTRL_INTERCEPT_RCR(x)	__BIT( 0 + x)
    235  1.46.2.2  christos #define VMCB_CTRL_INTERCEPT_WCR(x)	__BIT(16 + x)
    236  1.46.2.2  christos 
    237  1.46.2.2  christos 	uint32_t intercept_dr;
    238  1.46.2.2  christos #define VMCB_CTRL_INTERCEPT_RDR(x)	__BIT( 0 + x)
    239  1.46.2.2  christos #define VMCB_CTRL_INTERCEPT_WDR(x)	__BIT(16 + x)
    240  1.46.2.2  christos 
    241  1.46.2.2  christos 	uint32_t intercept_vec;
    242  1.46.2.2  christos #define VMCB_CTRL_INTERCEPT_VEC(x)	__BIT(x)
    243  1.46.2.2  christos 
    244  1.46.2.2  christos 	uint32_t intercept_misc1;
    245  1.46.2.2  christos #define VMCB_CTRL_INTERCEPT_INTR	__BIT(0)
    246  1.46.2.2  christos #define VMCB_CTRL_INTERCEPT_NMI		__BIT(1)
    247  1.46.2.2  christos #define VMCB_CTRL_INTERCEPT_SMI		__BIT(2)
    248  1.46.2.2  christos #define VMCB_CTRL_INTERCEPT_INIT	__BIT(3)
    249  1.46.2.2  christos #define VMCB_CTRL_INTERCEPT_VINTR	__BIT(4)
    250  1.46.2.2  christos #define VMCB_CTRL_INTERCEPT_CR0_SPEC	__BIT(5)
    251  1.46.2.2  christos #define VMCB_CTRL_INTERCEPT_RIDTR	__BIT(6)
    252  1.46.2.2  christos #define VMCB_CTRL_INTERCEPT_RGDTR	__BIT(7)
    253  1.46.2.2  christos #define VMCB_CTRL_INTERCEPT_RLDTR	__BIT(8)
    254  1.46.2.2  christos #define VMCB_CTRL_INTERCEPT_RTR		__BIT(9)
    255  1.46.2.2  christos #define VMCB_CTRL_INTERCEPT_WIDTR	__BIT(10)
    256  1.46.2.2  christos #define VMCB_CTRL_INTERCEPT_WGDTR	__BIT(11)
    257  1.46.2.2  christos #define VMCB_CTRL_INTERCEPT_WLDTR	__BIT(12)
    258  1.46.2.2  christos #define VMCB_CTRL_INTERCEPT_WTR		__BIT(13)
    259  1.46.2.2  christos #define VMCB_CTRL_INTERCEPT_RDTSC	__BIT(14)
    260  1.46.2.2  christos #define VMCB_CTRL_INTERCEPT_RDPMC	__BIT(15)
    261  1.46.2.2  christos #define VMCB_CTRL_INTERCEPT_PUSHF	__BIT(16)
    262  1.46.2.2  christos #define VMCB_CTRL_INTERCEPT_POPF	__BIT(17)
    263  1.46.2.2  christos #define VMCB_CTRL_INTERCEPT_CPUID	__BIT(18)
    264  1.46.2.2  christos #define VMCB_CTRL_INTERCEPT_RSM		__BIT(19)
    265  1.46.2.2  christos #define VMCB_CTRL_INTERCEPT_IRET	__BIT(20)
    266  1.46.2.2  christos #define VMCB_CTRL_INTERCEPT_INTN	__BIT(21)
    267  1.46.2.2  christos #define VMCB_CTRL_INTERCEPT_INVD	__BIT(22)
    268  1.46.2.2  christos #define VMCB_CTRL_INTERCEPT_PAUSE	__BIT(23)
    269  1.46.2.2  christos #define VMCB_CTRL_INTERCEPT_HLT		__BIT(24)
    270  1.46.2.2  christos #define VMCB_CTRL_INTERCEPT_INVLPG	__BIT(25)
    271  1.46.2.2  christos #define VMCB_CTRL_INTERCEPT_INVLPGA	__BIT(26)
    272  1.46.2.2  christos #define VMCB_CTRL_INTERCEPT_IOIO_PROT	__BIT(27)
    273  1.46.2.2  christos #define VMCB_CTRL_INTERCEPT_MSR_PROT	__BIT(28)
    274  1.46.2.2  christos #define VMCB_CTRL_INTERCEPT_TASKSW	__BIT(29)
    275  1.46.2.2  christos #define VMCB_CTRL_INTERCEPT_FERR_FREEZE	__BIT(30)
    276  1.46.2.2  christos #define VMCB_CTRL_INTERCEPT_SHUTDOWN	__BIT(31)
    277  1.46.2.2  christos 
    278  1.46.2.2  christos 	uint32_t intercept_misc2;
    279  1.46.2.2  christos #define VMCB_CTRL_INTERCEPT_VMRUN	__BIT(0)
    280  1.46.2.2  christos #define VMCB_CTRL_INTERCEPT_VMMCALL	__BIT(1)
    281  1.46.2.2  christos #define VMCB_CTRL_INTERCEPT_VMLOAD	__BIT(2)
    282  1.46.2.2  christos #define VMCB_CTRL_INTERCEPT_VMSAVE	__BIT(3)
    283  1.46.2.2  christos #define VMCB_CTRL_INTERCEPT_STGI	__BIT(4)
    284  1.46.2.2  christos #define VMCB_CTRL_INTERCEPT_CLGI	__BIT(5)
    285  1.46.2.2  christos #define VMCB_CTRL_INTERCEPT_SKINIT	__BIT(6)
    286  1.46.2.2  christos #define VMCB_CTRL_INTERCEPT_RDTSCP	__BIT(7)
    287  1.46.2.2  christos #define VMCB_CTRL_INTERCEPT_ICEBP	__BIT(8)
    288  1.46.2.2  christos #define VMCB_CTRL_INTERCEPT_WBINVD	__BIT(9)
    289  1.46.2.2  christos #define VMCB_CTRL_INTERCEPT_MONITOR	__BIT(10)
    290  1.46.2.3    martin #define VMCB_CTRL_INTERCEPT_MWAIT	__BIT(11)
    291  1.46.2.3    martin #define VMCB_CTRL_INTERCEPT_MWAIT_ARMED	__BIT(12)
    292  1.46.2.2  christos #define VMCB_CTRL_INTERCEPT_XSETBV	__BIT(13)
    293  1.46.2.3    martin #define VMCB_CTRL_INTERCEPT_RDPRU	__BIT(14)
    294  1.46.2.2  christos #define VMCB_CTRL_INTERCEPT_EFER_SPEC	__BIT(15)
    295  1.46.2.2  christos #define VMCB_CTRL_INTERCEPT_WCR_SPEC(x)	__BIT(16 + x)
    296  1.46.2.2  christos 
    297  1.46.2.3    martin 	uint32_t intercept_misc3;
    298  1.46.2.3    martin #define VMCB_CTRL_INTERCEPT_MCOMMIT	__BIT(3)
    299  1.46.2.3    martin 
    300  1.46.2.3    martin 	uint8_t  rsvd1[36];
    301  1.46.2.2  christos 	uint16_t pause_filt_thresh;
    302  1.46.2.2  christos 	uint16_t pause_filt_cnt;
    303  1.46.2.2  christos 	uint64_t iopm_base_pa;
    304  1.46.2.2  christos 	uint64_t msrpm_base_pa;
    305  1.46.2.2  christos 	uint64_t tsc_offset;
    306  1.46.2.2  christos 	uint32_t guest_asid;
    307  1.46.2.2  christos 
    308  1.46.2.2  christos 	uint32_t tlb_ctrl;
    309  1.46.2.2  christos #define VMCB_CTRL_TLB_CTRL_FLUSH_ALL			0x01
    310  1.46.2.2  christos #define VMCB_CTRL_TLB_CTRL_FLUSH_GUEST			0x03
    311  1.46.2.2  christos #define VMCB_CTRL_TLB_CTRL_FLUSH_GUEST_NONGLOBAL	0x07
    312  1.46.2.2  christos 
    313  1.46.2.2  christos 	uint64_t v;
    314  1.46.2.2  christos #define VMCB_CTRL_V_TPR			__BITS(3,0)
    315  1.46.2.2  christos #define VMCB_CTRL_V_IRQ			__BIT(8)
    316  1.46.2.2  christos #define VMCB_CTRL_V_VGIF		__BIT(9)
    317  1.46.2.2  christos #define VMCB_CTRL_V_INTR_PRIO		__BITS(19,16)
    318  1.46.2.2  christos #define VMCB_CTRL_V_IGN_TPR		__BIT(20)
    319  1.46.2.2  christos #define VMCB_CTRL_V_INTR_MASKING	__BIT(24)
    320  1.46.2.2  christos #define VMCB_CTRL_V_GUEST_VGIF		__BIT(25)
    321  1.46.2.2  christos #define VMCB_CTRL_V_AVIC_EN		__BIT(31)
    322  1.46.2.2  christos #define VMCB_CTRL_V_INTR_VECTOR		__BITS(39,32)
    323  1.46.2.2  christos 
    324  1.46.2.2  christos 	uint64_t intr;
    325  1.46.2.2  christos #define VMCB_CTRL_INTR_SHADOW		__BIT(0)
    326  1.46.2.2  christos 
    327  1.46.2.2  christos 	uint64_t exitcode;
    328  1.46.2.2  christos 	uint64_t exitinfo1;
    329  1.46.2.2  christos 	uint64_t exitinfo2;
    330  1.46.2.2  christos 
    331  1.46.2.2  christos 	uint64_t exitintinfo;
    332  1.46.2.2  christos #define VMCB_CTRL_EXITINTINFO_VECTOR	__BITS(7,0)
    333  1.46.2.2  christos #define VMCB_CTRL_EXITINTINFO_TYPE	__BITS(10,8)
    334  1.46.2.2  christos #define VMCB_CTRL_EXITINTINFO_EV	__BIT(11)
    335  1.46.2.2  christos #define VMCB_CTRL_EXITINTINFO_V		__BIT(31)
    336  1.46.2.2  christos #define VMCB_CTRL_EXITINTINFO_ERRORCODE	__BITS(63,32)
    337  1.46.2.2  christos 
    338  1.46.2.2  christos 	uint64_t enable1;
    339  1.46.2.2  christos #define VMCB_CTRL_ENABLE_NP		__BIT(0)
    340  1.46.2.2  christos #define VMCB_CTRL_ENABLE_SEV		__BIT(1)
    341  1.46.2.2  christos #define VMCB_CTRL_ENABLE_ES_SEV		__BIT(2)
    342  1.46.2.3    martin #define VMCB_CTRL_ENABLE_GMET		__BIT(3)
    343  1.46.2.3    martin #define VMCB_CTRL_ENABLE_VTE		__BIT(5)
    344  1.46.2.2  christos 
    345  1.46.2.2  christos 	uint64_t avic;
    346  1.46.2.2  christos #define VMCB_CTRL_AVIC_APIC_BAR		__BITS(51,0)
    347  1.46.2.2  christos 
    348  1.46.2.2  christos 	uint64_t ghcb;
    349  1.46.2.2  christos 
    350  1.46.2.2  christos 	uint64_t eventinj;
    351  1.46.2.2  christos #define VMCB_CTRL_EVENTINJ_VECTOR	__BITS(7,0)
    352  1.46.2.2  christos #define VMCB_CTRL_EVENTINJ_TYPE		__BITS(10,8)
    353  1.46.2.2  christos #define VMCB_CTRL_EVENTINJ_EV		__BIT(11)
    354  1.46.2.2  christos #define VMCB_CTRL_EVENTINJ_V		__BIT(31)
    355  1.46.2.2  christos #define VMCB_CTRL_EVENTINJ_ERRORCODE	__BITS(63,32)
    356  1.46.2.2  christos 
    357  1.46.2.2  christos 	uint64_t n_cr3;
    358  1.46.2.2  christos 
    359  1.46.2.2  christos 	uint64_t enable2;
    360  1.46.2.2  christos #define VMCB_CTRL_ENABLE_LBR		__BIT(0)
    361  1.46.2.2  christos #define VMCB_CTRL_ENABLE_VVMSAVE	__BIT(1)
    362  1.46.2.2  christos 
    363  1.46.2.2  christos 	uint32_t vmcb_clean;
    364  1.46.2.2  christos #define VMCB_CTRL_VMCB_CLEAN_I		__BIT(0)
    365  1.46.2.2  christos #define VMCB_CTRL_VMCB_CLEAN_IOPM	__BIT(1)
    366  1.46.2.2  christos #define VMCB_CTRL_VMCB_CLEAN_ASID	__BIT(2)
    367  1.46.2.2  christos #define VMCB_CTRL_VMCB_CLEAN_TPR	__BIT(3)
    368  1.46.2.2  christos #define VMCB_CTRL_VMCB_CLEAN_NP		__BIT(4)
    369  1.46.2.2  christos #define VMCB_CTRL_VMCB_CLEAN_CR		__BIT(5)
    370  1.46.2.2  christos #define VMCB_CTRL_VMCB_CLEAN_DR		__BIT(6)
    371  1.46.2.2  christos #define VMCB_CTRL_VMCB_CLEAN_DT		__BIT(7)
    372  1.46.2.2  christos #define VMCB_CTRL_VMCB_CLEAN_SEG	__BIT(8)
    373  1.46.2.2  christos #define VMCB_CTRL_VMCB_CLEAN_CR2	__BIT(9)
    374  1.46.2.2  christos #define VMCB_CTRL_VMCB_CLEAN_LBR	__BIT(10)
    375  1.46.2.2  christos #define VMCB_CTRL_VMCB_CLEAN_AVIC	__BIT(11)
    376  1.46.2.2  christos 
    377  1.46.2.2  christos 	uint32_t rsvd2;
    378  1.46.2.2  christos 	uint64_t nrip;
    379  1.46.2.2  christos 	uint8_t	inst_len;
    380  1.46.2.2  christos 	uint8_t	inst_bytes[15];
    381  1.46.2.2  christos 	uint64_t avic_abpp;
    382  1.46.2.2  christos 	uint64_t rsvd3;
    383  1.46.2.2  christos 	uint64_t avic_ltp;
    384  1.46.2.2  christos 
    385  1.46.2.2  christos 	uint64_t avic_phys;
    386  1.46.2.2  christos #define VMCB_CTRL_AVIC_PHYS_TABLE_PTR	__BITS(51,12)
    387  1.46.2.2  christos #define VMCB_CTRL_AVIC_PHYS_MAX_INDEX	__BITS(7,0)
    388  1.46.2.2  christos 
    389  1.46.2.2  christos 	uint64_t rsvd4;
    390  1.46.2.2  christos 	uint64_t vmcb_ptr;
    391  1.46.2.2  christos 
    392  1.46.2.2  christos 	uint8_t	pad[752];
    393  1.46.2.2  christos } __packed;
    394  1.46.2.2  christos 
    395  1.46.2.2  christos CTASSERT(sizeof(struct vmcb_ctrl) == 1024);
    396  1.46.2.2  christos 
    397  1.46.2.2  christos struct vmcb_segment {
    398  1.46.2.2  christos 	uint16_t selector;
    399  1.46.2.2  christos 	uint16_t attrib;	/* hidden */
    400  1.46.2.2  christos 	uint32_t limit;		/* hidden */
    401  1.46.2.2  christos 	uint64_t base;		/* hidden */
    402  1.46.2.2  christos } __packed;
    403  1.46.2.2  christos 
    404  1.46.2.2  christos CTASSERT(sizeof(struct vmcb_segment) == 16);
    405  1.46.2.2  christos 
    406  1.46.2.2  christos struct vmcb_state {
    407  1.46.2.2  christos 	struct   vmcb_segment es;
    408  1.46.2.2  christos 	struct   vmcb_segment cs;
    409  1.46.2.2  christos 	struct   vmcb_segment ss;
    410  1.46.2.2  christos 	struct   vmcb_segment ds;
    411  1.46.2.2  christos 	struct   vmcb_segment fs;
    412  1.46.2.2  christos 	struct   vmcb_segment gs;
    413  1.46.2.2  christos 	struct   vmcb_segment gdt;
    414  1.46.2.2  christos 	struct   vmcb_segment ldt;
    415  1.46.2.2  christos 	struct   vmcb_segment idt;
    416  1.46.2.2  christos 	struct   vmcb_segment tr;
    417  1.46.2.2  christos 	uint8_t	 rsvd1[43];
    418  1.46.2.2  christos 	uint8_t	 cpl;
    419  1.46.2.2  christos 	uint8_t  rsvd2[4];
    420  1.46.2.2  christos 	uint64_t efer;
    421  1.46.2.2  christos 	uint8_t	 rsvd3[112];
    422  1.46.2.2  christos 	uint64_t cr4;
    423  1.46.2.2  christos 	uint64_t cr3;
    424  1.46.2.2  christos 	uint64_t cr0;
    425  1.46.2.2  christos 	uint64_t dr7;
    426  1.46.2.2  christos 	uint64_t dr6;
    427  1.46.2.2  christos 	uint64_t rflags;
    428  1.46.2.2  christos 	uint64_t rip;
    429  1.46.2.2  christos 	uint8_t	 rsvd4[88];
    430  1.46.2.2  christos 	uint64_t rsp;
    431  1.46.2.2  christos 	uint8_t	 rsvd5[24];
    432  1.46.2.2  christos 	uint64_t rax;
    433  1.46.2.2  christos 	uint64_t star;
    434  1.46.2.2  christos 	uint64_t lstar;
    435  1.46.2.2  christos 	uint64_t cstar;
    436  1.46.2.2  christos 	uint64_t sfmask;
    437  1.46.2.2  christos 	uint64_t kernelgsbase;
    438  1.46.2.2  christos 	uint64_t sysenter_cs;
    439  1.46.2.2  christos 	uint64_t sysenter_esp;
    440  1.46.2.2  christos 	uint64_t sysenter_eip;
    441  1.46.2.2  christos 	uint64_t cr2;
    442  1.46.2.2  christos 	uint8_t	 rsvd6[32];
    443  1.46.2.2  christos 	uint64_t g_pat;
    444  1.46.2.2  christos 	uint64_t dbgctl;
    445  1.46.2.2  christos 	uint64_t br_from;
    446  1.46.2.2  christos 	uint64_t br_to;
    447  1.46.2.2  christos 	uint64_t int_from;
    448  1.46.2.2  christos 	uint64_t int_to;
    449  1.46.2.2  christos 	uint8_t	 pad[2408];
    450  1.46.2.2  christos } __packed;
    451  1.46.2.2  christos 
    452  1.46.2.2  christos CTASSERT(sizeof(struct vmcb_state) == 0xC00);
    453  1.46.2.2  christos 
    454  1.46.2.2  christos struct vmcb {
    455  1.46.2.2  christos 	struct vmcb_ctrl ctrl;
    456  1.46.2.2  christos 	struct vmcb_state state;
    457  1.46.2.2  christos } __packed;
    458  1.46.2.2  christos 
    459  1.46.2.2  christos CTASSERT(sizeof(struct vmcb) == PAGE_SIZE);
    460  1.46.2.2  christos CTASSERT(offsetof(struct vmcb, state) == 0x400);
    461  1.46.2.2  christos 
    462  1.46.2.2  christos /* -------------------------------------------------------------------------- */
    463  1.46.2.2  christos 
    464  1.46.2.2  christos static void svm_vcpu_state_provide(struct nvmm_cpu *, uint64_t);
    465  1.46.2.2  christos static void svm_vcpu_state_commit(struct nvmm_cpu *);
    466  1.46.2.2  christos 
    467  1.46.2.2  christos struct svm_hsave {
    468  1.46.2.2  christos 	paddr_t pa;
    469  1.46.2.2  christos };
    470  1.46.2.2  christos 
    471  1.46.2.2  christos static struct svm_hsave hsave[MAXCPUS];
    472  1.46.2.2  christos 
    473  1.46.2.2  christos static uint8_t *svm_asidmap __read_mostly;
    474  1.46.2.2  christos static uint32_t svm_maxasid __read_mostly;
    475  1.46.2.2  christos static kmutex_t svm_asidlock __cacheline_aligned;
    476  1.46.2.2  christos 
    477  1.46.2.2  christos static bool svm_decode_assist __read_mostly;
    478  1.46.2.2  christos static uint32_t svm_ctrl_tlb_flush __read_mostly;
    479  1.46.2.2  christos 
    480  1.46.2.2  christos #define SVM_XCR0_MASK_DEFAULT	(XCR0_X87|XCR0_SSE)
    481  1.46.2.2  christos static uint64_t svm_xcr0_mask __read_mostly;
    482  1.46.2.2  christos 
    483  1.46.2.2  christos #define SVM_NCPUIDS	32
    484  1.46.2.2  christos 
    485  1.46.2.2  christos #define VMCB_NPAGES	1
    486  1.46.2.2  christos 
    487  1.46.2.2  christos #define MSRBM_NPAGES	2
    488  1.46.2.2  christos #define MSRBM_SIZE	(MSRBM_NPAGES * PAGE_SIZE)
    489  1.46.2.2  christos 
    490  1.46.2.2  christos #define IOBM_NPAGES	3
    491  1.46.2.2  christos #define IOBM_SIZE	(IOBM_NPAGES * PAGE_SIZE)
    492  1.46.2.2  christos 
    493  1.46.2.2  christos /* Does not include EFER_LMSLE. */
    494  1.46.2.2  christos #define EFER_VALID \
    495  1.46.2.2  christos 	(EFER_SCE|EFER_LME|EFER_LMA|EFER_NXE|EFER_SVME|EFER_FFXSR|EFER_TCE)
    496  1.46.2.2  christos 
    497  1.46.2.2  christos #define EFER_TLB_FLUSH \
    498  1.46.2.2  christos 	(EFER_NXE|EFER_LMA|EFER_LME)
    499  1.46.2.2  christos #define CR0_TLB_FLUSH \
    500  1.46.2.2  christos 	(CR0_PG|CR0_WP|CR0_CD|CR0_NW)
    501  1.46.2.2  christos #define CR4_TLB_FLUSH \
    502  1.46.2.2  christos 	(CR4_PGE|CR4_PAE|CR4_PSE)
    503  1.46.2.2  christos 
    504  1.46.2.2  christos /* -------------------------------------------------------------------------- */
    505  1.46.2.2  christos 
    506  1.46.2.2  christos struct svm_machdata {
    507  1.46.2.2  christos 	volatile uint64_t mach_htlb_gen;
    508  1.46.2.2  christos };
    509  1.46.2.2  christos 
    510  1.46.2.3    martin static const size_t svm_vcpu_conf_sizes[NVMM_X86_VCPU_NCONF] = {
    511  1.46.2.3    martin 	[NVMM_VCPU_CONF_MD(NVMM_VCPU_CONF_CPUID)] =
    512  1.46.2.3    martin 	    sizeof(struct nvmm_vcpu_conf_cpuid),
    513  1.46.2.3    martin 	[NVMM_VCPU_CONF_MD(NVMM_VCPU_CONF_TPR)] =
    514  1.46.2.3    martin 	    sizeof(struct nvmm_vcpu_conf_tpr)
    515  1.46.2.2  christos };
    516  1.46.2.2  christos 
    517  1.46.2.2  christos struct svm_cpudata {
    518  1.46.2.2  christos 	/* General */
    519  1.46.2.2  christos 	bool shared_asid;
    520  1.46.2.2  christos 	bool gtlb_want_flush;
    521  1.46.2.2  christos 	bool gtsc_want_update;
    522  1.46.2.2  christos 	uint64_t vcpu_htlb_gen;
    523  1.46.2.2  christos 
    524  1.46.2.2  christos 	/* VMCB */
    525  1.46.2.2  christos 	struct vmcb *vmcb;
    526  1.46.2.2  christos 	paddr_t vmcb_pa;
    527  1.46.2.2  christos 
    528  1.46.2.2  christos 	/* I/O bitmap */
    529  1.46.2.2  christos 	uint8_t *iobm;
    530  1.46.2.2  christos 	paddr_t iobm_pa;
    531  1.46.2.2  christos 
    532  1.46.2.2  christos 	/* MSR bitmap */
    533  1.46.2.2  christos 	uint8_t *msrbm;
    534  1.46.2.2  christos 	paddr_t msrbm_pa;
    535  1.46.2.2  christos 
    536  1.46.2.2  christos 	/* Host state */
    537  1.46.2.2  christos 	uint64_t hxcr0;
    538  1.46.2.2  christos 	uint64_t star;
    539  1.46.2.2  christos 	uint64_t lstar;
    540  1.46.2.2  christos 	uint64_t cstar;
    541  1.46.2.2  christos 	uint64_t sfmask;
    542  1.46.2.2  christos 	uint64_t fsbase;
    543  1.46.2.2  christos 	uint64_t kernelgsbase;
    544  1.46.2.2  christos 
    545  1.46.2.2  christos 	/* Intr state */
    546  1.46.2.2  christos 	bool int_window_exit;
    547  1.46.2.2  christos 	bool nmi_window_exit;
    548  1.46.2.2  christos 	bool evt_pending;
    549  1.46.2.2  christos 
    550  1.46.2.2  christos 	/* Guest state */
    551  1.46.2.2  christos 	uint64_t gxcr0;
    552  1.46.2.2  christos 	uint64_t gprs[NVMM_X64_NGPR];
    553  1.46.2.2  christos 	uint64_t drs[NVMM_X64_NDR];
    554  1.46.2.2  christos 	uint64_t gtsc;
    555  1.46.2.2  christos 	struct xsave_header gfpu __aligned(64);
    556  1.46.2.3    martin 
    557  1.46.2.3    martin 	/* VCPU configuration. */
    558  1.46.2.3    martin 	bool cpuidpresent[SVM_NCPUIDS];
    559  1.46.2.3    martin 	struct nvmm_vcpu_conf_cpuid cpuid[SVM_NCPUIDS];
    560  1.46.2.2  christos };
    561  1.46.2.2  christos 
    562  1.46.2.2  christos static void
    563  1.46.2.2  christos svm_vmcb_cache_default(struct vmcb *vmcb)
    564  1.46.2.2  christos {
    565  1.46.2.2  christos 	vmcb->ctrl.vmcb_clean =
    566  1.46.2.2  christos 	    VMCB_CTRL_VMCB_CLEAN_I |
    567  1.46.2.2  christos 	    VMCB_CTRL_VMCB_CLEAN_IOPM |
    568  1.46.2.2  christos 	    VMCB_CTRL_VMCB_CLEAN_ASID |
    569  1.46.2.2  christos 	    VMCB_CTRL_VMCB_CLEAN_TPR |
    570  1.46.2.2  christos 	    VMCB_CTRL_VMCB_CLEAN_NP |
    571  1.46.2.2  christos 	    VMCB_CTRL_VMCB_CLEAN_CR |
    572  1.46.2.2  christos 	    VMCB_CTRL_VMCB_CLEAN_DR |
    573  1.46.2.2  christos 	    VMCB_CTRL_VMCB_CLEAN_DT |
    574  1.46.2.2  christos 	    VMCB_CTRL_VMCB_CLEAN_SEG |
    575  1.46.2.2  christos 	    VMCB_CTRL_VMCB_CLEAN_CR2 |
    576  1.46.2.2  christos 	    VMCB_CTRL_VMCB_CLEAN_LBR |
    577  1.46.2.2  christos 	    VMCB_CTRL_VMCB_CLEAN_AVIC;
    578  1.46.2.2  christos }
    579  1.46.2.2  christos 
    580  1.46.2.2  christos static void
    581  1.46.2.2  christos svm_vmcb_cache_update(struct vmcb *vmcb, uint64_t flags)
    582  1.46.2.2  christos {
    583  1.46.2.2  christos 	if (flags & NVMM_X64_STATE_SEGS) {
    584  1.46.2.2  christos 		vmcb->ctrl.vmcb_clean &=
    585  1.46.2.2  christos 		    ~(VMCB_CTRL_VMCB_CLEAN_SEG | VMCB_CTRL_VMCB_CLEAN_DT);
    586  1.46.2.2  christos 	}
    587  1.46.2.2  christos 	if (flags & NVMM_X64_STATE_CRS) {
    588  1.46.2.2  christos 		vmcb->ctrl.vmcb_clean &=
    589  1.46.2.2  christos 		    ~(VMCB_CTRL_VMCB_CLEAN_CR | VMCB_CTRL_VMCB_CLEAN_CR2 |
    590  1.46.2.2  christos 		      VMCB_CTRL_VMCB_CLEAN_TPR);
    591  1.46.2.2  christos 	}
    592  1.46.2.2  christos 	if (flags & NVMM_X64_STATE_DRS) {
    593  1.46.2.2  christos 		vmcb->ctrl.vmcb_clean &= ~VMCB_CTRL_VMCB_CLEAN_DR;
    594  1.46.2.2  christos 	}
    595  1.46.2.2  christos 	if (flags & NVMM_X64_STATE_MSRS) {
    596  1.46.2.2  christos 		/* CR for EFER, NP for PAT. */
    597  1.46.2.2  christos 		vmcb->ctrl.vmcb_clean &=
    598  1.46.2.2  christos 		    ~(VMCB_CTRL_VMCB_CLEAN_CR | VMCB_CTRL_VMCB_CLEAN_NP);
    599  1.46.2.2  christos 	}
    600  1.46.2.2  christos }
    601  1.46.2.2  christos 
    602  1.46.2.2  christos static inline void
    603  1.46.2.2  christos svm_vmcb_cache_flush(struct vmcb *vmcb, uint64_t flags)
    604  1.46.2.2  christos {
    605  1.46.2.2  christos 	vmcb->ctrl.vmcb_clean &= ~flags;
    606  1.46.2.2  christos }
    607  1.46.2.2  christos 
    608  1.46.2.2  christos static inline void
    609  1.46.2.2  christos svm_vmcb_cache_flush_all(struct vmcb *vmcb)
    610  1.46.2.2  christos {
    611  1.46.2.2  christos 	vmcb->ctrl.vmcb_clean = 0;
    612  1.46.2.2  christos }
    613  1.46.2.2  christos 
    614  1.46.2.2  christos #define SVM_EVENT_TYPE_HW_INT	0
    615  1.46.2.2  christos #define SVM_EVENT_TYPE_NMI	2
    616  1.46.2.2  christos #define SVM_EVENT_TYPE_EXC	3
    617  1.46.2.2  christos #define SVM_EVENT_TYPE_SW_INT	4
    618  1.46.2.2  christos 
    619  1.46.2.2  christos static void
    620  1.46.2.2  christos svm_event_waitexit_enable(struct nvmm_cpu *vcpu, bool nmi)
    621  1.46.2.2  christos {
    622  1.46.2.2  christos 	struct svm_cpudata *cpudata = vcpu->cpudata;
    623  1.46.2.2  christos 	struct vmcb *vmcb = cpudata->vmcb;
    624  1.46.2.2  christos 
    625  1.46.2.2  christos 	if (nmi) {
    626  1.46.2.2  christos 		vmcb->ctrl.intercept_misc1 |= VMCB_CTRL_INTERCEPT_IRET;
    627  1.46.2.2  christos 		cpudata->nmi_window_exit = true;
    628  1.46.2.2  christos 	} else {
    629  1.46.2.2  christos 		vmcb->ctrl.intercept_misc1 |= VMCB_CTRL_INTERCEPT_VINTR;
    630  1.46.2.2  christos 		vmcb->ctrl.v |= (VMCB_CTRL_V_IRQ | VMCB_CTRL_V_IGN_TPR);
    631  1.46.2.2  christos 		svm_vmcb_cache_flush(vmcb, VMCB_CTRL_VMCB_CLEAN_TPR);
    632  1.46.2.2  christos 		cpudata->int_window_exit = true;
    633  1.46.2.2  christos 	}
    634  1.46.2.2  christos 
    635  1.46.2.2  christos 	svm_vmcb_cache_flush(vmcb, VMCB_CTRL_VMCB_CLEAN_I);
    636  1.46.2.2  christos }
    637  1.46.2.2  christos 
    638  1.46.2.2  christos static void
    639  1.46.2.2  christos svm_event_waitexit_disable(struct nvmm_cpu *vcpu, bool nmi)
    640  1.46.2.2  christos {
    641  1.46.2.2  christos 	struct svm_cpudata *cpudata = vcpu->cpudata;
    642  1.46.2.2  christos 	struct vmcb *vmcb = cpudata->vmcb;
    643  1.46.2.2  christos 
    644  1.46.2.2  christos 	if (nmi) {
    645  1.46.2.2  christos 		vmcb->ctrl.intercept_misc1 &= ~VMCB_CTRL_INTERCEPT_IRET;
    646  1.46.2.2  christos 		cpudata->nmi_window_exit = false;
    647  1.46.2.2  christos 	} else {
    648  1.46.2.2  christos 		vmcb->ctrl.intercept_misc1 &= ~VMCB_CTRL_INTERCEPT_VINTR;
    649  1.46.2.2  christos 		vmcb->ctrl.v &= ~(VMCB_CTRL_V_IRQ | VMCB_CTRL_V_IGN_TPR);
    650  1.46.2.2  christos 		svm_vmcb_cache_flush(vmcb, VMCB_CTRL_VMCB_CLEAN_TPR);
    651  1.46.2.2  christos 		cpudata->int_window_exit = false;
    652  1.46.2.2  christos 	}
    653  1.46.2.2  christos 
    654  1.46.2.2  christos 	svm_vmcb_cache_flush(vmcb, VMCB_CTRL_VMCB_CLEAN_I);
    655  1.46.2.2  christos }
    656  1.46.2.2  christos 
    657  1.46.2.2  christos static inline int
    658  1.46.2.3    martin svm_event_has_error(uint8_t vector)
    659  1.46.2.2  christos {
    660  1.46.2.2  christos 	switch (vector) {
    661  1.46.2.2  christos 	case 8:		/* #DF */
    662  1.46.2.2  christos 	case 10:	/* #TS */
    663  1.46.2.2  christos 	case 11:	/* #NP */
    664  1.46.2.2  christos 	case 12:	/* #SS */
    665  1.46.2.2  christos 	case 13:	/* #GP */
    666  1.46.2.2  christos 	case 14:	/* #PF */
    667  1.46.2.2  christos 	case 17:	/* #AC */
    668  1.46.2.2  christos 	case 30:	/* #SX */
    669  1.46.2.2  christos 		return 1;
    670  1.46.2.2  christos 	default:
    671  1.46.2.2  christos 		return 0;
    672  1.46.2.2  christos 	}
    673  1.46.2.2  christos }
    674  1.46.2.2  christos 
    675  1.46.2.2  christos static int
    676  1.46.2.2  christos svm_vcpu_inject(struct nvmm_cpu *vcpu)
    677  1.46.2.2  christos {
    678  1.46.2.2  christos 	struct nvmm_comm_page *comm = vcpu->comm;
    679  1.46.2.2  christos 	struct svm_cpudata *cpudata = vcpu->cpudata;
    680  1.46.2.2  christos 	struct vmcb *vmcb = cpudata->vmcb;
    681  1.46.2.3    martin 	u_int evtype;
    682  1.46.2.3    martin 	uint8_t vector;
    683  1.46.2.3    martin 	uint64_t error;
    684  1.46.2.2  christos 	int type = 0, err = 0;
    685  1.46.2.2  christos 
    686  1.46.2.2  christos 	evtype = comm->event.type;
    687  1.46.2.2  christos 	vector = comm->event.vector;
    688  1.46.2.3    martin 	error = comm->event.u.excp.error;
    689  1.46.2.2  christos 	__insn_barrier();
    690  1.46.2.2  christos 
    691  1.46.2.2  christos 	switch (evtype) {
    692  1.46.2.3    martin 	case NVMM_VCPU_EVENT_EXCP:
    693  1.46.2.2  christos 		type = SVM_EVENT_TYPE_EXC;
    694  1.46.2.2  christos 		if (vector == 2 || vector >= 32)
    695  1.46.2.2  christos 			return EINVAL;
    696  1.46.2.2  christos 		if (vector == 3 || vector == 0)
    697  1.46.2.2  christos 			return EINVAL;
    698  1.46.2.2  christos 		err = svm_event_has_error(vector);
    699  1.46.2.2  christos 		break;
    700  1.46.2.3    martin 	case NVMM_VCPU_EVENT_INTR:
    701  1.46.2.3    martin 		type = SVM_EVENT_TYPE_HW_INT;
    702  1.46.2.3    martin 		if (vector == 2) {
    703  1.46.2.3    martin 			type = SVM_EVENT_TYPE_NMI;
    704  1.46.2.3    martin 			svm_event_waitexit_enable(vcpu, true);
    705  1.46.2.3    martin 		}
    706  1.46.2.3    martin 		err = 0;
    707  1.46.2.3    martin 		break;
    708  1.46.2.2  christos 	default:
    709  1.46.2.2  christos 		return EINVAL;
    710  1.46.2.2  christos 	}
    711  1.46.2.2  christos 
    712  1.46.2.2  christos 	vmcb->ctrl.eventinj =
    713  1.46.2.3    martin 	    __SHIFTIN((uint64_t)vector, VMCB_CTRL_EVENTINJ_VECTOR) |
    714  1.46.2.3    martin 	    __SHIFTIN((uint64_t)type, VMCB_CTRL_EVENTINJ_TYPE) |
    715  1.46.2.3    martin 	    __SHIFTIN((uint64_t)err, VMCB_CTRL_EVENTINJ_EV) |
    716  1.46.2.3    martin 	    __SHIFTIN((uint64_t)1, VMCB_CTRL_EVENTINJ_V) |
    717  1.46.2.3    martin 	    __SHIFTIN((uint64_t)error, VMCB_CTRL_EVENTINJ_ERRORCODE);
    718  1.46.2.2  christos 
    719  1.46.2.2  christos 	cpudata->evt_pending = true;
    720  1.46.2.2  christos 
    721  1.46.2.2  christos 	return 0;
    722  1.46.2.2  christos }
    723  1.46.2.2  christos 
    724  1.46.2.2  christos static void
    725  1.46.2.2  christos svm_inject_ud(struct nvmm_cpu *vcpu)
    726  1.46.2.2  christos {
    727  1.46.2.2  christos 	struct nvmm_comm_page *comm = vcpu->comm;
    728  1.46.2.2  christos 	int ret __diagused;
    729  1.46.2.2  christos 
    730  1.46.2.3    martin 	comm->event.type = NVMM_VCPU_EVENT_EXCP;
    731  1.46.2.2  christos 	comm->event.vector = 6;
    732  1.46.2.3    martin 	comm->event.u.excp.error = 0;
    733  1.46.2.2  christos 
    734  1.46.2.2  christos 	ret = svm_vcpu_inject(vcpu);
    735  1.46.2.2  christos 	KASSERT(ret == 0);
    736  1.46.2.2  christos }
    737  1.46.2.2  christos 
    738  1.46.2.2  christos static void
    739  1.46.2.2  christos svm_inject_gp(struct nvmm_cpu *vcpu)
    740  1.46.2.2  christos {
    741  1.46.2.2  christos 	struct nvmm_comm_page *comm = vcpu->comm;
    742  1.46.2.2  christos 	int ret __diagused;
    743  1.46.2.2  christos 
    744  1.46.2.3    martin 	comm->event.type = NVMM_VCPU_EVENT_EXCP;
    745  1.46.2.2  christos 	comm->event.vector = 13;
    746  1.46.2.3    martin 	comm->event.u.excp.error = 0;
    747  1.46.2.2  christos 
    748  1.46.2.2  christos 	ret = svm_vcpu_inject(vcpu);
    749  1.46.2.2  christos 	KASSERT(ret == 0);
    750  1.46.2.2  christos }
    751  1.46.2.2  christos 
    752  1.46.2.2  christos static inline int
    753  1.46.2.2  christos svm_vcpu_event_commit(struct nvmm_cpu *vcpu)
    754  1.46.2.2  christos {
    755  1.46.2.2  christos 	if (__predict_true(!vcpu->comm->event_commit)) {
    756  1.46.2.2  christos 		return 0;
    757  1.46.2.2  christos 	}
    758  1.46.2.2  christos 	vcpu->comm->event_commit = false;
    759  1.46.2.2  christos 	return svm_vcpu_inject(vcpu);
    760  1.46.2.2  christos }
    761  1.46.2.2  christos 
    762  1.46.2.2  christos static inline void
    763  1.46.2.2  christos svm_inkernel_advance(struct vmcb *vmcb)
    764  1.46.2.2  christos {
    765  1.46.2.2  christos 	/*
    766  1.46.2.2  christos 	 * Maybe we should also apply single-stepping and debug exceptions.
    767  1.46.2.2  christos 	 * Matters for guest-ring3, because it can execute 'cpuid' under a
    768  1.46.2.2  christos 	 * debugger.
    769  1.46.2.2  christos 	 */
    770  1.46.2.2  christos 	vmcb->state.rip = vmcb->ctrl.nrip;
    771  1.46.2.2  christos 	vmcb->ctrl.intr &= ~VMCB_CTRL_INTR_SHADOW;
    772  1.46.2.2  christos }
    773  1.46.2.2  christos 
    774  1.46.2.2  christos static void
    775  1.46.2.2  christos svm_inkernel_handle_cpuid(struct nvmm_cpu *vcpu, uint64_t eax, uint64_t ecx)
    776  1.46.2.2  christos {
    777  1.46.2.2  christos 	struct svm_cpudata *cpudata = vcpu->cpudata;
    778  1.46.2.2  christos 	uint64_t cr4;
    779  1.46.2.2  christos 
    780  1.46.2.2  christos 	switch (eax) {
    781  1.46.2.2  christos 	case 0x00000001:
    782  1.46.2.2  christos 		cpudata->vmcb->state.rax &= nvmm_cpuid_00000001.eax;
    783  1.46.2.2  christos 
    784  1.46.2.2  christos 		cpudata->gprs[NVMM_X64_GPR_RBX] &= ~CPUID_LOCAL_APIC_ID;
    785  1.46.2.2  christos 		cpudata->gprs[NVMM_X64_GPR_RBX] |= __SHIFTIN(vcpu->cpuid,
    786  1.46.2.2  christos 		    CPUID_LOCAL_APIC_ID);
    787  1.46.2.2  christos 
    788  1.46.2.2  christos 		cpudata->gprs[NVMM_X64_GPR_RCX] &= nvmm_cpuid_00000001.ecx;
    789  1.46.2.2  christos 		cpudata->gprs[NVMM_X64_GPR_RCX] |= CPUID2_RAZ;
    790  1.46.2.2  christos 
    791  1.46.2.2  christos 		cpudata->gprs[NVMM_X64_GPR_RDX] &= nvmm_cpuid_00000001.edx;
    792  1.46.2.2  christos 
    793  1.46.2.2  christos 		/* CPUID2_OSXSAVE depends on CR4. */
    794  1.46.2.2  christos 		cr4 = cpudata->vmcb->state.cr4;
    795  1.46.2.2  christos 		if (!(cr4 & CR4_OSXSAVE)) {
    796  1.46.2.2  christos 			cpudata->gprs[NVMM_X64_GPR_RCX] &= ~CPUID2_OSXSAVE;
    797  1.46.2.2  christos 		}
    798  1.46.2.2  christos 		break;
    799  1.46.2.2  christos 	case 0x00000005:
    800  1.46.2.2  christos 	case 0x00000006:
    801  1.46.2.2  christos 		cpudata->vmcb->state.rax = 0;
    802  1.46.2.2  christos 		cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
    803  1.46.2.2  christos 		cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
    804  1.46.2.2  christos 		cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
    805  1.46.2.2  christos 		break;
    806  1.46.2.2  christos 	case 0x00000007:
    807  1.46.2.2  christos 		cpudata->vmcb->state.rax &= nvmm_cpuid_00000007.eax;
    808  1.46.2.2  christos 		cpudata->gprs[NVMM_X64_GPR_RBX] &= nvmm_cpuid_00000007.ebx;
    809  1.46.2.2  christos 		cpudata->gprs[NVMM_X64_GPR_RCX] &= nvmm_cpuid_00000007.ecx;
    810  1.46.2.2  christos 		cpudata->gprs[NVMM_X64_GPR_RDX] &= nvmm_cpuid_00000007.edx;
    811  1.46.2.2  christos 		break;
    812  1.46.2.2  christos 	case 0x0000000D:
    813  1.46.2.2  christos 		if (svm_xcr0_mask == 0) {
    814  1.46.2.2  christos 			break;
    815  1.46.2.2  christos 		}
    816  1.46.2.2  christos 		switch (ecx) {
    817  1.46.2.2  christos 		case 0:
    818  1.46.2.2  christos 			cpudata->vmcb->state.rax = svm_xcr0_mask & 0xFFFFFFFF;
    819  1.46.2.2  christos 			if (cpudata->gxcr0 & XCR0_SSE) {
    820  1.46.2.2  christos 				cpudata->gprs[NVMM_X64_GPR_RBX] = sizeof(struct fxsave);
    821  1.46.2.2  christos 			} else {
    822  1.46.2.2  christos 				cpudata->gprs[NVMM_X64_GPR_RBX] = sizeof(struct save87);
    823  1.46.2.2  christos 			}
    824  1.46.2.2  christos 			cpudata->gprs[NVMM_X64_GPR_RBX] += 64; /* XSAVE header */
    825  1.46.2.2  christos 			cpudata->gprs[NVMM_X64_GPR_RCX] = sizeof(struct fxsave) + 64;
    826  1.46.2.2  christos 			cpudata->gprs[NVMM_X64_GPR_RDX] = svm_xcr0_mask >> 32;
    827  1.46.2.2  christos 			break;
    828  1.46.2.2  christos 		case 1:
    829  1.46.2.3    martin 			cpudata->vmcb->state.rax &=
    830  1.46.2.3    martin 			    (CPUID_PES1_XSAVEOPT | CPUID_PES1_XSAVEC |
    831  1.46.2.3    martin 			     CPUID_PES1_XGETBV);
    832  1.46.2.3    martin 			cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
    833  1.46.2.3    martin 			cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
    834  1.46.2.3    martin 			cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
    835  1.46.2.3    martin 			break;
    836  1.46.2.3    martin 		default:
    837  1.46.2.3    martin 			cpudata->vmcb->state.rax = 0;
    838  1.46.2.3    martin 			cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
    839  1.46.2.3    martin 			cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
    840  1.46.2.3    martin 			cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
    841  1.46.2.2  christos 			break;
    842  1.46.2.2  christos 		}
    843  1.46.2.2  christos 		break;
    844  1.46.2.2  christos 	case 0x40000000:
    845  1.46.2.2  christos 		cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
    846  1.46.2.2  christos 		cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
    847  1.46.2.2  christos 		cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
    848  1.46.2.2  christos 		memcpy(&cpudata->gprs[NVMM_X64_GPR_RBX], "___ ", 4);
    849  1.46.2.2  christos 		memcpy(&cpudata->gprs[NVMM_X64_GPR_RCX], "NVMM", 4);
    850  1.46.2.2  christos 		memcpy(&cpudata->gprs[NVMM_X64_GPR_RDX], " ___", 4);
    851  1.46.2.2  christos 		break;
    852  1.46.2.2  christos 	case 0x80000001:
    853  1.46.2.2  christos 		cpudata->vmcb->state.rax &= nvmm_cpuid_80000001.eax;
    854  1.46.2.2  christos 		cpudata->gprs[NVMM_X64_GPR_RBX] &= nvmm_cpuid_80000001.ebx;
    855  1.46.2.2  christos 		cpudata->gprs[NVMM_X64_GPR_RCX] &= nvmm_cpuid_80000001.ecx;
    856  1.46.2.2  christos 		cpudata->gprs[NVMM_X64_GPR_RDX] &= nvmm_cpuid_80000001.edx;
    857  1.46.2.2  christos 		break;
    858  1.46.2.2  christos 	default:
    859  1.46.2.2  christos 		break;
    860  1.46.2.2  christos 	}
    861  1.46.2.2  christos }
    862  1.46.2.2  christos 
    863  1.46.2.2  christos static void
    864  1.46.2.3    martin svm_exit_insn(struct vmcb *vmcb, struct nvmm_vcpu_exit *exit, uint64_t reason)
    865  1.46.2.3    martin {
    866  1.46.2.3    martin 	exit->u.insn.npc = vmcb->ctrl.nrip;
    867  1.46.2.3    martin 	exit->reason = reason;
    868  1.46.2.3    martin }
    869  1.46.2.3    martin 
    870  1.46.2.3    martin static void
    871  1.46.2.2  christos svm_exit_cpuid(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
    872  1.46.2.3    martin     struct nvmm_vcpu_exit *exit)
    873  1.46.2.2  christos {
    874  1.46.2.2  christos 	struct svm_cpudata *cpudata = vcpu->cpudata;
    875  1.46.2.3    martin 	struct nvmm_vcpu_conf_cpuid *cpuid;
    876  1.46.2.2  christos 	uint64_t eax, ecx;
    877  1.46.2.2  christos 	u_int descs[4];
    878  1.46.2.2  christos 	size_t i;
    879  1.46.2.2  christos 
    880  1.46.2.2  christos 	eax = cpudata->vmcb->state.rax;
    881  1.46.2.2  christos 	ecx = cpudata->gprs[NVMM_X64_GPR_RCX];
    882  1.46.2.2  christos 	x86_cpuid2(eax, ecx, descs);
    883  1.46.2.2  christos 
    884  1.46.2.2  christos 	cpudata->vmcb->state.rax = descs[0];
    885  1.46.2.2  christos 	cpudata->gprs[NVMM_X64_GPR_RBX] = descs[1];
    886  1.46.2.2  christos 	cpudata->gprs[NVMM_X64_GPR_RCX] = descs[2];
    887  1.46.2.2  christos 	cpudata->gprs[NVMM_X64_GPR_RDX] = descs[3];
    888  1.46.2.2  christos 
    889  1.46.2.2  christos 	svm_inkernel_handle_cpuid(vcpu, eax, ecx);
    890  1.46.2.2  christos 
    891  1.46.2.2  christos 	for (i = 0; i < SVM_NCPUIDS; i++) {
    892  1.46.2.3    martin 		if (!cpudata->cpuidpresent[i]) {
    893  1.46.2.2  christos 			continue;
    894  1.46.2.2  christos 		}
    895  1.46.2.3    martin 		cpuid = &cpudata->cpuid[i];
    896  1.46.2.2  christos 		if (cpuid->leaf != eax) {
    897  1.46.2.2  christos 			continue;
    898  1.46.2.2  christos 		}
    899  1.46.2.2  christos 
    900  1.46.2.3    martin 		if (cpuid->exit) {
    901  1.46.2.3    martin 			svm_exit_insn(cpudata->vmcb, exit, NVMM_VCPU_EXIT_CPUID);
    902  1.46.2.3    martin 			return;
    903  1.46.2.3    martin 		}
    904  1.46.2.3    martin 		KASSERT(cpuid->mask);
    905  1.46.2.3    martin 
    906  1.46.2.2  christos 		/* del */
    907  1.46.2.3    martin 		cpudata->vmcb->state.rax &= ~cpuid->u.mask.del.eax;
    908  1.46.2.3    martin 		cpudata->gprs[NVMM_X64_GPR_RBX] &= ~cpuid->u.mask.del.ebx;
    909  1.46.2.3    martin 		cpudata->gprs[NVMM_X64_GPR_RCX] &= ~cpuid->u.mask.del.ecx;
    910  1.46.2.3    martin 		cpudata->gprs[NVMM_X64_GPR_RDX] &= ~cpuid->u.mask.del.edx;
    911  1.46.2.2  christos 
    912  1.46.2.2  christos 		/* set */
    913  1.46.2.3    martin 		cpudata->vmcb->state.rax |= cpuid->u.mask.set.eax;
    914  1.46.2.3    martin 		cpudata->gprs[NVMM_X64_GPR_RBX] |= cpuid->u.mask.set.ebx;
    915  1.46.2.3    martin 		cpudata->gprs[NVMM_X64_GPR_RCX] |= cpuid->u.mask.set.ecx;
    916  1.46.2.3    martin 		cpudata->gprs[NVMM_X64_GPR_RDX] |= cpuid->u.mask.set.edx;
    917  1.46.2.2  christos 
    918  1.46.2.2  christos 		break;
    919  1.46.2.2  christos 	}
    920  1.46.2.2  christos 
    921  1.46.2.2  christos 	svm_inkernel_advance(cpudata->vmcb);
    922  1.46.2.3    martin 	exit->reason = NVMM_VCPU_EXIT_NONE;
    923  1.46.2.2  christos }
    924  1.46.2.2  christos 
    925  1.46.2.2  christos static void
    926  1.46.2.2  christos svm_exit_hlt(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
    927  1.46.2.3    martin     struct nvmm_vcpu_exit *exit)
    928  1.46.2.2  christos {
    929  1.46.2.2  christos 	struct svm_cpudata *cpudata = vcpu->cpudata;
    930  1.46.2.2  christos 	struct vmcb *vmcb = cpudata->vmcb;
    931  1.46.2.2  christos 
    932  1.46.2.2  christos 	if (cpudata->int_window_exit && (vmcb->state.rflags & PSL_I)) {
    933  1.46.2.2  christos 		svm_event_waitexit_disable(vcpu, false);
    934  1.46.2.2  christos 	}
    935  1.46.2.2  christos 
    936  1.46.2.2  christos 	svm_inkernel_advance(cpudata->vmcb);
    937  1.46.2.3    martin 	exit->reason = NVMM_VCPU_EXIT_HALTED;
    938  1.46.2.2  christos }
    939  1.46.2.2  christos 
    940  1.46.2.2  christos #define SVM_EXIT_IO_PORT	__BITS(31,16)
    941  1.46.2.2  christos #define SVM_EXIT_IO_SEG		__BITS(12,10)
    942  1.46.2.2  christos #define SVM_EXIT_IO_A64		__BIT(9)
    943  1.46.2.2  christos #define SVM_EXIT_IO_A32		__BIT(8)
    944  1.46.2.2  christos #define SVM_EXIT_IO_A16		__BIT(7)
    945  1.46.2.2  christos #define SVM_EXIT_IO_SZ32	__BIT(6)
    946  1.46.2.2  christos #define SVM_EXIT_IO_SZ16	__BIT(5)
    947  1.46.2.2  christos #define SVM_EXIT_IO_SZ8		__BIT(4)
    948  1.46.2.2  christos #define SVM_EXIT_IO_REP		__BIT(3)
    949  1.46.2.2  christos #define SVM_EXIT_IO_STR		__BIT(2)
    950  1.46.2.2  christos #define SVM_EXIT_IO_IN		__BIT(0)
    951  1.46.2.2  christos 
    952  1.46.2.2  christos static void
    953  1.46.2.2  christos svm_exit_io(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
    954  1.46.2.3    martin     struct nvmm_vcpu_exit *exit)
    955  1.46.2.2  christos {
    956  1.46.2.2  christos 	struct svm_cpudata *cpudata = vcpu->cpudata;
    957  1.46.2.2  christos 	uint64_t info = cpudata->vmcb->ctrl.exitinfo1;
    958  1.46.2.2  christos 	uint64_t nextpc = cpudata->vmcb->ctrl.exitinfo2;
    959  1.46.2.2  christos 
    960  1.46.2.3    martin 	exit->reason = NVMM_VCPU_EXIT_IO;
    961  1.46.2.2  christos 
    962  1.46.2.3    martin 	exit->u.io.in = (info & SVM_EXIT_IO_IN) != 0;
    963  1.46.2.2  christos 	exit->u.io.port = __SHIFTOUT(info, SVM_EXIT_IO_PORT);
    964  1.46.2.2  christos 
    965  1.46.2.2  christos 	if (svm_decode_assist) {
    966  1.46.2.2  christos 		KASSERT(__SHIFTOUT(info, SVM_EXIT_IO_SEG) < 6);
    967  1.46.2.2  christos 		exit->u.io.seg = __SHIFTOUT(info, SVM_EXIT_IO_SEG);
    968  1.46.2.2  christos 	} else {
    969  1.46.2.2  christos 		exit->u.io.seg = -1;
    970  1.46.2.2  christos 	}
    971  1.46.2.2  christos 
    972  1.46.2.2  christos 	if (info & SVM_EXIT_IO_A64) {
    973  1.46.2.2  christos 		exit->u.io.address_size = 8;
    974  1.46.2.2  christos 	} else if (info & SVM_EXIT_IO_A32) {
    975  1.46.2.2  christos 		exit->u.io.address_size = 4;
    976  1.46.2.2  christos 	} else if (info & SVM_EXIT_IO_A16) {
    977  1.46.2.2  christos 		exit->u.io.address_size = 2;
    978  1.46.2.2  christos 	}
    979  1.46.2.2  christos 
    980  1.46.2.2  christos 	if (info & SVM_EXIT_IO_SZ32) {
    981  1.46.2.2  christos 		exit->u.io.operand_size = 4;
    982  1.46.2.2  christos 	} else if (info & SVM_EXIT_IO_SZ16) {
    983  1.46.2.2  christos 		exit->u.io.operand_size = 2;
    984  1.46.2.2  christos 	} else if (info & SVM_EXIT_IO_SZ8) {
    985  1.46.2.2  christos 		exit->u.io.operand_size = 1;
    986  1.46.2.2  christos 	}
    987  1.46.2.2  christos 
    988  1.46.2.2  christos 	exit->u.io.rep = (info & SVM_EXIT_IO_REP) != 0;
    989  1.46.2.2  christos 	exit->u.io.str = (info & SVM_EXIT_IO_STR) != 0;
    990  1.46.2.2  christos 	exit->u.io.npc = nextpc;
    991  1.46.2.2  christos 
    992  1.46.2.2  christos 	svm_vcpu_state_provide(vcpu,
    993  1.46.2.2  christos 	    NVMM_X64_STATE_GPRS | NVMM_X64_STATE_SEGS |
    994  1.46.2.2  christos 	    NVMM_X64_STATE_CRS | NVMM_X64_STATE_MSRS);
    995  1.46.2.2  christos }
    996  1.46.2.2  christos 
    997  1.46.2.2  christos static const uint64_t msr_ignore_list[] = {
    998  1.46.2.2  christos 	0xc0010055, /* MSR_CMPHALT */
    999  1.46.2.2  christos 	MSR_DE_CFG,
   1000  1.46.2.2  christos 	MSR_IC_CFG,
   1001  1.46.2.2  christos 	MSR_UCODE_AMD_PATCHLEVEL
   1002  1.46.2.2  christos };
   1003  1.46.2.2  christos 
   1004  1.46.2.2  christos static bool
   1005  1.46.2.2  christos svm_inkernel_handle_msr(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1006  1.46.2.3    martin     struct nvmm_vcpu_exit *exit)
   1007  1.46.2.2  christos {
   1008  1.46.2.2  christos 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1009  1.46.2.2  christos 	struct vmcb *vmcb = cpudata->vmcb;
   1010  1.46.2.2  christos 	uint64_t val;
   1011  1.46.2.2  christos 	size_t i;
   1012  1.46.2.2  christos 
   1013  1.46.2.3    martin 	if (exit->reason == NVMM_VCPU_EXIT_RDMSR) {
   1014  1.46.2.3    martin 		if (exit->u.rdmsr.msr == MSR_NB_CFG) {
   1015  1.46.2.2  christos 			val = NB_CFG_INITAPICCPUIDLO;
   1016  1.46.2.2  christos 			vmcb->state.rax = (val & 0xFFFFFFFF);
   1017  1.46.2.2  christos 			cpudata->gprs[NVMM_X64_GPR_RDX] = (val >> 32);
   1018  1.46.2.2  christos 			goto handled;
   1019  1.46.2.2  christos 		}
   1020  1.46.2.2  christos 		for (i = 0; i < __arraycount(msr_ignore_list); i++) {
   1021  1.46.2.3    martin 			if (msr_ignore_list[i] != exit->u.rdmsr.msr)
   1022  1.46.2.2  christos 				continue;
   1023  1.46.2.2  christos 			val = 0;
   1024  1.46.2.2  christos 			vmcb->state.rax = (val & 0xFFFFFFFF);
   1025  1.46.2.2  christos 			cpudata->gprs[NVMM_X64_GPR_RDX] = (val >> 32);
   1026  1.46.2.2  christos 			goto handled;
   1027  1.46.2.2  christos 		}
   1028  1.46.2.3    martin 	} else {
   1029  1.46.2.3    martin 		if (exit->u.wrmsr.msr == MSR_EFER) {
   1030  1.46.2.3    martin 			if (__predict_false(exit->u.wrmsr.val & ~EFER_VALID)) {
   1031  1.46.2.2  christos 				goto error;
   1032  1.46.2.2  christos 			}
   1033  1.46.2.3    martin 			if ((vmcb->state.efer ^ exit->u.wrmsr.val) &
   1034  1.46.2.2  christos 			     EFER_TLB_FLUSH) {
   1035  1.46.2.2  christos 				cpudata->gtlb_want_flush = true;
   1036  1.46.2.2  christos 			}
   1037  1.46.2.3    martin 			vmcb->state.efer = exit->u.wrmsr.val | EFER_SVME;
   1038  1.46.2.2  christos 			svm_vmcb_cache_flush(vmcb, VMCB_CTRL_VMCB_CLEAN_CR);
   1039  1.46.2.2  christos 			goto handled;
   1040  1.46.2.2  christos 		}
   1041  1.46.2.3    martin 		if (exit->u.wrmsr.msr == MSR_TSC) {
   1042  1.46.2.3    martin 			cpudata->gtsc = exit->u.wrmsr.val;
   1043  1.46.2.2  christos 			cpudata->gtsc_want_update = true;
   1044  1.46.2.2  christos 			goto handled;
   1045  1.46.2.2  christos 		}
   1046  1.46.2.2  christos 		for (i = 0; i < __arraycount(msr_ignore_list); i++) {
   1047  1.46.2.3    martin 			if (msr_ignore_list[i] != exit->u.wrmsr.msr)
   1048  1.46.2.2  christos 				continue;
   1049  1.46.2.2  christos 			goto handled;
   1050  1.46.2.2  christos 		}
   1051  1.46.2.2  christos 	}
   1052  1.46.2.2  christos 
   1053  1.46.2.2  christos 	return false;
   1054  1.46.2.2  christos 
   1055  1.46.2.2  christos handled:
   1056  1.46.2.2  christos 	svm_inkernel_advance(cpudata->vmcb);
   1057  1.46.2.2  christos 	return true;
   1058  1.46.2.2  christos 
   1059  1.46.2.2  christos error:
   1060  1.46.2.2  christos 	svm_inject_gp(vcpu);
   1061  1.46.2.2  christos 	return true;
   1062  1.46.2.2  christos }
   1063  1.46.2.2  christos 
   1064  1.46.2.3    martin static inline void
   1065  1.46.2.3    martin svm_exit_rdmsr(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1066  1.46.2.3    martin     struct nvmm_vcpu_exit *exit)
   1067  1.46.2.2  christos {
   1068  1.46.2.2  christos 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1069  1.46.2.2  christos 
   1070  1.46.2.3    martin 	exit->reason = NVMM_VCPU_EXIT_RDMSR;
   1071  1.46.2.3    martin 	exit->u.rdmsr.msr = (cpudata->gprs[NVMM_X64_GPR_RCX] & 0xFFFFFFFF);
   1072  1.46.2.3    martin 	exit->u.rdmsr.npc = cpudata->vmcb->ctrl.nrip;
   1073  1.46.2.3    martin 
   1074  1.46.2.3    martin 	if (svm_inkernel_handle_msr(mach, vcpu, exit)) {
   1075  1.46.2.3    martin 		exit->reason = NVMM_VCPU_EXIT_NONE;
   1076  1.46.2.3    martin 		return;
   1077  1.46.2.2  christos 	}
   1078  1.46.2.2  christos 
   1079  1.46.2.3    martin 	svm_vcpu_state_provide(vcpu, NVMM_X64_STATE_GPRS);
   1080  1.46.2.3    martin }
   1081  1.46.2.2  christos 
   1082  1.46.2.3    martin static inline void
   1083  1.46.2.3    martin svm_exit_wrmsr(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1084  1.46.2.3    martin     struct nvmm_vcpu_exit *exit)
   1085  1.46.2.3    martin {
   1086  1.46.2.3    martin 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1087  1.46.2.3    martin 	uint64_t rdx, rax;
   1088  1.46.2.3    martin 
   1089  1.46.2.3    martin 	rdx = cpudata->gprs[NVMM_X64_GPR_RDX];
   1090  1.46.2.3    martin 	rax = cpudata->vmcb->state.rax;
   1091  1.46.2.3    martin 
   1092  1.46.2.3    martin 	exit->reason = NVMM_VCPU_EXIT_WRMSR;
   1093  1.46.2.3    martin 	exit->u.wrmsr.msr = (cpudata->gprs[NVMM_X64_GPR_RCX] & 0xFFFFFFFF);
   1094  1.46.2.3    martin 	exit->u.wrmsr.val = (rdx << 32) | (rax & 0xFFFFFFFF);
   1095  1.46.2.3    martin 	exit->u.wrmsr.npc = cpudata->vmcb->ctrl.nrip;
   1096  1.46.2.2  christos 
   1097  1.46.2.2  christos 	if (svm_inkernel_handle_msr(mach, vcpu, exit)) {
   1098  1.46.2.3    martin 		exit->reason = NVMM_VCPU_EXIT_NONE;
   1099  1.46.2.2  christos 		return;
   1100  1.46.2.2  christos 	}
   1101  1.46.2.2  christos 
   1102  1.46.2.2  christos 	svm_vcpu_state_provide(vcpu, NVMM_X64_STATE_GPRS);
   1103  1.46.2.2  christos }
   1104  1.46.2.2  christos 
   1105  1.46.2.2  christos static void
   1106  1.46.2.3    martin svm_exit_msr(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1107  1.46.2.3    martin     struct nvmm_vcpu_exit *exit)
   1108  1.46.2.3    martin {
   1109  1.46.2.3    martin 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1110  1.46.2.3    martin 	uint64_t info = cpudata->vmcb->ctrl.exitinfo1;
   1111  1.46.2.3    martin 
   1112  1.46.2.3    martin 	if (info == 0) {
   1113  1.46.2.3    martin 		svm_exit_rdmsr(mach, vcpu, exit);
   1114  1.46.2.3    martin 	} else {
   1115  1.46.2.3    martin 		svm_exit_wrmsr(mach, vcpu, exit);
   1116  1.46.2.3    martin 	}
   1117  1.46.2.3    martin }
   1118  1.46.2.3    martin 
   1119  1.46.2.3    martin static void
   1120  1.46.2.2  christos svm_exit_npf(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1121  1.46.2.3    martin     struct nvmm_vcpu_exit *exit)
   1122  1.46.2.2  christos {
   1123  1.46.2.2  christos 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1124  1.46.2.2  christos 	gpaddr_t gpa = cpudata->vmcb->ctrl.exitinfo2;
   1125  1.46.2.2  christos 
   1126  1.46.2.3    martin 	exit->reason = NVMM_VCPU_EXIT_MEMORY;
   1127  1.46.2.2  christos 	if (cpudata->vmcb->ctrl.exitinfo1 & PGEX_W)
   1128  1.46.2.2  christos 		exit->u.mem.prot = PROT_WRITE;
   1129  1.46.2.2  christos 	else if (cpudata->vmcb->ctrl.exitinfo1 & PGEX_X)
   1130  1.46.2.2  christos 		exit->u.mem.prot = PROT_EXEC;
   1131  1.46.2.2  christos 	else
   1132  1.46.2.2  christos 		exit->u.mem.prot = PROT_READ;
   1133  1.46.2.2  christos 	exit->u.mem.gpa = gpa;
   1134  1.46.2.2  christos 	exit->u.mem.inst_len = cpudata->vmcb->ctrl.inst_len;
   1135  1.46.2.2  christos 	memcpy(exit->u.mem.inst_bytes, cpudata->vmcb->ctrl.inst_bytes,
   1136  1.46.2.2  christos 	    sizeof(exit->u.mem.inst_bytes));
   1137  1.46.2.2  christos 
   1138  1.46.2.2  christos 	svm_vcpu_state_provide(vcpu,
   1139  1.46.2.2  christos 	    NVMM_X64_STATE_GPRS | NVMM_X64_STATE_SEGS |
   1140  1.46.2.2  christos 	    NVMM_X64_STATE_CRS | NVMM_X64_STATE_MSRS);
   1141  1.46.2.2  christos }
   1142  1.46.2.2  christos 
   1143  1.46.2.2  christos static void
   1144  1.46.2.2  christos svm_exit_xsetbv(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1145  1.46.2.3    martin     struct nvmm_vcpu_exit *exit)
   1146  1.46.2.2  christos {
   1147  1.46.2.2  christos 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1148  1.46.2.2  christos 	struct vmcb *vmcb = cpudata->vmcb;
   1149  1.46.2.2  christos 	uint64_t val;
   1150  1.46.2.2  christos 
   1151  1.46.2.3    martin 	exit->reason = NVMM_VCPU_EXIT_NONE;
   1152  1.46.2.2  christos 
   1153  1.46.2.2  christos 	val = (cpudata->gprs[NVMM_X64_GPR_RDX] << 32) |
   1154  1.46.2.2  christos 	    (vmcb->state.rax & 0xFFFFFFFF);
   1155  1.46.2.2  christos 
   1156  1.46.2.2  christos 	if (__predict_false(cpudata->gprs[NVMM_X64_GPR_RCX] != 0)) {
   1157  1.46.2.2  christos 		goto error;
   1158  1.46.2.2  christos 	} else if (__predict_false(vmcb->state.cpl != 0)) {
   1159  1.46.2.2  christos 		goto error;
   1160  1.46.2.2  christos 	} else if (__predict_false((val & ~svm_xcr0_mask) != 0)) {
   1161  1.46.2.2  christos 		goto error;
   1162  1.46.2.2  christos 	} else if (__predict_false((val & XCR0_X87) == 0)) {
   1163  1.46.2.2  christos 		goto error;
   1164  1.46.2.2  christos 	}
   1165  1.46.2.2  christos 
   1166  1.46.2.2  christos 	cpudata->gxcr0 = val;
   1167  1.46.2.3    martin 	if (svm_xcr0_mask != 0) {
   1168  1.46.2.3    martin 		wrxcr(0, cpudata->gxcr0);
   1169  1.46.2.3    martin 	}
   1170  1.46.2.2  christos 
   1171  1.46.2.2  christos 	svm_inkernel_advance(cpudata->vmcb);
   1172  1.46.2.2  christos 	return;
   1173  1.46.2.2  christos 
   1174  1.46.2.2  christos error:
   1175  1.46.2.2  christos 	svm_inject_gp(vcpu);
   1176  1.46.2.2  christos }
   1177  1.46.2.2  christos 
   1178  1.46.2.2  christos static void
   1179  1.46.2.3    martin svm_exit_invalid(struct nvmm_vcpu_exit *exit, uint64_t code)
   1180  1.46.2.2  christos {
   1181  1.46.2.2  christos 	exit->u.inv.hwcode = code;
   1182  1.46.2.3    martin 	exit->reason = NVMM_VCPU_EXIT_INVALID;
   1183  1.46.2.2  christos }
   1184  1.46.2.2  christos 
   1185  1.46.2.2  christos /* -------------------------------------------------------------------------- */
   1186  1.46.2.2  christos 
   1187  1.46.2.2  christos static void
   1188  1.46.2.2  christos svm_vcpu_guest_fpu_enter(struct nvmm_cpu *vcpu)
   1189  1.46.2.2  christos {
   1190  1.46.2.2  christos 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1191  1.46.2.2  christos 
   1192  1.46.2.3    martin 	fpu_save();
   1193  1.46.2.2  christos 	fpu_area_restore(&cpudata->gfpu, svm_xcr0_mask);
   1194  1.46.2.2  christos 
   1195  1.46.2.2  christos 	if (svm_xcr0_mask != 0) {
   1196  1.46.2.2  christos 		cpudata->hxcr0 = rdxcr(0);
   1197  1.46.2.2  christos 		wrxcr(0, cpudata->gxcr0);
   1198  1.46.2.2  christos 	}
   1199  1.46.2.2  christos }
   1200  1.46.2.2  christos 
   1201  1.46.2.2  christos static void
   1202  1.46.2.2  christos svm_vcpu_guest_fpu_leave(struct nvmm_cpu *vcpu)
   1203  1.46.2.2  christos {
   1204  1.46.2.2  christos 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1205  1.46.2.2  christos 
   1206  1.46.2.2  christos 	if (svm_xcr0_mask != 0) {
   1207  1.46.2.2  christos 		cpudata->gxcr0 = rdxcr(0);
   1208  1.46.2.2  christos 		wrxcr(0, cpudata->hxcr0);
   1209  1.46.2.2  christos 	}
   1210  1.46.2.2  christos 
   1211  1.46.2.2  christos 	fpu_area_save(&cpudata->gfpu, svm_xcr0_mask);
   1212  1.46.2.2  christos }
   1213  1.46.2.2  christos 
   1214  1.46.2.2  christos static void
   1215  1.46.2.2  christos svm_vcpu_guest_dbregs_enter(struct nvmm_cpu *vcpu)
   1216  1.46.2.2  christos {
   1217  1.46.2.2  christos 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1218  1.46.2.2  christos 
   1219  1.46.2.2  christos 	x86_dbregs_save(curlwp);
   1220  1.46.2.2  christos 
   1221  1.46.2.2  christos 	ldr7(0);
   1222  1.46.2.2  christos 
   1223  1.46.2.2  christos 	ldr0(cpudata->drs[NVMM_X64_DR_DR0]);
   1224  1.46.2.2  christos 	ldr1(cpudata->drs[NVMM_X64_DR_DR1]);
   1225  1.46.2.2  christos 	ldr2(cpudata->drs[NVMM_X64_DR_DR2]);
   1226  1.46.2.2  christos 	ldr3(cpudata->drs[NVMM_X64_DR_DR3]);
   1227  1.46.2.2  christos }
   1228  1.46.2.2  christos 
   1229  1.46.2.2  christos static void
   1230  1.46.2.2  christos svm_vcpu_guest_dbregs_leave(struct nvmm_cpu *vcpu)
   1231  1.46.2.2  christos {
   1232  1.46.2.2  christos 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1233  1.46.2.2  christos 
   1234  1.46.2.2  christos 	cpudata->drs[NVMM_X64_DR_DR0] = rdr0();
   1235  1.46.2.2  christos 	cpudata->drs[NVMM_X64_DR_DR1] = rdr1();
   1236  1.46.2.2  christos 	cpudata->drs[NVMM_X64_DR_DR2] = rdr2();
   1237  1.46.2.2  christos 	cpudata->drs[NVMM_X64_DR_DR3] = rdr3();
   1238  1.46.2.2  christos 
   1239  1.46.2.2  christos 	x86_dbregs_restore(curlwp);
   1240  1.46.2.2  christos }
   1241  1.46.2.2  christos 
   1242  1.46.2.2  christos static void
   1243  1.46.2.2  christos svm_vcpu_guest_misc_enter(struct nvmm_cpu *vcpu)
   1244  1.46.2.2  christos {
   1245  1.46.2.2  christos 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1246  1.46.2.2  christos 
   1247  1.46.2.2  christos 	cpudata->fsbase = rdmsr(MSR_FSBASE);
   1248  1.46.2.2  christos 	cpudata->kernelgsbase = rdmsr(MSR_KERNELGSBASE);
   1249  1.46.2.2  christos }
   1250  1.46.2.2  christos 
   1251  1.46.2.2  christos static void
   1252  1.46.2.2  christos svm_vcpu_guest_misc_leave(struct nvmm_cpu *vcpu)
   1253  1.46.2.2  christos {
   1254  1.46.2.2  christos 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1255  1.46.2.2  christos 
   1256  1.46.2.2  christos 	wrmsr(MSR_STAR, cpudata->star);
   1257  1.46.2.2  christos 	wrmsr(MSR_LSTAR, cpudata->lstar);
   1258  1.46.2.2  christos 	wrmsr(MSR_CSTAR, cpudata->cstar);
   1259  1.46.2.2  christos 	wrmsr(MSR_SFMASK, cpudata->sfmask);
   1260  1.46.2.2  christos 	wrmsr(MSR_FSBASE, cpudata->fsbase);
   1261  1.46.2.2  christos 	wrmsr(MSR_KERNELGSBASE, cpudata->kernelgsbase);
   1262  1.46.2.2  christos }
   1263  1.46.2.2  christos 
   1264  1.46.2.2  christos /* -------------------------------------------------------------------------- */
   1265  1.46.2.2  christos 
   1266  1.46.2.2  christos static inline void
   1267  1.46.2.2  christos svm_gtlb_catchup(struct nvmm_cpu *vcpu, int hcpu)
   1268  1.46.2.2  christos {
   1269  1.46.2.2  christos 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1270  1.46.2.2  christos 
   1271  1.46.2.2  christos 	if (vcpu->hcpu_last != hcpu || cpudata->shared_asid) {
   1272  1.46.2.2  christos 		cpudata->gtlb_want_flush = true;
   1273  1.46.2.2  christos 	}
   1274  1.46.2.2  christos }
   1275  1.46.2.2  christos 
   1276  1.46.2.2  christos static inline void
   1277  1.46.2.2  christos svm_htlb_catchup(struct nvmm_cpu *vcpu, int hcpu)
   1278  1.46.2.2  christos {
   1279  1.46.2.2  christos 	/*
   1280  1.46.2.2  christos 	 * Nothing to do. If an hTLB flush was needed, either the VCPU was
   1281  1.46.2.2  christos 	 * executing on this hCPU and the hTLB already got flushed, or it
   1282  1.46.2.2  christos 	 * was executing on another hCPU in which case the catchup is done
   1283  1.46.2.2  christos 	 * in svm_gtlb_catchup().
   1284  1.46.2.2  christos 	 */
   1285  1.46.2.2  christos }
   1286  1.46.2.2  christos 
   1287  1.46.2.2  christos static inline uint64_t
   1288  1.46.2.2  christos svm_htlb_flush(struct svm_machdata *machdata, struct svm_cpudata *cpudata)
   1289  1.46.2.2  christos {
   1290  1.46.2.2  christos 	struct vmcb *vmcb = cpudata->vmcb;
   1291  1.46.2.2  christos 	uint64_t machgen;
   1292  1.46.2.2  christos 
   1293  1.46.2.2  christos 	machgen = machdata->mach_htlb_gen;
   1294  1.46.2.2  christos 	if (__predict_true(machgen == cpudata->vcpu_htlb_gen)) {
   1295  1.46.2.2  christos 		return machgen;
   1296  1.46.2.2  christos 	}
   1297  1.46.2.2  christos 
   1298  1.46.2.2  christos 	vmcb->ctrl.tlb_ctrl = svm_ctrl_tlb_flush;
   1299  1.46.2.2  christos 	return machgen;
   1300  1.46.2.2  christos }
   1301  1.46.2.2  christos 
   1302  1.46.2.2  christos static inline void
   1303  1.46.2.2  christos svm_htlb_flush_ack(struct svm_cpudata *cpudata, uint64_t machgen)
   1304  1.46.2.2  christos {
   1305  1.46.2.2  christos 	struct vmcb *vmcb = cpudata->vmcb;
   1306  1.46.2.2  christos 
   1307  1.46.2.2  christos 	if (__predict_true(vmcb->ctrl.exitcode != VMCB_EXITCODE_INVALID)) {
   1308  1.46.2.2  christos 		cpudata->vcpu_htlb_gen = machgen;
   1309  1.46.2.2  christos 	}
   1310  1.46.2.2  christos }
   1311  1.46.2.2  christos 
   1312  1.46.2.2  christos static inline void
   1313  1.46.2.2  christos svm_exit_evt(struct svm_cpudata *cpudata, struct vmcb *vmcb)
   1314  1.46.2.2  christos {
   1315  1.46.2.2  christos 	cpudata->evt_pending = false;
   1316  1.46.2.2  christos 
   1317  1.46.2.2  christos 	if (__predict_false(vmcb->ctrl.exitintinfo & VMCB_CTRL_EXITINTINFO_V)) {
   1318  1.46.2.2  christos 		vmcb->ctrl.eventinj = vmcb->ctrl.exitintinfo;
   1319  1.46.2.2  christos 		cpudata->evt_pending = true;
   1320  1.46.2.2  christos 	}
   1321  1.46.2.2  christos }
   1322  1.46.2.2  christos 
   1323  1.46.2.2  christos static int
   1324  1.46.2.2  christos svm_vcpu_run(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1325  1.46.2.3    martin     struct nvmm_vcpu_exit *exit)
   1326  1.46.2.2  christos {
   1327  1.46.2.2  christos 	struct nvmm_comm_page *comm = vcpu->comm;
   1328  1.46.2.2  christos 	struct svm_machdata *machdata = mach->machdata;
   1329  1.46.2.2  christos 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1330  1.46.2.2  christos 	struct vmcb *vmcb = cpudata->vmcb;
   1331  1.46.2.2  christos 	uint64_t machgen;
   1332  1.46.2.2  christos 	int hcpu, s;
   1333  1.46.2.2  christos 
   1334  1.46.2.2  christos 	if (__predict_false(svm_vcpu_event_commit(vcpu) != 0)) {
   1335  1.46.2.2  christos 		return EINVAL;
   1336  1.46.2.2  christos 	}
   1337  1.46.2.2  christos 	svm_vcpu_state_commit(vcpu);
   1338  1.46.2.2  christos 	comm->state_cached = 0;
   1339  1.46.2.2  christos 
   1340  1.46.2.2  christos 	kpreempt_disable();
   1341  1.46.2.2  christos 	hcpu = cpu_number();
   1342  1.46.2.2  christos 
   1343  1.46.2.2  christos 	svm_gtlb_catchup(vcpu, hcpu);
   1344  1.46.2.2  christos 	svm_htlb_catchup(vcpu, hcpu);
   1345  1.46.2.2  christos 
   1346  1.46.2.2  christos 	if (vcpu->hcpu_last != hcpu) {
   1347  1.46.2.2  christos 		svm_vmcb_cache_flush_all(vmcb);
   1348  1.46.2.2  christos 		cpudata->gtsc_want_update = true;
   1349  1.46.2.2  christos 	}
   1350  1.46.2.2  christos 
   1351  1.46.2.2  christos 	svm_vcpu_guest_dbregs_enter(vcpu);
   1352  1.46.2.2  christos 	svm_vcpu_guest_misc_enter(vcpu);
   1353  1.46.2.3    martin 	svm_vcpu_guest_fpu_enter(vcpu);
   1354  1.46.2.2  christos 
   1355  1.46.2.2  christos 	while (1) {
   1356  1.46.2.2  christos 		if (cpudata->gtlb_want_flush) {
   1357  1.46.2.2  christos 			vmcb->ctrl.tlb_ctrl = svm_ctrl_tlb_flush;
   1358  1.46.2.2  christos 		} else {
   1359  1.46.2.2  christos 			vmcb->ctrl.tlb_ctrl = 0;
   1360  1.46.2.2  christos 		}
   1361  1.46.2.2  christos 
   1362  1.46.2.2  christos 		if (__predict_false(cpudata->gtsc_want_update)) {
   1363  1.46.2.2  christos 			vmcb->ctrl.tsc_offset = cpudata->gtsc - rdtsc();
   1364  1.46.2.2  christos 			svm_vmcb_cache_flush(vmcb, VMCB_CTRL_VMCB_CLEAN_I);
   1365  1.46.2.2  christos 		}
   1366  1.46.2.2  christos 
   1367  1.46.2.2  christos 		s = splhigh();
   1368  1.46.2.2  christos 		machgen = svm_htlb_flush(machdata, cpudata);
   1369  1.46.2.2  christos 		svm_vmrun(cpudata->vmcb_pa, cpudata->gprs);
   1370  1.46.2.2  christos 		svm_htlb_flush_ack(cpudata, machgen);
   1371  1.46.2.2  christos 		splx(s);
   1372  1.46.2.2  christos 
   1373  1.46.2.2  christos 		svm_vmcb_cache_default(vmcb);
   1374  1.46.2.2  christos 
   1375  1.46.2.2  christos 		if (vmcb->ctrl.exitcode != VMCB_EXITCODE_INVALID) {
   1376  1.46.2.2  christos 			cpudata->gtlb_want_flush = false;
   1377  1.46.2.2  christos 			cpudata->gtsc_want_update = false;
   1378  1.46.2.2  christos 			vcpu->hcpu_last = hcpu;
   1379  1.46.2.2  christos 		}
   1380  1.46.2.2  christos 		svm_exit_evt(cpudata, vmcb);
   1381  1.46.2.2  christos 
   1382  1.46.2.2  christos 		switch (vmcb->ctrl.exitcode) {
   1383  1.46.2.2  christos 		case VMCB_EXITCODE_INTR:
   1384  1.46.2.2  christos 		case VMCB_EXITCODE_NMI:
   1385  1.46.2.3    martin 			exit->reason = NVMM_VCPU_EXIT_NONE;
   1386  1.46.2.2  christos 			break;
   1387  1.46.2.2  christos 		case VMCB_EXITCODE_VINTR:
   1388  1.46.2.2  christos 			svm_event_waitexit_disable(vcpu, false);
   1389  1.46.2.3    martin 			exit->reason = NVMM_VCPU_EXIT_INT_READY;
   1390  1.46.2.2  christos 			break;
   1391  1.46.2.2  christos 		case VMCB_EXITCODE_IRET:
   1392  1.46.2.2  christos 			svm_event_waitexit_disable(vcpu, true);
   1393  1.46.2.3    martin 			exit->reason = NVMM_VCPU_EXIT_NMI_READY;
   1394  1.46.2.2  christos 			break;
   1395  1.46.2.2  christos 		case VMCB_EXITCODE_CPUID:
   1396  1.46.2.2  christos 			svm_exit_cpuid(mach, vcpu, exit);
   1397  1.46.2.2  christos 			break;
   1398  1.46.2.2  christos 		case VMCB_EXITCODE_HLT:
   1399  1.46.2.2  christos 			svm_exit_hlt(mach, vcpu, exit);
   1400  1.46.2.2  christos 			break;
   1401  1.46.2.2  christos 		case VMCB_EXITCODE_IOIO:
   1402  1.46.2.2  christos 			svm_exit_io(mach, vcpu, exit);
   1403  1.46.2.2  christos 			break;
   1404  1.46.2.2  christos 		case VMCB_EXITCODE_MSR:
   1405  1.46.2.2  christos 			svm_exit_msr(mach, vcpu, exit);
   1406  1.46.2.2  christos 			break;
   1407  1.46.2.2  christos 		case VMCB_EXITCODE_SHUTDOWN:
   1408  1.46.2.3    martin 			exit->reason = NVMM_VCPU_EXIT_SHUTDOWN;
   1409  1.46.2.2  christos 			break;
   1410  1.46.2.2  christos 		case VMCB_EXITCODE_RDPMC:
   1411  1.46.2.2  christos 		case VMCB_EXITCODE_RSM:
   1412  1.46.2.2  christos 		case VMCB_EXITCODE_INVLPGA:
   1413  1.46.2.2  christos 		case VMCB_EXITCODE_VMRUN:
   1414  1.46.2.2  christos 		case VMCB_EXITCODE_VMMCALL:
   1415  1.46.2.2  christos 		case VMCB_EXITCODE_VMLOAD:
   1416  1.46.2.2  christos 		case VMCB_EXITCODE_VMSAVE:
   1417  1.46.2.2  christos 		case VMCB_EXITCODE_STGI:
   1418  1.46.2.2  christos 		case VMCB_EXITCODE_CLGI:
   1419  1.46.2.2  christos 		case VMCB_EXITCODE_SKINIT:
   1420  1.46.2.2  christos 		case VMCB_EXITCODE_RDTSCP:
   1421  1.46.2.2  christos 			svm_inject_ud(vcpu);
   1422  1.46.2.3    martin 			exit->reason = NVMM_VCPU_EXIT_NONE;
   1423  1.46.2.2  christos 			break;
   1424  1.46.2.2  christos 		case VMCB_EXITCODE_MONITOR:
   1425  1.46.2.3    martin 			svm_exit_insn(vmcb, exit, NVMM_VCPU_EXIT_MONITOR);
   1426  1.46.2.2  christos 			break;
   1427  1.46.2.2  christos 		case VMCB_EXITCODE_MWAIT:
   1428  1.46.2.2  christos 		case VMCB_EXITCODE_MWAIT_CONDITIONAL:
   1429  1.46.2.3    martin 			svm_exit_insn(vmcb, exit, NVMM_VCPU_EXIT_MWAIT);
   1430  1.46.2.2  christos 			break;
   1431  1.46.2.2  christos 		case VMCB_EXITCODE_XSETBV:
   1432  1.46.2.2  christos 			svm_exit_xsetbv(mach, vcpu, exit);
   1433  1.46.2.2  christos 			break;
   1434  1.46.2.2  christos 		case VMCB_EXITCODE_NPF:
   1435  1.46.2.2  christos 			svm_exit_npf(mach, vcpu, exit);
   1436  1.46.2.2  christos 			break;
   1437  1.46.2.2  christos 		case VMCB_EXITCODE_FERR_FREEZE: /* ? */
   1438  1.46.2.2  christos 		default:
   1439  1.46.2.2  christos 			svm_exit_invalid(exit, vmcb->ctrl.exitcode);
   1440  1.46.2.2  christos 			break;
   1441  1.46.2.2  christos 		}
   1442  1.46.2.2  christos 
   1443  1.46.2.2  christos 		/* If no reason to return to userland, keep rolling. */
   1444  1.46.2.3    martin 		if (preempt_needed()) {
   1445  1.46.2.2  christos 			break;
   1446  1.46.2.2  christos 		}
   1447  1.46.2.2  christos 		if (curlwp->l_flag & LW_USERRET) {
   1448  1.46.2.2  christos 			break;
   1449  1.46.2.2  christos 		}
   1450  1.46.2.3    martin 		if (exit->reason != NVMM_VCPU_EXIT_NONE) {
   1451  1.46.2.2  christos 			break;
   1452  1.46.2.2  christos 		}
   1453  1.46.2.2  christos 	}
   1454  1.46.2.2  christos 
   1455  1.46.2.2  christos 	cpudata->gtsc = rdtsc() + vmcb->ctrl.tsc_offset;
   1456  1.46.2.2  christos 
   1457  1.46.2.3    martin 	svm_vcpu_guest_fpu_leave(vcpu);
   1458  1.46.2.2  christos 	svm_vcpu_guest_misc_leave(vcpu);
   1459  1.46.2.2  christos 	svm_vcpu_guest_dbregs_leave(vcpu);
   1460  1.46.2.2  christos 
   1461  1.46.2.2  christos 	kpreempt_enable();
   1462  1.46.2.2  christos 
   1463  1.46.2.3    martin 	exit->exitstate.rflags = vmcb->state.rflags;
   1464  1.46.2.3    martin 	exit->exitstate.cr8 = __SHIFTOUT(vmcb->ctrl.v, VMCB_CTRL_V_TPR);
   1465  1.46.2.3    martin 	exit->exitstate.int_shadow =
   1466  1.46.2.2  christos 	    ((vmcb->ctrl.intr & VMCB_CTRL_INTR_SHADOW) != 0);
   1467  1.46.2.3    martin 	exit->exitstate.int_window_exiting = cpudata->int_window_exit;
   1468  1.46.2.3    martin 	exit->exitstate.nmi_window_exiting = cpudata->nmi_window_exit;
   1469  1.46.2.3    martin 	exit->exitstate.evt_pending = cpudata->evt_pending;
   1470  1.46.2.2  christos 
   1471  1.46.2.2  christos 	return 0;
   1472  1.46.2.2  christos }
   1473  1.46.2.2  christos 
   1474  1.46.2.2  christos /* -------------------------------------------------------------------------- */
   1475  1.46.2.2  christos 
   1476  1.46.2.2  christos static int
   1477  1.46.2.2  christos svm_memalloc(paddr_t *pa, vaddr_t *va, size_t npages)
   1478  1.46.2.2  christos {
   1479  1.46.2.2  christos 	struct pglist pglist;
   1480  1.46.2.2  christos 	paddr_t _pa;
   1481  1.46.2.2  christos 	vaddr_t _va;
   1482  1.46.2.2  christos 	size_t i;
   1483  1.46.2.2  christos 	int ret;
   1484  1.46.2.2  christos 
   1485  1.46.2.2  christos 	ret = uvm_pglistalloc(npages * PAGE_SIZE, 0, ~0UL, PAGE_SIZE, 0,
   1486  1.46.2.2  christos 	    &pglist, 1, 0);
   1487  1.46.2.2  christos 	if (ret != 0)
   1488  1.46.2.2  christos 		return ENOMEM;
   1489  1.46.2.3    martin 	_pa = VM_PAGE_TO_PHYS(TAILQ_FIRST(&pglist));
   1490  1.46.2.2  christos 	_va = uvm_km_alloc(kernel_map, npages * PAGE_SIZE, 0,
   1491  1.46.2.2  christos 	    UVM_KMF_VAONLY | UVM_KMF_NOWAIT);
   1492  1.46.2.2  christos 	if (_va == 0)
   1493  1.46.2.2  christos 		goto error;
   1494  1.46.2.2  christos 
   1495  1.46.2.2  christos 	for (i = 0; i < npages; i++) {
   1496  1.46.2.2  christos 		pmap_kenter_pa(_va + i * PAGE_SIZE, _pa + i * PAGE_SIZE,
   1497  1.46.2.2  christos 		    VM_PROT_READ | VM_PROT_WRITE, PMAP_WRITE_BACK);
   1498  1.46.2.2  christos 	}
   1499  1.46.2.2  christos 	pmap_update(pmap_kernel());
   1500  1.46.2.2  christos 
   1501  1.46.2.2  christos 	memset((void *)_va, 0, npages * PAGE_SIZE);
   1502  1.46.2.2  christos 
   1503  1.46.2.2  christos 	*pa = _pa;
   1504  1.46.2.2  christos 	*va = _va;
   1505  1.46.2.2  christos 	return 0;
   1506  1.46.2.2  christos 
   1507  1.46.2.2  christos error:
   1508  1.46.2.2  christos 	for (i = 0; i < npages; i++) {
   1509  1.46.2.2  christos 		uvm_pagefree(PHYS_TO_VM_PAGE(_pa + i * PAGE_SIZE));
   1510  1.46.2.2  christos 	}
   1511  1.46.2.2  christos 	return ENOMEM;
   1512  1.46.2.2  christos }
   1513  1.46.2.2  christos 
   1514  1.46.2.2  christos static void
   1515  1.46.2.2  christos svm_memfree(paddr_t pa, vaddr_t va, size_t npages)
   1516  1.46.2.2  christos {
   1517  1.46.2.2  christos 	size_t i;
   1518  1.46.2.2  christos 
   1519  1.46.2.2  christos 	pmap_kremove(va, npages * PAGE_SIZE);
   1520  1.46.2.2  christos 	pmap_update(pmap_kernel());
   1521  1.46.2.2  christos 	uvm_km_free(kernel_map, va, npages * PAGE_SIZE, UVM_KMF_VAONLY);
   1522  1.46.2.2  christos 	for (i = 0; i < npages; i++) {
   1523  1.46.2.2  christos 		uvm_pagefree(PHYS_TO_VM_PAGE(pa + i * PAGE_SIZE));
   1524  1.46.2.2  christos 	}
   1525  1.46.2.2  christos }
   1526  1.46.2.2  christos 
   1527  1.46.2.2  christos /* -------------------------------------------------------------------------- */
   1528  1.46.2.2  christos 
   1529  1.46.2.2  christos #define SVM_MSRBM_READ	__BIT(0)
   1530  1.46.2.2  christos #define SVM_MSRBM_WRITE	__BIT(1)
   1531  1.46.2.2  christos 
   1532  1.46.2.2  christos static void
   1533  1.46.2.2  christos svm_vcpu_msr_allow(uint8_t *bitmap, uint64_t msr, bool read, bool write)
   1534  1.46.2.2  christos {
   1535  1.46.2.2  christos 	uint64_t byte;
   1536  1.46.2.2  christos 	uint8_t bitoff;
   1537  1.46.2.2  christos 
   1538  1.46.2.2  christos 	if (msr < 0x00002000) {
   1539  1.46.2.2  christos 		/* Range 1 */
   1540  1.46.2.2  christos 		byte = ((msr - 0x00000000) >> 2UL) + 0x0000;
   1541  1.46.2.2  christos 	} else if (msr >= 0xC0000000 && msr < 0xC0002000) {
   1542  1.46.2.2  christos 		/* Range 2 */
   1543  1.46.2.2  christos 		byte = ((msr - 0xC0000000) >> 2UL) + 0x0800;
   1544  1.46.2.2  christos 	} else if (msr >= 0xC0010000 && msr < 0xC0012000) {
   1545  1.46.2.2  christos 		/* Range 3 */
   1546  1.46.2.2  christos 		byte = ((msr - 0xC0010000) >> 2UL) + 0x1000;
   1547  1.46.2.2  christos 	} else {
   1548  1.46.2.2  christos 		panic("%s: wrong range", __func__);
   1549  1.46.2.2  christos 	}
   1550  1.46.2.2  christos 
   1551  1.46.2.2  christos 	bitoff = (msr & 0x3) << 1;
   1552  1.46.2.2  christos 
   1553  1.46.2.2  christos 	if (read) {
   1554  1.46.2.2  christos 		bitmap[byte] &= ~(SVM_MSRBM_READ << bitoff);
   1555  1.46.2.2  christos 	}
   1556  1.46.2.2  christos 	if (write) {
   1557  1.46.2.2  christos 		bitmap[byte] &= ~(SVM_MSRBM_WRITE << bitoff);
   1558  1.46.2.2  christos 	}
   1559  1.46.2.2  christos }
   1560  1.46.2.2  christos 
   1561  1.46.2.2  christos #define SVM_SEG_ATTRIB_TYPE		__BITS(3,0)
   1562  1.46.2.2  christos #define SVM_SEG_ATTRIB_S		__BIT(4)
   1563  1.46.2.2  christos #define SVM_SEG_ATTRIB_DPL		__BITS(6,5)
   1564  1.46.2.2  christos #define SVM_SEG_ATTRIB_P		__BIT(7)
   1565  1.46.2.2  christos #define SVM_SEG_ATTRIB_AVL		__BIT(8)
   1566  1.46.2.2  christos #define SVM_SEG_ATTRIB_L		__BIT(9)
   1567  1.46.2.2  christos #define SVM_SEG_ATTRIB_DEF		__BIT(10)
   1568  1.46.2.2  christos #define SVM_SEG_ATTRIB_G		__BIT(11)
   1569  1.46.2.2  christos 
   1570  1.46.2.2  christos static void
   1571  1.46.2.2  christos svm_vcpu_setstate_seg(const struct nvmm_x64_state_seg *seg,
   1572  1.46.2.2  christos     struct vmcb_segment *vseg)
   1573  1.46.2.2  christos {
   1574  1.46.2.2  christos 	vseg->selector = seg->selector;
   1575  1.46.2.2  christos 	vseg->attrib =
   1576  1.46.2.2  christos 	    __SHIFTIN(seg->attrib.type, SVM_SEG_ATTRIB_TYPE) |
   1577  1.46.2.2  christos 	    __SHIFTIN(seg->attrib.s, SVM_SEG_ATTRIB_S) |
   1578  1.46.2.2  christos 	    __SHIFTIN(seg->attrib.dpl, SVM_SEG_ATTRIB_DPL) |
   1579  1.46.2.2  christos 	    __SHIFTIN(seg->attrib.p, SVM_SEG_ATTRIB_P) |
   1580  1.46.2.2  christos 	    __SHIFTIN(seg->attrib.avl, SVM_SEG_ATTRIB_AVL) |
   1581  1.46.2.2  christos 	    __SHIFTIN(seg->attrib.l, SVM_SEG_ATTRIB_L) |
   1582  1.46.2.2  christos 	    __SHIFTIN(seg->attrib.def, SVM_SEG_ATTRIB_DEF) |
   1583  1.46.2.2  christos 	    __SHIFTIN(seg->attrib.g, SVM_SEG_ATTRIB_G);
   1584  1.46.2.2  christos 	vseg->limit = seg->limit;
   1585  1.46.2.2  christos 	vseg->base = seg->base;
   1586  1.46.2.2  christos }
   1587  1.46.2.2  christos 
   1588  1.46.2.2  christos static void
   1589  1.46.2.2  christos svm_vcpu_getstate_seg(struct nvmm_x64_state_seg *seg, struct vmcb_segment *vseg)
   1590  1.46.2.2  christos {
   1591  1.46.2.2  christos 	seg->selector = vseg->selector;
   1592  1.46.2.2  christos 	seg->attrib.type = __SHIFTOUT(vseg->attrib, SVM_SEG_ATTRIB_TYPE);
   1593  1.46.2.2  christos 	seg->attrib.s = __SHIFTOUT(vseg->attrib, SVM_SEG_ATTRIB_S);
   1594  1.46.2.2  christos 	seg->attrib.dpl = __SHIFTOUT(vseg->attrib, SVM_SEG_ATTRIB_DPL);
   1595  1.46.2.2  christos 	seg->attrib.p = __SHIFTOUT(vseg->attrib, SVM_SEG_ATTRIB_P);
   1596  1.46.2.2  christos 	seg->attrib.avl = __SHIFTOUT(vseg->attrib, SVM_SEG_ATTRIB_AVL);
   1597  1.46.2.2  christos 	seg->attrib.l = __SHIFTOUT(vseg->attrib, SVM_SEG_ATTRIB_L);
   1598  1.46.2.2  christos 	seg->attrib.def = __SHIFTOUT(vseg->attrib, SVM_SEG_ATTRIB_DEF);
   1599  1.46.2.2  christos 	seg->attrib.g = __SHIFTOUT(vseg->attrib, SVM_SEG_ATTRIB_G);
   1600  1.46.2.2  christos 	seg->limit = vseg->limit;
   1601  1.46.2.2  christos 	seg->base = vseg->base;
   1602  1.46.2.2  christos }
   1603  1.46.2.2  christos 
   1604  1.46.2.2  christos static inline bool
   1605  1.46.2.2  christos svm_state_tlb_flush(const struct vmcb *vmcb, const struct nvmm_x64_state *state,
   1606  1.46.2.2  christos     uint64_t flags)
   1607  1.46.2.2  christos {
   1608  1.46.2.2  christos 	if (flags & NVMM_X64_STATE_CRS) {
   1609  1.46.2.2  christos 		if ((vmcb->state.cr0 ^
   1610  1.46.2.2  christos 		     state->crs[NVMM_X64_CR_CR0]) & CR0_TLB_FLUSH) {
   1611  1.46.2.2  christos 			return true;
   1612  1.46.2.2  christos 		}
   1613  1.46.2.2  christos 		if (vmcb->state.cr3 != state->crs[NVMM_X64_CR_CR3]) {
   1614  1.46.2.2  christos 			return true;
   1615  1.46.2.2  christos 		}
   1616  1.46.2.2  christos 		if ((vmcb->state.cr4 ^
   1617  1.46.2.2  christos 		     state->crs[NVMM_X64_CR_CR4]) & CR4_TLB_FLUSH) {
   1618  1.46.2.2  christos 			return true;
   1619  1.46.2.2  christos 		}
   1620  1.46.2.2  christos 	}
   1621  1.46.2.2  christos 
   1622  1.46.2.2  christos 	if (flags & NVMM_X64_STATE_MSRS) {
   1623  1.46.2.2  christos 		if ((vmcb->state.efer ^
   1624  1.46.2.2  christos 		     state->msrs[NVMM_X64_MSR_EFER]) & EFER_TLB_FLUSH) {
   1625  1.46.2.2  christos 			return true;
   1626  1.46.2.2  christos 		}
   1627  1.46.2.2  christos 	}
   1628  1.46.2.2  christos 
   1629  1.46.2.2  christos 	return false;
   1630  1.46.2.2  christos }
   1631  1.46.2.2  christos 
   1632  1.46.2.2  christos static void
   1633  1.46.2.2  christos svm_vcpu_setstate(struct nvmm_cpu *vcpu)
   1634  1.46.2.2  christos {
   1635  1.46.2.2  christos 	struct nvmm_comm_page *comm = vcpu->comm;
   1636  1.46.2.2  christos 	const struct nvmm_x64_state *state = &comm->state;
   1637  1.46.2.2  christos 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1638  1.46.2.2  christos 	struct vmcb *vmcb = cpudata->vmcb;
   1639  1.46.2.2  christos 	struct fxsave *fpustate;
   1640  1.46.2.2  christos 	uint64_t flags;
   1641  1.46.2.2  christos 
   1642  1.46.2.2  christos 	flags = comm->state_wanted;
   1643  1.46.2.2  christos 
   1644  1.46.2.2  christos 	if (svm_state_tlb_flush(vmcb, state, flags)) {
   1645  1.46.2.2  christos 		cpudata->gtlb_want_flush = true;
   1646  1.46.2.2  christos 	}
   1647  1.46.2.2  christos 
   1648  1.46.2.2  christos 	if (flags & NVMM_X64_STATE_SEGS) {
   1649  1.46.2.2  christos 		svm_vcpu_setstate_seg(&state->segs[NVMM_X64_SEG_CS],
   1650  1.46.2.2  christos 		    &vmcb->state.cs);
   1651  1.46.2.2  christos 		svm_vcpu_setstate_seg(&state->segs[NVMM_X64_SEG_DS],
   1652  1.46.2.2  christos 		    &vmcb->state.ds);
   1653  1.46.2.2  christos 		svm_vcpu_setstate_seg(&state->segs[NVMM_X64_SEG_ES],
   1654  1.46.2.2  christos 		    &vmcb->state.es);
   1655  1.46.2.2  christos 		svm_vcpu_setstate_seg(&state->segs[NVMM_X64_SEG_FS],
   1656  1.46.2.2  christos 		    &vmcb->state.fs);
   1657  1.46.2.2  christos 		svm_vcpu_setstate_seg(&state->segs[NVMM_X64_SEG_GS],
   1658  1.46.2.2  christos 		    &vmcb->state.gs);
   1659  1.46.2.2  christos 		svm_vcpu_setstate_seg(&state->segs[NVMM_X64_SEG_SS],
   1660  1.46.2.2  christos 		    &vmcb->state.ss);
   1661  1.46.2.2  christos 		svm_vcpu_setstate_seg(&state->segs[NVMM_X64_SEG_GDT],
   1662  1.46.2.2  christos 		    &vmcb->state.gdt);
   1663  1.46.2.2  christos 		svm_vcpu_setstate_seg(&state->segs[NVMM_X64_SEG_IDT],
   1664  1.46.2.2  christos 		    &vmcb->state.idt);
   1665  1.46.2.2  christos 		svm_vcpu_setstate_seg(&state->segs[NVMM_X64_SEG_LDT],
   1666  1.46.2.2  christos 		    &vmcb->state.ldt);
   1667  1.46.2.2  christos 		svm_vcpu_setstate_seg(&state->segs[NVMM_X64_SEG_TR],
   1668  1.46.2.2  christos 		    &vmcb->state.tr);
   1669  1.46.2.2  christos 
   1670  1.46.2.2  christos 		vmcb->state.cpl = state->segs[NVMM_X64_SEG_SS].attrib.dpl;
   1671  1.46.2.2  christos 	}
   1672  1.46.2.2  christos 
   1673  1.46.2.2  christos 	CTASSERT(sizeof(cpudata->gprs) == sizeof(state->gprs));
   1674  1.46.2.2  christos 	if (flags & NVMM_X64_STATE_GPRS) {
   1675  1.46.2.2  christos 		memcpy(cpudata->gprs, state->gprs, sizeof(state->gprs));
   1676  1.46.2.2  christos 
   1677  1.46.2.2  christos 		vmcb->state.rip = state->gprs[NVMM_X64_GPR_RIP];
   1678  1.46.2.2  christos 		vmcb->state.rsp = state->gprs[NVMM_X64_GPR_RSP];
   1679  1.46.2.2  christos 		vmcb->state.rax = state->gprs[NVMM_X64_GPR_RAX];
   1680  1.46.2.2  christos 		vmcb->state.rflags = state->gprs[NVMM_X64_GPR_RFLAGS];
   1681  1.46.2.2  christos 	}
   1682  1.46.2.2  christos 
   1683  1.46.2.2  christos 	if (flags & NVMM_X64_STATE_CRS) {
   1684  1.46.2.2  christos 		vmcb->state.cr0 = state->crs[NVMM_X64_CR_CR0];
   1685  1.46.2.2  christos 		vmcb->state.cr2 = state->crs[NVMM_X64_CR_CR2];
   1686  1.46.2.2  christos 		vmcb->state.cr3 = state->crs[NVMM_X64_CR_CR3];
   1687  1.46.2.2  christos 		vmcb->state.cr4 = state->crs[NVMM_X64_CR_CR4];
   1688  1.46.2.2  christos 
   1689  1.46.2.2  christos 		vmcb->ctrl.v &= ~VMCB_CTRL_V_TPR;
   1690  1.46.2.2  christos 		vmcb->ctrl.v |= __SHIFTIN(state->crs[NVMM_X64_CR_CR8],
   1691  1.46.2.2  christos 		    VMCB_CTRL_V_TPR);
   1692  1.46.2.2  christos 
   1693  1.46.2.2  christos 		if (svm_xcr0_mask != 0) {
   1694  1.46.2.2  christos 			/* Clear illegal XCR0 bits, set mandatory X87 bit. */
   1695  1.46.2.2  christos 			cpudata->gxcr0 = state->crs[NVMM_X64_CR_XCR0];
   1696  1.46.2.2  christos 			cpudata->gxcr0 &= svm_xcr0_mask;
   1697  1.46.2.2  christos 			cpudata->gxcr0 |= XCR0_X87;
   1698  1.46.2.2  christos 		}
   1699  1.46.2.2  christos 	}
   1700  1.46.2.2  christos 
   1701  1.46.2.2  christos 	CTASSERT(sizeof(cpudata->drs) == sizeof(state->drs));
   1702  1.46.2.2  christos 	if (flags & NVMM_X64_STATE_DRS) {
   1703  1.46.2.2  christos 		memcpy(cpudata->drs, state->drs, sizeof(state->drs));
   1704  1.46.2.2  christos 
   1705  1.46.2.2  christos 		vmcb->state.dr6 = state->drs[NVMM_X64_DR_DR6];
   1706  1.46.2.2  christos 		vmcb->state.dr7 = state->drs[NVMM_X64_DR_DR7];
   1707  1.46.2.2  christos 	}
   1708  1.46.2.2  christos 
   1709  1.46.2.2  christos 	if (flags & NVMM_X64_STATE_MSRS) {
   1710  1.46.2.2  christos 		/*
   1711  1.46.2.2  christos 		 * EFER_SVME is mandatory.
   1712  1.46.2.2  christos 		 */
   1713  1.46.2.2  christos 		vmcb->state.efer = state->msrs[NVMM_X64_MSR_EFER] | EFER_SVME;
   1714  1.46.2.2  christos 		vmcb->state.star = state->msrs[NVMM_X64_MSR_STAR];
   1715  1.46.2.2  christos 		vmcb->state.lstar = state->msrs[NVMM_X64_MSR_LSTAR];
   1716  1.46.2.2  christos 		vmcb->state.cstar = state->msrs[NVMM_X64_MSR_CSTAR];
   1717  1.46.2.2  christos 		vmcb->state.sfmask = state->msrs[NVMM_X64_MSR_SFMASK];
   1718  1.46.2.2  christos 		vmcb->state.kernelgsbase =
   1719  1.46.2.2  christos 		    state->msrs[NVMM_X64_MSR_KERNELGSBASE];
   1720  1.46.2.2  christos 		vmcb->state.sysenter_cs =
   1721  1.46.2.2  christos 		    state->msrs[NVMM_X64_MSR_SYSENTER_CS];
   1722  1.46.2.2  christos 		vmcb->state.sysenter_esp =
   1723  1.46.2.2  christos 		    state->msrs[NVMM_X64_MSR_SYSENTER_ESP];
   1724  1.46.2.2  christos 		vmcb->state.sysenter_eip =
   1725  1.46.2.2  christos 		    state->msrs[NVMM_X64_MSR_SYSENTER_EIP];
   1726  1.46.2.2  christos 		vmcb->state.g_pat = state->msrs[NVMM_X64_MSR_PAT];
   1727  1.46.2.2  christos 
   1728  1.46.2.2  christos 		cpudata->gtsc = state->msrs[NVMM_X64_MSR_TSC];
   1729  1.46.2.2  christos 		cpudata->gtsc_want_update = true;
   1730  1.46.2.2  christos 	}
   1731  1.46.2.2  christos 
   1732  1.46.2.2  christos 	if (flags & NVMM_X64_STATE_INTR) {
   1733  1.46.2.2  christos 		if (state->intr.int_shadow) {
   1734  1.46.2.2  christos 			vmcb->ctrl.intr |= VMCB_CTRL_INTR_SHADOW;
   1735  1.46.2.2  christos 		} else {
   1736  1.46.2.2  christos 			vmcb->ctrl.intr &= ~VMCB_CTRL_INTR_SHADOW;
   1737  1.46.2.2  christos 		}
   1738  1.46.2.2  christos 
   1739  1.46.2.2  christos 		if (state->intr.int_window_exiting) {
   1740  1.46.2.2  christos 			svm_event_waitexit_enable(vcpu, false);
   1741  1.46.2.2  christos 		} else {
   1742  1.46.2.2  christos 			svm_event_waitexit_disable(vcpu, false);
   1743  1.46.2.2  christos 		}
   1744  1.46.2.2  christos 
   1745  1.46.2.2  christos 		if (state->intr.nmi_window_exiting) {
   1746  1.46.2.2  christos 			svm_event_waitexit_enable(vcpu, true);
   1747  1.46.2.2  christos 		} else {
   1748  1.46.2.2  christos 			svm_event_waitexit_disable(vcpu, true);
   1749  1.46.2.2  christos 		}
   1750  1.46.2.2  christos 	}
   1751  1.46.2.2  christos 
   1752  1.46.2.2  christos 	CTASSERT(sizeof(cpudata->gfpu.xsh_fxsave) == sizeof(state->fpu));
   1753  1.46.2.2  christos 	if (flags & NVMM_X64_STATE_FPU) {
   1754  1.46.2.2  christos 		memcpy(cpudata->gfpu.xsh_fxsave, &state->fpu,
   1755  1.46.2.2  christos 		    sizeof(state->fpu));
   1756  1.46.2.2  christos 
   1757  1.46.2.2  christos 		fpustate = (struct fxsave *)cpudata->gfpu.xsh_fxsave;
   1758  1.46.2.2  christos 		fpustate->fx_mxcsr_mask &= x86_fpu_mxcsr_mask;
   1759  1.46.2.2  christos 		fpustate->fx_mxcsr &= fpustate->fx_mxcsr_mask;
   1760  1.46.2.2  christos 
   1761  1.46.2.2  christos 		if (svm_xcr0_mask != 0) {
   1762  1.46.2.2  christos 			/* Reset XSTATE_BV, to force a reload. */
   1763  1.46.2.2  christos 			cpudata->gfpu.xsh_xstate_bv = svm_xcr0_mask;
   1764  1.46.2.2  christos 		}
   1765  1.46.2.2  christos 	}
   1766  1.46.2.2  christos 
   1767  1.46.2.2  christos 	svm_vmcb_cache_update(vmcb, flags);
   1768  1.46.2.2  christos 
   1769  1.46.2.2  christos 	comm->state_wanted = 0;
   1770  1.46.2.2  christos 	comm->state_cached |= flags;
   1771  1.46.2.2  christos }
   1772  1.46.2.2  christos 
   1773  1.46.2.2  christos static void
   1774  1.46.2.2  christos svm_vcpu_getstate(struct nvmm_cpu *vcpu)
   1775  1.46.2.2  christos {
   1776  1.46.2.2  christos 	struct nvmm_comm_page *comm = vcpu->comm;
   1777  1.46.2.2  christos 	struct nvmm_x64_state *state = &comm->state;
   1778  1.46.2.2  christos 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1779  1.46.2.2  christos 	struct vmcb *vmcb = cpudata->vmcb;
   1780  1.46.2.2  christos 	uint64_t flags;
   1781  1.46.2.2  christos 
   1782  1.46.2.2  christos 	flags = comm->state_wanted;
   1783  1.46.2.2  christos 
   1784  1.46.2.2  christos 	if (flags & NVMM_X64_STATE_SEGS) {
   1785  1.46.2.2  christos 		svm_vcpu_getstate_seg(&state->segs[NVMM_X64_SEG_CS],
   1786  1.46.2.2  christos 		    &vmcb->state.cs);
   1787  1.46.2.2  christos 		svm_vcpu_getstate_seg(&state->segs[NVMM_X64_SEG_DS],
   1788  1.46.2.2  christos 		    &vmcb->state.ds);
   1789  1.46.2.2  christos 		svm_vcpu_getstate_seg(&state->segs[NVMM_X64_SEG_ES],
   1790  1.46.2.2  christos 		    &vmcb->state.es);
   1791  1.46.2.2  christos 		svm_vcpu_getstate_seg(&state->segs[NVMM_X64_SEG_FS],
   1792  1.46.2.2  christos 		    &vmcb->state.fs);
   1793  1.46.2.2  christos 		svm_vcpu_getstate_seg(&state->segs[NVMM_X64_SEG_GS],
   1794  1.46.2.2  christos 		    &vmcb->state.gs);
   1795  1.46.2.2  christos 		svm_vcpu_getstate_seg(&state->segs[NVMM_X64_SEG_SS],
   1796  1.46.2.2  christos 		    &vmcb->state.ss);
   1797  1.46.2.2  christos 		svm_vcpu_getstate_seg(&state->segs[NVMM_X64_SEG_GDT],
   1798  1.46.2.2  christos 		    &vmcb->state.gdt);
   1799  1.46.2.2  christos 		svm_vcpu_getstate_seg(&state->segs[NVMM_X64_SEG_IDT],
   1800  1.46.2.2  christos 		    &vmcb->state.idt);
   1801  1.46.2.2  christos 		svm_vcpu_getstate_seg(&state->segs[NVMM_X64_SEG_LDT],
   1802  1.46.2.2  christos 		    &vmcb->state.ldt);
   1803  1.46.2.2  christos 		svm_vcpu_getstate_seg(&state->segs[NVMM_X64_SEG_TR],
   1804  1.46.2.2  christos 		    &vmcb->state.tr);
   1805  1.46.2.2  christos 
   1806  1.46.2.2  christos 		state->segs[NVMM_X64_SEG_SS].attrib.dpl = vmcb->state.cpl;
   1807  1.46.2.2  christos 	}
   1808  1.46.2.2  christos 
   1809  1.46.2.2  christos 	CTASSERT(sizeof(cpudata->gprs) == sizeof(state->gprs));
   1810  1.46.2.2  christos 	if (flags & NVMM_X64_STATE_GPRS) {
   1811  1.46.2.2  christos 		memcpy(state->gprs, cpudata->gprs, sizeof(state->gprs));
   1812  1.46.2.2  christos 
   1813  1.46.2.2  christos 		state->gprs[NVMM_X64_GPR_RIP] = vmcb->state.rip;
   1814  1.46.2.2  christos 		state->gprs[NVMM_X64_GPR_RSP] = vmcb->state.rsp;
   1815  1.46.2.2  christos 		state->gprs[NVMM_X64_GPR_RAX] = vmcb->state.rax;
   1816  1.46.2.2  christos 		state->gprs[NVMM_X64_GPR_RFLAGS] = vmcb->state.rflags;
   1817  1.46.2.2  christos 	}
   1818  1.46.2.2  christos 
   1819  1.46.2.2  christos 	if (flags & NVMM_X64_STATE_CRS) {
   1820  1.46.2.2  christos 		state->crs[NVMM_X64_CR_CR0] = vmcb->state.cr0;
   1821  1.46.2.2  christos 		state->crs[NVMM_X64_CR_CR2] = vmcb->state.cr2;
   1822  1.46.2.2  christos 		state->crs[NVMM_X64_CR_CR3] = vmcb->state.cr3;
   1823  1.46.2.2  christos 		state->crs[NVMM_X64_CR_CR4] = vmcb->state.cr4;
   1824  1.46.2.2  christos 		state->crs[NVMM_X64_CR_CR8] = __SHIFTOUT(vmcb->ctrl.v,
   1825  1.46.2.2  christos 		    VMCB_CTRL_V_TPR);
   1826  1.46.2.2  christos 		state->crs[NVMM_X64_CR_XCR0] = cpudata->gxcr0;
   1827  1.46.2.2  christos 	}
   1828  1.46.2.2  christos 
   1829  1.46.2.2  christos 	CTASSERT(sizeof(cpudata->drs) == sizeof(state->drs));
   1830  1.46.2.2  christos 	if (flags & NVMM_X64_STATE_DRS) {
   1831  1.46.2.2  christos 		memcpy(state->drs, cpudata->drs, sizeof(state->drs));
   1832  1.46.2.2  christos 
   1833  1.46.2.2  christos 		state->drs[NVMM_X64_DR_DR6] = vmcb->state.dr6;
   1834  1.46.2.2  christos 		state->drs[NVMM_X64_DR_DR7] = vmcb->state.dr7;
   1835  1.46.2.2  christos 	}
   1836  1.46.2.2  christos 
   1837  1.46.2.2  christos 	if (flags & NVMM_X64_STATE_MSRS) {
   1838  1.46.2.2  christos 		state->msrs[NVMM_X64_MSR_EFER] = vmcb->state.efer;
   1839  1.46.2.2  christos 		state->msrs[NVMM_X64_MSR_STAR] = vmcb->state.star;
   1840  1.46.2.2  christos 		state->msrs[NVMM_X64_MSR_LSTAR] = vmcb->state.lstar;
   1841  1.46.2.2  christos 		state->msrs[NVMM_X64_MSR_CSTAR] = vmcb->state.cstar;
   1842  1.46.2.2  christos 		state->msrs[NVMM_X64_MSR_SFMASK] = vmcb->state.sfmask;
   1843  1.46.2.2  christos 		state->msrs[NVMM_X64_MSR_KERNELGSBASE] =
   1844  1.46.2.2  christos 		    vmcb->state.kernelgsbase;
   1845  1.46.2.2  christos 		state->msrs[NVMM_X64_MSR_SYSENTER_CS] =
   1846  1.46.2.2  christos 		    vmcb->state.sysenter_cs;
   1847  1.46.2.2  christos 		state->msrs[NVMM_X64_MSR_SYSENTER_ESP] =
   1848  1.46.2.2  christos 		    vmcb->state.sysenter_esp;
   1849  1.46.2.2  christos 		state->msrs[NVMM_X64_MSR_SYSENTER_EIP] =
   1850  1.46.2.2  christos 		    vmcb->state.sysenter_eip;
   1851  1.46.2.2  christos 		state->msrs[NVMM_X64_MSR_PAT] = vmcb->state.g_pat;
   1852  1.46.2.2  christos 		state->msrs[NVMM_X64_MSR_TSC] = cpudata->gtsc;
   1853  1.46.2.2  christos 
   1854  1.46.2.2  christos 		/* Hide SVME. */
   1855  1.46.2.2  christos 		state->msrs[NVMM_X64_MSR_EFER] &= ~EFER_SVME;
   1856  1.46.2.2  christos 	}
   1857  1.46.2.2  christos 
   1858  1.46.2.2  christos 	if (flags & NVMM_X64_STATE_INTR) {
   1859  1.46.2.2  christos 		state->intr.int_shadow =
   1860  1.46.2.2  christos 		    (vmcb->ctrl.intr & VMCB_CTRL_INTR_SHADOW) != 0;
   1861  1.46.2.2  christos 		state->intr.int_window_exiting = cpudata->int_window_exit;
   1862  1.46.2.2  christos 		state->intr.nmi_window_exiting = cpudata->nmi_window_exit;
   1863  1.46.2.2  christos 		state->intr.evt_pending = cpudata->evt_pending;
   1864  1.46.2.2  christos 	}
   1865  1.46.2.2  christos 
   1866  1.46.2.2  christos 	CTASSERT(sizeof(cpudata->gfpu.xsh_fxsave) == sizeof(state->fpu));
   1867  1.46.2.2  christos 	if (flags & NVMM_X64_STATE_FPU) {
   1868  1.46.2.2  christos 		memcpy(&state->fpu, cpudata->gfpu.xsh_fxsave,
   1869  1.46.2.2  christos 		    sizeof(state->fpu));
   1870  1.46.2.2  christos 	}
   1871  1.46.2.2  christos 
   1872  1.46.2.2  christos 	comm->state_wanted = 0;
   1873  1.46.2.2  christos 	comm->state_cached |= flags;
   1874  1.46.2.2  christos }
   1875  1.46.2.2  christos 
   1876  1.46.2.2  christos static void
   1877  1.46.2.2  christos svm_vcpu_state_provide(struct nvmm_cpu *vcpu, uint64_t flags)
   1878  1.46.2.2  christos {
   1879  1.46.2.2  christos 	vcpu->comm->state_wanted = flags;
   1880  1.46.2.2  christos 	svm_vcpu_getstate(vcpu);
   1881  1.46.2.2  christos }
   1882  1.46.2.2  christos 
   1883  1.46.2.2  christos static void
   1884  1.46.2.2  christos svm_vcpu_state_commit(struct nvmm_cpu *vcpu)
   1885  1.46.2.2  christos {
   1886  1.46.2.2  christos 	vcpu->comm->state_wanted = vcpu->comm->state_commit;
   1887  1.46.2.2  christos 	vcpu->comm->state_commit = 0;
   1888  1.46.2.2  christos 	svm_vcpu_setstate(vcpu);
   1889  1.46.2.2  christos }
   1890  1.46.2.2  christos 
   1891  1.46.2.2  christos /* -------------------------------------------------------------------------- */
   1892  1.46.2.2  christos 
   1893  1.46.2.2  christos static void
   1894  1.46.2.2  christos svm_asid_alloc(struct nvmm_cpu *vcpu)
   1895  1.46.2.2  christos {
   1896  1.46.2.2  christos 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1897  1.46.2.2  christos 	struct vmcb *vmcb = cpudata->vmcb;
   1898  1.46.2.2  christos 	size_t i, oct, bit;
   1899  1.46.2.2  christos 
   1900  1.46.2.2  christos 	mutex_enter(&svm_asidlock);
   1901  1.46.2.2  christos 
   1902  1.46.2.2  christos 	for (i = 0; i < svm_maxasid; i++) {
   1903  1.46.2.2  christos 		oct = i / 8;
   1904  1.46.2.2  christos 		bit = i % 8;
   1905  1.46.2.2  christos 
   1906  1.46.2.2  christos 		if (svm_asidmap[oct] & __BIT(bit)) {
   1907  1.46.2.2  christos 			continue;
   1908  1.46.2.2  christos 		}
   1909  1.46.2.2  christos 
   1910  1.46.2.2  christos 		svm_asidmap[oct] |= __BIT(bit);
   1911  1.46.2.2  christos 		vmcb->ctrl.guest_asid = i;
   1912  1.46.2.2  christos 		mutex_exit(&svm_asidlock);
   1913  1.46.2.2  christos 		return;
   1914  1.46.2.2  christos 	}
   1915  1.46.2.2  christos 
   1916  1.46.2.2  christos 	/*
   1917  1.46.2.2  christos 	 * No free ASID. Use the last one, which is shared and requires
   1918  1.46.2.2  christos 	 * special TLB handling.
   1919  1.46.2.2  christos 	 */
   1920  1.46.2.2  christos 	cpudata->shared_asid = true;
   1921  1.46.2.2  christos 	vmcb->ctrl.guest_asid = svm_maxasid - 1;
   1922  1.46.2.2  christos 	mutex_exit(&svm_asidlock);
   1923  1.46.2.2  christos }
   1924  1.46.2.2  christos 
   1925  1.46.2.2  christos static void
   1926  1.46.2.2  christos svm_asid_free(struct nvmm_cpu *vcpu)
   1927  1.46.2.2  christos {
   1928  1.46.2.2  christos 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1929  1.46.2.2  christos 	struct vmcb *vmcb = cpudata->vmcb;
   1930  1.46.2.2  christos 	size_t oct, bit;
   1931  1.46.2.2  christos 
   1932  1.46.2.2  christos 	if (cpudata->shared_asid) {
   1933  1.46.2.2  christos 		return;
   1934  1.46.2.2  christos 	}
   1935  1.46.2.2  christos 
   1936  1.46.2.2  christos 	oct = vmcb->ctrl.guest_asid / 8;
   1937  1.46.2.2  christos 	bit = vmcb->ctrl.guest_asid % 8;
   1938  1.46.2.2  christos 
   1939  1.46.2.2  christos 	mutex_enter(&svm_asidlock);
   1940  1.46.2.2  christos 	svm_asidmap[oct] &= ~__BIT(bit);
   1941  1.46.2.2  christos 	mutex_exit(&svm_asidlock);
   1942  1.46.2.2  christos }
   1943  1.46.2.2  christos 
   1944  1.46.2.2  christos static void
   1945  1.46.2.2  christos svm_vcpu_init(struct nvmm_machine *mach, struct nvmm_cpu *vcpu)
   1946  1.46.2.2  christos {
   1947  1.46.2.2  christos 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1948  1.46.2.2  christos 	struct vmcb *vmcb = cpudata->vmcb;
   1949  1.46.2.2  christos 
   1950  1.46.2.2  christos 	/* Allow reads/writes of Control Registers. */
   1951  1.46.2.2  christos 	vmcb->ctrl.intercept_cr = 0;
   1952  1.46.2.2  christos 
   1953  1.46.2.2  christos 	/* Allow reads/writes of Debug Registers. */
   1954  1.46.2.2  christos 	vmcb->ctrl.intercept_dr = 0;
   1955  1.46.2.2  christos 
   1956  1.46.2.2  christos 	/* Allow exceptions 0 to 31. */
   1957  1.46.2.2  christos 	vmcb->ctrl.intercept_vec = 0;
   1958  1.46.2.2  christos 
   1959  1.46.2.2  christos 	/*
   1960  1.46.2.2  christos 	 * Allow:
   1961  1.46.2.2  christos 	 *  - SMI [smm interrupts]
   1962  1.46.2.2  christos 	 *  - VINTR [virtual interrupts]
   1963  1.46.2.2  christos 	 *  - CR0_SPEC [CR0 writes changing other fields than CR0.TS or CR0.MP]
   1964  1.46.2.2  christos 	 *  - RIDTR [reads of IDTR]
   1965  1.46.2.2  christos 	 *  - RGDTR [reads of GDTR]
   1966  1.46.2.2  christos 	 *  - RLDTR [reads of LDTR]
   1967  1.46.2.2  christos 	 *  - RTR [reads of TR]
   1968  1.46.2.2  christos 	 *  - WIDTR [writes of IDTR]
   1969  1.46.2.2  christos 	 *  - WGDTR [writes of GDTR]
   1970  1.46.2.2  christos 	 *  - WLDTR [writes of LDTR]
   1971  1.46.2.2  christos 	 *  - WTR [writes of TR]
   1972  1.46.2.2  christos 	 *  - RDTSC [rdtsc instruction]
   1973  1.46.2.2  christos 	 *  - PUSHF [pushf instruction]
   1974  1.46.2.2  christos 	 *  - POPF [popf instruction]
   1975  1.46.2.2  christos 	 *  - IRET [iret instruction]
   1976  1.46.2.2  christos 	 *  - INTN [int $n instructions]
   1977  1.46.2.2  christos 	 *  - INVD [invd instruction]
   1978  1.46.2.2  christos 	 *  - PAUSE [pause instruction]
   1979  1.46.2.2  christos 	 *  - INVLPG [invplg instruction]
   1980  1.46.2.2  christos 	 *  - TASKSW [task switches]
   1981  1.46.2.2  christos 	 *
   1982  1.46.2.2  christos 	 * Intercept the rest below.
   1983  1.46.2.2  christos 	 */
   1984  1.46.2.2  christos 	vmcb->ctrl.intercept_misc1 =
   1985  1.46.2.2  christos 	    VMCB_CTRL_INTERCEPT_INTR |
   1986  1.46.2.2  christos 	    VMCB_CTRL_INTERCEPT_NMI |
   1987  1.46.2.2  christos 	    VMCB_CTRL_INTERCEPT_INIT |
   1988  1.46.2.2  christos 	    VMCB_CTRL_INTERCEPT_RDPMC |
   1989  1.46.2.2  christos 	    VMCB_CTRL_INTERCEPT_CPUID |
   1990  1.46.2.2  christos 	    VMCB_CTRL_INTERCEPT_RSM |
   1991  1.46.2.2  christos 	    VMCB_CTRL_INTERCEPT_HLT |
   1992  1.46.2.2  christos 	    VMCB_CTRL_INTERCEPT_INVLPGA |
   1993  1.46.2.2  christos 	    VMCB_CTRL_INTERCEPT_IOIO_PROT |
   1994  1.46.2.2  christos 	    VMCB_CTRL_INTERCEPT_MSR_PROT |
   1995  1.46.2.2  christos 	    VMCB_CTRL_INTERCEPT_FERR_FREEZE |
   1996  1.46.2.2  christos 	    VMCB_CTRL_INTERCEPT_SHUTDOWN;
   1997  1.46.2.2  christos 
   1998  1.46.2.2  christos 	/*
   1999  1.46.2.2  christos 	 * Allow:
   2000  1.46.2.2  christos 	 *  - ICEBP [icebp instruction]
   2001  1.46.2.2  christos 	 *  - WBINVD [wbinvd instruction]
   2002  1.46.2.2  christos 	 *  - WCR_SPEC(0..15) [writes of CR0-15, received after instruction]
   2003  1.46.2.2  christos 	 *
   2004  1.46.2.2  christos 	 * Intercept the rest below.
   2005  1.46.2.2  christos 	 */
   2006  1.46.2.2  christos 	vmcb->ctrl.intercept_misc2 =
   2007  1.46.2.2  christos 	    VMCB_CTRL_INTERCEPT_VMRUN |
   2008  1.46.2.2  christos 	    VMCB_CTRL_INTERCEPT_VMMCALL |
   2009  1.46.2.2  christos 	    VMCB_CTRL_INTERCEPT_VMLOAD |
   2010  1.46.2.2  christos 	    VMCB_CTRL_INTERCEPT_VMSAVE |
   2011  1.46.2.2  christos 	    VMCB_CTRL_INTERCEPT_STGI |
   2012  1.46.2.2  christos 	    VMCB_CTRL_INTERCEPT_CLGI |
   2013  1.46.2.2  christos 	    VMCB_CTRL_INTERCEPT_SKINIT |
   2014  1.46.2.2  christos 	    VMCB_CTRL_INTERCEPT_RDTSCP |
   2015  1.46.2.2  christos 	    VMCB_CTRL_INTERCEPT_MONITOR |
   2016  1.46.2.2  christos 	    VMCB_CTRL_INTERCEPT_MWAIT |
   2017  1.46.2.2  christos 	    VMCB_CTRL_INTERCEPT_XSETBV;
   2018  1.46.2.2  christos 
   2019  1.46.2.2  christos 	/* Intercept all I/O accesses. */
   2020  1.46.2.2  christos 	memset(cpudata->iobm, 0xFF, IOBM_SIZE);
   2021  1.46.2.2  christos 	vmcb->ctrl.iopm_base_pa = cpudata->iobm_pa;
   2022  1.46.2.2  christos 
   2023  1.46.2.2  christos 	/* Allow direct access to certain MSRs. */
   2024  1.46.2.2  christos 	memset(cpudata->msrbm, 0xFF, MSRBM_SIZE);
   2025  1.46.2.2  christos 	svm_vcpu_msr_allow(cpudata->msrbm, MSR_EFER, true, false);
   2026  1.46.2.2  christos 	svm_vcpu_msr_allow(cpudata->msrbm, MSR_STAR, true, true);
   2027  1.46.2.2  christos 	svm_vcpu_msr_allow(cpudata->msrbm, MSR_LSTAR, true, true);
   2028  1.46.2.2  christos 	svm_vcpu_msr_allow(cpudata->msrbm, MSR_CSTAR, true, true);
   2029  1.46.2.2  christos 	svm_vcpu_msr_allow(cpudata->msrbm, MSR_SFMASK, true, true);
   2030  1.46.2.2  christos 	svm_vcpu_msr_allow(cpudata->msrbm, MSR_KERNELGSBASE, true, true);
   2031  1.46.2.2  christos 	svm_vcpu_msr_allow(cpudata->msrbm, MSR_SYSENTER_CS, true, true);
   2032  1.46.2.2  christos 	svm_vcpu_msr_allow(cpudata->msrbm, MSR_SYSENTER_ESP, true, true);
   2033  1.46.2.2  christos 	svm_vcpu_msr_allow(cpudata->msrbm, MSR_SYSENTER_EIP, true, true);
   2034  1.46.2.2  christos 	svm_vcpu_msr_allow(cpudata->msrbm, MSR_FSBASE, true, true);
   2035  1.46.2.2  christos 	svm_vcpu_msr_allow(cpudata->msrbm, MSR_GSBASE, true, true);
   2036  1.46.2.2  christos 	svm_vcpu_msr_allow(cpudata->msrbm, MSR_CR_PAT, true, true);
   2037  1.46.2.2  christos 	svm_vcpu_msr_allow(cpudata->msrbm, MSR_TSC, true, false);
   2038  1.46.2.2  christos 	vmcb->ctrl.msrpm_base_pa = cpudata->msrbm_pa;
   2039  1.46.2.2  christos 
   2040  1.46.2.2  christos 	/* Generate ASID. */
   2041  1.46.2.2  christos 	svm_asid_alloc(vcpu);
   2042  1.46.2.2  christos 
   2043  1.46.2.2  christos 	/* Virtual TPR. */
   2044  1.46.2.2  christos 	vmcb->ctrl.v = VMCB_CTRL_V_INTR_MASKING;
   2045  1.46.2.2  christos 
   2046  1.46.2.2  christos 	/* Enable Nested Paging. */
   2047  1.46.2.2  christos 	vmcb->ctrl.enable1 = VMCB_CTRL_ENABLE_NP;
   2048  1.46.2.2  christos 	vmcb->ctrl.n_cr3 = mach->vm->vm_map.pmap->pm_pdirpa[0];
   2049  1.46.2.2  christos 
   2050  1.46.2.2  christos 	/* Init XSAVE header. */
   2051  1.46.2.2  christos 	cpudata->gfpu.xsh_xstate_bv = svm_xcr0_mask;
   2052  1.46.2.2  christos 	cpudata->gfpu.xsh_xcomp_bv = 0;
   2053  1.46.2.2  christos 
   2054  1.46.2.2  christos 	/* These MSRs are static. */
   2055  1.46.2.2  christos 	cpudata->star = rdmsr(MSR_STAR);
   2056  1.46.2.2  christos 	cpudata->lstar = rdmsr(MSR_LSTAR);
   2057  1.46.2.2  christos 	cpudata->cstar = rdmsr(MSR_CSTAR);
   2058  1.46.2.2  christos 	cpudata->sfmask = rdmsr(MSR_SFMASK);
   2059  1.46.2.2  christos 
   2060  1.46.2.2  christos 	/* Install the RESET state. */
   2061  1.46.2.2  christos 	memcpy(&vcpu->comm->state, &nvmm_x86_reset_state,
   2062  1.46.2.2  christos 	    sizeof(nvmm_x86_reset_state));
   2063  1.46.2.2  christos 	vcpu->comm->state_wanted = NVMM_X64_STATE_ALL;
   2064  1.46.2.2  christos 	vcpu->comm->state_cached = 0;
   2065  1.46.2.2  christos 	svm_vcpu_setstate(vcpu);
   2066  1.46.2.2  christos }
   2067  1.46.2.2  christos 
   2068  1.46.2.2  christos static int
   2069  1.46.2.2  christos svm_vcpu_create(struct nvmm_machine *mach, struct nvmm_cpu *vcpu)
   2070  1.46.2.2  christos {
   2071  1.46.2.2  christos 	struct svm_cpudata *cpudata;
   2072  1.46.2.2  christos 	int error;
   2073  1.46.2.2  christos 
   2074  1.46.2.2  christos 	/* Allocate the SVM cpudata. */
   2075  1.46.2.2  christos 	cpudata = (struct svm_cpudata *)uvm_km_alloc(kernel_map,
   2076  1.46.2.2  christos 	    roundup(sizeof(*cpudata), PAGE_SIZE), 0,
   2077  1.46.2.2  christos 	    UVM_KMF_WIRED|UVM_KMF_ZERO);
   2078  1.46.2.2  christos 	vcpu->cpudata = cpudata;
   2079  1.46.2.2  christos 
   2080  1.46.2.2  christos 	/* VMCB */
   2081  1.46.2.2  christos 	error = svm_memalloc(&cpudata->vmcb_pa, (vaddr_t *)&cpudata->vmcb,
   2082  1.46.2.2  christos 	    VMCB_NPAGES);
   2083  1.46.2.2  christos 	if (error)
   2084  1.46.2.2  christos 		goto error;
   2085  1.46.2.2  christos 
   2086  1.46.2.2  christos 	/* I/O Bitmap */
   2087  1.46.2.2  christos 	error = svm_memalloc(&cpudata->iobm_pa, (vaddr_t *)&cpudata->iobm,
   2088  1.46.2.2  christos 	    IOBM_NPAGES);
   2089  1.46.2.2  christos 	if (error)
   2090  1.46.2.2  christos 		goto error;
   2091  1.46.2.2  christos 
   2092  1.46.2.2  christos 	/* MSR Bitmap */
   2093  1.46.2.2  christos 	error = svm_memalloc(&cpudata->msrbm_pa, (vaddr_t *)&cpudata->msrbm,
   2094  1.46.2.2  christos 	    MSRBM_NPAGES);
   2095  1.46.2.2  christos 	if (error)
   2096  1.46.2.2  christos 		goto error;
   2097  1.46.2.2  christos 
   2098  1.46.2.2  christos 	/* Init the VCPU info. */
   2099  1.46.2.2  christos 	svm_vcpu_init(mach, vcpu);
   2100  1.46.2.2  christos 
   2101  1.46.2.2  christos 	return 0;
   2102  1.46.2.2  christos 
   2103  1.46.2.2  christos error:
   2104  1.46.2.2  christos 	if (cpudata->vmcb_pa) {
   2105  1.46.2.2  christos 		svm_memfree(cpudata->vmcb_pa, (vaddr_t)cpudata->vmcb,
   2106  1.46.2.2  christos 		    VMCB_NPAGES);
   2107  1.46.2.2  christos 	}
   2108  1.46.2.2  christos 	if (cpudata->iobm_pa) {
   2109  1.46.2.2  christos 		svm_memfree(cpudata->iobm_pa, (vaddr_t)cpudata->iobm,
   2110  1.46.2.2  christos 		    IOBM_NPAGES);
   2111  1.46.2.2  christos 	}
   2112  1.46.2.2  christos 	if (cpudata->msrbm_pa) {
   2113  1.46.2.2  christos 		svm_memfree(cpudata->msrbm_pa, (vaddr_t)cpudata->msrbm,
   2114  1.46.2.2  christos 		    MSRBM_NPAGES);
   2115  1.46.2.2  christos 	}
   2116  1.46.2.2  christos 	uvm_km_free(kernel_map, (vaddr_t)cpudata,
   2117  1.46.2.2  christos 	    roundup(sizeof(*cpudata), PAGE_SIZE), UVM_KMF_WIRED);
   2118  1.46.2.2  christos 	return error;
   2119  1.46.2.2  christos }
   2120  1.46.2.2  christos 
   2121  1.46.2.2  christos static void
   2122  1.46.2.2  christos svm_vcpu_destroy(struct nvmm_machine *mach, struct nvmm_cpu *vcpu)
   2123  1.46.2.2  christos {
   2124  1.46.2.2  christos 	struct svm_cpudata *cpudata = vcpu->cpudata;
   2125  1.46.2.2  christos 
   2126  1.46.2.2  christos 	svm_asid_free(vcpu);
   2127  1.46.2.2  christos 
   2128  1.46.2.2  christos 	svm_memfree(cpudata->vmcb_pa, (vaddr_t)cpudata->vmcb, VMCB_NPAGES);
   2129  1.46.2.2  christos 	svm_memfree(cpudata->iobm_pa, (vaddr_t)cpudata->iobm, IOBM_NPAGES);
   2130  1.46.2.2  christos 	svm_memfree(cpudata->msrbm_pa, (vaddr_t)cpudata->msrbm, MSRBM_NPAGES);
   2131  1.46.2.2  christos 
   2132  1.46.2.2  christos 	uvm_km_free(kernel_map, (vaddr_t)cpudata,
   2133  1.46.2.2  christos 	    roundup(sizeof(*cpudata), PAGE_SIZE), UVM_KMF_WIRED);
   2134  1.46.2.2  christos }
   2135  1.46.2.2  christos 
   2136  1.46.2.2  christos /* -------------------------------------------------------------------------- */
   2137  1.46.2.2  christos 
   2138  1.46.2.3    martin static int
   2139  1.46.2.3    martin svm_vcpu_configure_cpuid(struct svm_cpudata *cpudata, void *data)
   2140  1.46.2.3    martin {
   2141  1.46.2.3    martin 	struct nvmm_vcpu_conf_cpuid *cpuid = data;
   2142  1.46.2.3    martin 	size_t i;
   2143  1.46.2.3    martin 
   2144  1.46.2.3    martin 	if (__predict_false(cpuid->mask && cpuid->exit)) {
   2145  1.46.2.3    martin 		return EINVAL;
   2146  1.46.2.3    martin 	}
   2147  1.46.2.3    martin 	if (__predict_false(cpuid->mask &&
   2148  1.46.2.3    martin 	    ((cpuid->u.mask.set.eax & cpuid->u.mask.del.eax) ||
   2149  1.46.2.3    martin 	     (cpuid->u.mask.set.ebx & cpuid->u.mask.del.ebx) ||
   2150  1.46.2.3    martin 	     (cpuid->u.mask.set.ecx & cpuid->u.mask.del.ecx) ||
   2151  1.46.2.3    martin 	     (cpuid->u.mask.set.edx & cpuid->u.mask.del.edx)))) {
   2152  1.46.2.3    martin 		return EINVAL;
   2153  1.46.2.3    martin 	}
   2154  1.46.2.3    martin 
   2155  1.46.2.3    martin 	/* If unset, delete, to restore the default behavior. */
   2156  1.46.2.3    martin 	if (!cpuid->mask && !cpuid->exit) {
   2157  1.46.2.3    martin 		for (i = 0; i < SVM_NCPUIDS; i++) {
   2158  1.46.2.3    martin 			if (!cpudata->cpuidpresent[i]) {
   2159  1.46.2.3    martin 				continue;
   2160  1.46.2.3    martin 			}
   2161  1.46.2.3    martin 			if (cpudata->cpuid[i].leaf == cpuid->leaf) {
   2162  1.46.2.3    martin 				cpudata->cpuidpresent[i] = false;
   2163  1.46.2.3    martin 			}
   2164  1.46.2.3    martin 		}
   2165  1.46.2.3    martin 		return 0;
   2166  1.46.2.3    martin 	}
   2167  1.46.2.3    martin 
   2168  1.46.2.3    martin 	/* If already here, replace. */
   2169  1.46.2.3    martin 	for (i = 0; i < SVM_NCPUIDS; i++) {
   2170  1.46.2.3    martin 		if (!cpudata->cpuidpresent[i]) {
   2171  1.46.2.3    martin 			continue;
   2172  1.46.2.3    martin 		}
   2173  1.46.2.3    martin 		if (cpudata->cpuid[i].leaf == cpuid->leaf) {
   2174  1.46.2.3    martin 			memcpy(&cpudata->cpuid[i], cpuid,
   2175  1.46.2.3    martin 			    sizeof(struct nvmm_vcpu_conf_cpuid));
   2176  1.46.2.3    martin 			return 0;
   2177  1.46.2.3    martin 		}
   2178  1.46.2.3    martin 	}
   2179  1.46.2.3    martin 
   2180  1.46.2.3    martin 	/* Not here, insert. */
   2181  1.46.2.3    martin 	for (i = 0; i < SVM_NCPUIDS; i++) {
   2182  1.46.2.3    martin 		if (!cpudata->cpuidpresent[i]) {
   2183  1.46.2.3    martin 			cpudata->cpuidpresent[i] = true;
   2184  1.46.2.3    martin 			memcpy(&cpudata->cpuid[i], cpuid,
   2185  1.46.2.3    martin 			    sizeof(struct nvmm_vcpu_conf_cpuid));
   2186  1.46.2.3    martin 			return 0;
   2187  1.46.2.3    martin 		}
   2188  1.46.2.3    martin 	}
   2189  1.46.2.3    martin 
   2190  1.46.2.3    martin 	return ENOBUFS;
   2191  1.46.2.3    martin }
   2192  1.46.2.3    martin 
   2193  1.46.2.3    martin static int
   2194  1.46.2.3    martin svm_vcpu_configure(struct nvmm_cpu *vcpu, uint64_t op, void *data)
   2195  1.46.2.3    martin {
   2196  1.46.2.3    martin 	struct svm_cpudata *cpudata = vcpu->cpudata;
   2197  1.46.2.3    martin 
   2198  1.46.2.3    martin 	switch (op) {
   2199  1.46.2.3    martin 	case NVMM_VCPU_CONF_MD(NVMM_VCPU_CONF_CPUID):
   2200  1.46.2.3    martin 		return svm_vcpu_configure_cpuid(cpudata, data);
   2201  1.46.2.3    martin 	default:
   2202  1.46.2.3    martin 		return EINVAL;
   2203  1.46.2.3    martin 	}
   2204  1.46.2.3    martin }
   2205  1.46.2.3    martin 
   2206  1.46.2.3    martin /* -------------------------------------------------------------------------- */
   2207  1.46.2.3    martin 
   2208  1.46.2.2  christos static void
   2209  1.46.2.2  christos svm_tlb_flush(struct pmap *pm)
   2210  1.46.2.2  christos {
   2211  1.46.2.2  christos 	struct nvmm_machine *mach = pm->pm_data;
   2212  1.46.2.2  christos 	struct svm_machdata *machdata = mach->machdata;
   2213  1.46.2.2  christos 
   2214  1.46.2.2  christos 	atomic_inc_64(&machdata->mach_htlb_gen);
   2215  1.46.2.2  christos 
   2216  1.46.2.2  christos 	/* Generates IPIs, which cause #VMEXITs. */
   2217  1.46.2.3    martin 	pmap_tlb_shootdown(pmap_kernel(), -1, PTE_G, TLBSHOOT_NVMM);
   2218  1.46.2.2  christos }
   2219  1.46.2.2  christos 
   2220  1.46.2.2  christos static void
   2221  1.46.2.2  christos svm_machine_create(struct nvmm_machine *mach)
   2222  1.46.2.2  christos {
   2223  1.46.2.2  christos 	struct svm_machdata *machdata;
   2224  1.46.2.2  christos 
   2225  1.46.2.2  christos 	/* Fill in pmap info. */
   2226  1.46.2.2  christos 	mach->vm->vm_map.pmap->pm_data = (void *)mach;
   2227  1.46.2.2  christos 	mach->vm->vm_map.pmap->pm_tlb_flush = svm_tlb_flush;
   2228  1.46.2.2  christos 
   2229  1.46.2.2  christos 	machdata = kmem_zalloc(sizeof(struct svm_machdata), KM_SLEEP);
   2230  1.46.2.2  christos 	mach->machdata = machdata;
   2231  1.46.2.2  christos 
   2232  1.46.2.2  christos 	/* Start with an hTLB flush everywhere. */
   2233  1.46.2.2  christos 	machdata->mach_htlb_gen = 1;
   2234  1.46.2.2  christos }
   2235  1.46.2.2  christos 
   2236  1.46.2.2  christos static void
   2237  1.46.2.2  christos svm_machine_destroy(struct nvmm_machine *mach)
   2238  1.46.2.2  christos {
   2239  1.46.2.2  christos 	kmem_free(mach->machdata, sizeof(struct svm_machdata));
   2240  1.46.2.2  christos }
   2241  1.46.2.2  christos 
   2242  1.46.2.2  christos static int
   2243  1.46.2.2  christos svm_machine_configure(struct nvmm_machine *mach, uint64_t op, void *data)
   2244  1.46.2.2  christos {
   2245  1.46.2.3    martin 	panic("%s: impossible", __func__);
   2246  1.46.2.2  christos }
   2247  1.46.2.2  christos 
   2248  1.46.2.2  christos /* -------------------------------------------------------------------------- */
   2249  1.46.2.2  christos 
   2250  1.46.2.2  christos static bool
   2251  1.46.2.2  christos svm_ident(void)
   2252  1.46.2.2  christos {
   2253  1.46.2.2  christos 	u_int descs[4];
   2254  1.46.2.2  christos 	uint64_t msr;
   2255  1.46.2.2  christos 
   2256  1.46.2.2  christos 	if (cpu_vendor != CPUVENDOR_AMD) {
   2257  1.46.2.2  christos 		return false;
   2258  1.46.2.2  christos 	}
   2259  1.46.2.2  christos 	if (!(cpu_feature[3] & CPUID_SVM)) {
   2260  1.46.2.2  christos 		return false;
   2261  1.46.2.2  christos 	}
   2262  1.46.2.2  christos 
   2263  1.46.2.2  christos 	if (curcpu()->ci_max_ext_cpuid < 0x8000000a) {
   2264  1.46.2.2  christos 		return false;
   2265  1.46.2.2  christos 	}
   2266  1.46.2.2  christos 	x86_cpuid(0x8000000a, descs);
   2267  1.46.2.2  christos 
   2268  1.46.2.2  christos 	/* Want Nested Paging. */
   2269  1.46.2.2  christos 	if (!(descs[3] & CPUID_AMD_SVM_NP)) {
   2270  1.46.2.2  christos 		return false;
   2271  1.46.2.2  christos 	}
   2272  1.46.2.2  christos 
   2273  1.46.2.2  christos 	/* Want nRIP. */
   2274  1.46.2.2  christos 	if (!(descs[3] & CPUID_AMD_SVM_NRIPS)) {
   2275  1.46.2.2  christos 		return false;
   2276  1.46.2.2  christos 	}
   2277  1.46.2.2  christos 
   2278  1.46.2.2  christos 	svm_decode_assist = (descs[3] & CPUID_AMD_SVM_DecodeAssist) != 0;
   2279  1.46.2.2  christos 
   2280  1.46.2.2  christos 	msr = rdmsr(MSR_VMCR);
   2281  1.46.2.2  christos 	if ((msr & VMCR_SVMED) && (msr & VMCR_LOCK)) {
   2282  1.46.2.2  christos 		return false;
   2283  1.46.2.2  christos 	}
   2284  1.46.2.2  christos 
   2285  1.46.2.2  christos 	return true;
   2286  1.46.2.2  christos }
   2287  1.46.2.2  christos 
   2288  1.46.2.2  christos static void
   2289  1.46.2.2  christos svm_init_asid(uint32_t maxasid)
   2290  1.46.2.2  christos {
   2291  1.46.2.2  christos 	size_t i, j, allocsz;
   2292  1.46.2.2  christos 
   2293  1.46.2.2  christos 	mutex_init(&svm_asidlock, MUTEX_DEFAULT, IPL_NONE);
   2294  1.46.2.2  christos 
   2295  1.46.2.2  christos 	/* Arbitrarily limit. */
   2296  1.46.2.2  christos 	maxasid = uimin(maxasid, 8192);
   2297  1.46.2.2  christos 
   2298  1.46.2.2  christos 	svm_maxasid = maxasid;
   2299  1.46.2.2  christos 	allocsz = roundup(maxasid, 8) / 8;
   2300  1.46.2.2  christos 	svm_asidmap = kmem_zalloc(allocsz, KM_SLEEP);
   2301  1.46.2.2  christos 
   2302  1.46.2.2  christos 	/* ASID 0 is reserved for the host. */
   2303  1.46.2.2  christos 	svm_asidmap[0] |= __BIT(0);
   2304  1.46.2.2  christos 
   2305  1.46.2.2  christos 	/* ASID n-1 is special, we share it. */
   2306  1.46.2.2  christos 	i = (maxasid - 1) / 8;
   2307  1.46.2.2  christos 	j = (maxasid - 1) % 8;
   2308  1.46.2.2  christos 	svm_asidmap[i] |= __BIT(j);
   2309  1.46.2.2  christos }
   2310  1.46.2.2  christos 
   2311  1.46.2.2  christos static void
   2312  1.46.2.2  christos svm_change_cpu(void *arg1, void *arg2)
   2313  1.46.2.2  christos {
   2314  1.46.2.3    martin 	bool enable = arg1 != NULL;
   2315  1.46.2.2  christos 	uint64_t msr;
   2316  1.46.2.2  christos 
   2317  1.46.2.2  christos 	msr = rdmsr(MSR_VMCR);
   2318  1.46.2.2  christos 	if (msr & VMCR_SVMED) {
   2319  1.46.2.2  christos 		wrmsr(MSR_VMCR, msr & ~VMCR_SVMED);
   2320  1.46.2.2  christos 	}
   2321  1.46.2.2  christos 
   2322  1.46.2.2  christos 	if (!enable) {
   2323  1.46.2.2  christos 		wrmsr(MSR_VM_HSAVE_PA, 0);
   2324  1.46.2.2  christos 	}
   2325  1.46.2.2  christos 
   2326  1.46.2.2  christos 	msr = rdmsr(MSR_EFER);
   2327  1.46.2.2  christos 	if (enable) {
   2328  1.46.2.2  christos 		msr |= EFER_SVME;
   2329  1.46.2.2  christos 	} else {
   2330  1.46.2.2  christos 		msr &= ~EFER_SVME;
   2331  1.46.2.2  christos 	}
   2332  1.46.2.2  christos 	wrmsr(MSR_EFER, msr);
   2333  1.46.2.2  christos 
   2334  1.46.2.2  christos 	if (enable) {
   2335  1.46.2.2  christos 		wrmsr(MSR_VM_HSAVE_PA, hsave[cpu_index(curcpu())].pa);
   2336  1.46.2.2  christos 	}
   2337  1.46.2.2  christos }
   2338  1.46.2.2  christos 
   2339  1.46.2.2  christos static void
   2340  1.46.2.2  christos svm_init(void)
   2341  1.46.2.2  christos {
   2342  1.46.2.2  christos 	CPU_INFO_ITERATOR cii;
   2343  1.46.2.2  christos 	struct cpu_info *ci;
   2344  1.46.2.2  christos 	struct vm_page *pg;
   2345  1.46.2.2  christos 	u_int descs[4];
   2346  1.46.2.2  christos 	uint64_t xc;
   2347  1.46.2.2  christos 
   2348  1.46.2.2  christos 	x86_cpuid(0x8000000a, descs);
   2349  1.46.2.2  christos 
   2350  1.46.2.2  christos 	/* The guest TLB flush command. */
   2351  1.46.2.2  christos 	if (descs[3] & CPUID_AMD_SVM_FlushByASID) {
   2352  1.46.2.2  christos 		svm_ctrl_tlb_flush = VMCB_CTRL_TLB_CTRL_FLUSH_GUEST;
   2353  1.46.2.2  christos 	} else {
   2354  1.46.2.2  christos 		svm_ctrl_tlb_flush = VMCB_CTRL_TLB_CTRL_FLUSH_ALL;
   2355  1.46.2.2  christos 	}
   2356  1.46.2.2  christos 
   2357  1.46.2.2  christos 	/* Init the ASID. */
   2358  1.46.2.2  christos 	svm_init_asid(descs[1]);
   2359  1.46.2.2  christos 
   2360  1.46.2.2  christos 	/* Init the XCR0 mask. */
   2361  1.46.2.2  christos 	svm_xcr0_mask = SVM_XCR0_MASK_DEFAULT & x86_xsave_features;
   2362  1.46.2.2  christos 
   2363  1.46.2.2  christos 	memset(hsave, 0, sizeof(hsave));
   2364  1.46.2.2  christos 	for (CPU_INFO_FOREACH(cii, ci)) {
   2365  1.46.2.2  christos 		pg = uvm_pagealloc(NULL, 0, NULL, UVM_PGA_ZERO);
   2366  1.46.2.2  christos 		hsave[cpu_index(ci)].pa = VM_PAGE_TO_PHYS(pg);
   2367  1.46.2.2  christos 	}
   2368  1.46.2.2  christos 
   2369  1.46.2.2  christos 	xc = xc_broadcast(0, svm_change_cpu, (void *)true, NULL);
   2370  1.46.2.2  christos 	xc_wait(xc);
   2371  1.46.2.2  christos }
   2372  1.46.2.2  christos 
   2373  1.46.2.2  christos static void
   2374  1.46.2.2  christos svm_fini_asid(void)
   2375  1.46.2.2  christos {
   2376  1.46.2.2  christos 	size_t allocsz;
   2377  1.46.2.2  christos 
   2378  1.46.2.2  christos 	allocsz = roundup(svm_maxasid, 8) / 8;
   2379  1.46.2.2  christos 	kmem_free(svm_asidmap, allocsz);
   2380  1.46.2.2  christos 
   2381  1.46.2.2  christos 	mutex_destroy(&svm_asidlock);
   2382  1.46.2.2  christos }
   2383  1.46.2.2  christos 
   2384  1.46.2.2  christos static void
   2385  1.46.2.2  christos svm_fini(void)
   2386  1.46.2.2  christos {
   2387  1.46.2.2  christos 	uint64_t xc;
   2388  1.46.2.2  christos 	size_t i;
   2389  1.46.2.2  christos 
   2390  1.46.2.2  christos 	xc = xc_broadcast(0, svm_change_cpu, (void *)false, NULL);
   2391  1.46.2.2  christos 	xc_wait(xc);
   2392  1.46.2.2  christos 
   2393  1.46.2.2  christos 	for (i = 0; i < MAXCPUS; i++) {
   2394  1.46.2.2  christos 		if (hsave[i].pa != 0)
   2395  1.46.2.2  christos 			uvm_pagefree(PHYS_TO_VM_PAGE(hsave[i].pa));
   2396  1.46.2.2  christos 	}
   2397  1.46.2.2  christos 
   2398  1.46.2.2  christos 	svm_fini_asid();
   2399  1.46.2.2  christos }
   2400  1.46.2.2  christos 
   2401  1.46.2.2  christos static void
   2402  1.46.2.2  christos svm_capability(struct nvmm_capability *cap)
   2403  1.46.2.2  christos {
   2404  1.46.2.3    martin 	cap->arch.mach_conf_support = 0;
   2405  1.46.2.3    martin 	cap->arch.vcpu_conf_support =
   2406  1.46.2.3    martin 	    NVMM_CAP_ARCH_VCPU_CONF_CPUID;
   2407  1.46.2.2  christos 	cap->arch.xcr0_mask = svm_xcr0_mask;
   2408  1.46.2.2  christos 	cap->arch.mxcsr_mask = x86_fpu_mxcsr_mask;
   2409  1.46.2.2  christos 	cap->arch.conf_cpuid_maxops = SVM_NCPUIDS;
   2410  1.46.2.2  christos }
   2411  1.46.2.2  christos 
   2412  1.46.2.2  christos const struct nvmm_impl nvmm_x86_svm = {
   2413  1.46.2.2  christos 	.ident = svm_ident,
   2414  1.46.2.2  christos 	.init = svm_init,
   2415  1.46.2.2  christos 	.fini = svm_fini,
   2416  1.46.2.2  christos 	.capability = svm_capability,
   2417  1.46.2.3    martin 	.mach_conf_max = NVMM_X86_MACH_NCONF,
   2418  1.46.2.3    martin 	.mach_conf_sizes = NULL,
   2419  1.46.2.3    martin 	.vcpu_conf_max = NVMM_X86_VCPU_NCONF,
   2420  1.46.2.3    martin 	.vcpu_conf_sizes = svm_vcpu_conf_sizes,
   2421  1.46.2.2  christos 	.state_size = sizeof(struct nvmm_x64_state),
   2422  1.46.2.2  christos 	.machine_create = svm_machine_create,
   2423  1.46.2.2  christos 	.machine_destroy = svm_machine_destroy,
   2424  1.46.2.2  christos 	.machine_configure = svm_machine_configure,
   2425  1.46.2.2  christos 	.vcpu_create = svm_vcpu_create,
   2426  1.46.2.2  christos 	.vcpu_destroy = svm_vcpu_destroy,
   2427  1.46.2.3    martin 	.vcpu_configure = svm_vcpu_configure,
   2428  1.46.2.2  christos 	.vcpu_setstate = svm_vcpu_setstate,
   2429  1.46.2.2  christos 	.vcpu_getstate = svm_vcpu_getstate,
   2430  1.46.2.2  christos 	.vcpu_inject = svm_vcpu_inject,
   2431  1.46.2.2  christos 	.vcpu_run = svm_vcpu_run
   2432  1.46.2.2  christos };
   2433