Home | History | Annotate | Line # | Download | only in x86
nvmm_x86_svm.c revision 1.46.4.9
      1  1.46.4.9  martin /*	$NetBSD: nvmm_x86_svm.c,v 1.46.4.9 2020/08/26 17:55:48 martin Exp $	*/
      2       1.1    maxv 
      3       1.1    maxv /*
      4  1.46.4.2  martin  * Copyright (c) 2018-2019 The NetBSD Foundation, Inc.
      5       1.1    maxv  * All rights reserved.
      6       1.1    maxv  *
      7       1.1    maxv  * This code is derived from software contributed to The NetBSD Foundation
      8       1.1    maxv  * by Maxime Villard.
      9       1.1    maxv  *
     10       1.1    maxv  * Redistribution and use in source and binary forms, with or without
     11       1.1    maxv  * modification, are permitted provided that the following conditions
     12       1.1    maxv  * are met:
     13       1.1    maxv  * 1. Redistributions of source code must retain the above copyright
     14       1.1    maxv  *    notice, this list of conditions and the following disclaimer.
     15       1.1    maxv  * 2. Redistributions in binary form must reproduce the above copyright
     16       1.1    maxv  *    notice, this list of conditions and the following disclaimer in the
     17       1.1    maxv  *    documentation and/or other materials provided with the distribution.
     18       1.1    maxv  *
     19       1.1    maxv  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20       1.1    maxv  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21       1.1    maxv  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22       1.1    maxv  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23       1.1    maxv  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24       1.1    maxv  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25       1.1    maxv  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26       1.1    maxv  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27       1.1    maxv  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28       1.1    maxv  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29       1.1    maxv  * POSSIBILITY OF SUCH DAMAGE.
     30       1.1    maxv  */
     31       1.1    maxv 
     32       1.1    maxv #include <sys/cdefs.h>
     33  1.46.4.9  martin __KERNEL_RCSID(0, "$NetBSD: nvmm_x86_svm.c,v 1.46.4.9 2020/08/26 17:55:48 martin Exp $");
     34       1.1    maxv 
     35       1.1    maxv #include <sys/param.h>
     36       1.1    maxv #include <sys/systm.h>
     37       1.1    maxv #include <sys/kernel.h>
     38       1.1    maxv #include <sys/kmem.h>
     39       1.1    maxv #include <sys/cpu.h>
     40       1.1    maxv #include <sys/xcall.h>
     41      1.35    maxv #include <sys/mman.h>
     42       1.1    maxv 
     43       1.1    maxv #include <uvm/uvm.h>
     44       1.1    maxv #include <uvm/uvm_page.h>
     45       1.1    maxv 
     46       1.1    maxv #include <x86/cputypes.h>
     47       1.1    maxv #include <x86/specialreg.h>
     48       1.1    maxv #include <x86/pmap.h>
     49       1.1    maxv #include <x86/dbregs.h>
     50      1.24    maxv #include <x86/cpu_counter.h>
     51       1.1    maxv #include <machine/cpuvar.h>
     52       1.1    maxv 
     53       1.1    maxv #include <dev/nvmm/nvmm.h>
     54       1.1    maxv #include <dev/nvmm/nvmm_internal.h>
     55       1.1    maxv #include <dev/nvmm/x86/nvmm_x86.h>
     56       1.1    maxv 
     57       1.1    maxv int svm_vmrun(paddr_t, uint64_t *);
     58       1.1    maxv 
     59       1.1    maxv #define	MSR_VM_HSAVE_PA	0xC0010117
     60       1.1    maxv 
     61       1.1    maxv /* -------------------------------------------------------------------------- */
     62       1.1    maxv 
     63       1.1    maxv #define VMCB_EXITCODE_CR0_READ		0x0000
     64       1.1    maxv #define VMCB_EXITCODE_CR1_READ		0x0001
     65       1.1    maxv #define VMCB_EXITCODE_CR2_READ		0x0002
     66       1.1    maxv #define VMCB_EXITCODE_CR3_READ		0x0003
     67       1.1    maxv #define VMCB_EXITCODE_CR4_READ		0x0004
     68       1.1    maxv #define VMCB_EXITCODE_CR5_READ		0x0005
     69       1.1    maxv #define VMCB_EXITCODE_CR6_READ		0x0006
     70       1.1    maxv #define VMCB_EXITCODE_CR7_READ		0x0007
     71       1.1    maxv #define VMCB_EXITCODE_CR8_READ		0x0008
     72       1.1    maxv #define VMCB_EXITCODE_CR9_READ		0x0009
     73       1.1    maxv #define VMCB_EXITCODE_CR10_READ		0x000A
     74       1.1    maxv #define VMCB_EXITCODE_CR11_READ		0x000B
     75       1.1    maxv #define VMCB_EXITCODE_CR12_READ		0x000C
     76       1.1    maxv #define VMCB_EXITCODE_CR13_READ		0x000D
     77       1.1    maxv #define VMCB_EXITCODE_CR14_READ		0x000E
     78       1.1    maxv #define VMCB_EXITCODE_CR15_READ		0x000F
     79       1.1    maxv #define VMCB_EXITCODE_CR0_WRITE		0x0010
     80       1.1    maxv #define VMCB_EXITCODE_CR1_WRITE		0x0011
     81       1.1    maxv #define VMCB_EXITCODE_CR2_WRITE		0x0012
     82       1.1    maxv #define VMCB_EXITCODE_CR3_WRITE		0x0013
     83       1.1    maxv #define VMCB_EXITCODE_CR4_WRITE		0x0014
     84       1.1    maxv #define VMCB_EXITCODE_CR5_WRITE		0x0015
     85       1.1    maxv #define VMCB_EXITCODE_CR6_WRITE		0x0016
     86       1.1    maxv #define VMCB_EXITCODE_CR7_WRITE		0x0017
     87       1.1    maxv #define VMCB_EXITCODE_CR8_WRITE		0x0018
     88       1.1    maxv #define VMCB_EXITCODE_CR9_WRITE		0x0019
     89       1.1    maxv #define VMCB_EXITCODE_CR10_WRITE	0x001A
     90       1.1    maxv #define VMCB_EXITCODE_CR11_WRITE	0x001B
     91       1.1    maxv #define VMCB_EXITCODE_CR12_WRITE	0x001C
     92       1.1    maxv #define VMCB_EXITCODE_CR13_WRITE	0x001D
     93       1.1    maxv #define VMCB_EXITCODE_CR14_WRITE	0x001E
     94       1.1    maxv #define VMCB_EXITCODE_CR15_WRITE	0x001F
     95       1.1    maxv #define VMCB_EXITCODE_DR0_READ		0x0020
     96       1.1    maxv #define VMCB_EXITCODE_DR1_READ		0x0021
     97       1.1    maxv #define VMCB_EXITCODE_DR2_READ		0x0022
     98       1.1    maxv #define VMCB_EXITCODE_DR3_READ		0x0023
     99       1.1    maxv #define VMCB_EXITCODE_DR4_READ		0x0024
    100       1.1    maxv #define VMCB_EXITCODE_DR5_READ		0x0025
    101       1.1    maxv #define VMCB_EXITCODE_DR6_READ		0x0026
    102       1.1    maxv #define VMCB_EXITCODE_DR7_READ		0x0027
    103       1.1    maxv #define VMCB_EXITCODE_DR8_READ		0x0028
    104       1.1    maxv #define VMCB_EXITCODE_DR9_READ		0x0029
    105       1.1    maxv #define VMCB_EXITCODE_DR10_READ		0x002A
    106       1.1    maxv #define VMCB_EXITCODE_DR11_READ		0x002B
    107       1.1    maxv #define VMCB_EXITCODE_DR12_READ		0x002C
    108       1.1    maxv #define VMCB_EXITCODE_DR13_READ		0x002D
    109       1.1    maxv #define VMCB_EXITCODE_DR14_READ		0x002E
    110       1.1    maxv #define VMCB_EXITCODE_DR15_READ		0x002F
    111       1.1    maxv #define VMCB_EXITCODE_DR0_WRITE		0x0030
    112       1.1    maxv #define VMCB_EXITCODE_DR1_WRITE		0x0031
    113       1.1    maxv #define VMCB_EXITCODE_DR2_WRITE		0x0032
    114       1.1    maxv #define VMCB_EXITCODE_DR3_WRITE		0x0033
    115       1.1    maxv #define VMCB_EXITCODE_DR4_WRITE		0x0034
    116       1.1    maxv #define VMCB_EXITCODE_DR5_WRITE		0x0035
    117       1.1    maxv #define VMCB_EXITCODE_DR6_WRITE		0x0036
    118       1.1    maxv #define VMCB_EXITCODE_DR7_WRITE		0x0037
    119       1.1    maxv #define VMCB_EXITCODE_DR8_WRITE		0x0038
    120       1.1    maxv #define VMCB_EXITCODE_DR9_WRITE		0x0039
    121       1.1    maxv #define VMCB_EXITCODE_DR10_WRITE	0x003A
    122       1.1    maxv #define VMCB_EXITCODE_DR11_WRITE	0x003B
    123       1.1    maxv #define VMCB_EXITCODE_DR12_WRITE	0x003C
    124       1.1    maxv #define VMCB_EXITCODE_DR13_WRITE	0x003D
    125       1.1    maxv #define VMCB_EXITCODE_DR14_WRITE	0x003E
    126       1.1    maxv #define VMCB_EXITCODE_DR15_WRITE	0x003F
    127       1.1    maxv #define VMCB_EXITCODE_EXCP0		0x0040
    128       1.1    maxv #define VMCB_EXITCODE_EXCP1		0x0041
    129       1.1    maxv #define VMCB_EXITCODE_EXCP2		0x0042
    130       1.1    maxv #define VMCB_EXITCODE_EXCP3		0x0043
    131       1.1    maxv #define VMCB_EXITCODE_EXCP4		0x0044
    132       1.1    maxv #define VMCB_EXITCODE_EXCP5		0x0045
    133       1.1    maxv #define VMCB_EXITCODE_EXCP6		0x0046
    134       1.1    maxv #define VMCB_EXITCODE_EXCP7		0x0047
    135       1.1    maxv #define VMCB_EXITCODE_EXCP8		0x0048
    136       1.1    maxv #define VMCB_EXITCODE_EXCP9		0x0049
    137       1.1    maxv #define VMCB_EXITCODE_EXCP10		0x004A
    138       1.1    maxv #define VMCB_EXITCODE_EXCP11		0x004B
    139       1.1    maxv #define VMCB_EXITCODE_EXCP12		0x004C
    140       1.1    maxv #define VMCB_EXITCODE_EXCP13		0x004D
    141       1.1    maxv #define VMCB_EXITCODE_EXCP14		0x004E
    142       1.1    maxv #define VMCB_EXITCODE_EXCP15		0x004F
    143       1.1    maxv #define VMCB_EXITCODE_EXCP16		0x0050
    144       1.1    maxv #define VMCB_EXITCODE_EXCP17		0x0051
    145       1.1    maxv #define VMCB_EXITCODE_EXCP18		0x0052
    146       1.1    maxv #define VMCB_EXITCODE_EXCP19		0x0053
    147       1.1    maxv #define VMCB_EXITCODE_EXCP20		0x0054
    148       1.1    maxv #define VMCB_EXITCODE_EXCP21		0x0055
    149       1.1    maxv #define VMCB_EXITCODE_EXCP22		0x0056
    150       1.1    maxv #define VMCB_EXITCODE_EXCP23		0x0057
    151       1.1    maxv #define VMCB_EXITCODE_EXCP24		0x0058
    152       1.1    maxv #define VMCB_EXITCODE_EXCP25		0x0059
    153       1.1    maxv #define VMCB_EXITCODE_EXCP26		0x005A
    154       1.1    maxv #define VMCB_EXITCODE_EXCP27		0x005B
    155       1.1    maxv #define VMCB_EXITCODE_EXCP28		0x005C
    156       1.1    maxv #define VMCB_EXITCODE_EXCP29		0x005D
    157       1.1    maxv #define VMCB_EXITCODE_EXCP30		0x005E
    158       1.1    maxv #define VMCB_EXITCODE_EXCP31		0x005F
    159       1.1    maxv #define VMCB_EXITCODE_INTR		0x0060
    160       1.1    maxv #define VMCB_EXITCODE_NMI		0x0061
    161       1.1    maxv #define VMCB_EXITCODE_SMI		0x0062
    162       1.1    maxv #define VMCB_EXITCODE_INIT		0x0063
    163       1.1    maxv #define VMCB_EXITCODE_VINTR		0x0064
    164       1.1    maxv #define VMCB_EXITCODE_CR0_SEL_WRITE	0x0065
    165       1.1    maxv #define VMCB_EXITCODE_IDTR_READ		0x0066
    166       1.1    maxv #define VMCB_EXITCODE_GDTR_READ		0x0067
    167       1.1    maxv #define VMCB_EXITCODE_LDTR_READ		0x0068
    168       1.1    maxv #define VMCB_EXITCODE_TR_READ		0x0069
    169       1.1    maxv #define VMCB_EXITCODE_IDTR_WRITE	0x006A
    170       1.1    maxv #define VMCB_EXITCODE_GDTR_WRITE	0x006B
    171       1.1    maxv #define VMCB_EXITCODE_LDTR_WRITE	0x006C
    172       1.1    maxv #define VMCB_EXITCODE_TR_WRITE		0x006D
    173       1.1    maxv #define VMCB_EXITCODE_RDTSC		0x006E
    174       1.1    maxv #define VMCB_EXITCODE_RDPMC		0x006F
    175       1.1    maxv #define VMCB_EXITCODE_PUSHF		0x0070
    176       1.1    maxv #define VMCB_EXITCODE_POPF		0x0071
    177       1.1    maxv #define VMCB_EXITCODE_CPUID		0x0072
    178       1.1    maxv #define VMCB_EXITCODE_RSM		0x0073
    179       1.1    maxv #define VMCB_EXITCODE_IRET		0x0074
    180       1.1    maxv #define VMCB_EXITCODE_SWINT		0x0075
    181       1.1    maxv #define VMCB_EXITCODE_INVD		0x0076
    182       1.1    maxv #define VMCB_EXITCODE_PAUSE		0x0077
    183       1.1    maxv #define VMCB_EXITCODE_HLT		0x0078
    184       1.1    maxv #define VMCB_EXITCODE_INVLPG		0x0079
    185       1.1    maxv #define VMCB_EXITCODE_INVLPGA		0x007A
    186       1.1    maxv #define VMCB_EXITCODE_IOIO		0x007B
    187       1.1    maxv #define VMCB_EXITCODE_MSR		0x007C
    188       1.1    maxv #define VMCB_EXITCODE_TASK_SWITCH	0x007D
    189       1.1    maxv #define VMCB_EXITCODE_FERR_FREEZE	0x007E
    190       1.1    maxv #define VMCB_EXITCODE_SHUTDOWN		0x007F
    191       1.1    maxv #define VMCB_EXITCODE_VMRUN		0x0080
    192       1.1    maxv #define VMCB_EXITCODE_VMMCALL		0x0081
    193       1.1    maxv #define VMCB_EXITCODE_VMLOAD		0x0082
    194       1.1    maxv #define VMCB_EXITCODE_VMSAVE		0x0083
    195       1.1    maxv #define VMCB_EXITCODE_STGI		0x0084
    196       1.1    maxv #define VMCB_EXITCODE_CLGI		0x0085
    197       1.1    maxv #define VMCB_EXITCODE_SKINIT		0x0086
    198       1.1    maxv #define VMCB_EXITCODE_RDTSCP		0x0087
    199       1.1    maxv #define VMCB_EXITCODE_ICEBP		0x0088
    200       1.1    maxv #define VMCB_EXITCODE_WBINVD		0x0089
    201       1.1    maxv #define VMCB_EXITCODE_MONITOR		0x008A
    202       1.1    maxv #define VMCB_EXITCODE_MWAIT		0x008B
    203       1.1    maxv #define VMCB_EXITCODE_MWAIT_CONDITIONAL	0x008C
    204       1.1    maxv #define VMCB_EXITCODE_XSETBV		0x008D
    205  1.46.4.1  martin #define VMCB_EXITCODE_RDPRU		0x008E
    206       1.1    maxv #define VMCB_EXITCODE_EFER_WRITE_TRAP	0x008F
    207       1.1    maxv #define VMCB_EXITCODE_CR0_WRITE_TRAP	0x0090
    208       1.1    maxv #define VMCB_EXITCODE_CR1_WRITE_TRAP	0x0091
    209       1.1    maxv #define VMCB_EXITCODE_CR2_WRITE_TRAP	0x0092
    210       1.1    maxv #define VMCB_EXITCODE_CR3_WRITE_TRAP	0x0093
    211       1.1    maxv #define VMCB_EXITCODE_CR4_WRITE_TRAP	0x0094
    212       1.1    maxv #define VMCB_EXITCODE_CR5_WRITE_TRAP	0x0095
    213       1.1    maxv #define VMCB_EXITCODE_CR6_WRITE_TRAP	0x0096
    214       1.1    maxv #define VMCB_EXITCODE_CR7_WRITE_TRAP	0x0097
    215       1.1    maxv #define VMCB_EXITCODE_CR8_WRITE_TRAP	0x0098
    216       1.1    maxv #define VMCB_EXITCODE_CR9_WRITE_TRAP	0x0099
    217       1.1    maxv #define VMCB_EXITCODE_CR10_WRITE_TRAP	0x009A
    218       1.1    maxv #define VMCB_EXITCODE_CR11_WRITE_TRAP	0x009B
    219       1.1    maxv #define VMCB_EXITCODE_CR12_WRITE_TRAP	0x009C
    220       1.1    maxv #define VMCB_EXITCODE_CR13_WRITE_TRAP	0x009D
    221       1.1    maxv #define VMCB_EXITCODE_CR14_WRITE_TRAP	0x009E
    222       1.1    maxv #define VMCB_EXITCODE_CR15_WRITE_TRAP	0x009F
    223  1.46.4.8  martin #define VMCB_EXITCODE_INVLPGB		0x00A0
    224  1.46.4.8  martin #define VMCB_EXITCODE_INVLPGB_ILLEGAL	0x00A1
    225  1.46.4.8  martin #define VMCB_EXITCODE_INVPCID		0x00A2
    226  1.46.4.1  martin #define VMCB_EXITCODE_MCOMMIT		0x00A3
    227  1.46.4.8  martin #define VMCB_EXITCODE_TLBSYNC		0x00A4
    228       1.1    maxv #define VMCB_EXITCODE_NPF		0x0400
    229       1.1    maxv #define VMCB_EXITCODE_AVIC_INCOMP_IPI	0x0401
    230       1.1    maxv #define VMCB_EXITCODE_AVIC_NOACCEL	0x0402
    231       1.1    maxv #define VMCB_EXITCODE_VMGEXIT		0x0403
    232  1.46.4.8  martin #define VMCB_EXITCODE_BUSY		-2ULL
    233  1.46.4.7  martin #define VMCB_EXITCODE_INVALID		-1ULL
    234       1.1    maxv 
    235       1.1    maxv /* -------------------------------------------------------------------------- */
    236       1.1    maxv 
    237       1.1    maxv struct vmcb_ctrl {
    238       1.1    maxv 	uint32_t intercept_cr;
    239       1.1    maxv #define VMCB_CTRL_INTERCEPT_RCR(x)	__BIT( 0 + x)
    240       1.1    maxv #define VMCB_CTRL_INTERCEPT_WCR(x)	__BIT(16 + x)
    241       1.1    maxv 
    242       1.1    maxv 	uint32_t intercept_dr;
    243       1.1    maxv #define VMCB_CTRL_INTERCEPT_RDR(x)	__BIT( 0 + x)
    244       1.1    maxv #define VMCB_CTRL_INTERCEPT_WDR(x)	__BIT(16 + x)
    245       1.1    maxv 
    246       1.1    maxv 	uint32_t intercept_vec;
    247       1.1    maxv #define VMCB_CTRL_INTERCEPT_VEC(x)	__BIT(x)
    248       1.1    maxv 
    249       1.1    maxv 	uint32_t intercept_misc1;
    250       1.1    maxv #define VMCB_CTRL_INTERCEPT_INTR	__BIT(0)
    251       1.1    maxv #define VMCB_CTRL_INTERCEPT_NMI		__BIT(1)
    252       1.1    maxv #define VMCB_CTRL_INTERCEPT_SMI		__BIT(2)
    253       1.1    maxv #define VMCB_CTRL_INTERCEPT_INIT	__BIT(3)
    254       1.1    maxv #define VMCB_CTRL_INTERCEPT_VINTR	__BIT(4)
    255       1.1    maxv #define VMCB_CTRL_INTERCEPT_CR0_SPEC	__BIT(5)
    256       1.1    maxv #define VMCB_CTRL_INTERCEPT_RIDTR	__BIT(6)
    257       1.1    maxv #define VMCB_CTRL_INTERCEPT_RGDTR	__BIT(7)
    258       1.1    maxv #define VMCB_CTRL_INTERCEPT_RLDTR	__BIT(8)
    259       1.1    maxv #define VMCB_CTRL_INTERCEPT_RTR		__BIT(9)
    260       1.1    maxv #define VMCB_CTRL_INTERCEPT_WIDTR	__BIT(10)
    261       1.1    maxv #define VMCB_CTRL_INTERCEPT_WGDTR	__BIT(11)
    262       1.1    maxv #define VMCB_CTRL_INTERCEPT_WLDTR	__BIT(12)
    263       1.1    maxv #define VMCB_CTRL_INTERCEPT_WTR		__BIT(13)
    264       1.1    maxv #define VMCB_CTRL_INTERCEPT_RDTSC	__BIT(14)
    265       1.1    maxv #define VMCB_CTRL_INTERCEPT_RDPMC	__BIT(15)
    266       1.1    maxv #define VMCB_CTRL_INTERCEPT_PUSHF	__BIT(16)
    267       1.1    maxv #define VMCB_CTRL_INTERCEPT_POPF	__BIT(17)
    268       1.1    maxv #define VMCB_CTRL_INTERCEPT_CPUID	__BIT(18)
    269       1.1    maxv #define VMCB_CTRL_INTERCEPT_RSM		__BIT(19)
    270       1.1    maxv #define VMCB_CTRL_INTERCEPT_IRET	__BIT(20)
    271       1.1    maxv #define VMCB_CTRL_INTERCEPT_INTN	__BIT(21)
    272       1.1    maxv #define VMCB_CTRL_INTERCEPT_INVD	__BIT(22)
    273       1.1    maxv #define VMCB_CTRL_INTERCEPT_PAUSE	__BIT(23)
    274       1.1    maxv #define VMCB_CTRL_INTERCEPT_HLT		__BIT(24)
    275       1.1    maxv #define VMCB_CTRL_INTERCEPT_INVLPG	__BIT(25)
    276       1.1    maxv #define VMCB_CTRL_INTERCEPT_INVLPGA	__BIT(26)
    277       1.1    maxv #define VMCB_CTRL_INTERCEPT_IOIO_PROT	__BIT(27)
    278       1.1    maxv #define VMCB_CTRL_INTERCEPT_MSR_PROT	__BIT(28)
    279       1.1    maxv #define VMCB_CTRL_INTERCEPT_TASKSW	__BIT(29)
    280       1.1    maxv #define VMCB_CTRL_INTERCEPT_FERR_FREEZE	__BIT(30)
    281       1.1    maxv #define VMCB_CTRL_INTERCEPT_SHUTDOWN	__BIT(31)
    282       1.1    maxv 
    283       1.1    maxv 	uint32_t intercept_misc2;
    284       1.1    maxv #define VMCB_CTRL_INTERCEPT_VMRUN	__BIT(0)
    285       1.1    maxv #define VMCB_CTRL_INTERCEPT_VMMCALL	__BIT(1)
    286       1.1    maxv #define VMCB_CTRL_INTERCEPT_VMLOAD	__BIT(2)
    287       1.1    maxv #define VMCB_CTRL_INTERCEPT_VMSAVE	__BIT(3)
    288       1.1    maxv #define VMCB_CTRL_INTERCEPT_STGI	__BIT(4)
    289       1.1    maxv #define VMCB_CTRL_INTERCEPT_CLGI	__BIT(5)
    290       1.1    maxv #define VMCB_CTRL_INTERCEPT_SKINIT	__BIT(6)
    291       1.1    maxv #define VMCB_CTRL_INTERCEPT_RDTSCP	__BIT(7)
    292       1.1    maxv #define VMCB_CTRL_INTERCEPT_ICEBP	__BIT(8)
    293       1.1    maxv #define VMCB_CTRL_INTERCEPT_WBINVD	__BIT(9)
    294       1.1    maxv #define VMCB_CTRL_INTERCEPT_MONITOR	__BIT(10)
    295  1.46.4.1  martin #define VMCB_CTRL_INTERCEPT_MWAIT	__BIT(11)
    296  1.46.4.1  martin #define VMCB_CTRL_INTERCEPT_MWAIT_ARMED	__BIT(12)
    297       1.1    maxv #define VMCB_CTRL_INTERCEPT_XSETBV	__BIT(13)
    298  1.46.4.1  martin #define VMCB_CTRL_INTERCEPT_RDPRU	__BIT(14)
    299       1.1    maxv #define VMCB_CTRL_INTERCEPT_EFER_SPEC	__BIT(15)
    300       1.1    maxv #define VMCB_CTRL_INTERCEPT_WCR_SPEC(x)	__BIT(16 + x)
    301       1.1    maxv 
    302  1.46.4.1  martin 	uint32_t intercept_misc3;
    303  1.46.4.8  martin #define VMCB_CTRL_INTERCEPT_INVLPGB_ALL	__BIT(0)
    304  1.46.4.8  martin #define VMCB_CTRL_INTERCEPT_INVLPGB_ILL	__BIT(1)
    305  1.46.4.8  martin #define VMCB_CTRL_INTERCEPT_PCID	__BIT(2)
    306  1.46.4.1  martin #define VMCB_CTRL_INTERCEPT_MCOMMIT	__BIT(3)
    307  1.46.4.8  martin #define VMCB_CTRL_INTERCEPT_TLBSYNC	__BIT(4)
    308  1.46.4.1  martin 
    309  1.46.4.1  martin 	uint8_t  rsvd1[36];
    310       1.1    maxv 	uint16_t pause_filt_thresh;
    311       1.1    maxv 	uint16_t pause_filt_cnt;
    312       1.1    maxv 	uint64_t iopm_base_pa;
    313       1.1    maxv 	uint64_t msrpm_base_pa;
    314       1.1    maxv 	uint64_t tsc_offset;
    315       1.1    maxv 	uint32_t guest_asid;
    316       1.1    maxv 
    317       1.1    maxv 	uint32_t tlb_ctrl;
    318       1.1    maxv #define VMCB_CTRL_TLB_CTRL_FLUSH_ALL			0x01
    319       1.1    maxv #define VMCB_CTRL_TLB_CTRL_FLUSH_GUEST			0x03
    320       1.1    maxv #define VMCB_CTRL_TLB_CTRL_FLUSH_GUEST_NONGLOBAL	0x07
    321       1.1    maxv 
    322       1.1    maxv 	uint64_t v;
    323      1.34    maxv #define VMCB_CTRL_V_TPR			__BITS(3,0)
    324       1.1    maxv #define VMCB_CTRL_V_IRQ			__BIT(8)
    325       1.1    maxv #define VMCB_CTRL_V_VGIF		__BIT(9)
    326       1.1    maxv #define VMCB_CTRL_V_INTR_PRIO		__BITS(19,16)
    327       1.1    maxv #define VMCB_CTRL_V_IGN_TPR		__BIT(20)
    328       1.1    maxv #define VMCB_CTRL_V_INTR_MASKING	__BIT(24)
    329       1.1    maxv #define VMCB_CTRL_V_GUEST_VGIF		__BIT(25)
    330       1.1    maxv #define VMCB_CTRL_V_AVIC_EN		__BIT(31)
    331       1.1    maxv #define VMCB_CTRL_V_INTR_VECTOR		__BITS(39,32)
    332       1.1    maxv 
    333       1.1    maxv 	uint64_t intr;
    334       1.1    maxv #define VMCB_CTRL_INTR_SHADOW		__BIT(0)
    335  1.46.4.8  martin #define VMCB_CTRL_INTR_MASK		__BIT(1)
    336       1.1    maxv 
    337       1.1    maxv 	uint64_t exitcode;
    338       1.1    maxv 	uint64_t exitinfo1;
    339       1.1    maxv 	uint64_t exitinfo2;
    340       1.1    maxv 
    341       1.1    maxv 	uint64_t exitintinfo;
    342       1.1    maxv #define VMCB_CTRL_EXITINTINFO_VECTOR	__BITS(7,0)
    343       1.1    maxv #define VMCB_CTRL_EXITINTINFO_TYPE	__BITS(10,8)
    344       1.1    maxv #define VMCB_CTRL_EXITINTINFO_EV	__BIT(11)
    345       1.1    maxv #define VMCB_CTRL_EXITINTINFO_V		__BIT(31)
    346       1.1    maxv #define VMCB_CTRL_EXITINTINFO_ERRORCODE	__BITS(63,32)
    347       1.1    maxv 
    348       1.1    maxv 	uint64_t enable1;
    349       1.1    maxv #define VMCB_CTRL_ENABLE_NP		__BIT(0)
    350       1.1    maxv #define VMCB_CTRL_ENABLE_SEV		__BIT(1)
    351       1.1    maxv #define VMCB_CTRL_ENABLE_ES_SEV		__BIT(2)
    352  1.46.4.1  martin #define VMCB_CTRL_ENABLE_GMET		__BIT(3)
    353  1.46.4.1  martin #define VMCB_CTRL_ENABLE_VTE		__BIT(5)
    354       1.1    maxv 
    355       1.1    maxv 	uint64_t avic;
    356       1.1    maxv #define VMCB_CTRL_AVIC_APIC_BAR		__BITS(51,0)
    357       1.1    maxv 
    358       1.1    maxv 	uint64_t ghcb;
    359       1.1    maxv 
    360       1.1    maxv 	uint64_t eventinj;
    361       1.1    maxv #define VMCB_CTRL_EVENTINJ_VECTOR	__BITS(7,0)
    362       1.1    maxv #define VMCB_CTRL_EVENTINJ_TYPE		__BITS(10,8)
    363       1.1    maxv #define VMCB_CTRL_EVENTINJ_EV		__BIT(11)
    364       1.1    maxv #define VMCB_CTRL_EVENTINJ_V		__BIT(31)
    365       1.1    maxv #define VMCB_CTRL_EVENTINJ_ERRORCODE	__BITS(63,32)
    366       1.1    maxv 
    367       1.1    maxv 	uint64_t n_cr3;
    368       1.1    maxv 
    369       1.1    maxv 	uint64_t enable2;
    370       1.1    maxv #define VMCB_CTRL_ENABLE_LBR		__BIT(0)
    371       1.1    maxv #define VMCB_CTRL_ENABLE_VVMSAVE	__BIT(1)
    372       1.1    maxv 
    373       1.1    maxv 	uint32_t vmcb_clean;
    374       1.1    maxv #define VMCB_CTRL_VMCB_CLEAN_I		__BIT(0)
    375       1.1    maxv #define VMCB_CTRL_VMCB_CLEAN_IOPM	__BIT(1)
    376       1.1    maxv #define VMCB_CTRL_VMCB_CLEAN_ASID	__BIT(2)
    377       1.1    maxv #define VMCB_CTRL_VMCB_CLEAN_TPR	__BIT(3)
    378       1.1    maxv #define VMCB_CTRL_VMCB_CLEAN_NP		__BIT(4)
    379       1.1    maxv #define VMCB_CTRL_VMCB_CLEAN_CR		__BIT(5)
    380       1.1    maxv #define VMCB_CTRL_VMCB_CLEAN_DR		__BIT(6)
    381       1.1    maxv #define VMCB_CTRL_VMCB_CLEAN_DT		__BIT(7)
    382       1.1    maxv #define VMCB_CTRL_VMCB_CLEAN_SEG	__BIT(8)
    383       1.1    maxv #define VMCB_CTRL_VMCB_CLEAN_CR2	__BIT(9)
    384       1.1    maxv #define VMCB_CTRL_VMCB_CLEAN_LBR	__BIT(10)
    385       1.1    maxv #define VMCB_CTRL_VMCB_CLEAN_AVIC	__BIT(11)
    386       1.1    maxv 
    387       1.1    maxv 	uint32_t rsvd2;
    388       1.1    maxv 	uint64_t nrip;
    389       1.1    maxv 	uint8_t	inst_len;
    390       1.1    maxv 	uint8_t	inst_bytes[15];
    391      1.11    maxv 	uint64_t avic_abpp;
    392      1.11    maxv 	uint64_t rsvd3;
    393      1.11    maxv 	uint64_t avic_ltp;
    394      1.11    maxv 
    395      1.11    maxv 	uint64_t avic_phys;
    396      1.11    maxv #define VMCB_CTRL_AVIC_PHYS_TABLE_PTR	__BITS(51,12)
    397      1.11    maxv #define VMCB_CTRL_AVIC_PHYS_MAX_INDEX	__BITS(7,0)
    398      1.11    maxv 
    399      1.11    maxv 	uint64_t rsvd4;
    400  1.46.4.8  martin 	uint64_t vmsa_ptr;
    401      1.11    maxv 
    402      1.11    maxv 	uint8_t	pad[752];
    403       1.1    maxv } __packed;
    404       1.1    maxv 
    405       1.1    maxv CTASSERT(sizeof(struct vmcb_ctrl) == 1024);
    406       1.1    maxv 
    407       1.1    maxv struct vmcb_segment {
    408       1.1    maxv 	uint16_t selector;
    409       1.1    maxv 	uint16_t attrib;	/* hidden */
    410       1.1    maxv 	uint32_t limit;		/* hidden */
    411       1.1    maxv 	uint64_t base;		/* hidden */
    412       1.1    maxv } __packed;
    413       1.1    maxv 
    414       1.1    maxv CTASSERT(sizeof(struct vmcb_segment) == 16);
    415       1.1    maxv 
    416       1.1    maxv struct vmcb_state {
    417       1.1    maxv 	struct   vmcb_segment es;
    418       1.1    maxv 	struct   vmcb_segment cs;
    419       1.1    maxv 	struct   vmcb_segment ss;
    420       1.1    maxv 	struct   vmcb_segment ds;
    421       1.1    maxv 	struct   vmcb_segment fs;
    422       1.1    maxv 	struct   vmcb_segment gs;
    423       1.1    maxv 	struct   vmcb_segment gdt;
    424       1.1    maxv 	struct   vmcb_segment ldt;
    425       1.1    maxv 	struct   vmcb_segment idt;
    426       1.1    maxv 	struct   vmcb_segment tr;
    427       1.1    maxv 	uint8_t	 rsvd1[43];
    428       1.1    maxv 	uint8_t	 cpl;
    429       1.1    maxv 	uint8_t  rsvd2[4];
    430       1.1    maxv 	uint64_t efer;
    431       1.1    maxv 	uint8_t	 rsvd3[112];
    432       1.1    maxv 	uint64_t cr4;
    433       1.1    maxv 	uint64_t cr3;
    434       1.1    maxv 	uint64_t cr0;
    435       1.1    maxv 	uint64_t dr7;
    436       1.1    maxv 	uint64_t dr6;
    437       1.1    maxv 	uint64_t rflags;
    438       1.1    maxv 	uint64_t rip;
    439       1.1    maxv 	uint8_t	 rsvd4[88];
    440       1.1    maxv 	uint64_t rsp;
    441       1.1    maxv 	uint8_t	 rsvd5[24];
    442       1.1    maxv 	uint64_t rax;
    443       1.1    maxv 	uint64_t star;
    444       1.1    maxv 	uint64_t lstar;
    445       1.1    maxv 	uint64_t cstar;
    446       1.1    maxv 	uint64_t sfmask;
    447       1.1    maxv 	uint64_t kernelgsbase;
    448       1.1    maxv 	uint64_t sysenter_cs;
    449       1.1    maxv 	uint64_t sysenter_esp;
    450       1.1    maxv 	uint64_t sysenter_eip;
    451       1.1    maxv 	uint64_t cr2;
    452       1.1    maxv 	uint8_t	 rsvd6[32];
    453       1.1    maxv 	uint64_t g_pat;
    454       1.1    maxv 	uint64_t dbgctl;
    455       1.1    maxv 	uint64_t br_from;
    456       1.1    maxv 	uint64_t br_to;
    457       1.1    maxv 	uint64_t int_from;
    458       1.1    maxv 	uint64_t int_to;
    459       1.1    maxv 	uint8_t	 pad[2408];
    460       1.1    maxv } __packed;
    461       1.1    maxv 
    462       1.1    maxv CTASSERT(sizeof(struct vmcb_state) == 0xC00);
    463       1.1    maxv 
    464       1.1    maxv struct vmcb {
    465       1.1    maxv 	struct vmcb_ctrl ctrl;
    466       1.1    maxv 	struct vmcb_state state;
    467       1.1    maxv } __packed;
    468       1.1    maxv 
    469       1.1    maxv CTASSERT(sizeof(struct vmcb) == PAGE_SIZE);
    470       1.1    maxv CTASSERT(offsetof(struct vmcb, state) == 0x400);
    471       1.1    maxv 
    472       1.1    maxv /* -------------------------------------------------------------------------- */
    473       1.1    maxv 
    474      1.43    maxv static void svm_vcpu_state_provide(struct nvmm_cpu *, uint64_t);
    475      1.43    maxv static void svm_vcpu_state_commit(struct nvmm_cpu *);
    476      1.43    maxv 
    477       1.1    maxv struct svm_hsave {
    478       1.1    maxv 	paddr_t pa;
    479       1.1    maxv };
    480       1.1    maxv 
    481       1.1    maxv static struct svm_hsave hsave[MAXCPUS];
    482       1.1    maxv 
    483       1.1    maxv static uint8_t *svm_asidmap __read_mostly;
    484       1.1    maxv static uint32_t svm_maxasid __read_mostly;
    485       1.1    maxv static kmutex_t svm_asidlock __cacheline_aligned;
    486       1.1    maxv 
    487       1.1    maxv static bool svm_decode_assist __read_mostly;
    488       1.1    maxv static uint32_t svm_ctrl_tlb_flush __read_mostly;
    489       1.1    maxv 
    490       1.1    maxv #define SVM_XCR0_MASK_DEFAULT	(XCR0_X87|XCR0_SSE)
    491       1.1    maxv static uint64_t svm_xcr0_mask __read_mostly;
    492       1.1    maxv 
    493       1.1    maxv #define SVM_NCPUIDS	32
    494       1.1    maxv 
    495       1.1    maxv #define VMCB_NPAGES	1
    496       1.1    maxv 
    497       1.1    maxv #define MSRBM_NPAGES	2
    498       1.1    maxv #define MSRBM_SIZE	(MSRBM_NPAGES * PAGE_SIZE)
    499       1.1    maxv 
    500       1.1    maxv #define IOBM_NPAGES	3
    501       1.1    maxv #define IOBM_SIZE	(IOBM_NPAGES * PAGE_SIZE)
    502       1.1    maxv 
    503       1.1    maxv /* Does not include EFER_LMSLE. */
    504       1.1    maxv #define EFER_VALID \
    505       1.1    maxv 	(EFER_SCE|EFER_LME|EFER_LMA|EFER_NXE|EFER_SVME|EFER_FFXSR|EFER_TCE)
    506       1.1    maxv 
    507       1.1    maxv #define EFER_TLB_FLUSH \
    508       1.1    maxv 	(EFER_NXE|EFER_LMA|EFER_LME)
    509       1.1    maxv #define CR0_TLB_FLUSH \
    510       1.1    maxv 	(CR0_PG|CR0_WP|CR0_CD|CR0_NW)
    511       1.1    maxv #define CR4_TLB_FLUSH \
    512       1.1    maxv 	(CR4_PGE|CR4_PAE|CR4_PSE)
    513       1.1    maxv 
    514       1.1    maxv /* -------------------------------------------------------------------------- */
    515       1.1    maxv 
    516       1.1    maxv struct svm_machdata {
    517      1.29    maxv 	volatile uint64_t mach_htlb_gen;
    518       1.1    maxv };
    519       1.1    maxv 
    520  1.46.4.2  martin static const size_t svm_vcpu_conf_sizes[NVMM_X86_VCPU_NCONF] = {
    521  1.46.4.2  martin 	[NVMM_VCPU_CONF_MD(NVMM_VCPU_CONF_CPUID)] =
    522  1.46.4.2  martin 	    sizeof(struct nvmm_vcpu_conf_cpuid),
    523  1.46.4.2  martin 	[NVMM_VCPU_CONF_MD(NVMM_VCPU_CONF_TPR)] =
    524  1.46.4.2  martin 	    sizeof(struct nvmm_vcpu_conf_tpr)
    525       1.1    maxv };
    526       1.1    maxv 
    527       1.1    maxv struct svm_cpudata {
    528       1.1    maxv 	/* General */
    529       1.1    maxv 	bool shared_asid;
    530      1.28    maxv 	bool gtlb_want_flush;
    531      1.36    maxv 	bool gtsc_want_update;
    532      1.29    maxv 	uint64_t vcpu_htlb_gen;
    533       1.1    maxv 
    534       1.1    maxv 	/* VMCB */
    535       1.1    maxv 	struct vmcb *vmcb;
    536       1.1    maxv 	paddr_t vmcb_pa;
    537       1.1    maxv 
    538       1.1    maxv 	/* I/O bitmap */
    539       1.1    maxv 	uint8_t *iobm;
    540       1.1    maxv 	paddr_t iobm_pa;
    541       1.1    maxv 
    542       1.1    maxv 	/* MSR bitmap */
    543       1.1    maxv 	uint8_t *msrbm;
    544       1.1    maxv 	paddr_t msrbm_pa;
    545       1.1    maxv 
    546       1.1    maxv 	/* Host state */
    547      1.13    maxv 	uint64_t hxcr0;
    548       1.1    maxv 	uint64_t star;
    549       1.1    maxv 	uint64_t lstar;
    550       1.1    maxv 	uint64_t cstar;
    551       1.1    maxv 	uint64_t sfmask;
    552      1.14    maxv 	uint64_t fsbase;
    553      1.14    maxv 	uint64_t kernelgsbase;
    554       1.1    maxv 	bool ts_set;
    555      1.16    maxv 	struct xsave_header hfpu __aligned(64);
    556       1.1    maxv 
    557      1.37    maxv 	/* Intr state */
    558      1.10    maxv 	bool int_window_exit;
    559      1.10    maxv 	bool nmi_window_exit;
    560      1.37    maxv 	bool evt_pending;
    561      1.10    maxv 
    562       1.1    maxv 	/* Guest state */
    563      1.13    maxv 	uint64_t gxcr0;
    564      1.13    maxv 	uint64_t gprs[NVMM_X64_NGPR];
    565      1.13    maxv 	uint64_t drs[NVMM_X64_NDR];
    566      1.36    maxv 	uint64_t gtsc;
    567      1.16    maxv 	struct xsave_header gfpu __aligned(64);
    568  1.46.4.2  martin 
    569  1.46.4.2  martin 	/* VCPU configuration. */
    570  1.46.4.2  martin 	bool cpuidpresent[SVM_NCPUIDS];
    571  1.46.4.2  martin 	struct nvmm_vcpu_conf_cpuid cpuid[SVM_NCPUIDS];
    572       1.1    maxv };
    573       1.1    maxv 
    574      1.12    maxv static void
    575      1.12    maxv svm_vmcb_cache_default(struct vmcb *vmcb)
    576      1.12    maxv {
    577      1.12    maxv 	vmcb->ctrl.vmcb_clean =
    578      1.12    maxv 	    VMCB_CTRL_VMCB_CLEAN_I |
    579      1.12    maxv 	    VMCB_CTRL_VMCB_CLEAN_IOPM |
    580      1.12    maxv 	    VMCB_CTRL_VMCB_CLEAN_ASID |
    581      1.12    maxv 	    VMCB_CTRL_VMCB_CLEAN_TPR |
    582      1.12    maxv 	    VMCB_CTRL_VMCB_CLEAN_NP |
    583      1.12    maxv 	    VMCB_CTRL_VMCB_CLEAN_CR |
    584      1.12    maxv 	    VMCB_CTRL_VMCB_CLEAN_DR |
    585      1.12    maxv 	    VMCB_CTRL_VMCB_CLEAN_DT |
    586      1.12    maxv 	    VMCB_CTRL_VMCB_CLEAN_SEG |
    587      1.12    maxv 	    VMCB_CTRL_VMCB_CLEAN_CR2 |
    588      1.12    maxv 	    VMCB_CTRL_VMCB_CLEAN_LBR |
    589      1.12    maxv 	    VMCB_CTRL_VMCB_CLEAN_AVIC;
    590      1.12    maxv }
    591      1.12    maxv 
    592      1.12    maxv static void
    593      1.12    maxv svm_vmcb_cache_update(struct vmcb *vmcb, uint64_t flags)
    594      1.12    maxv {
    595      1.12    maxv 	if (flags & NVMM_X64_STATE_SEGS) {
    596      1.12    maxv 		vmcb->ctrl.vmcb_clean &=
    597      1.12    maxv 		    ~(VMCB_CTRL_VMCB_CLEAN_SEG | VMCB_CTRL_VMCB_CLEAN_DT);
    598      1.12    maxv 	}
    599      1.12    maxv 	if (flags & NVMM_X64_STATE_CRS) {
    600      1.12    maxv 		vmcb->ctrl.vmcb_clean &=
    601      1.13    maxv 		    ~(VMCB_CTRL_VMCB_CLEAN_CR | VMCB_CTRL_VMCB_CLEAN_CR2 |
    602      1.13    maxv 		      VMCB_CTRL_VMCB_CLEAN_TPR);
    603      1.12    maxv 	}
    604      1.12    maxv 	if (flags & NVMM_X64_STATE_DRS) {
    605      1.12    maxv 		vmcb->ctrl.vmcb_clean &= ~VMCB_CTRL_VMCB_CLEAN_DR;
    606      1.12    maxv 	}
    607      1.12    maxv 	if (flags & NVMM_X64_STATE_MSRS) {
    608      1.12    maxv 		/* CR for EFER, NP for PAT. */
    609      1.12    maxv 		vmcb->ctrl.vmcb_clean &=
    610      1.12    maxv 		    ~(VMCB_CTRL_VMCB_CLEAN_CR | VMCB_CTRL_VMCB_CLEAN_NP);
    611      1.12    maxv 	}
    612      1.12    maxv }
    613      1.12    maxv 
    614      1.12    maxv static inline void
    615      1.12    maxv svm_vmcb_cache_flush(struct vmcb *vmcb, uint64_t flags)
    616      1.12    maxv {
    617      1.12    maxv 	vmcb->ctrl.vmcb_clean &= ~flags;
    618      1.12    maxv }
    619      1.12    maxv 
    620      1.12    maxv static inline void
    621      1.12    maxv svm_vmcb_cache_flush_all(struct vmcb *vmcb)
    622      1.12    maxv {
    623      1.12    maxv 	vmcb->ctrl.vmcb_clean = 0;
    624      1.12    maxv }
    625      1.12    maxv 
    626       1.1    maxv #define SVM_EVENT_TYPE_HW_INT	0
    627       1.1    maxv #define SVM_EVENT_TYPE_NMI	2
    628       1.1    maxv #define SVM_EVENT_TYPE_EXC	3
    629       1.1    maxv #define SVM_EVENT_TYPE_SW_INT	4
    630       1.1    maxv 
    631       1.1    maxv static void
    632      1.10    maxv svm_event_waitexit_enable(struct nvmm_cpu *vcpu, bool nmi)
    633       1.1    maxv {
    634      1.10    maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
    635      1.10    maxv 	struct vmcb *vmcb = cpudata->vmcb;
    636      1.10    maxv 
    637       1.1    maxv 	if (nmi) {
    638       1.1    maxv 		vmcb->ctrl.intercept_misc1 |= VMCB_CTRL_INTERCEPT_IRET;
    639      1.10    maxv 		cpudata->nmi_window_exit = true;
    640       1.1    maxv 	} else {
    641       1.1    maxv 		vmcb->ctrl.intercept_misc1 |= VMCB_CTRL_INTERCEPT_VINTR;
    642      1.10    maxv 		vmcb->ctrl.v |= (VMCB_CTRL_V_IRQ | VMCB_CTRL_V_IGN_TPR);
    643      1.12    maxv 		svm_vmcb_cache_flush(vmcb, VMCB_CTRL_VMCB_CLEAN_TPR);
    644      1.10    maxv 		cpudata->int_window_exit = true;
    645       1.1    maxv 	}
    646      1.12    maxv 
    647      1.12    maxv 	svm_vmcb_cache_flush(vmcb, VMCB_CTRL_VMCB_CLEAN_I);
    648       1.1    maxv }
    649       1.1    maxv 
    650       1.1    maxv static void
    651      1.10    maxv svm_event_waitexit_disable(struct nvmm_cpu *vcpu, bool nmi)
    652       1.1    maxv {
    653      1.10    maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
    654      1.10    maxv 	struct vmcb *vmcb = cpudata->vmcb;
    655      1.10    maxv 
    656       1.1    maxv 	if (nmi) {
    657       1.1    maxv 		vmcb->ctrl.intercept_misc1 &= ~VMCB_CTRL_INTERCEPT_IRET;
    658      1.10    maxv 		cpudata->nmi_window_exit = false;
    659       1.1    maxv 	} else {
    660       1.1    maxv 		vmcb->ctrl.intercept_misc1 &= ~VMCB_CTRL_INTERCEPT_VINTR;
    661      1.10    maxv 		vmcb->ctrl.v &= ~(VMCB_CTRL_V_IRQ | VMCB_CTRL_V_IGN_TPR);
    662      1.12    maxv 		svm_vmcb_cache_flush(vmcb, VMCB_CTRL_VMCB_CLEAN_TPR);
    663      1.10    maxv 		cpudata->int_window_exit = false;
    664       1.1    maxv 	}
    665      1.12    maxv 
    666      1.12    maxv 	svm_vmcb_cache_flush(vmcb, VMCB_CTRL_VMCB_CLEAN_I);
    667       1.1    maxv }
    668       1.1    maxv 
    669       1.1    maxv static inline int
    670  1.46.4.2  martin svm_event_has_error(uint8_t vector)
    671       1.1    maxv {
    672       1.1    maxv 	switch (vector) {
    673       1.1    maxv 	case 8:		/* #DF */
    674       1.1    maxv 	case 10:	/* #TS */
    675       1.1    maxv 	case 11:	/* #NP */
    676       1.1    maxv 	case 12:	/* #SS */
    677       1.1    maxv 	case 13:	/* #GP */
    678       1.1    maxv 	case 14:	/* #PF */
    679       1.1    maxv 	case 17:	/* #AC */
    680       1.1    maxv 	case 30:	/* #SX */
    681       1.1    maxv 		return 1;
    682       1.1    maxv 	default:
    683       1.1    maxv 		return 0;
    684       1.1    maxv 	}
    685       1.1    maxv }
    686       1.1    maxv 
    687       1.1    maxv static int
    688      1.45    maxv svm_vcpu_inject(struct nvmm_cpu *vcpu)
    689       1.1    maxv {
    690      1.45    maxv 	struct nvmm_comm_page *comm = vcpu->comm;
    691       1.1    maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
    692       1.1    maxv 	struct vmcb *vmcb = cpudata->vmcb;
    693  1.46.4.2  martin 	u_int evtype;
    694  1.46.4.2  martin 	uint8_t vector;
    695  1.46.4.2  martin 	uint64_t error;
    696       1.1    maxv 	int type = 0, err = 0;
    697       1.1    maxv 
    698      1.45    maxv 	evtype = comm->event.type;
    699      1.45    maxv 	vector = comm->event.vector;
    700  1.46.4.2  martin 	error = comm->event.u.excp.error;
    701      1.45    maxv 	__insn_barrier();
    702      1.45    maxv 
    703      1.45    maxv 	switch (evtype) {
    704  1.46.4.2  martin 	case NVMM_VCPU_EVENT_EXCP:
    705       1.1    maxv 		type = SVM_EVENT_TYPE_EXC;
    706      1.45    maxv 		if (vector == 2 || vector >= 32)
    707       1.1    maxv 			return EINVAL;
    708      1.45    maxv 		if (vector == 3 || vector == 0)
    709      1.22    maxv 			return EINVAL;
    710      1.45    maxv 		err = svm_event_has_error(vector);
    711       1.1    maxv 		break;
    712  1.46.4.2  martin 	case NVMM_VCPU_EVENT_INTR:
    713  1.46.4.2  martin 		type = SVM_EVENT_TYPE_HW_INT;
    714  1.46.4.2  martin 		if (vector == 2) {
    715  1.46.4.2  martin 			type = SVM_EVENT_TYPE_NMI;
    716  1.46.4.2  martin 			svm_event_waitexit_enable(vcpu, true);
    717  1.46.4.2  martin 		}
    718  1.46.4.2  martin 		err = 0;
    719  1.46.4.2  martin 		break;
    720       1.1    maxv 	default:
    721       1.1    maxv 		return EINVAL;
    722       1.1    maxv 	}
    723       1.1    maxv 
    724       1.1    maxv 	vmcb->ctrl.eventinj =
    725  1.46.4.2  martin 	    __SHIFTIN((uint64_t)vector, VMCB_CTRL_EVENTINJ_VECTOR) |
    726  1.46.4.2  martin 	    __SHIFTIN((uint64_t)type, VMCB_CTRL_EVENTINJ_TYPE) |
    727  1.46.4.2  martin 	    __SHIFTIN((uint64_t)err, VMCB_CTRL_EVENTINJ_EV) |
    728  1.46.4.2  martin 	    __SHIFTIN((uint64_t)1, VMCB_CTRL_EVENTINJ_V) |
    729  1.46.4.2  martin 	    __SHIFTIN((uint64_t)error, VMCB_CTRL_EVENTINJ_ERRORCODE);
    730       1.1    maxv 
    731      1.37    maxv 	cpudata->evt_pending = true;
    732      1.37    maxv 
    733       1.1    maxv 	return 0;
    734       1.1    maxv }
    735       1.1    maxv 
    736       1.1    maxv static void
    737      1.45    maxv svm_inject_ud(struct nvmm_cpu *vcpu)
    738       1.1    maxv {
    739      1.45    maxv 	struct nvmm_comm_page *comm = vcpu->comm;
    740       1.1    maxv 	int ret __diagused;
    741       1.1    maxv 
    742  1.46.4.2  martin 	comm->event.type = NVMM_VCPU_EVENT_EXCP;
    743      1.45    maxv 	comm->event.vector = 6;
    744  1.46.4.2  martin 	comm->event.u.excp.error = 0;
    745       1.1    maxv 
    746      1.45    maxv 	ret = svm_vcpu_inject(vcpu);
    747       1.1    maxv 	KASSERT(ret == 0);
    748       1.1    maxv }
    749       1.1    maxv 
    750       1.1    maxv static void
    751      1.45    maxv svm_inject_gp(struct nvmm_cpu *vcpu)
    752       1.1    maxv {
    753      1.45    maxv 	struct nvmm_comm_page *comm = vcpu->comm;
    754       1.1    maxv 	int ret __diagused;
    755       1.1    maxv 
    756  1.46.4.2  martin 	comm->event.type = NVMM_VCPU_EVENT_EXCP;
    757      1.45    maxv 	comm->event.vector = 13;
    758  1.46.4.2  martin 	comm->event.u.excp.error = 0;
    759       1.1    maxv 
    760      1.45    maxv 	ret = svm_vcpu_inject(vcpu);
    761       1.1    maxv 	KASSERT(ret == 0);
    762       1.1    maxv }
    763       1.1    maxv 
    764      1.45    maxv static inline int
    765      1.45    maxv svm_vcpu_event_commit(struct nvmm_cpu *vcpu)
    766      1.45    maxv {
    767      1.45    maxv 	if (__predict_true(!vcpu->comm->event_commit)) {
    768      1.45    maxv 		return 0;
    769      1.45    maxv 	}
    770      1.45    maxv 	vcpu->comm->event_commit = false;
    771      1.45    maxv 	return svm_vcpu_inject(vcpu);
    772      1.45    maxv }
    773      1.45    maxv 
    774      1.17    maxv static inline void
    775      1.17    maxv svm_inkernel_advance(struct vmcb *vmcb)
    776       1.1    maxv {
    777      1.17    maxv 	/*
    778      1.17    maxv 	 * Maybe we should also apply single-stepping and debug exceptions.
    779      1.17    maxv 	 * Matters for guest-ring3, because it can execute 'cpuid' under a
    780      1.17    maxv 	 * debugger.
    781      1.17    maxv 	 */
    782      1.17    maxv 	vmcb->state.rip = vmcb->ctrl.nrip;
    783      1.17    maxv 	vmcb->ctrl.intr &= ~VMCB_CTRL_INTR_SHADOW;
    784       1.1    maxv }
    785       1.1    maxv 
    786  1.46.4.9  martin #define SVM_CPUID_MAX_BASIC		0xD
    787  1.46.4.5  martin #define SVM_CPUID_MAX_HYPERVISOR	0x40000000
    788  1.46.4.9  martin #define SVM_CPUID_MAX_EXTENDED		0x8000001F
    789  1.46.4.9  martin static uint32_t svm_cpuid_max_basic __read_mostly;
    790  1.46.4.9  martin static uint32_t svm_cpuid_max_extended __read_mostly;
    791  1.46.4.9  martin 
    792  1.46.4.9  martin static void
    793  1.46.4.9  martin svm_inkernel_exec_cpuid(struct svm_cpudata *cpudata, uint64_t eax, uint64_t ecx)
    794  1.46.4.9  martin {
    795  1.46.4.9  martin 	u_int descs[4];
    796  1.46.4.9  martin 
    797  1.46.4.9  martin 	x86_cpuid2(eax, ecx, descs);
    798  1.46.4.9  martin 	cpudata->vmcb->state.rax = descs[0];
    799  1.46.4.9  martin 	cpudata->gprs[NVMM_X64_GPR_RBX] = descs[1];
    800  1.46.4.9  martin 	cpudata->gprs[NVMM_X64_GPR_RCX] = descs[2];
    801  1.46.4.9  martin 	cpudata->gprs[NVMM_X64_GPR_RDX] = descs[3];
    802  1.46.4.9  martin }
    803  1.46.4.5  martin 
    804       1.1    maxv static void
    805       1.1    maxv svm_inkernel_handle_cpuid(struct nvmm_cpu *vcpu, uint64_t eax, uint64_t ecx)
    806       1.1    maxv {
    807       1.1    maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
    808      1.25    maxv 	uint64_t cr4;
    809       1.1    maxv 
    810  1.46.4.9  martin 	if (eax < 0x40000000) {
    811  1.46.4.9  martin 		if (__predict_false(eax > svm_cpuid_max_basic)) {
    812  1.46.4.9  martin 			eax = svm_cpuid_max_basic;
    813  1.46.4.9  martin 			svm_inkernel_exec_cpuid(cpudata, eax, ecx);
    814  1.46.4.9  martin 		}
    815  1.46.4.9  martin 	} else if (eax < 0x80000000) {
    816  1.46.4.9  martin 		if (__predict_false(eax > SVM_CPUID_MAX_HYPERVISOR)) {
    817  1.46.4.9  martin 			eax = svm_cpuid_max_basic;
    818  1.46.4.9  martin 			svm_inkernel_exec_cpuid(cpudata, eax, ecx);
    819  1.46.4.9  martin 		}
    820  1.46.4.9  martin 	} else {
    821  1.46.4.9  martin 		if (__predict_false(eax > svm_cpuid_max_extended)) {
    822  1.46.4.9  martin 			eax = svm_cpuid_max_basic;
    823  1.46.4.9  martin 			svm_inkernel_exec_cpuid(cpudata, eax, ecx);
    824  1.46.4.9  martin 		}
    825  1.46.4.9  martin 	}
    826  1.46.4.9  martin 
    827       1.1    maxv 	switch (eax) {
    828  1.46.4.9  martin 	case 0x00000000:
    829  1.46.4.9  martin 		cpudata->vmcb->state.rax = svm_cpuid_max_basic;
    830  1.46.4.9  martin 		break;
    831      1.25    maxv 	case 0x00000001:
    832      1.33    maxv 		cpudata->vmcb->state.rax &= nvmm_cpuid_00000001.eax;
    833      1.33    maxv 
    834      1.13    maxv 		cpudata->gprs[NVMM_X64_GPR_RBX] &= ~CPUID_LOCAL_APIC_ID;
    835      1.13    maxv 		cpudata->gprs[NVMM_X64_GPR_RBX] |= __SHIFTIN(vcpu->cpuid,
    836       1.1    maxv 		    CPUID_LOCAL_APIC_ID);
    837      1.25    maxv 
    838      1.33    maxv 		cpudata->gprs[NVMM_X64_GPR_RCX] &= nvmm_cpuid_00000001.ecx;
    839      1.33    maxv 		cpudata->gprs[NVMM_X64_GPR_RCX] |= CPUID2_RAZ;
    840      1.33    maxv 
    841      1.33    maxv 		cpudata->gprs[NVMM_X64_GPR_RDX] &= nvmm_cpuid_00000001.edx;
    842      1.33    maxv 
    843      1.25    maxv 		/* CPUID2_OSXSAVE depends on CR4. */
    844      1.25    maxv 		cr4 = cpudata->vmcb->state.cr4;
    845      1.25    maxv 		if (!(cr4 & CR4_OSXSAVE)) {
    846      1.25    maxv 			cpudata->gprs[NVMM_X64_GPR_RCX] &= ~CPUID2_OSXSAVE;
    847      1.25    maxv 		}
    848       1.1    maxv 		break;
    849  1.46.4.5  martin 	case 0x00000002: /* Empty */
    850  1.46.4.5  martin 	case 0x00000003: /* Empty */
    851  1.46.4.5  martin 	case 0x00000004: /* Empty */
    852  1.46.4.5  martin 	case 0x00000005: /* Monitor/MWait */
    853  1.46.4.5  martin 	case 0x00000006: /* Power Management Related Features */
    854      1.33    maxv 		cpudata->vmcb->state.rax = 0;
    855      1.33    maxv 		cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
    856      1.33    maxv 		cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
    857      1.33    maxv 		cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
    858      1.33    maxv 		break;
    859  1.46.4.5  martin 	case 0x00000007: /* Structured Extended Features */
    860  1.46.4.9  martin 		switch (ecx) {
    861  1.46.4.9  martin 		case 0:
    862  1.46.4.9  martin 			cpudata->vmcb->state.rax = 0;
    863  1.46.4.9  martin 			cpudata->gprs[NVMM_X64_GPR_RBX] &= nvmm_cpuid_00000007.ebx;
    864  1.46.4.9  martin 			cpudata->gprs[NVMM_X64_GPR_RCX] &= nvmm_cpuid_00000007.ecx;
    865  1.46.4.9  martin 			cpudata->gprs[NVMM_X64_GPR_RDX] &= nvmm_cpuid_00000007.edx;
    866  1.46.4.9  martin 			break;
    867  1.46.4.9  martin 		default:
    868  1.46.4.9  martin 			cpudata->vmcb->state.rax = 0;
    869  1.46.4.9  martin 			cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
    870  1.46.4.9  martin 			cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
    871  1.46.4.9  martin 			cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
    872  1.46.4.9  martin 			break;
    873  1.46.4.9  martin 		}
    874      1.33    maxv 		break;
    875  1.46.4.5  martin 	case 0x00000008: /* Empty */
    876  1.46.4.5  martin 	case 0x00000009: /* Empty */
    877  1.46.4.5  martin 	case 0x0000000A: /* Empty */
    878  1.46.4.5  martin 	case 0x0000000B: /* Empty */
    879  1.46.4.5  martin 	case 0x0000000C: /* Empty */
    880  1.46.4.5  martin 		cpudata->vmcb->state.rax = 0;
    881  1.46.4.5  martin 		cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
    882  1.46.4.5  martin 		cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
    883  1.46.4.5  martin 		cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
    884  1.46.4.5  martin 		break;
    885  1.46.4.5  martin 	case 0x0000000D: /* Processor Extended State Enumeration */
    886      1.25    maxv 		if (svm_xcr0_mask == 0) {
    887       1.1    maxv 			break;
    888       1.1    maxv 		}
    889      1.25    maxv 		switch (ecx) {
    890      1.25    maxv 		case 0:
    891      1.26    maxv 			cpudata->vmcb->state.rax = svm_xcr0_mask & 0xFFFFFFFF;
    892      1.25    maxv 			if (cpudata->gxcr0 & XCR0_SSE) {
    893      1.25    maxv 				cpudata->gprs[NVMM_X64_GPR_RBX] = sizeof(struct fxsave);
    894      1.25    maxv 			} else {
    895      1.25    maxv 				cpudata->gprs[NVMM_X64_GPR_RBX] = sizeof(struct save87);
    896      1.25    maxv 			}
    897      1.25    maxv 			cpudata->gprs[NVMM_X64_GPR_RBX] += 64; /* XSAVE header */
    898      1.39    maxv 			cpudata->gprs[NVMM_X64_GPR_RCX] = sizeof(struct fxsave) + 64;
    899      1.25    maxv 			cpudata->gprs[NVMM_X64_GPR_RDX] = svm_xcr0_mask >> 32;
    900      1.25    maxv 			break;
    901      1.25    maxv 		case 1:
    902  1.46.4.3  martin 			cpudata->vmcb->state.rax &=
    903  1.46.4.3  martin 			    (CPUID_PES1_XSAVEOPT | CPUID_PES1_XSAVEC |
    904  1.46.4.3  martin 			     CPUID_PES1_XGETBV);
    905  1.46.4.3  martin 			cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
    906  1.46.4.3  martin 			cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
    907  1.46.4.3  martin 			cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
    908  1.46.4.3  martin 			break;
    909  1.46.4.3  martin 		default:
    910  1.46.4.3  martin 			cpudata->vmcb->state.rax = 0;
    911  1.46.4.3  martin 			cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
    912  1.46.4.3  martin 			cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
    913  1.46.4.3  martin 			cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
    914      1.25    maxv 			break;
    915       1.1    maxv 		}
    916       1.1    maxv 		break;
    917  1.46.4.5  martin 
    918  1.46.4.5  martin 	case 0x40000000: /* Hypervisor Information */
    919  1.46.4.5  martin 		cpudata->vmcb->state.rax = SVM_CPUID_MAX_HYPERVISOR;
    920      1.16    maxv 		cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
    921      1.16    maxv 		cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
    922      1.16    maxv 		cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
    923      1.13    maxv 		memcpy(&cpudata->gprs[NVMM_X64_GPR_RBX], "___ ", 4);
    924      1.13    maxv 		memcpy(&cpudata->gprs[NVMM_X64_GPR_RCX], "NVMM", 4);
    925      1.13    maxv 		memcpy(&cpudata->gprs[NVMM_X64_GPR_RDX], " ___", 4);
    926      1.10    maxv 		break;
    927  1.46.4.5  martin 
    928  1.46.4.9  martin 	case 0x80000000:
    929  1.46.4.9  martin 		cpudata->vmcb->state.rax = svm_cpuid_max_extended;
    930  1.46.4.9  martin 		break;
    931      1.25    maxv 	case 0x80000001:
    932      1.33    maxv 		cpudata->vmcb->state.rax &= nvmm_cpuid_80000001.eax;
    933      1.33    maxv 		cpudata->gprs[NVMM_X64_GPR_RBX] &= nvmm_cpuid_80000001.ebx;
    934      1.33    maxv 		cpudata->gprs[NVMM_X64_GPR_RCX] &= nvmm_cpuid_80000001.ecx;
    935      1.33    maxv 		cpudata->gprs[NVMM_X64_GPR_RDX] &= nvmm_cpuid_80000001.edx;
    936      1.10    maxv 		break;
    937  1.46.4.9  martin 	case 0x80000002: /* Extended Processor Name String */
    938  1.46.4.9  martin 	case 0x80000003: /* Extended Processor Name String */
    939  1.46.4.9  martin 	case 0x80000004: /* Extended Processor Name String */
    940  1.46.4.9  martin 	case 0x80000005: /* L1 Cache and TLB Information */
    941  1.46.4.9  martin 	case 0x80000006: /* L2 Cache and TLB and L3 Cache Information */
    942  1.46.4.9  martin 		break;
    943  1.46.4.9  martin 	case 0x80000007: /* Processor Power Management and RAS Capabilities */
    944  1.46.4.9  martin 		cpudata->vmcb->state.rax &= nvmm_cpuid_80000007.eax;
    945  1.46.4.9  martin 		cpudata->gprs[NVMM_X64_GPR_RBX] &= nvmm_cpuid_80000007.ebx;
    946  1.46.4.9  martin 		cpudata->gprs[NVMM_X64_GPR_RCX] &= nvmm_cpuid_80000007.ecx;
    947  1.46.4.9  martin 		cpudata->gprs[NVMM_X64_GPR_RDX] &= nvmm_cpuid_80000007.edx;
    948  1.46.4.9  martin 		break;
    949  1.46.4.9  martin 	case 0x80000008: /* Processor Capacity Parameters and Ext Feat Ident */
    950  1.46.4.9  martin 		cpudata->vmcb->state.rax &= nvmm_cpuid_80000008.eax;
    951  1.46.4.9  martin 		cpudata->gprs[NVMM_X64_GPR_RBX] &= nvmm_cpuid_80000008.ebx;
    952  1.46.4.9  martin 		cpudata->gprs[NVMM_X64_GPR_RCX] &= nvmm_cpuid_80000008.ecx;
    953  1.46.4.9  martin 		cpudata->gprs[NVMM_X64_GPR_RDX] &= nvmm_cpuid_80000008.edx;
    954  1.46.4.9  martin 		break;
    955  1.46.4.9  martin 	case 0x80000009: /* Empty */
    956  1.46.4.9  martin 	case 0x8000000A: /* SVM Features */
    957  1.46.4.9  martin 	case 0x8000000B: /* Empty */
    958  1.46.4.9  martin 	case 0x8000000C: /* Empty */
    959  1.46.4.9  martin 	case 0x8000000D: /* Empty */
    960  1.46.4.9  martin 	case 0x8000000E: /* Empty */
    961  1.46.4.9  martin 	case 0x8000000F: /* Empty */
    962  1.46.4.9  martin 	case 0x80000010: /* Empty */
    963  1.46.4.9  martin 	case 0x80000011: /* Empty */
    964  1.46.4.9  martin 	case 0x80000012: /* Empty */
    965  1.46.4.9  martin 	case 0x80000013: /* Empty */
    966  1.46.4.9  martin 	case 0x80000014: /* Empty */
    967  1.46.4.9  martin 	case 0x80000015: /* Empty */
    968  1.46.4.9  martin 	case 0x80000016: /* Empty */
    969  1.46.4.9  martin 	case 0x80000017: /* Empty */
    970  1.46.4.9  martin 	case 0x80000018: /* Empty */
    971  1.46.4.9  martin 		cpudata->vmcb->state.rax = 0;
    972  1.46.4.9  martin 		cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
    973  1.46.4.9  martin 		cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
    974  1.46.4.9  martin 		cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
    975  1.46.4.9  martin 		break;
    976  1.46.4.9  martin 	case 0x80000019: /* TLB Characteristics for 1GB pages */
    977  1.46.4.9  martin 	case 0x8000001A: /* Instruction Optimizations */
    978  1.46.4.9  martin 		break;
    979  1.46.4.9  martin 	case 0x8000001B: /* Instruction-Based Sampling Capabilities */
    980  1.46.4.9  martin 	case 0x8000001C: /* Lightweight Profiling Capabilities */
    981  1.46.4.9  martin 		cpudata->vmcb->state.rax = 0;
    982  1.46.4.9  martin 		cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
    983  1.46.4.9  martin 		cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
    984  1.46.4.9  martin 		cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
    985  1.46.4.9  martin 		break;
    986  1.46.4.9  martin 	case 0x8000001D: /* Cache Topology Information */
    987  1.46.4.9  martin 	case 0x8000001E: /* Processor Topology Information */
    988  1.46.4.9  martin 		break; /* TODO? */
    989  1.46.4.9  martin 	case 0x8000001F: /* Encrypted Memory Capabilities */
    990  1.46.4.9  martin 		cpudata->vmcb->state.rax = 0;
    991  1.46.4.9  martin 		cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
    992  1.46.4.9  martin 		cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
    993  1.46.4.9  martin 		cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
    994  1.46.4.9  martin 		break;
    995  1.46.4.9  martin 
    996       1.1    maxv 	default:
    997       1.1    maxv 		break;
    998       1.1    maxv 	}
    999       1.1    maxv }
   1000       1.1    maxv 
   1001       1.1    maxv static void
   1002  1.46.4.2  martin svm_exit_insn(struct vmcb *vmcb, struct nvmm_vcpu_exit *exit, uint64_t reason)
   1003  1.46.4.2  martin {
   1004  1.46.4.2  martin 	exit->u.insn.npc = vmcb->ctrl.nrip;
   1005  1.46.4.2  martin 	exit->reason = reason;
   1006  1.46.4.2  martin }
   1007  1.46.4.2  martin 
   1008  1.46.4.2  martin static void
   1009       1.1    maxv svm_exit_cpuid(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1010  1.46.4.2  martin     struct nvmm_vcpu_exit *exit)
   1011       1.1    maxv {
   1012       1.1    maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1013  1.46.4.2  martin 	struct nvmm_vcpu_conf_cpuid *cpuid;
   1014       1.1    maxv 	uint64_t eax, ecx;
   1015       1.1    maxv 	u_int descs[4];
   1016       1.1    maxv 	size_t i;
   1017       1.1    maxv 
   1018       1.1    maxv 	eax = cpudata->vmcb->state.rax;
   1019      1.13    maxv 	ecx = cpudata->gprs[NVMM_X64_GPR_RCX];
   1020       1.1    maxv 	x86_cpuid2(eax, ecx, descs);
   1021       1.1    maxv 
   1022       1.1    maxv 	cpudata->vmcb->state.rax = descs[0];
   1023      1.13    maxv 	cpudata->gprs[NVMM_X64_GPR_RBX] = descs[1];
   1024      1.13    maxv 	cpudata->gprs[NVMM_X64_GPR_RCX] = descs[2];
   1025      1.13    maxv 	cpudata->gprs[NVMM_X64_GPR_RDX] = descs[3];
   1026       1.1    maxv 
   1027      1.38    maxv 	svm_inkernel_handle_cpuid(vcpu, eax, ecx);
   1028      1.38    maxv 
   1029       1.1    maxv 	for (i = 0; i < SVM_NCPUIDS; i++) {
   1030  1.46.4.2  martin 		if (!cpudata->cpuidpresent[i]) {
   1031       1.1    maxv 			continue;
   1032       1.1    maxv 		}
   1033  1.46.4.2  martin 		cpuid = &cpudata->cpuid[i];
   1034       1.1    maxv 		if (cpuid->leaf != eax) {
   1035       1.1    maxv 			continue;
   1036       1.1    maxv 		}
   1037       1.1    maxv 
   1038  1.46.4.2  martin 		if (cpuid->exit) {
   1039  1.46.4.2  martin 			svm_exit_insn(cpudata->vmcb, exit, NVMM_VCPU_EXIT_CPUID);
   1040  1.46.4.2  martin 			return;
   1041  1.46.4.2  martin 		}
   1042  1.46.4.2  martin 		KASSERT(cpuid->mask);
   1043  1.46.4.2  martin 
   1044       1.1    maxv 		/* del */
   1045  1.46.4.2  martin 		cpudata->vmcb->state.rax &= ~cpuid->u.mask.del.eax;
   1046  1.46.4.2  martin 		cpudata->gprs[NVMM_X64_GPR_RBX] &= ~cpuid->u.mask.del.ebx;
   1047  1.46.4.2  martin 		cpudata->gprs[NVMM_X64_GPR_RCX] &= ~cpuid->u.mask.del.ecx;
   1048  1.46.4.2  martin 		cpudata->gprs[NVMM_X64_GPR_RDX] &= ~cpuid->u.mask.del.edx;
   1049       1.1    maxv 
   1050       1.1    maxv 		/* set */
   1051  1.46.4.2  martin 		cpudata->vmcb->state.rax |= cpuid->u.mask.set.eax;
   1052  1.46.4.2  martin 		cpudata->gprs[NVMM_X64_GPR_RBX] |= cpuid->u.mask.set.ebx;
   1053  1.46.4.2  martin 		cpudata->gprs[NVMM_X64_GPR_RCX] |= cpuid->u.mask.set.ecx;
   1054  1.46.4.2  martin 		cpudata->gprs[NVMM_X64_GPR_RDX] |= cpuid->u.mask.set.edx;
   1055       1.1    maxv 
   1056       1.1    maxv 		break;
   1057       1.1    maxv 	}
   1058       1.1    maxv 
   1059      1.17    maxv 	svm_inkernel_advance(cpudata->vmcb);
   1060  1.46.4.2  martin 	exit->reason = NVMM_VCPU_EXIT_NONE;
   1061       1.1    maxv }
   1062       1.1    maxv 
   1063      1.10    maxv static void
   1064      1.10    maxv svm_exit_hlt(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1065  1.46.4.2  martin     struct nvmm_vcpu_exit *exit)
   1066      1.10    maxv {
   1067      1.10    maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1068      1.17    maxv 	struct vmcb *vmcb = cpudata->vmcb;
   1069      1.10    maxv 
   1070      1.17    maxv 	if (cpudata->int_window_exit && (vmcb->state.rflags & PSL_I)) {
   1071      1.17    maxv 		svm_event_waitexit_disable(vcpu, false);
   1072      1.17    maxv 	}
   1073      1.17    maxv 
   1074      1.17    maxv 	svm_inkernel_advance(cpudata->vmcb);
   1075  1.46.4.2  martin 	exit->reason = NVMM_VCPU_EXIT_HALTED;
   1076      1.10    maxv }
   1077      1.10    maxv 
   1078       1.1    maxv #define SVM_EXIT_IO_PORT	__BITS(31,16)
   1079       1.1    maxv #define SVM_EXIT_IO_SEG		__BITS(12,10)
   1080       1.1    maxv #define SVM_EXIT_IO_A64		__BIT(9)
   1081       1.1    maxv #define SVM_EXIT_IO_A32		__BIT(8)
   1082       1.1    maxv #define SVM_EXIT_IO_A16		__BIT(7)
   1083       1.1    maxv #define SVM_EXIT_IO_SZ32	__BIT(6)
   1084       1.1    maxv #define SVM_EXIT_IO_SZ16	__BIT(5)
   1085       1.1    maxv #define SVM_EXIT_IO_SZ8		__BIT(4)
   1086       1.1    maxv #define SVM_EXIT_IO_REP		__BIT(3)
   1087       1.1    maxv #define SVM_EXIT_IO_STR		__BIT(2)
   1088       1.4    maxv #define SVM_EXIT_IO_IN		__BIT(0)
   1089       1.1    maxv 
   1090       1.1    maxv static void
   1091       1.1    maxv svm_exit_io(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1092  1.46.4.2  martin     struct nvmm_vcpu_exit *exit)
   1093       1.1    maxv {
   1094       1.1    maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1095       1.1    maxv 	uint64_t info = cpudata->vmcb->ctrl.exitinfo1;
   1096       1.1    maxv 	uint64_t nextpc = cpudata->vmcb->ctrl.exitinfo2;
   1097       1.1    maxv 
   1098  1.46.4.2  martin 	exit->reason = NVMM_VCPU_EXIT_IO;
   1099       1.1    maxv 
   1100  1.46.4.2  martin 	exit->u.io.in = (info & SVM_EXIT_IO_IN) != 0;
   1101       1.1    maxv 	exit->u.io.port = __SHIFTOUT(info, SVM_EXIT_IO_PORT);
   1102       1.1    maxv 
   1103       1.1    maxv 	if (svm_decode_assist) {
   1104       1.1    maxv 		KASSERT(__SHIFTOUT(info, SVM_EXIT_IO_SEG) < 6);
   1105      1.32    maxv 		exit->u.io.seg = __SHIFTOUT(info, SVM_EXIT_IO_SEG);
   1106       1.1    maxv 	} else {
   1107       1.8    maxv 		exit->u.io.seg = -1;
   1108       1.1    maxv 	}
   1109       1.1    maxv 
   1110       1.1    maxv 	if (info & SVM_EXIT_IO_A64) {
   1111       1.1    maxv 		exit->u.io.address_size = 8;
   1112       1.1    maxv 	} else if (info & SVM_EXIT_IO_A32) {
   1113       1.1    maxv 		exit->u.io.address_size = 4;
   1114       1.1    maxv 	} else if (info & SVM_EXIT_IO_A16) {
   1115       1.1    maxv 		exit->u.io.address_size = 2;
   1116       1.1    maxv 	}
   1117       1.1    maxv 
   1118       1.1    maxv 	if (info & SVM_EXIT_IO_SZ32) {
   1119       1.1    maxv 		exit->u.io.operand_size = 4;
   1120       1.1    maxv 	} else if (info & SVM_EXIT_IO_SZ16) {
   1121       1.1    maxv 		exit->u.io.operand_size = 2;
   1122       1.1    maxv 	} else if (info & SVM_EXIT_IO_SZ8) {
   1123       1.1    maxv 		exit->u.io.operand_size = 1;
   1124       1.1    maxv 	}
   1125       1.1    maxv 
   1126       1.1    maxv 	exit->u.io.rep = (info & SVM_EXIT_IO_REP) != 0;
   1127       1.1    maxv 	exit->u.io.str = (info & SVM_EXIT_IO_STR) != 0;
   1128       1.1    maxv 	exit->u.io.npc = nextpc;
   1129      1.43    maxv 
   1130      1.43    maxv 	svm_vcpu_state_provide(vcpu,
   1131      1.43    maxv 	    NVMM_X64_STATE_GPRS | NVMM_X64_STATE_SEGS |
   1132      1.43    maxv 	    NVMM_X64_STATE_CRS | NVMM_X64_STATE_MSRS);
   1133       1.1    maxv }
   1134       1.1    maxv 
   1135      1.10    maxv static const uint64_t msr_ignore_list[] = {
   1136      1.10    maxv 	0xc0010055, /* MSR_CMPHALT */
   1137      1.10    maxv 	MSR_DE_CFG,
   1138      1.10    maxv 	MSR_IC_CFG,
   1139      1.10    maxv 	MSR_UCODE_AMD_PATCHLEVEL
   1140      1.10    maxv };
   1141      1.10    maxv 
   1142       1.1    maxv static bool
   1143       1.1    maxv svm_inkernel_handle_msr(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1144  1.46.4.2  martin     struct nvmm_vcpu_exit *exit)
   1145       1.1    maxv {
   1146       1.1    maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1147      1.19    maxv 	struct vmcb *vmcb = cpudata->vmcb;
   1148      1.10    maxv 	uint64_t val;
   1149      1.10    maxv 	size_t i;
   1150       1.1    maxv 
   1151  1.46.4.2  martin 	if (exit->reason == NVMM_VCPU_EXIT_RDMSR) {
   1152  1.46.4.2  martin 		if (exit->u.rdmsr.msr == MSR_NB_CFG) {
   1153      1.10    maxv 			val = NB_CFG_INITAPICCPUIDLO;
   1154      1.19    maxv 			vmcb->state.rax = (val & 0xFFFFFFFF);
   1155      1.13    maxv 			cpudata->gprs[NVMM_X64_GPR_RDX] = (val >> 32);
   1156      1.10    maxv 			goto handled;
   1157      1.10    maxv 		}
   1158      1.10    maxv 		for (i = 0; i < __arraycount(msr_ignore_list); i++) {
   1159  1.46.4.2  martin 			if (msr_ignore_list[i] != exit->u.rdmsr.msr)
   1160      1.10    maxv 				continue;
   1161      1.10    maxv 			val = 0;
   1162      1.19    maxv 			vmcb->state.rax = (val & 0xFFFFFFFF);
   1163      1.13    maxv 			cpudata->gprs[NVMM_X64_GPR_RDX] = (val >> 32);
   1164       1.1    maxv 			goto handled;
   1165       1.1    maxv 		}
   1166  1.46.4.2  martin 	} else {
   1167  1.46.4.2  martin 		if (exit->u.wrmsr.msr == MSR_EFER) {
   1168  1.46.4.2  martin 			if (__predict_false(exit->u.wrmsr.val & ~EFER_VALID)) {
   1169      1.19    maxv 				goto error;
   1170       1.1    maxv 			}
   1171  1.46.4.2  martin 			if ((vmcb->state.efer ^ exit->u.wrmsr.val) &
   1172       1.1    maxv 			     EFER_TLB_FLUSH) {
   1173      1.28    maxv 				cpudata->gtlb_want_flush = true;
   1174       1.1    maxv 			}
   1175  1.46.4.2  martin 			vmcb->state.efer = exit->u.wrmsr.val | EFER_SVME;
   1176      1.24    maxv 			svm_vmcb_cache_flush(vmcb, VMCB_CTRL_VMCB_CLEAN_CR);
   1177      1.24    maxv 			goto handled;
   1178      1.24    maxv 		}
   1179  1.46.4.2  martin 		if (exit->u.wrmsr.msr == MSR_TSC) {
   1180  1.46.4.2  martin 			cpudata->gtsc = exit->u.wrmsr.val;
   1181      1.36    maxv 			cpudata->gtsc_want_update = true;
   1182       1.1    maxv 			goto handled;
   1183       1.1    maxv 		}
   1184      1.10    maxv 		for (i = 0; i < __arraycount(msr_ignore_list); i++) {
   1185  1.46.4.2  martin 			if (msr_ignore_list[i] != exit->u.wrmsr.msr)
   1186      1.10    maxv 				continue;
   1187      1.10    maxv 			goto handled;
   1188      1.10    maxv 		}
   1189       1.1    maxv 	}
   1190       1.1    maxv 
   1191       1.1    maxv 	return false;
   1192       1.1    maxv 
   1193       1.1    maxv handled:
   1194      1.17    maxv 	svm_inkernel_advance(cpudata->vmcb);
   1195       1.1    maxv 	return true;
   1196      1.19    maxv 
   1197      1.19    maxv error:
   1198      1.45    maxv 	svm_inject_gp(vcpu);
   1199      1.19    maxv 	return true;
   1200       1.1    maxv }
   1201       1.1    maxv 
   1202  1.46.4.2  martin static inline void
   1203  1.46.4.2  martin svm_exit_rdmsr(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1204  1.46.4.2  martin     struct nvmm_vcpu_exit *exit)
   1205       1.1    maxv {
   1206       1.1    maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1207       1.1    maxv 
   1208  1.46.4.2  martin 	exit->reason = NVMM_VCPU_EXIT_RDMSR;
   1209  1.46.4.2  martin 	exit->u.rdmsr.msr = (cpudata->gprs[NVMM_X64_GPR_RCX] & 0xFFFFFFFF);
   1210  1.46.4.2  martin 	exit->u.rdmsr.npc = cpudata->vmcb->ctrl.nrip;
   1211  1.46.4.2  martin 
   1212  1.46.4.2  martin 	if (svm_inkernel_handle_msr(mach, vcpu, exit)) {
   1213  1.46.4.2  martin 		exit->reason = NVMM_VCPU_EXIT_NONE;
   1214  1.46.4.2  martin 		return;
   1215       1.1    maxv 	}
   1216       1.1    maxv 
   1217  1.46.4.2  martin 	svm_vcpu_state_provide(vcpu, NVMM_X64_STATE_GPRS);
   1218  1.46.4.2  martin }
   1219       1.1    maxv 
   1220  1.46.4.2  martin static inline void
   1221  1.46.4.2  martin svm_exit_wrmsr(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1222  1.46.4.2  martin     struct nvmm_vcpu_exit *exit)
   1223  1.46.4.2  martin {
   1224  1.46.4.2  martin 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1225  1.46.4.2  martin 	uint64_t rdx, rax;
   1226  1.46.4.2  martin 
   1227  1.46.4.2  martin 	rdx = cpudata->gprs[NVMM_X64_GPR_RDX];
   1228  1.46.4.2  martin 	rax = cpudata->vmcb->state.rax;
   1229  1.46.4.2  martin 
   1230  1.46.4.2  martin 	exit->reason = NVMM_VCPU_EXIT_WRMSR;
   1231  1.46.4.2  martin 	exit->u.wrmsr.msr = (cpudata->gprs[NVMM_X64_GPR_RCX] & 0xFFFFFFFF);
   1232  1.46.4.2  martin 	exit->u.wrmsr.val = (rdx << 32) | (rax & 0xFFFFFFFF);
   1233  1.46.4.2  martin 	exit->u.wrmsr.npc = cpudata->vmcb->ctrl.nrip;
   1234       1.1    maxv 
   1235       1.1    maxv 	if (svm_inkernel_handle_msr(mach, vcpu, exit)) {
   1236  1.46.4.2  martin 		exit->reason = NVMM_VCPU_EXIT_NONE;
   1237       1.1    maxv 		return;
   1238       1.1    maxv 	}
   1239       1.1    maxv 
   1240      1.43    maxv 	svm_vcpu_state_provide(vcpu, NVMM_X64_STATE_GPRS);
   1241       1.1    maxv }
   1242       1.1    maxv 
   1243       1.1    maxv static void
   1244  1.46.4.2  martin svm_exit_msr(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1245  1.46.4.2  martin     struct nvmm_vcpu_exit *exit)
   1246  1.46.4.2  martin {
   1247  1.46.4.2  martin 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1248  1.46.4.2  martin 	uint64_t info = cpudata->vmcb->ctrl.exitinfo1;
   1249  1.46.4.2  martin 
   1250  1.46.4.2  martin 	if (info == 0) {
   1251  1.46.4.2  martin 		svm_exit_rdmsr(mach, vcpu, exit);
   1252  1.46.4.2  martin 	} else {
   1253  1.46.4.2  martin 		svm_exit_wrmsr(mach, vcpu, exit);
   1254  1.46.4.2  martin 	}
   1255  1.46.4.2  martin }
   1256  1.46.4.2  martin 
   1257  1.46.4.2  martin static void
   1258       1.1    maxv svm_exit_npf(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1259  1.46.4.2  martin     struct nvmm_vcpu_exit *exit)
   1260       1.1    maxv {
   1261       1.1    maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1262       1.1    maxv 	gpaddr_t gpa = cpudata->vmcb->ctrl.exitinfo2;
   1263       1.1    maxv 
   1264  1.46.4.2  martin 	exit->reason = NVMM_VCPU_EXIT_MEMORY;
   1265      1.27    maxv 	if (cpudata->vmcb->ctrl.exitinfo1 & PGEX_W)
   1266      1.35    maxv 		exit->u.mem.prot = PROT_WRITE;
   1267      1.27    maxv 	else if (cpudata->vmcb->ctrl.exitinfo1 & PGEX_X)
   1268      1.35    maxv 		exit->u.mem.prot = PROT_EXEC;
   1269      1.27    maxv 	else
   1270      1.35    maxv 		exit->u.mem.prot = PROT_READ;
   1271      1.27    maxv 	exit->u.mem.gpa = gpa;
   1272      1.27    maxv 	exit->u.mem.inst_len = cpudata->vmcb->ctrl.inst_len;
   1273      1.27    maxv 	memcpy(exit->u.mem.inst_bytes, cpudata->vmcb->ctrl.inst_bytes,
   1274      1.27    maxv 	    sizeof(exit->u.mem.inst_bytes));
   1275      1.43    maxv 
   1276      1.43    maxv 	svm_vcpu_state_provide(vcpu,
   1277      1.43    maxv 	    NVMM_X64_STATE_GPRS | NVMM_X64_STATE_SEGS |
   1278      1.43    maxv 	    NVMM_X64_STATE_CRS | NVMM_X64_STATE_MSRS);
   1279       1.1    maxv }
   1280       1.1    maxv 
   1281       1.1    maxv static void
   1282       1.1    maxv svm_exit_xsetbv(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1283  1.46.4.2  martin     struct nvmm_vcpu_exit *exit)
   1284       1.1    maxv {
   1285       1.1    maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1286       1.1    maxv 	struct vmcb *vmcb = cpudata->vmcb;
   1287       1.1    maxv 	uint64_t val;
   1288       1.1    maxv 
   1289  1.46.4.2  martin 	exit->reason = NVMM_VCPU_EXIT_NONE;
   1290       1.1    maxv 
   1291      1.13    maxv 	val = (cpudata->gprs[NVMM_X64_GPR_RDX] << 32) |
   1292       1.3    maxv 	    (vmcb->state.rax & 0xFFFFFFFF);
   1293       1.1    maxv 
   1294      1.13    maxv 	if (__predict_false(cpudata->gprs[NVMM_X64_GPR_RCX] != 0)) {
   1295       1.1    maxv 		goto error;
   1296       1.1    maxv 	} else if (__predict_false(vmcb->state.cpl != 0)) {
   1297       1.1    maxv 		goto error;
   1298       1.1    maxv 	} else if (__predict_false((val & ~svm_xcr0_mask) != 0)) {
   1299       1.1    maxv 		goto error;
   1300       1.1    maxv 	} else if (__predict_false((val & XCR0_X87) == 0)) {
   1301       1.1    maxv 		goto error;
   1302       1.1    maxv 	}
   1303       1.1    maxv 
   1304      1.13    maxv 	cpudata->gxcr0 = val;
   1305       1.1    maxv 
   1306      1.17    maxv 	svm_inkernel_advance(cpudata->vmcb);
   1307       1.1    maxv 	return;
   1308       1.1    maxv 
   1309       1.1    maxv error:
   1310      1.45    maxv 	svm_inject_gp(vcpu);
   1311       1.1    maxv }
   1312       1.1    maxv 
   1313      1.40    maxv static void
   1314  1.46.4.2  martin svm_exit_invalid(struct nvmm_vcpu_exit *exit, uint64_t code)
   1315      1.40    maxv {
   1316      1.40    maxv 	exit->u.inv.hwcode = code;
   1317  1.46.4.2  martin 	exit->reason = NVMM_VCPU_EXIT_INVALID;
   1318      1.40    maxv }
   1319      1.40    maxv 
   1320      1.29    maxv /* -------------------------------------------------------------------------- */
   1321      1.29    maxv 
   1322       1.1    maxv static void
   1323       1.1    maxv svm_vcpu_guest_fpu_enter(struct nvmm_cpu *vcpu)
   1324       1.1    maxv {
   1325       1.1    maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1326       1.1    maxv 
   1327      1.16    maxv 	cpudata->ts_set = (rcr0() & CR0_TS) != 0;
   1328      1.16    maxv 
   1329      1.16    maxv 	fpu_area_save(&cpudata->hfpu, svm_xcr0_mask);
   1330      1.16    maxv 	fpu_area_restore(&cpudata->gfpu, svm_xcr0_mask);
   1331      1.16    maxv 
   1332      1.16    maxv 	if (svm_xcr0_mask != 0) {
   1333      1.13    maxv 		cpudata->hxcr0 = rdxcr(0);
   1334      1.13    maxv 		wrxcr(0, cpudata->gxcr0);
   1335       1.1    maxv 	}
   1336       1.1    maxv }
   1337       1.1    maxv 
   1338       1.1    maxv static void
   1339       1.1    maxv svm_vcpu_guest_fpu_leave(struct nvmm_cpu *vcpu)
   1340       1.1    maxv {
   1341       1.1    maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1342       1.1    maxv 
   1343      1.16    maxv 	if (svm_xcr0_mask != 0) {
   1344      1.16    maxv 		cpudata->gxcr0 = rdxcr(0);
   1345      1.16    maxv 		wrxcr(0, cpudata->hxcr0);
   1346      1.16    maxv 	}
   1347      1.16    maxv 
   1348      1.16    maxv 	fpu_area_save(&cpudata->gfpu, svm_xcr0_mask);
   1349      1.16    maxv 	fpu_area_restore(&cpudata->hfpu, svm_xcr0_mask);
   1350       1.1    maxv 
   1351       1.1    maxv 	if (cpudata->ts_set) {
   1352       1.1    maxv 		stts();
   1353       1.1    maxv 	}
   1354       1.1    maxv }
   1355       1.1    maxv 
   1356       1.1    maxv static void
   1357       1.1    maxv svm_vcpu_guest_dbregs_enter(struct nvmm_cpu *vcpu)
   1358       1.1    maxv {
   1359       1.1    maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1360       1.1    maxv 
   1361       1.1    maxv 	x86_dbregs_save(curlwp);
   1362       1.1    maxv 
   1363      1.15    maxv 	ldr7(0);
   1364      1.15    maxv 
   1365      1.13    maxv 	ldr0(cpudata->drs[NVMM_X64_DR_DR0]);
   1366      1.13    maxv 	ldr1(cpudata->drs[NVMM_X64_DR_DR1]);
   1367      1.13    maxv 	ldr2(cpudata->drs[NVMM_X64_DR_DR2]);
   1368      1.13    maxv 	ldr3(cpudata->drs[NVMM_X64_DR_DR3]);
   1369       1.1    maxv }
   1370       1.1    maxv 
   1371       1.1    maxv static void
   1372       1.1    maxv svm_vcpu_guest_dbregs_leave(struct nvmm_cpu *vcpu)
   1373       1.1    maxv {
   1374       1.1    maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1375       1.1    maxv 
   1376      1.13    maxv 	cpudata->drs[NVMM_X64_DR_DR0] = rdr0();
   1377      1.13    maxv 	cpudata->drs[NVMM_X64_DR_DR1] = rdr1();
   1378      1.13    maxv 	cpudata->drs[NVMM_X64_DR_DR2] = rdr2();
   1379      1.13    maxv 	cpudata->drs[NVMM_X64_DR_DR3] = rdr3();
   1380       1.1    maxv 
   1381       1.1    maxv 	x86_dbregs_restore(curlwp);
   1382       1.1    maxv }
   1383       1.1    maxv 
   1384       1.1    maxv static void
   1385       1.1    maxv svm_vcpu_guest_misc_enter(struct nvmm_cpu *vcpu)
   1386       1.1    maxv {
   1387       1.1    maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1388       1.1    maxv 
   1389      1.14    maxv 	cpudata->fsbase = rdmsr(MSR_FSBASE);
   1390      1.14    maxv 	cpudata->kernelgsbase = rdmsr(MSR_KERNELGSBASE);
   1391       1.1    maxv }
   1392       1.1    maxv 
   1393       1.1    maxv static void
   1394       1.1    maxv svm_vcpu_guest_misc_leave(struct nvmm_cpu *vcpu)
   1395       1.1    maxv {
   1396       1.1    maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1397       1.1    maxv 
   1398       1.1    maxv 	wrmsr(MSR_STAR, cpudata->star);
   1399       1.1    maxv 	wrmsr(MSR_LSTAR, cpudata->lstar);
   1400       1.1    maxv 	wrmsr(MSR_CSTAR, cpudata->cstar);
   1401       1.1    maxv 	wrmsr(MSR_SFMASK, cpudata->sfmask);
   1402      1.14    maxv 	wrmsr(MSR_FSBASE, cpudata->fsbase);
   1403      1.14    maxv 	wrmsr(MSR_KERNELGSBASE, cpudata->kernelgsbase);
   1404       1.1    maxv }
   1405       1.1    maxv 
   1406      1.28    maxv /* -------------------------------------------------------------------------- */
   1407      1.28    maxv 
   1408      1.28    maxv static inline void
   1409      1.28    maxv svm_gtlb_catchup(struct nvmm_cpu *vcpu, int hcpu)
   1410      1.28    maxv {
   1411      1.28    maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1412      1.28    maxv 
   1413      1.28    maxv 	if (vcpu->hcpu_last != hcpu || cpudata->shared_asid) {
   1414      1.28    maxv 		cpudata->gtlb_want_flush = true;
   1415      1.28    maxv 	}
   1416      1.28    maxv }
   1417      1.28    maxv 
   1418      1.29    maxv static inline void
   1419      1.29    maxv svm_htlb_catchup(struct nvmm_cpu *vcpu, int hcpu)
   1420      1.29    maxv {
   1421      1.29    maxv 	/*
   1422      1.29    maxv 	 * Nothing to do. If an hTLB flush was needed, either the VCPU was
   1423      1.29    maxv 	 * executing on this hCPU and the hTLB already got flushed, or it
   1424      1.29    maxv 	 * was executing on another hCPU in which case the catchup is done
   1425      1.29    maxv 	 * in svm_gtlb_catchup().
   1426      1.29    maxv 	 */
   1427      1.29    maxv }
   1428      1.29    maxv 
   1429      1.29    maxv static inline uint64_t
   1430      1.29    maxv svm_htlb_flush(struct svm_machdata *machdata, struct svm_cpudata *cpudata)
   1431      1.29    maxv {
   1432      1.29    maxv 	struct vmcb *vmcb = cpudata->vmcb;
   1433      1.29    maxv 	uint64_t machgen;
   1434      1.29    maxv 
   1435      1.29    maxv 	machgen = machdata->mach_htlb_gen;
   1436      1.29    maxv 	if (__predict_true(machgen == cpudata->vcpu_htlb_gen)) {
   1437      1.29    maxv 		return machgen;
   1438      1.29    maxv 	}
   1439      1.29    maxv 
   1440      1.29    maxv 	vmcb->ctrl.tlb_ctrl = svm_ctrl_tlb_flush;
   1441      1.29    maxv 	return machgen;
   1442      1.29    maxv }
   1443      1.29    maxv 
   1444      1.29    maxv static inline void
   1445      1.29    maxv svm_htlb_flush_ack(struct svm_cpudata *cpudata, uint64_t machgen)
   1446      1.29    maxv {
   1447      1.29    maxv 	struct vmcb *vmcb = cpudata->vmcb;
   1448      1.29    maxv 
   1449      1.29    maxv 	if (__predict_true(vmcb->ctrl.exitcode != VMCB_EXITCODE_INVALID)) {
   1450      1.29    maxv 		cpudata->vcpu_htlb_gen = machgen;
   1451      1.29    maxv 	}
   1452      1.29    maxv }
   1453      1.29    maxv 
   1454      1.41    maxv static inline void
   1455      1.41    maxv svm_exit_evt(struct svm_cpudata *cpudata, struct vmcb *vmcb)
   1456      1.41    maxv {
   1457      1.41    maxv 	cpudata->evt_pending = false;
   1458      1.41    maxv 
   1459      1.41    maxv 	if (__predict_false(vmcb->ctrl.exitintinfo & VMCB_CTRL_EXITINTINFO_V)) {
   1460      1.41    maxv 		vmcb->ctrl.eventinj = vmcb->ctrl.exitintinfo;
   1461      1.41    maxv 		cpudata->evt_pending = true;
   1462      1.41    maxv 	}
   1463      1.41    maxv }
   1464      1.41    maxv 
   1465       1.1    maxv static int
   1466       1.1    maxv svm_vcpu_run(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1467  1.46.4.2  martin     struct nvmm_vcpu_exit *exit)
   1468       1.1    maxv {
   1469      1.43    maxv 	struct nvmm_comm_page *comm = vcpu->comm;
   1470      1.29    maxv 	struct svm_machdata *machdata = mach->machdata;
   1471       1.1    maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1472       1.1    maxv 	struct vmcb *vmcb = cpudata->vmcb;
   1473      1.29    maxv 	uint64_t machgen;
   1474       1.1    maxv 	int hcpu, s;
   1475       1.1    maxv 
   1476      1.45    maxv 	if (__predict_false(svm_vcpu_event_commit(vcpu) != 0)) {
   1477      1.45    maxv 		return EINVAL;
   1478      1.45    maxv 	}
   1479      1.43    maxv 	svm_vcpu_state_commit(vcpu);
   1480      1.43    maxv 	comm->state_cached = 0;
   1481      1.43    maxv 
   1482       1.1    maxv 	kpreempt_disable();
   1483       1.1    maxv 	hcpu = cpu_number();
   1484       1.1    maxv 
   1485      1.28    maxv 	svm_gtlb_catchup(vcpu, hcpu);
   1486      1.29    maxv 	svm_htlb_catchup(vcpu, hcpu);
   1487       1.1    maxv 
   1488       1.1    maxv 	if (vcpu->hcpu_last != hcpu) {
   1489      1.12    maxv 		svm_vmcb_cache_flush_all(vmcb);
   1490      1.36    maxv 		cpudata->gtsc_want_update = true;
   1491       1.1    maxv 	}
   1492       1.1    maxv 
   1493       1.1    maxv 	svm_vcpu_guest_dbregs_enter(vcpu);
   1494       1.1    maxv 	svm_vcpu_guest_misc_enter(vcpu);
   1495       1.1    maxv 
   1496       1.1    maxv 	while (1) {
   1497      1.28    maxv 		if (cpudata->gtlb_want_flush) {
   1498      1.20    maxv 			vmcb->ctrl.tlb_ctrl = svm_ctrl_tlb_flush;
   1499      1.20    maxv 		} else {
   1500      1.20    maxv 			vmcb->ctrl.tlb_ctrl = 0;
   1501      1.20    maxv 		}
   1502      1.20    maxv 
   1503      1.36    maxv 		if (__predict_false(cpudata->gtsc_want_update)) {
   1504      1.36    maxv 			vmcb->ctrl.tsc_offset = cpudata->gtsc - rdtsc();
   1505      1.36    maxv 			svm_vmcb_cache_flush(vmcb, VMCB_CTRL_VMCB_CLEAN_I);
   1506      1.36    maxv 		}
   1507      1.36    maxv 
   1508       1.1    maxv 		s = splhigh();
   1509      1.29    maxv 		machgen = svm_htlb_flush(machdata, cpudata);
   1510       1.1    maxv 		svm_vcpu_guest_fpu_enter(vcpu);
   1511      1.13    maxv 		svm_vmrun(cpudata->vmcb_pa, cpudata->gprs);
   1512       1.1    maxv 		svm_vcpu_guest_fpu_leave(vcpu);
   1513      1.29    maxv 		svm_htlb_flush_ack(cpudata, machgen);
   1514       1.1    maxv 		splx(s);
   1515       1.1    maxv 
   1516       1.1    maxv 		svm_vmcb_cache_default(vmcb);
   1517       1.1    maxv 
   1518       1.1    maxv 		if (vmcb->ctrl.exitcode != VMCB_EXITCODE_INVALID) {
   1519      1.28    maxv 			cpudata->gtlb_want_flush = false;
   1520      1.36    maxv 			cpudata->gtsc_want_update = false;
   1521       1.1    maxv 			vcpu->hcpu_last = hcpu;
   1522       1.1    maxv 		}
   1523      1.41    maxv 		svm_exit_evt(cpudata, vmcb);
   1524       1.1    maxv 
   1525       1.1    maxv 		switch (vmcb->ctrl.exitcode) {
   1526       1.1    maxv 		case VMCB_EXITCODE_INTR:
   1527       1.1    maxv 		case VMCB_EXITCODE_NMI:
   1528  1.46.4.2  martin 			exit->reason = NVMM_VCPU_EXIT_NONE;
   1529       1.1    maxv 			break;
   1530       1.1    maxv 		case VMCB_EXITCODE_VINTR:
   1531      1.10    maxv 			svm_event_waitexit_disable(vcpu, false);
   1532  1.46.4.2  martin 			exit->reason = NVMM_VCPU_EXIT_INT_READY;
   1533       1.1    maxv 			break;
   1534       1.1    maxv 		case VMCB_EXITCODE_IRET:
   1535      1.10    maxv 			svm_event_waitexit_disable(vcpu, true);
   1536  1.46.4.2  martin 			exit->reason = NVMM_VCPU_EXIT_NMI_READY;
   1537       1.1    maxv 			break;
   1538       1.1    maxv 		case VMCB_EXITCODE_CPUID:
   1539       1.1    maxv 			svm_exit_cpuid(mach, vcpu, exit);
   1540       1.1    maxv 			break;
   1541       1.1    maxv 		case VMCB_EXITCODE_HLT:
   1542      1.10    maxv 			svm_exit_hlt(mach, vcpu, exit);
   1543       1.1    maxv 			break;
   1544       1.1    maxv 		case VMCB_EXITCODE_IOIO:
   1545       1.1    maxv 			svm_exit_io(mach, vcpu, exit);
   1546       1.1    maxv 			break;
   1547       1.1    maxv 		case VMCB_EXITCODE_MSR:
   1548       1.1    maxv 			svm_exit_msr(mach, vcpu, exit);
   1549       1.1    maxv 			break;
   1550       1.1    maxv 		case VMCB_EXITCODE_SHUTDOWN:
   1551  1.46.4.2  martin 			exit->reason = NVMM_VCPU_EXIT_SHUTDOWN;
   1552       1.1    maxv 			break;
   1553       1.1    maxv 		case VMCB_EXITCODE_RDPMC:
   1554       1.1    maxv 		case VMCB_EXITCODE_RSM:
   1555       1.1    maxv 		case VMCB_EXITCODE_INVLPGA:
   1556       1.1    maxv 		case VMCB_EXITCODE_VMRUN:
   1557       1.1    maxv 		case VMCB_EXITCODE_VMMCALL:
   1558       1.1    maxv 		case VMCB_EXITCODE_VMLOAD:
   1559       1.1    maxv 		case VMCB_EXITCODE_VMSAVE:
   1560       1.1    maxv 		case VMCB_EXITCODE_STGI:
   1561       1.1    maxv 		case VMCB_EXITCODE_CLGI:
   1562       1.1    maxv 		case VMCB_EXITCODE_SKINIT:
   1563       1.1    maxv 		case VMCB_EXITCODE_RDTSCP:
   1564  1.46.4.8  martin 		case VMCB_EXITCODE_RDPRU:
   1565  1.46.4.8  martin 		case VMCB_EXITCODE_INVLPGB:
   1566  1.46.4.8  martin 		case VMCB_EXITCODE_INVPCID:
   1567  1.46.4.8  martin 		case VMCB_EXITCODE_MCOMMIT:
   1568  1.46.4.8  martin 		case VMCB_EXITCODE_TLBSYNC:
   1569      1.45    maxv 			svm_inject_ud(vcpu);
   1570  1.46.4.2  martin 			exit->reason = NVMM_VCPU_EXIT_NONE;
   1571       1.1    maxv 			break;
   1572       1.1    maxv 		case VMCB_EXITCODE_MONITOR:
   1573  1.46.4.2  martin 			svm_exit_insn(vmcb, exit, NVMM_VCPU_EXIT_MONITOR);
   1574       1.1    maxv 			break;
   1575       1.1    maxv 		case VMCB_EXITCODE_MWAIT:
   1576       1.1    maxv 		case VMCB_EXITCODE_MWAIT_CONDITIONAL:
   1577  1.46.4.2  martin 			svm_exit_insn(vmcb, exit, NVMM_VCPU_EXIT_MWAIT);
   1578       1.1    maxv 			break;
   1579       1.1    maxv 		case VMCB_EXITCODE_XSETBV:
   1580       1.1    maxv 			svm_exit_xsetbv(mach, vcpu, exit);
   1581       1.1    maxv 			break;
   1582       1.1    maxv 		case VMCB_EXITCODE_NPF:
   1583       1.1    maxv 			svm_exit_npf(mach, vcpu, exit);
   1584       1.1    maxv 			break;
   1585       1.1    maxv 		case VMCB_EXITCODE_FERR_FREEZE: /* ? */
   1586       1.1    maxv 		default:
   1587      1.40    maxv 			svm_exit_invalid(exit, vmcb->ctrl.exitcode);
   1588       1.1    maxv 			break;
   1589       1.1    maxv 		}
   1590       1.1    maxv 
   1591       1.1    maxv 		/* If no reason to return to userland, keep rolling. */
   1592  1.46.4.6  martin 		if (nvmm_return_needed()) {
   1593      1.10    maxv 			break;
   1594      1.10    maxv 		}
   1595  1.46.4.2  martin 		if (exit->reason != NVMM_VCPU_EXIT_NONE) {
   1596       1.1    maxv 			break;
   1597       1.1    maxv 		}
   1598       1.1    maxv 	}
   1599       1.1    maxv 
   1600      1.36    maxv 	cpudata->gtsc = rdtsc() + vmcb->ctrl.tsc_offset;
   1601      1.36    maxv 
   1602       1.1    maxv 	svm_vcpu_guest_misc_leave(vcpu);
   1603       1.1    maxv 	svm_vcpu_guest_dbregs_leave(vcpu);
   1604       1.1    maxv 
   1605       1.1    maxv 	kpreempt_enable();
   1606       1.1    maxv 
   1607  1.46.4.2  martin 	exit->exitstate.rflags = vmcb->state.rflags;
   1608  1.46.4.2  martin 	exit->exitstate.cr8 = __SHIFTOUT(vmcb->ctrl.v, VMCB_CTRL_V_TPR);
   1609  1.46.4.2  martin 	exit->exitstate.int_shadow =
   1610      1.10    maxv 	    ((vmcb->ctrl.intr & VMCB_CTRL_INTR_SHADOW) != 0);
   1611  1.46.4.2  martin 	exit->exitstate.int_window_exiting = cpudata->int_window_exit;
   1612  1.46.4.2  martin 	exit->exitstate.nmi_window_exiting = cpudata->nmi_window_exit;
   1613  1.46.4.2  martin 	exit->exitstate.evt_pending = cpudata->evt_pending;
   1614      1.10    maxv 
   1615       1.1    maxv 	return 0;
   1616       1.1    maxv }
   1617       1.1    maxv 
   1618       1.1    maxv /* -------------------------------------------------------------------------- */
   1619       1.1    maxv 
   1620       1.1    maxv static int
   1621       1.1    maxv svm_memalloc(paddr_t *pa, vaddr_t *va, size_t npages)
   1622       1.1    maxv {
   1623       1.1    maxv 	struct pglist pglist;
   1624       1.1    maxv 	paddr_t _pa;
   1625       1.1    maxv 	vaddr_t _va;
   1626       1.1    maxv 	size_t i;
   1627       1.1    maxv 	int ret;
   1628       1.1    maxv 
   1629       1.1    maxv 	ret = uvm_pglistalloc(npages * PAGE_SIZE, 0, ~0UL, PAGE_SIZE, 0,
   1630       1.1    maxv 	    &pglist, 1, 0);
   1631       1.1    maxv 	if (ret != 0)
   1632       1.1    maxv 		return ENOMEM;
   1633  1.46.4.7  martin 	_pa = VM_PAGE_TO_PHYS(TAILQ_FIRST(&pglist));
   1634       1.1    maxv 	_va = uvm_km_alloc(kernel_map, npages * PAGE_SIZE, 0,
   1635       1.1    maxv 	    UVM_KMF_VAONLY | UVM_KMF_NOWAIT);
   1636       1.1    maxv 	if (_va == 0)
   1637       1.1    maxv 		goto error;
   1638       1.1    maxv 
   1639       1.1    maxv 	for (i = 0; i < npages; i++) {
   1640       1.1    maxv 		pmap_kenter_pa(_va + i * PAGE_SIZE, _pa + i * PAGE_SIZE,
   1641       1.1    maxv 		    VM_PROT_READ | VM_PROT_WRITE, PMAP_WRITE_BACK);
   1642       1.1    maxv 	}
   1643       1.5    maxv 	pmap_update(pmap_kernel());
   1644       1.1    maxv 
   1645       1.1    maxv 	memset((void *)_va, 0, npages * PAGE_SIZE);
   1646       1.1    maxv 
   1647       1.1    maxv 	*pa = _pa;
   1648       1.1    maxv 	*va = _va;
   1649       1.1    maxv 	return 0;
   1650       1.1    maxv 
   1651       1.1    maxv error:
   1652       1.1    maxv 	for (i = 0; i < npages; i++) {
   1653       1.1    maxv 		uvm_pagefree(PHYS_TO_VM_PAGE(_pa + i * PAGE_SIZE));
   1654       1.1    maxv 	}
   1655       1.1    maxv 	return ENOMEM;
   1656       1.1    maxv }
   1657       1.1    maxv 
   1658       1.1    maxv static void
   1659       1.1    maxv svm_memfree(paddr_t pa, vaddr_t va, size_t npages)
   1660       1.1    maxv {
   1661       1.1    maxv 	size_t i;
   1662       1.1    maxv 
   1663       1.1    maxv 	pmap_kremove(va, npages * PAGE_SIZE);
   1664       1.1    maxv 	pmap_update(pmap_kernel());
   1665       1.1    maxv 	uvm_km_free(kernel_map, va, npages * PAGE_SIZE, UVM_KMF_VAONLY);
   1666       1.1    maxv 	for (i = 0; i < npages; i++) {
   1667       1.1    maxv 		uvm_pagefree(PHYS_TO_VM_PAGE(pa + i * PAGE_SIZE));
   1668       1.1    maxv 	}
   1669       1.1    maxv }
   1670       1.1    maxv 
   1671       1.1    maxv /* -------------------------------------------------------------------------- */
   1672       1.1    maxv 
   1673       1.1    maxv #define SVM_MSRBM_READ	__BIT(0)
   1674       1.1    maxv #define SVM_MSRBM_WRITE	__BIT(1)
   1675       1.1    maxv 
   1676       1.1    maxv static void
   1677       1.1    maxv svm_vcpu_msr_allow(uint8_t *bitmap, uint64_t msr, bool read, bool write)
   1678       1.1    maxv {
   1679       1.1    maxv 	uint64_t byte;
   1680       1.1    maxv 	uint8_t bitoff;
   1681       1.1    maxv 
   1682       1.1    maxv 	if (msr < 0x00002000) {
   1683       1.1    maxv 		/* Range 1 */
   1684       1.1    maxv 		byte = ((msr - 0x00000000) >> 2UL) + 0x0000;
   1685       1.1    maxv 	} else if (msr >= 0xC0000000 && msr < 0xC0002000) {
   1686       1.1    maxv 		/* Range 2 */
   1687       1.1    maxv 		byte = ((msr - 0xC0000000) >> 2UL) + 0x0800;
   1688       1.1    maxv 	} else if (msr >= 0xC0010000 && msr < 0xC0012000) {
   1689       1.1    maxv 		/* Range 3 */
   1690       1.1    maxv 		byte = ((msr - 0xC0010000) >> 2UL) + 0x1000;
   1691       1.1    maxv 	} else {
   1692       1.1    maxv 		panic("%s: wrong range", __func__);
   1693       1.1    maxv 	}
   1694       1.1    maxv 
   1695       1.1    maxv 	bitoff = (msr & 0x3) << 1;
   1696       1.1    maxv 
   1697       1.1    maxv 	if (read) {
   1698       1.1    maxv 		bitmap[byte] &= ~(SVM_MSRBM_READ << bitoff);
   1699       1.1    maxv 	}
   1700       1.1    maxv 	if (write) {
   1701       1.1    maxv 		bitmap[byte] &= ~(SVM_MSRBM_WRITE << bitoff);
   1702       1.1    maxv 	}
   1703       1.1    maxv }
   1704       1.1    maxv 
   1705      1.32    maxv #define SVM_SEG_ATTRIB_TYPE		__BITS(3,0)
   1706      1.32    maxv #define SVM_SEG_ATTRIB_S		__BIT(4)
   1707       1.1    maxv #define SVM_SEG_ATTRIB_DPL		__BITS(6,5)
   1708       1.1    maxv #define SVM_SEG_ATTRIB_P		__BIT(7)
   1709       1.1    maxv #define SVM_SEG_ATTRIB_AVL		__BIT(8)
   1710      1.32    maxv #define SVM_SEG_ATTRIB_L		__BIT(9)
   1711      1.32    maxv #define SVM_SEG_ATTRIB_DEF		__BIT(10)
   1712      1.32    maxv #define SVM_SEG_ATTRIB_G		__BIT(11)
   1713       1.1    maxv 
   1714       1.1    maxv static void
   1715      1.30    maxv svm_vcpu_setstate_seg(const struct nvmm_x64_state_seg *seg,
   1716      1.30    maxv     struct vmcb_segment *vseg)
   1717       1.1    maxv {
   1718       1.1    maxv 	vseg->selector = seg->selector;
   1719       1.1    maxv 	vseg->attrib =
   1720       1.1    maxv 	    __SHIFTIN(seg->attrib.type, SVM_SEG_ATTRIB_TYPE) |
   1721      1.32    maxv 	    __SHIFTIN(seg->attrib.s, SVM_SEG_ATTRIB_S) |
   1722       1.1    maxv 	    __SHIFTIN(seg->attrib.dpl, SVM_SEG_ATTRIB_DPL) |
   1723       1.1    maxv 	    __SHIFTIN(seg->attrib.p, SVM_SEG_ATTRIB_P) |
   1724       1.1    maxv 	    __SHIFTIN(seg->attrib.avl, SVM_SEG_ATTRIB_AVL) |
   1725      1.32    maxv 	    __SHIFTIN(seg->attrib.l, SVM_SEG_ATTRIB_L) |
   1726      1.32    maxv 	    __SHIFTIN(seg->attrib.def, SVM_SEG_ATTRIB_DEF) |
   1727      1.32    maxv 	    __SHIFTIN(seg->attrib.g, SVM_SEG_ATTRIB_G);
   1728       1.1    maxv 	vseg->limit = seg->limit;
   1729       1.1    maxv 	vseg->base = seg->base;
   1730       1.1    maxv }
   1731       1.1    maxv 
   1732       1.1    maxv static void
   1733       1.1    maxv svm_vcpu_getstate_seg(struct nvmm_x64_state_seg *seg, struct vmcb_segment *vseg)
   1734       1.1    maxv {
   1735       1.1    maxv 	seg->selector = vseg->selector;
   1736       1.1    maxv 	seg->attrib.type = __SHIFTOUT(vseg->attrib, SVM_SEG_ATTRIB_TYPE);
   1737      1.32    maxv 	seg->attrib.s = __SHIFTOUT(vseg->attrib, SVM_SEG_ATTRIB_S);
   1738       1.1    maxv 	seg->attrib.dpl = __SHIFTOUT(vseg->attrib, SVM_SEG_ATTRIB_DPL);
   1739       1.1    maxv 	seg->attrib.p = __SHIFTOUT(vseg->attrib, SVM_SEG_ATTRIB_P);
   1740       1.1    maxv 	seg->attrib.avl = __SHIFTOUT(vseg->attrib, SVM_SEG_ATTRIB_AVL);
   1741      1.32    maxv 	seg->attrib.l = __SHIFTOUT(vseg->attrib, SVM_SEG_ATTRIB_L);
   1742      1.32    maxv 	seg->attrib.def = __SHIFTOUT(vseg->attrib, SVM_SEG_ATTRIB_DEF);
   1743      1.32    maxv 	seg->attrib.g = __SHIFTOUT(vseg->attrib, SVM_SEG_ATTRIB_G);
   1744       1.1    maxv 	seg->limit = vseg->limit;
   1745       1.1    maxv 	seg->base = vseg->base;
   1746       1.1    maxv }
   1747       1.1    maxv 
   1748      1.13    maxv static inline bool
   1749      1.30    maxv svm_state_tlb_flush(const struct vmcb *vmcb, const struct nvmm_x64_state *state,
   1750      1.13    maxv     uint64_t flags)
   1751       1.1    maxv {
   1752       1.1    maxv 	if (flags & NVMM_X64_STATE_CRS) {
   1753      1.13    maxv 		if ((vmcb->state.cr0 ^
   1754      1.13    maxv 		     state->crs[NVMM_X64_CR_CR0]) & CR0_TLB_FLUSH) {
   1755       1.1    maxv 			return true;
   1756       1.1    maxv 		}
   1757      1.13    maxv 		if (vmcb->state.cr3 != state->crs[NVMM_X64_CR_CR3]) {
   1758       1.1    maxv 			return true;
   1759       1.1    maxv 		}
   1760      1.13    maxv 		if ((vmcb->state.cr4 ^
   1761      1.13    maxv 		     state->crs[NVMM_X64_CR_CR4]) & CR4_TLB_FLUSH) {
   1762       1.1    maxv 			return true;
   1763       1.1    maxv 		}
   1764       1.1    maxv 	}
   1765       1.1    maxv 
   1766       1.1    maxv 	if (flags & NVMM_X64_STATE_MSRS) {
   1767      1.13    maxv 		if ((vmcb->state.efer ^
   1768      1.13    maxv 		     state->msrs[NVMM_X64_MSR_EFER]) & EFER_TLB_FLUSH) {
   1769       1.1    maxv 			return true;
   1770       1.1    maxv 		}
   1771       1.1    maxv 	}
   1772       1.1    maxv 
   1773       1.1    maxv 	return false;
   1774       1.1    maxv }
   1775       1.1    maxv 
   1776       1.1    maxv static void
   1777      1.43    maxv svm_vcpu_setstate(struct nvmm_cpu *vcpu)
   1778       1.1    maxv {
   1779      1.43    maxv 	struct nvmm_comm_page *comm = vcpu->comm;
   1780      1.43    maxv 	const struct nvmm_x64_state *state = &comm->state;
   1781       1.1    maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1782       1.1    maxv 	struct vmcb *vmcb = cpudata->vmcb;
   1783       1.1    maxv 	struct fxsave *fpustate;
   1784      1.43    maxv 	uint64_t flags;
   1785      1.43    maxv 
   1786      1.43    maxv 	flags = comm->state_wanted;
   1787       1.1    maxv 
   1788      1.13    maxv 	if (svm_state_tlb_flush(vmcb, state, flags)) {
   1789      1.28    maxv 		cpudata->gtlb_want_flush = true;
   1790       1.1    maxv 	}
   1791       1.1    maxv 
   1792       1.1    maxv 	if (flags & NVMM_X64_STATE_SEGS) {
   1793      1.13    maxv 		svm_vcpu_setstate_seg(&state->segs[NVMM_X64_SEG_CS],
   1794       1.1    maxv 		    &vmcb->state.cs);
   1795      1.13    maxv 		svm_vcpu_setstate_seg(&state->segs[NVMM_X64_SEG_DS],
   1796       1.1    maxv 		    &vmcb->state.ds);
   1797      1.13    maxv 		svm_vcpu_setstate_seg(&state->segs[NVMM_X64_SEG_ES],
   1798       1.1    maxv 		    &vmcb->state.es);
   1799      1.13    maxv 		svm_vcpu_setstate_seg(&state->segs[NVMM_X64_SEG_FS],
   1800       1.1    maxv 		    &vmcb->state.fs);
   1801      1.13    maxv 		svm_vcpu_setstate_seg(&state->segs[NVMM_X64_SEG_GS],
   1802       1.1    maxv 		    &vmcb->state.gs);
   1803      1.13    maxv 		svm_vcpu_setstate_seg(&state->segs[NVMM_X64_SEG_SS],
   1804       1.1    maxv 		    &vmcb->state.ss);
   1805      1.13    maxv 		svm_vcpu_setstate_seg(&state->segs[NVMM_X64_SEG_GDT],
   1806       1.1    maxv 		    &vmcb->state.gdt);
   1807      1.13    maxv 		svm_vcpu_setstate_seg(&state->segs[NVMM_X64_SEG_IDT],
   1808       1.1    maxv 		    &vmcb->state.idt);
   1809      1.13    maxv 		svm_vcpu_setstate_seg(&state->segs[NVMM_X64_SEG_LDT],
   1810       1.1    maxv 		    &vmcb->state.ldt);
   1811      1.13    maxv 		svm_vcpu_setstate_seg(&state->segs[NVMM_X64_SEG_TR],
   1812       1.1    maxv 		    &vmcb->state.tr);
   1813      1.23    maxv 
   1814      1.23    maxv 		vmcb->state.cpl = state->segs[NVMM_X64_SEG_SS].attrib.dpl;
   1815       1.1    maxv 	}
   1816       1.1    maxv 
   1817      1.13    maxv 	CTASSERT(sizeof(cpudata->gprs) == sizeof(state->gprs));
   1818       1.1    maxv 	if (flags & NVMM_X64_STATE_GPRS) {
   1819      1.13    maxv 		memcpy(cpudata->gprs, state->gprs, sizeof(state->gprs));
   1820       1.1    maxv 
   1821      1.13    maxv 		vmcb->state.rip = state->gprs[NVMM_X64_GPR_RIP];
   1822      1.13    maxv 		vmcb->state.rsp = state->gprs[NVMM_X64_GPR_RSP];
   1823      1.13    maxv 		vmcb->state.rax = state->gprs[NVMM_X64_GPR_RAX];
   1824      1.13    maxv 		vmcb->state.rflags = state->gprs[NVMM_X64_GPR_RFLAGS];
   1825       1.1    maxv 	}
   1826       1.1    maxv 
   1827       1.1    maxv 	if (flags & NVMM_X64_STATE_CRS) {
   1828      1.13    maxv 		vmcb->state.cr0 = state->crs[NVMM_X64_CR_CR0];
   1829      1.13    maxv 		vmcb->state.cr2 = state->crs[NVMM_X64_CR_CR2];
   1830      1.13    maxv 		vmcb->state.cr3 = state->crs[NVMM_X64_CR_CR3];
   1831      1.13    maxv 		vmcb->state.cr4 = state->crs[NVMM_X64_CR_CR4];
   1832       1.1    maxv 
   1833       1.1    maxv 		vmcb->ctrl.v &= ~VMCB_CTRL_V_TPR;
   1834      1.13    maxv 		vmcb->ctrl.v |= __SHIFTIN(state->crs[NVMM_X64_CR_CR8],
   1835       1.1    maxv 		    VMCB_CTRL_V_TPR);
   1836       1.1    maxv 
   1837       1.1    maxv 		if (svm_xcr0_mask != 0) {
   1838      1.16    maxv 			/* Clear illegal XCR0 bits, set mandatory X87 bit. */
   1839      1.13    maxv 			cpudata->gxcr0 = state->crs[NVMM_X64_CR_XCR0];
   1840      1.13    maxv 			cpudata->gxcr0 &= svm_xcr0_mask;
   1841      1.13    maxv 			cpudata->gxcr0 |= XCR0_X87;
   1842       1.1    maxv 		}
   1843       1.1    maxv 	}
   1844       1.1    maxv 
   1845      1.13    maxv 	CTASSERT(sizeof(cpudata->drs) == sizeof(state->drs));
   1846       1.1    maxv 	if (flags & NVMM_X64_STATE_DRS) {
   1847      1.13    maxv 		memcpy(cpudata->drs, state->drs, sizeof(state->drs));
   1848       1.1    maxv 
   1849      1.13    maxv 		vmcb->state.dr6 = state->drs[NVMM_X64_DR_DR6];
   1850      1.13    maxv 		vmcb->state.dr7 = state->drs[NVMM_X64_DR_DR7];
   1851       1.1    maxv 	}
   1852       1.1    maxv 
   1853       1.1    maxv 	if (flags & NVMM_X64_STATE_MSRS) {
   1854      1.30    maxv 		/*
   1855      1.30    maxv 		 * EFER_SVME is mandatory.
   1856      1.30    maxv 		 */
   1857      1.13    maxv 		vmcb->state.efer = state->msrs[NVMM_X64_MSR_EFER] | EFER_SVME;
   1858      1.13    maxv 		vmcb->state.star = state->msrs[NVMM_X64_MSR_STAR];
   1859      1.13    maxv 		vmcb->state.lstar = state->msrs[NVMM_X64_MSR_LSTAR];
   1860      1.13    maxv 		vmcb->state.cstar = state->msrs[NVMM_X64_MSR_CSTAR];
   1861      1.13    maxv 		vmcb->state.sfmask = state->msrs[NVMM_X64_MSR_SFMASK];
   1862       1.1    maxv 		vmcb->state.kernelgsbase =
   1863      1.13    maxv 		    state->msrs[NVMM_X64_MSR_KERNELGSBASE];
   1864       1.1    maxv 		vmcb->state.sysenter_cs =
   1865      1.13    maxv 		    state->msrs[NVMM_X64_MSR_SYSENTER_CS];
   1866       1.1    maxv 		vmcb->state.sysenter_esp =
   1867      1.13    maxv 		    state->msrs[NVMM_X64_MSR_SYSENTER_ESP];
   1868       1.1    maxv 		vmcb->state.sysenter_eip =
   1869      1.13    maxv 		    state->msrs[NVMM_X64_MSR_SYSENTER_EIP];
   1870      1.13    maxv 		vmcb->state.g_pat = state->msrs[NVMM_X64_MSR_PAT];
   1871      1.36    maxv 
   1872      1.36    maxv 		cpudata->gtsc = state->msrs[NVMM_X64_MSR_TSC];
   1873      1.36    maxv 		cpudata->gtsc_want_update = true;
   1874       1.1    maxv 	}
   1875       1.1    maxv 
   1876      1.37    maxv 	if (flags & NVMM_X64_STATE_INTR) {
   1877      1.37    maxv 		if (state->intr.int_shadow) {
   1878      1.10    maxv 			vmcb->ctrl.intr |= VMCB_CTRL_INTR_SHADOW;
   1879      1.10    maxv 		} else {
   1880      1.10    maxv 			vmcb->ctrl.intr &= ~VMCB_CTRL_INTR_SHADOW;
   1881      1.10    maxv 		}
   1882      1.10    maxv 
   1883      1.37    maxv 		if (state->intr.int_window_exiting) {
   1884      1.10    maxv 			svm_event_waitexit_enable(vcpu, false);
   1885      1.10    maxv 		} else {
   1886      1.10    maxv 			svm_event_waitexit_disable(vcpu, false);
   1887      1.10    maxv 		}
   1888      1.10    maxv 
   1889      1.37    maxv 		if (state->intr.nmi_window_exiting) {
   1890      1.10    maxv 			svm_event_waitexit_enable(vcpu, true);
   1891      1.10    maxv 		} else {
   1892      1.10    maxv 			svm_event_waitexit_disable(vcpu, true);
   1893      1.10    maxv 		}
   1894       1.1    maxv 	}
   1895       1.1    maxv 
   1896      1.13    maxv 	CTASSERT(sizeof(cpudata->gfpu.xsh_fxsave) == sizeof(state->fpu));
   1897       1.1    maxv 	if (flags & NVMM_X64_STATE_FPU) {
   1898      1.13    maxv 		memcpy(cpudata->gfpu.xsh_fxsave, &state->fpu,
   1899      1.13    maxv 		    sizeof(state->fpu));
   1900       1.1    maxv 
   1901       1.1    maxv 		fpustate = (struct fxsave *)cpudata->gfpu.xsh_fxsave;
   1902       1.1    maxv 		fpustate->fx_mxcsr_mask &= x86_fpu_mxcsr_mask;
   1903       1.1    maxv 		fpustate->fx_mxcsr &= fpustate->fx_mxcsr_mask;
   1904      1.16    maxv 
   1905      1.16    maxv 		if (svm_xcr0_mask != 0) {
   1906      1.16    maxv 			/* Reset XSTATE_BV, to force a reload. */
   1907      1.16    maxv 			cpudata->gfpu.xsh_xstate_bv = svm_xcr0_mask;
   1908      1.16    maxv 		}
   1909       1.1    maxv 	}
   1910      1.12    maxv 
   1911      1.12    maxv 	svm_vmcb_cache_update(vmcb, flags);
   1912      1.43    maxv 
   1913      1.43    maxv 	comm->state_wanted = 0;
   1914      1.43    maxv 	comm->state_cached |= flags;
   1915       1.1    maxv }
   1916       1.1    maxv 
   1917       1.1    maxv static void
   1918      1.43    maxv svm_vcpu_getstate(struct nvmm_cpu *vcpu)
   1919       1.1    maxv {
   1920      1.43    maxv 	struct nvmm_comm_page *comm = vcpu->comm;
   1921      1.43    maxv 	struct nvmm_x64_state *state = &comm->state;
   1922       1.1    maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1923       1.1    maxv 	struct vmcb *vmcb = cpudata->vmcb;
   1924      1.43    maxv 	uint64_t flags;
   1925      1.43    maxv 
   1926      1.43    maxv 	flags = comm->state_wanted;
   1927       1.1    maxv 
   1928       1.1    maxv 	if (flags & NVMM_X64_STATE_SEGS) {
   1929      1.13    maxv 		svm_vcpu_getstate_seg(&state->segs[NVMM_X64_SEG_CS],
   1930       1.1    maxv 		    &vmcb->state.cs);
   1931      1.13    maxv 		svm_vcpu_getstate_seg(&state->segs[NVMM_X64_SEG_DS],
   1932       1.1    maxv 		    &vmcb->state.ds);
   1933      1.13    maxv 		svm_vcpu_getstate_seg(&state->segs[NVMM_X64_SEG_ES],
   1934       1.1    maxv 		    &vmcb->state.es);
   1935      1.13    maxv 		svm_vcpu_getstate_seg(&state->segs[NVMM_X64_SEG_FS],
   1936       1.1    maxv 		    &vmcb->state.fs);
   1937      1.13    maxv 		svm_vcpu_getstate_seg(&state->segs[NVMM_X64_SEG_GS],
   1938       1.1    maxv 		    &vmcb->state.gs);
   1939      1.13    maxv 		svm_vcpu_getstate_seg(&state->segs[NVMM_X64_SEG_SS],
   1940       1.1    maxv 		    &vmcb->state.ss);
   1941      1.13    maxv 		svm_vcpu_getstate_seg(&state->segs[NVMM_X64_SEG_GDT],
   1942       1.1    maxv 		    &vmcb->state.gdt);
   1943      1.13    maxv 		svm_vcpu_getstate_seg(&state->segs[NVMM_X64_SEG_IDT],
   1944       1.1    maxv 		    &vmcb->state.idt);
   1945      1.13    maxv 		svm_vcpu_getstate_seg(&state->segs[NVMM_X64_SEG_LDT],
   1946       1.1    maxv 		    &vmcb->state.ldt);
   1947      1.13    maxv 		svm_vcpu_getstate_seg(&state->segs[NVMM_X64_SEG_TR],
   1948       1.1    maxv 		    &vmcb->state.tr);
   1949      1.23    maxv 
   1950      1.23    maxv 		state->segs[NVMM_X64_SEG_SS].attrib.dpl = vmcb->state.cpl;
   1951       1.1    maxv 	}
   1952       1.1    maxv 
   1953      1.13    maxv 	CTASSERT(sizeof(cpudata->gprs) == sizeof(state->gprs));
   1954       1.1    maxv 	if (flags & NVMM_X64_STATE_GPRS) {
   1955      1.13    maxv 		memcpy(state->gprs, cpudata->gprs, sizeof(state->gprs));
   1956       1.1    maxv 
   1957      1.13    maxv 		state->gprs[NVMM_X64_GPR_RIP] = vmcb->state.rip;
   1958      1.13    maxv 		state->gprs[NVMM_X64_GPR_RSP] = vmcb->state.rsp;
   1959      1.13    maxv 		state->gprs[NVMM_X64_GPR_RAX] = vmcb->state.rax;
   1960      1.13    maxv 		state->gprs[NVMM_X64_GPR_RFLAGS] = vmcb->state.rflags;
   1961       1.1    maxv 	}
   1962       1.1    maxv 
   1963       1.1    maxv 	if (flags & NVMM_X64_STATE_CRS) {
   1964      1.13    maxv 		state->crs[NVMM_X64_CR_CR0] = vmcb->state.cr0;
   1965      1.13    maxv 		state->crs[NVMM_X64_CR_CR2] = vmcb->state.cr2;
   1966      1.13    maxv 		state->crs[NVMM_X64_CR_CR3] = vmcb->state.cr3;
   1967      1.13    maxv 		state->crs[NVMM_X64_CR_CR4] = vmcb->state.cr4;
   1968      1.13    maxv 		state->crs[NVMM_X64_CR_CR8] = __SHIFTOUT(vmcb->ctrl.v,
   1969       1.1    maxv 		    VMCB_CTRL_V_TPR);
   1970      1.13    maxv 		state->crs[NVMM_X64_CR_XCR0] = cpudata->gxcr0;
   1971       1.1    maxv 	}
   1972       1.1    maxv 
   1973      1.13    maxv 	CTASSERT(sizeof(cpudata->drs) == sizeof(state->drs));
   1974       1.1    maxv 	if (flags & NVMM_X64_STATE_DRS) {
   1975      1.13    maxv 		memcpy(state->drs, cpudata->drs, sizeof(state->drs));
   1976       1.1    maxv 
   1977      1.13    maxv 		state->drs[NVMM_X64_DR_DR6] = vmcb->state.dr6;
   1978      1.13    maxv 		state->drs[NVMM_X64_DR_DR7] = vmcb->state.dr7;
   1979       1.1    maxv 	}
   1980       1.1    maxv 
   1981       1.1    maxv 	if (flags & NVMM_X64_STATE_MSRS) {
   1982      1.13    maxv 		state->msrs[NVMM_X64_MSR_EFER] = vmcb->state.efer;
   1983      1.13    maxv 		state->msrs[NVMM_X64_MSR_STAR] = vmcb->state.star;
   1984      1.13    maxv 		state->msrs[NVMM_X64_MSR_LSTAR] = vmcb->state.lstar;
   1985      1.13    maxv 		state->msrs[NVMM_X64_MSR_CSTAR] = vmcb->state.cstar;
   1986      1.13    maxv 		state->msrs[NVMM_X64_MSR_SFMASK] = vmcb->state.sfmask;
   1987      1.13    maxv 		state->msrs[NVMM_X64_MSR_KERNELGSBASE] =
   1988       1.1    maxv 		    vmcb->state.kernelgsbase;
   1989      1.13    maxv 		state->msrs[NVMM_X64_MSR_SYSENTER_CS] =
   1990       1.1    maxv 		    vmcb->state.sysenter_cs;
   1991      1.13    maxv 		state->msrs[NVMM_X64_MSR_SYSENTER_ESP] =
   1992       1.1    maxv 		    vmcb->state.sysenter_esp;
   1993      1.13    maxv 		state->msrs[NVMM_X64_MSR_SYSENTER_EIP] =
   1994       1.1    maxv 		    vmcb->state.sysenter_eip;
   1995      1.13    maxv 		state->msrs[NVMM_X64_MSR_PAT] = vmcb->state.g_pat;
   1996      1.36    maxv 		state->msrs[NVMM_X64_MSR_TSC] = cpudata->gtsc;
   1997       1.1    maxv 
   1998       1.1    maxv 		/* Hide SVME. */
   1999      1.13    maxv 		state->msrs[NVMM_X64_MSR_EFER] &= ~EFER_SVME;
   2000       1.1    maxv 	}
   2001       1.1    maxv 
   2002      1.37    maxv 	if (flags & NVMM_X64_STATE_INTR) {
   2003      1.37    maxv 		state->intr.int_shadow =
   2004      1.10    maxv 		    (vmcb->ctrl.intr & VMCB_CTRL_INTR_SHADOW) != 0;
   2005      1.37    maxv 		state->intr.int_window_exiting = cpudata->int_window_exit;
   2006      1.37    maxv 		state->intr.nmi_window_exiting = cpudata->nmi_window_exit;
   2007      1.37    maxv 		state->intr.evt_pending = cpudata->evt_pending;
   2008       1.1    maxv 	}
   2009       1.1    maxv 
   2010      1.13    maxv 	CTASSERT(sizeof(cpudata->gfpu.xsh_fxsave) == sizeof(state->fpu));
   2011       1.1    maxv 	if (flags & NVMM_X64_STATE_FPU) {
   2012      1.13    maxv 		memcpy(&state->fpu, cpudata->gfpu.xsh_fxsave,
   2013      1.13    maxv 		    sizeof(state->fpu));
   2014       1.1    maxv 	}
   2015      1.43    maxv 
   2016      1.43    maxv 	comm->state_wanted = 0;
   2017      1.43    maxv 	comm->state_cached |= flags;
   2018      1.43    maxv }
   2019      1.43    maxv 
   2020      1.43    maxv static void
   2021      1.43    maxv svm_vcpu_state_provide(struct nvmm_cpu *vcpu, uint64_t flags)
   2022      1.43    maxv {
   2023      1.43    maxv 	vcpu->comm->state_wanted = flags;
   2024      1.43    maxv 	svm_vcpu_getstate(vcpu);
   2025      1.43    maxv }
   2026      1.43    maxv 
   2027      1.43    maxv static void
   2028      1.43    maxv svm_vcpu_state_commit(struct nvmm_cpu *vcpu)
   2029      1.43    maxv {
   2030      1.43    maxv 	vcpu->comm->state_wanted = vcpu->comm->state_commit;
   2031      1.43    maxv 	vcpu->comm->state_commit = 0;
   2032      1.43    maxv 	svm_vcpu_setstate(vcpu);
   2033       1.1    maxv }
   2034       1.1    maxv 
   2035       1.1    maxv /* -------------------------------------------------------------------------- */
   2036       1.1    maxv 
   2037       1.1    maxv static void
   2038      1.30    maxv svm_asid_alloc(struct nvmm_cpu *vcpu)
   2039      1.30    maxv {
   2040      1.30    maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   2041      1.30    maxv 	struct vmcb *vmcb = cpudata->vmcb;
   2042      1.30    maxv 	size_t i, oct, bit;
   2043      1.30    maxv 
   2044      1.30    maxv 	mutex_enter(&svm_asidlock);
   2045      1.30    maxv 
   2046      1.30    maxv 	for (i = 0; i < svm_maxasid; i++) {
   2047      1.30    maxv 		oct = i / 8;
   2048      1.30    maxv 		bit = i % 8;
   2049      1.30    maxv 
   2050      1.30    maxv 		if (svm_asidmap[oct] & __BIT(bit)) {
   2051      1.30    maxv 			continue;
   2052      1.30    maxv 		}
   2053      1.30    maxv 
   2054      1.30    maxv 		svm_asidmap[oct] |= __BIT(bit);
   2055      1.30    maxv 		vmcb->ctrl.guest_asid = i;
   2056      1.30    maxv 		mutex_exit(&svm_asidlock);
   2057      1.30    maxv 		return;
   2058      1.30    maxv 	}
   2059      1.30    maxv 
   2060      1.30    maxv 	/*
   2061      1.30    maxv 	 * No free ASID. Use the last one, which is shared and requires
   2062      1.30    maxv 	 * special TLB handling.
   2063      1.30    maxv 	 */
   2064      1.30    maxv 	cpudata->shared_asid = true;
   2065      1.30    maxv 	vmcb->ctrl.guest_asid = svm_maxasid - 1;
   2066      1.30    maxv 	mutex_exit(&svm_asidlock);
   2067      1.30    maxv }
   2068      1.30    maxv 
   2069      1.30    maxv static void
   2070      1.30    maxv svm_asid_free(struct nvmm_cpu *vcpu)
   2071      1.30    maxv {
   2072      1.30    maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   2073      1.30    maxv 	struct vmcb *vmcb = cpudata->vmcb;
   2074      1.30    maxv 	size_t oct, bit;
   2075      1.30    maxv 
   2076      1.30    maxv 	if (cpudata->shared_asid) {
   2077      1.30    maxv 		return;
   2078      1.30    maxv 	}
   2079      1.30    maxv 
   2080      1.30    maxv 	oct = vmcb->ctrl.guest_asid / 8;
   2081      1.30    maxv 	bit = vmcb->ctrl.guest_asid % 8;
   2082      1.30    maxv 
   2083      1.30    maxv 	mutex_enter(&svm_asidlock);
   2084      1.30    maxv 	svm_asidmap[oct] &= ~__BIT(bit);
   2085      1.30    maxv 	mutex_exit(&svm_asidlock);
   2086      1.30    maxv }
   2087      1.30    maxv 
   2088      1.30    maxv static void
   2089      1.30    maxv svm_vcpu_init(struct nvmm_machine *mach, struct nvmm_cpu *vcpu)
   2090      1.30    maxv {
   2091      1.30    maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   2092      1.30    maxv 	struct vmcb *vmcb = cpudata->vmcb;
   2093      1.30    maxv 
   2094      1.30    maxv 	/* Allow reads/writes of Control Registers. */
   2095      1.30    maxv 	vmcb->ctrl.intercept_cr = 0;
   2096      1.30    maxv 
   2097      1.30    maxv 	/* Allow reads/writes of Debug Registers. */
   2098      1.30    maxv 	vmcb->ctrl.intercept_dr = 0;
   2099      1.30    maxv 
   2100      1.30    maxv 	/* Allow exceptions 0 to 31. */
   2101      1.30    maxv 	vmcb->ctrl.intercept_vec = 0;
   2102      1.30    maxv 
   2103      1.30    maxv 	/*
   2104      1.30    maxv 	 * Allow:
   2105      1.30    maxv 	 *  - SMI [smm interrupts]
   2106      1.30    maxv 	 *  - VINTR [virtual interrupts]
   2107      1.30    maxv 	 *  - CR0_SPEC [CR0 writes changing other fields than CR0.TS or CR0.MP]
   2108      1.30    maxv 	 *  - RIDTR [reads of IDTR]
   2109      1.30    maxv 	 *  - RGDTR [reads of GDTR]
   2110      1.30    maxv 	 *  - RLDTR [reads of LDTR]
   2111      1.30    maxv 	 *  - RTR [reads of TR]
   2112      1.30    maxv 	 *  - WIDTR [writes of IDTR]
   2113      1.30    maxv 	 *  - WGDTR [writes of GDTR]
   2114      1.30    maxv 	 *  - WLDTR [writes of LDTR]
   2115      1.30    maxv 	 *  - WTR [writes of TR]
   2116      1.30    maxv 	 *  - RDTSC [rdtsc instruction]
   2117      1.30    maxv 	 *  - PUSHF [pushf instruction]
   2118      1.30    maxv 	 *  - POPF [popf instruction]
   2119      1.30    maxv 	 *  - IRET [iret instruction]
   2120      1.30    maxv 	 *  - INTN [int $n instructions]
   2121      1.30    maxv 	 *  - INVD [invd instruction]
   2122      1.30    maxv 	 *  - PAUSE [pause instruction]
   2123      1.30    maxv 	 *  - INVLPG [invplg instruction]
   2124      1.30    maxv 	 *  - TASKSW [task switches]
   2125      1.30    maxv 	 *
   2126      1.30    maxv 	 * Intercept the rest below.
   2127      1.30    maxv 	 */
   2128      1.30    maxv 	vmcb->ctrl.intercept_misc1 =
   2129      1.30    maxv 	    VMCB_CTRL_INTERCEPT_INTR |
   2130      1.30    maxv 	    VMCB_CTRL_INTERCEPT_NMI |
   2131      1.30    maxv 	    VMCB_CTRL_INTERCEPT_INIT |
   2132      1.30    maxv 	    VMCB_CTRL_INTERCEPT_RDPMC |
   2133      1.30    maxv 	    VMCB_CTRL_INTERCEPT_CPUID |
   2134      1.30    maxv 	    VMCB_CTRL_INTERCEPT_RSM |
   2135      1.30    maxv 	    VMCB_CTRL_INTERCEPT_HLT |
   2136      1.30    maxv 	    VMCB_CTRL_INTERCEPT_INVLPGA |
   2137      1.30    maxv 	    VMCB_CTRL_INTERCEPT_IOIO_PROT |
   2138      1.30    maxv 	    VMCB_CTRL_INTERCEPT_MSR_PROT |
   2139      1.30    maxv 	    VMCB_CTRL_INTERCEPT_FERR_FREEZE |
   2140      1.30    maxv 	    VMCB_CTRL_INTERCEPT_SHUTDOWN;
   2141      1.30    maxv 
   2142      1.30    maxv 	/*
   2143      1.30    maxv 	 * Allow:
   2144      1.30    maxv 	 *  - ICEBP [icebp instruction]
   2145      1.30    maxv 	 *  - WBINVD [wbinvd instruction]
   2146      1.30    maxv 	 *  - WCR_SPEC(0..15) [writes of CR0-15, received after instruction]
   2147      1.30    maxv 	 *
   2148      1.30    maxv 	 * Intercept the rest below.
   2149      1.30    maxv 	 */
   2150      1.30    maxv 	vmcb->ctrl.intercept_misc2 =
   2151      1.30    maxv 	    VMCB_CTRL_INTERCEPT_VMRUN |
   2152      1.30    maxv 	    VMCB_CTRL_INTERCEPT_VMMCALL |
   2153      1.30    maxv 	    VMCB_CTRL_INTERCEPT_VMLOAD |
   2154      1.30    maxv 	    VMCB_CTRL_INTERCEPT_VMSAVE |
   2155      1.30    maxv 	    VMCB_CTRL_INTERCEPT_STGI |
   2156      1.30    maxv 	    VMCB_CTRL_INTERCEPT_CLGI |
   2157      1.30    maxv 	    VMCB_CTRL_INTERCEPT_SKINIT |
   2158      1.30    maxv 	    VMCB_CTRL_INTERCEPT_RDTSCP |
   2159      1.30    maxv 	    VMCB_CTRL_INTERCEPT_MONITOR |
   2160      1.30    maxv 	    VMCB_CTRL_INTERCEPT_MWAIT |
   2161  1.46.4.8  martin 	    VMCB_CTRL_INTERCEPT_XSETBV |
   2162  1.46.4.8  martin 	    VMCB_CTRL_INTERCEPT_RDPRU;
   2163  1.46.4.8  martin 
   2164  1.46.4.8  martin 	/*
   2165  1.46.4.8  martin 	 * Intercept everything.
   2166  1.46.4.8  martin 	 */
   2167  1.46.4.8  martin 	vmcb->ctrl.intercept_misc3 =
   2168  1.46.4.8  martin 	    VMCB_CTRL_INTERCEPT_INVLPGB_ALL |
   2169  1.46.4.8  martin 	    VMCB_CTRL_INTERCEPT_PCID |
   2170  1.46.4.8  martin 	    VMCB_CTRL_INTERCEPT_MCOMMIT |
   2171  1.46.4.8  martin 	    VMCB_CTRL_INTERCEPT_TLBSYNC;
   2172      1.30    maxv 
   2173      1.30    maxv 	/* Intercept all I/O accesses. */
   2174      1.30    maxv 	memset(cpudata->iobm, 0xFF, IOBM_SIZE);
   2175      1.30    maxv 	vmcb->ctrl.iopm_base_pa = cpudata->iobm_pa;
   2176      1.30    maxv 
   2177      1.30    maxv 	/* Allow direct access to certain MSRs. */
   2178      1.30    maxv 	memset(cpudata->msrbm, 0xFF, MSRBM_SIZE);
   2179      1.30    maxv 	svm_vcpu_msr_allow(cpudata->msrbm, MSR_EFER, true, false);
   2180      1.30    maxv 	svm_vcpu_msr_allow(cpudata->msrbm, MSR_STAR, true, true);
   2181      1.30    maxv 	svm_vcpu_msr_allow(cpudata->msrbm, MSR_LSTAR, true, true);
   2182      1.30    maxv 	svm_vcpu_msr_allow(cpudata->msrbm, MSR_CSTAR, true, true);
   2183      1.30    maxv 	svm_vcpu_msr_allow(cpudata->msrbm, MSR_SFMASK, true, true);
   2184      1.30    maxv 	svm_vcpu_msr_allow(cpudata->msrbm, MSR_KERNELGSBASE, true, true);
   2185      1.30    maxv 	svm_vcpu_msr_allow(cpudata->msrbm, MSR_SYSENTER_CS, true, true);
   2186      1.30    maxv 	svm_vcpu_msr_allow(cpudata->msrbm, MSR_SYSENTER_ESP, true, true);
   2187      1.30    maxv 	svm_vcpu_msr_allow(cpudata->msrbm, MSR_SYSENTER_EIP, true, true);
   2188      1.30    maxv 	svm_vcpu_msr_allow(cpudata->msrbm, MSR_FSBASE, true, true);
   2189      1.30    maxv 	svm_vcpu_msr_allow(cpudata->msrbm, MSR_GSBASE, true, true);
   2190      1.30    maxv 	svm_vcpu_msr_allow(cpudata->msrbm, MSR_CR_PAT, true, true);
   2191      1.30    maxv 	svm_vcpu_msr_allow(cpudata->msrbm, MSR_TSC, true, false);
   2192      1.30    maxv 	vmcb->ctrl.msrpm_base_pa = cpudata->msrbm_pa;
   2193      1.30    maxv 
   2194      1.30    maxv 	/* Generate ASID. */
   2195      1.30    maxv 	svm_asid_alloc(vcpu);
   2196      1.30    maxv 
   2197      1.30    maxv 	/* Virtual TPR. */
   2198      1.30    maxv 	vmcb->ctrl.v = VMCB_CTRL_V_INTR_MASKING;
   2199      1.30    maxv 
   2200      1.30    maxv 	/* Enable Nested Paging. */
   2201      1.30    maxv 	vmcb->ctrl.enable1 = VMCB_CTRL_ENABLE_NP;
   2202      1.30    maxv 	vmcb->ctrl.n_cr3 = mach->vm->vm_map.pmap->pm_pdirpa[0];
   2203      1.30    maxv 
   2204      1.30    maxv 	/* Init XSAVE header. */
   2205      1.30    maxv 	cpudata->gfpu.xsh_xstate_bv = svm_xcr0_mask;
   2206      1.30    maxv 	cpudata->gfpu.xsh_xcomp_bv = 0;
   2207      1.30    maxv 
   2208      1.30    maxv 	/* These MSRs are static. */
   2209      1.30    maxv 	cpudata->star = rdmsr(MSR_STAR);
   2210      1.30    maxv 	cpudata->lstar = rdmsr(MSR_LSTAR);
   2211      1.30    maxv 	cpudata->cstar = rdmsr(MSR_CSTAR);
   2212      1.30    maxv 	cpudata->sfmask = rdmsr(MSR_SFMASK);
   2213      1.31    maxv 
   2214      1.31    maxv 	/* Install the RESET state. */
   2215      1.43    maxv 	memcpy(&vcpu->comm->state, &nvmm_x86_reset_state,
   2216      1.43    maxv 	    sizeof(nvmm_x86_reset_state));
   2217      1.43    maxv 	vcpu->comm->state_wanted = NVMM_X64_STATE_ALL;
   2218      1.43    maxv 	vcpu->comm->state_cached = 0;
   2219      1.43    maxv 	svm_vcpu_setstate(vcpu);
   2220      1.30    maxv }
   2221      1.30    maxv 
   2222      1.30    maxv static int
   2223      1.30    maxv svm_vcpu_create(struct nvmm_machine *mach, struct nvmm_cpu *vcpu)
   2224      1.30    maxv {
   2225      1.30    maxv 	struct svm_cpudata *cpudata;
   2226      1.30    maxv 	int error;
   2227      1.30    maxv 
   2228      1.30    maxv 	/* Allocate the SVM cpudata. */
   2229      1.30    maxv 	cpudata = (struct svm_cpudata *)uvm_km_alloc(kernel_map,
   2230      1.30    maxv 	    roundup(sizeof(*cpudata), PAGE_SIZE), 0,
   2231      1.30    maxv 	    UVM_KMF_WIRED|UVM_KMF_ZERO);
   2232      1.30    maxv 	vcpu->cpudata = cpudata;
   2233      1.30    maxv 
   2234      1.30    maxv 	/* VMCB */
   2235      1.30    maxv 	error = svm_memalloc(&cpudata->vmcb_pa, (vaddr_t *)&cpudata->vmcb,
   2236      1.30    maxv 	    VMCB_NPAGES);
   2237      1.30    maxv 	if (error)
   2238      1.30    maxv 		goto error;
   2239      1.30    maxv 
   2240      1.30    maxv 	/* I/O Bitmap */
   2241      1.30    maxv 	error = svm_memalloc(&cpudata->iobm_pa, (vaddr_t *)&cpudata->iobm,
   2242      1.30    maxv 	    IOBM_NPAGES);
   2243      1.30    maxv 	if (error)
   2244      1.30    maxv 		goto error;
   2245      1.30    maxv 
   2246      1.30    maxv 	/* MSR Bitmap */
   2247      1.30    maxv 	error = svm_memalloc(&cpudata->msrbm_pa, (vaddr_t *)&cpudata->msrbm,
   2248      1.30    maxv 	    MSRBM_NPAGES);
   2249      1.30    maxv 	if (error)
   2250      1.30    maxv 		goto error;
   2251      1.30    maxv 
   2252      1.30    maxv 	/* Init the VCPU info. */
   2253      1.30    maxv 	svm_vcpu_init(mach, vcpu);
   2254      1.30    maxv 
   2255      1.30    maxv 	return 0;
   2256      1.30    maxv 
   2257      1.30    maxv error:
   2258      1.30    maxv 	if (cpudata->vmcb_pa) {
   2259      1.30    maxv 		svm_memfree(cpudata->vmcb_pa, (vaddr_t)cpudata->vmcb,
   2260      1.30    maxv 		    VMCB_NPAGES);
   2261      1.30    maxv 	}
   2262      1.30    maxv 	if (cpudata->iobm_pa) {
   2263      1.30    maxv 		svm_memfree(cpudata->iobm_pa, (vaddr_t)cpudata->iobm,
   2264      1.30    maxv 		    IOBM_NPAGES);
   2265      1.30    maxv 	}
   2266      1.30    maxv 	if (cpudata->msrbm_pa) {
   2267      1.30    maxv 		svm_memfree(cpudata->msrbm_pa, (vaddr_t)cpudata->msrbm,
   2268      1.30    maxv 		    MSRBM_NPAGES);
   2269      1.30    maxv 	}
   2270      1.30    maxv 	uvm_km_free(kernel_map, (vaddr_t)cpudata,
   2271      1.30    maxv 	    roundup(sizeof(*cpudata), PAGE_SIZE), UVM_KMF_WIRED);
   2272      1.30    maxv 	return error;
   2273      1.30    maxv }
   2274      1.30    maxv 
   2275      1.30    maxv static void
   2276      1.30    maxv svm_vcpu_destroy(struct nvmm_machine *mach, struct nvmm_cpu *vcpu)
   2277      1.30    maxv {
   2278      1.30    maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   2279      1.30    maxv 
   2280      1.30    maxv 	svm_asid_free(vcpu);
   2281      1.30    maxv 
   2282      1.30    maxv 	svm_memfree(cpudata->vmcb_pa, (vaddr_t)cpudata->vmcb, VMCB_NPAGES);
   2283      1.30    maxv 	svm_memfree(cpudata->iobm_pa, (vaddr_t)cpudata->iobm, IOBM_NPAGES);
   2284      1.30    maxv 	svm_memfree(cpudata->msrbm_pa, (vaddr_t)cpudata->msrbm, MSRBM_NPAGES);
   2285      1.30    maxv 
   2286      1.30    maxv 	uvm_km_free(kernel_map, (vaddr_t)cpudata,
   2287      1.30    maxv 	    roundup(sizeof(*cpudata), PAGE_SIZE), UVM_KMF_WIRED);
   2288      1.30    maxv }
   2289      1.30    maxv 
   2290      1.30    maxv /* -------------------------------------------------------------------------- */
   2291      1.30    maxv 
   2292  1.46.4.2  martin static int
   2293  1.46.4.2  martin svm_vcpu_configure_cpuid(struct svm_cpudata *cpudata, void *data)
   2294  1.46.4.2  martin {
   2295  1.46.4.2  martin 	struct nvmm_vcpu_conf_cpuid *cpuid = data;
   2296  1.46.4.2  martin 	size_t i;
   2297  1.46.4.2  martin 
   2298  1.46.4.2  martin 	if (__predict_false(cpuid->mask && cpuid->exit)) {
   2299  1.46.4.2  martin 		return EINVAL;
   2300  1.46.4.2  martin 	}
   2301  1.46.4.2  martin 	if (__predict_false(cpuid->mask &&
   2302  1.46.4.2  martin 	    ((cpuid->u.mask.set.eax & cpuid->u.mask.del.eax) ||
   2303  1.46.4.2  martin 	     (cpuid->u.mask.set.ebx & cpuid->u.mask.del.ebx) ||
   2304  1.46.4.2  martin 	     (cpuid->u.mask.set.ecx & cpuid->u.mask.del.ecx) ||
   2305  1.46.4.2  martin 	     (cpuid->u.mask.set.edx & cpuid->u.mask.del.edx)))) {
   2306  1.46.4.2  martin 		return EINVAL;
   2307  1.46.4.2  martin 	}
   2308  1.46.4.2  martin 
   2309  1.46.4.2  martin 	/* If unset, delete, to restore the default behavior. */
   2310  1.46.4.2  martin 	if (!cpuid->mask && !cpuid->exit) {
   2311  1.46.4.2  martin 		for (i = 0; i < SVM_NCPUIDS; i++) {
   2312  1.46.4.2  martin 			if (!cpudata->cpuidpresent[i]) {
   2313  1.46.4.2  martin 				continue;
   2314  1.46.4.2  martin 			}
   2315  1.46.4.2  martin 			if (cpudata->cpuid[i].leaf == cpuid->leaf) {
   2316  1.46.4.2  martin 				cpudata->cpuidpresent[i] = false;
   2317  1.46.4.2  martin 			}
   2318  1.46.4.2  martin 		}
   2319  1.46.4.2  martin 		return 0;
   2320  1.46.4.2  martin 	}
   2321  1.46.4.2  martin 
   2322  1.46.4.2  martin 	/* If already here, replace. */
   2323  1.46.4.2  martin 	for (i = 0; i < SVM_NCPUIDS; i++) {
   2324  1.46.4.2  martin 		if (!cpudata->cpuidpresent[i]) {
   2325  1.46.4.2  martin 			continue;
   2326  1.46.4.2  martin 		}
   2327  1.46.4.2  martin 		if (cpudata->cpuid[i].leaf == cpuid->leaf) {
   2328  1.46.4.2  martin 			memcpy(&cpudata->cpuid[i], cpuid,
   2329  1.46.4.2  martin 			    sizeof(struct nvmm_vcpu_conf_cpuid));
   2330  1.46.4.2  martin 			return 0;
   2331  1.46.4.2  martin 		}
   2332  1.46.4.2  martin 	}
   2333  1.46.4.2  martin 
   2334  1.46.4.2  martin 	/* Not here, insert. */
   2335  1.46.4.2  martin 	for (i = 0; i < SVM_NCPUIDS; i++) {
   2336  1.46.4.2  martin 		if (!cpudata->cpuidpresent[i]) {
   2337  1.46.4.2  martin 			cpudata->cpuidpresent[i] = true;
   2338  1.46.4.2  martin 			memcpy(&cpudata->cpuid[i], cpuid,
   2339  1.46.4.2  martin 			    sizeof(struct nvmm_vcpu_conf_cpuid));
   2340  1.46.4.2  martin 			return 0;
   2341  1.46.4.2  martin 		}
   2342  1.46.4.2  martin 	}
   2343  1.46.4.2  martin 
   2344  1.46.4.2  martin 	return ENOBUFS;
   2345  1.46.4.2  martin }
   2346  1.46.4.2  martin 
   2347  1.46.4.2  martin static int
   2348  1.46.4.2  martin svm_vcpu_configure(struct nvmm_cpu *vcpu, uint64_t op, void *data)
   2349  1.46.4.2  martin {
   2350  1.46.4.2  martin 	struct svm_cpudata *cpudata = vcpu->cpudata;
   2351  1.46.4.2  martin 
   2352  1.46.4.2  martin 	switch (op) {
   2353  1.46.4.2  martin 	case NVMM_VCPU_CONF_MD(NVMM_VCPU_CONF_CPUID):
   2354  1.46.4.2  martin 		return svm_vcpu_configure_cpuid(cpudata, data);
   2355  1.46.4.2  martin 	default:
   2356  1.46.4.2  martin 		return EINVAL;
   2357  1.46.4.2  martin 	}
   2358  1.46.4.2  martin }
   2359  1.46.4.2  martin 
   2360  1.46.4.2  martin /* -------------------------------------------------------------------------- */
   2361  1.46.4.2  martin 
   2362      1.30    maxv static void
   2363       1.1    maxv svm_tlb_flush(struct pmap *pm)
   2364       1.1    maxv {
   2365       1.1    maxv 	struct nvmm_machine *mach = pm->pm_data;
   2366      1.29    maxv 	struct svm_machdata *machdata = mach->machdata;
   2367      1.29    maxv 
   2368      1.29    maxv 	atomic_inc_64(&machdata->mach_htlb_gen);
   2369       1.1    maxv 
   2370      1.29    maxv 	/* Generates IPIs, which cause #VMEXITs. */
   2371  1.46.4.1  martin 	pmap_tlb_shootdown(pmap_kernel(), -1, PTE_G, TLBSHOOT_UPDATE);
   2372       1.1    maxv }
   2373       1.1    maxv 
   2374       1.1    maxv static void
   2375       1.1    maxv svm_machine_create(struct nvmm_machine *mach)
   2376       1.1    maxv {
   2377      1.29    maxv 	struct svm_machdata *machdata;
   2378      1.29    maxv 
   2379       1.1    maxv 	/* Fill in pmap info. */
   2380       1.1    maxv 	mach->vm->vm_map.pmap->pm_data = (void *)mach;
   2381       1.1    maxv 	mach->vm->vm_map.pmap->pm_tlb_flush = svm_tlb_flush;
   2382       1.1    maxv 
   2383      1.29    maxv 	machdata = kmem_zalloc(sizeof(struct svm_machdata), KM_SLEEP);
   2384      1.29    maxv 	mach->machdata = machdata;
   2385      1.29    maxv 
   2386      1.29    maxv 	/* Start with an hTLB flush everywhere. */
   2387      1.29    maxv 	machdata->mach_htlb_gen = 1;
   2388       1.1    maxv }
   2389       1.1    maxv 
   2390       1.1    maxv static void
   2391       1.1    maxv svm_machine_destroy(struct nvmm_machine *mach)
   2392       1.1    maxv {
   2393       1.1    maxv 	kmem_free(mach->machdata, sizeof(struct svm_machdata));
   2394       1.1    maxv }
   2395       1.1    maxv 
   2396       1.1    maxv static int
   2397       1.1    maxv svm_machine_configure(struct nvmm_machine *mach, uint64_t op, void *data)
   2398       1.1    maxv {
   2399  1.46.4.2  martin 	panic("%s: impossible", __func__);
   2400       1.1    maxv }
   2401       1.1    maxv 
   2402       1.1    maxv /* -------------------------------------------------------------------------- */
   2403       1.1    maxv 
   2404       1.1    maxv static bool
   2405       1.1    maxv svm_ident(void)
   2406       1.1    maxv {
   2407       1.1    maxv 	u_int descs[4];
   2408       1.1    maxv 	uint64_t msr;
   2409       1.1    maxv 
   2410       1.1    maxv 	if (cpu_vendor != CPUVENDOR_AMD) {
   2411       1.1    maxv 		return false;
   2412       1.1    maxv 	}
   2413       1.1    maxv 	if (!(cpu_feature[3] & CPUID_SVM)) {
   2414  1.46.4.4  martin 		printf("NVMM: SVM not supported\n");
   2415       1.1    maxv 		return false;
   2416       1.1    maxv 	}
   2417       1.1    maxv 
   2418       1.1    maxv 	if (curcpu()->ci_max_ext_cpuid < 0x8000000a) {
   2419  1.46.4.4  martin 		printf("NVMM: CPUID leaf not available\n");
   2420       1.1    maxv 		return false;
   2421       1.1    maxv 	}
   2422       1.1    maxv 	x86_cpuid(0x8000000a, descs);
   2423       1.1    maxv 
   2424       1.1    maxv 	/* Want Nested Paging. */
   2425       1.1    maxv 	if (!(descs[3] & CPUID_AMD_SVM_NP)) {
   2426  1.46.4.4  martin 		printf("NVMM: SVM-NP not supported\n");
   2427       1.1    maxv 		return false;
   2428       1.1    maxv 	}
   2429       1.1    maxv 
   2430       1.1    maxv 	/* Want nRIP. */
   2431       1.1    maxv 	if (!(descs[3] & CPUID_AMD_SVM_NRIPS)) {
   2432  1.46.4.4  martin 		printf("NVMM: SVM-NRIPS not supported\n");
   2433       1.1    maxv 		return false;
   2434       1.1    maxv 	}
   2435       1.1    maxv 
   2436       1.1    maxv 	svm_decode_assist = (descs[3] & CPUID_AMD_SVM_DecodeAssist) != 0;
   2437       1.1    maxv 
   2438       1.1    maxv 	msr = rdmsr(MSR_VMCR);
   2439       1.1    maxv 	if ((msr & VMCR_SVMED) && (msr & VMCR_LOCK)) {
   2440  1.46.4.4  martin 		printf("NVMM: SVM disabled in BIOS\n");
   2441       1.1    maxv 		return false;
   2442       1.1    maxv 	}
   2443       1.1    maxv 
   2444       1.1    maxv 	return true;
   2445       1.1    maxv }
   2446       1.1    maxv 
   2447       1.1    maxv static void
   2448       1.1    maxv svm_init_asid(uint32_t maxasid)
   2449       1.1    maxv {
   2450       1.1    maxv 	size_t i, j, allocsz;
   2451       1.1    maxv 
   2452       1.1    maxv 	mutex_init(&svm_asidlock, MUTEX_DEFAULT, IPL_NONE);
   2453       1.1    maxv 
   2454       1.1    maxv 	/* Arbitrarily limit. */
   2455       1.1    maxv 	maxasid = uimin(maxasid, 8192);
   2456       1.1    maxv 
   2457       1.1    maxv 	svm_maxasid = maxasid;
   2458       1.1    maxv 	allocsz = roundup(maxasid, 8) / 8;
   2459       1.1    maxv 	svm_asidmap = kmem_zalloc(allocsz, KM_SLEEP);
   2460       1.1    maxv 
   2461       1.1    maxv 	/* ASID 0 is reserved for the host. */
   2462       1.1    maxv 	svm_asidmap[0] |= __BIT(0);
   2463       1.1    maxv 
   2464       1.1    maxv 	/* ASID n-1 is special, we share it. */
   2465       1.1    maxv 	i = (maxasid - 1) / 8;
   2466       1.1    maxv 	j = (maxasid - 1) % 8;
   2467       1.1    maxv 	svm_asidmap[i] |= __BIT(j);
   2468       1.1    maxv }
   2469       1.1    maxv 
   2470       1.1    maxv static void
   2471       1.1    maxv svm_change_cpu(void *arg1, void *arg2)
   2472       1.1    maxv {
   2473  1.46.4.7  martin 	bool enable = arg1 != NULL;
   2474       1.1    maxv 	uint64_t msr;
   2475       1.1    maxv 
   2476       1.1    maxv 	msr = rdmsr(MSR_VMCR);
   2477       1.1    maxv 	if (msr & VMCR_SVMED) {
   2478       1.1    maxv 		wrmsr(MSR_VMCR, msr & ~VMCR_SVMED);
   2479       1.1    maxv 	}
   2480       1.1    maxv 
   2481       1.1    maxv 	if (!enable) {
   2482       1.1    maxv 		wrmsr(MSR_VM_HSAVE_PA, 0);
   2483       1.1    maxv 	}
   2484       1.1    maxv 
   2485       1.1    maxv 	msr = rdmsr(MSR_EFER);
   2486       1.1    maxv 	if (enable) {
   2487       1.1    maxv 		msr |= EFER_SVME;
   2488       1.1    maxv 	} else {
   2489       1.1    maxv 		msr &= ~EFER_SVME;
   2490       1.1    maxv 	}
   2491       1.1    maxv 	wrmsr(MSR_EFER, msr);
   2492       1.1    maxv 
   2493       1.1    maxv 	if (enable) {
   2494       1.1    maxv 		wrmsr(MSR_VM_HSAVE_PA, hsave[cpu_index(curcpu())].pa);
   2495       1.1    maxv 	}
   2496       1.1    maxv }
   2497       1.1    maxv 
   2498       1.1    maxv static void
   2499       1.1    maxv svm_init(void)
   2500       1.1    maxv {
   2501       1.1    maxv 	CPU_INFO_ITERATOR cii;
   2502       1.1    maxv 	struct cpu_info *ci;
   2503       1.1    maxv 	struct vm_page *pg;
   2504       1.1    maxv 	u_int descs[4];
   2505       1.1    maxv 	uint64_t xc;
   2506       1.1    maxv 
   2507       1.1    maxv 	x86_cpuid(0x8000000a, descs);
   2508       1.1    maxv 
   2509       1.1    maxv 	/* The guest TLB flush command. */
   2510       1.1    maxv 	if (descs[3] & CPUID_AMD_SVM_FlushByASID) {
   2511       1.1    maxv 		svm_ctrl_tlb_flush = VMCB_CTRL_TLB_CTRL_FLUSH_GUEST;
   2512       1.1    maxv 	} else {
   2513       1.1    maxv 		svm_ctrl_tlb_flush = VMCB_CTRL_TLB_CTRL_FLUSH_ALL;
   2514       1.1    maxv 	}
   2515       1.1    maxv 
   2516       1.1    maxv 	/* Init the ASID. */
   2517       1.1    maxv 	svm_init_asid(descs[1]);
   2518       1.1    maxv 
   2519       1.1    maxv 	/* Init the XCR0 mask. */
   2520       1.1    maxv 	svm_xcr0_mask = SVM_XCR0_MASK_DEFAULT & x86_xsave_features;
   2521       1.1    maxv 
   2522  1.46.4.9  martin 	/* Init the max basic CPUID leaf. */
   2523  1.46.4.9  martin 	svm_cpuid_max_basic = uimin(cpuid_level, SVM_CPUID_MAX_BASIC);
   2524  1.46.4.9  martin 
   2525  1.46.4.9  martin 	/* Init the max extended CPUID leaf. */
   2526  1.46.4.9  martin 	x86_cpuid(0x80000000, descs);
   2527  1.46.4.9  martin 	svm_cpuid_max_extended = uimin(descs[0], SVM_CPUID_MAX_EXTENDED);
   2528  1.46.4.9  martin 
   2529       1.1    maxv 	memset(hsave, 0, sizeof(hsave));
   2530       1.1    maxv 	for (CPU_INFO_FOREACH(cii, ci)) {
   2531       1.1    maxv 		pg = uvm_pagealloc(NULL, 0, NULL, UVM_PGA_ZERO);
   2532       1.1    maxv 		hsave[cpu_index(ci)].pa = VM_PAGE_TO_PHYS(pg);
   2533       1.1    maxv 	}
   2534       1.1    maxv 
   2535       1.1    maxv 	xc = xc_broadcast(0, svm_change_cpu, (void *)true, NULL);
   2536       1.1    maxv 	xc_wait(xc);
   2537       1.1    maxv }
   2538       1.1    maxv 
   2539       1.1    maxv static void
   2540       1.1    maxv svm_fini_asid(void)
   2541       1.1    maxv {
   2542       1.1    maxv 	size_t allocsz;
   2543       1.1    maxv 
   2544       1.1    maxv 	allocsz = roundup(svm_maxasid, 8) / 8;
   2545       1.1    maxv 	kmem_free(svm_asidmap, allocsz);
   2546       1.1    maxv 
   2547       1.1    maxv 	mutex_destroy(&svm_asidlock);
   2548       1.1    maxv }
   2549       1.1    maxv 
   2550       1.1    maxv static void
   2551       1.1    maxv svm_fini(void)
   2552       1.1    maxv {
   2553       1.1    maxv 	uint64_t xc;
   2554       1.1    maxv 	size_t i;
   2555       1.1    maxv 
   2556       1.1    maxv 	xc = xc_broadcast(0, svm_change_cpu, (void *)false, NULL);
   2557       1.1    maxv 	xc_wait(xc);
   2558       1.1    maxv 
   2559       1.1    maxv 	for (i = 0; i < MAXCPUS; i++) {
   2560       1.1    maxv 		if (hsave[i].pa != 0)
   2561       1.1    maxv 			uvm_pagefree(PHYS_TO_VM_PAGE(hsave[i].pa));
   2562       1.1    maxv 	}
   2563       1.1    maxv 
   2564       1.1    maxv 	svm_fini_asid();
   2565       1.1    maxv }
   2566       1.1    maxv 
   2567       1.1    maxv static void
   2568       1.1    maxv svm_capability(struct nvmm_capability *cap)
   2569       1.1    maxv {
   2570  1.46.4.2  martin 	cap->arch.mach_conf_support = 0;
   2571  1.46.4.2  martin 	cap->arch.vcpu_conf_support =
   2572  1.46.4.2  martin 	    NVMM_CAP_ARCH_VCPU_CONF_CPUID;
   2573      1.42    maxv 	cap->arch.xcr0_mask = svm_xcr0_mask;
   2574      1.42    maxv 	cap->arch.mxcsr_mask = x86_fpu_mxcsr_mask;
   2575      1.42    maxv 	cap->arch.conf_cpuid_maxops = SVM_NCPUIDS;
   2576       1.1    maxv }
   2577       1.1    maxv 
   2578       1.1    maxv const struct nvmm_impl nvmm_x86_svm = {
   2579  1.46.4.6  martin 	.name = "x86-svm",
   2580       1.1    maxv 	.ident = svm_ident,
   2581       1.1    maxv 	.init = svm_init,
   2582       1.1    maxv 	.fini = svm_fini,
   2583       1.1    maxv 	.capability = svm_capability,
   2584  1.46.4.2  martin 	.mach_conf_max = NVMM_X86_MACH_NCONF,
   2585  1.46.4.2  martin 	.mach_conf_sizes = NULL,
   2586  1.46.4.2  martin 	.vcpu_conf_max = NVMM_X86_VCPU_NCONF,
   2587  1.46.4.2  martin 	.vcpu_conf_sizes = svm_vcpu_conf_sizes,
   2588       1.1    maxv 	.state_size = sizeof(struct nvmm_x64_state),
   2589       1.1    maxv 	.machine_create = svm_machine_create,
   2590       1.1    maxv 	.machine_destroy = svm_machine_destroy,
   2591       1.1    maxv 	.machine_configure = svm_machine_configure,
   2592       1.1    maxv 	.vcpu_create = svm_vcpu_create,
   2593       1.1    maxv 	.vcpu_destroy = svm_vcpu_destroy,
   2594  1.46.4.2  martin 	.vcpu_configure = svm_vcpu_configure,
   2595       1.1    maxv 	.vcpu_setstate = svm_vcpu_setstate,
   2596       1.1    maxv 	.vcpu_getstate = svm_vcpu_getstate,
   2597       1.1    maxv 	.vcpu_inject = svm_vcpu_inject,
   2598       1.1    maxv 	.vcpu_run = svm_vcpu_run
   2599       1.1    maxv };
   2600