Home | History | Annotate | Line # | Download | only in x86
nvmm_x86_svm.c revision 1.75
      1  1.75   maxv /*	$NetBSD: nvmm_x86_svm.c,v 1.75 2020/09/04 17:06:23 maxv Exp $	*/
      2   1.1   maxv 
      3   1.1   maxv /*
      4  1.57     ad  * Copyright (c) 2018-2020 The NetBSD Foundation, Inc.
      5   1.1   maxv  * All rights reserved.
      6   1.1   maxv  *
      7   1.1   maxv  * This code is derived from software contributed to The NetBSD Foundation
      8   1.1   maxv  * by Maxime Villard.
      9   1.1   maxv  *
     10   1.1   maxv  * Redistribution and use in source and binary forms, with or without
     11   1.1   maxv  * modification, are permitted provided that the following conditions
     12   1.1   maxv  * are met:
     13   1.1   maxv  * 1. Redistributions of source code must retain the above copyright
     14   1.1   maxv  *    notice, this list of conditions and the following disclaimer.
     15   1.1   maxv  * 2. Redistributions in binary form must reproduce the above copyright
     16   1.1   maxv  *    notice, this list of conditions and the following disclaimer in the
     17   1.1   maxv  *    documentation and/or other materials provided with the distribution.
     18   1.1   maxv  *
     19   1.1   maxv  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20   1.1   maxv  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21   1.1   maxv  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22   1.1   maxv  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23   1.1   maxv  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24   1.1   maxv  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25   1.1   maxv  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26   1.1   maxv  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27   1.1   maxv  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28   1.1   maxv  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29   1.1   maxv  * POSSIBILITY OF SUCH DAMAGE.
     30   1.1   maxv  */
     31   1.1   maxv 
     32   1.1   maxv #include <sys/cdefs.h>
     33  1.75   maxv __KERNEL_RCSID(0, "$NetBSD: nvmm_x86_svm.c,v 1.75 2020/09/04 17:06:23 maxv Exp $");
     34   1.1   maxv 
     35   1.1   maxv #include <sys/param.h>
     36   1.1   maxv #include <sys/systm.h>
     37   1.1   maxv #include <sys/kernel.h>
     38   1.1   maxv #include <sys/kmem.h>
     39   1.1   maxv #include <sys/cpu.h>
     40   1.1   maxv #include <sys/xcall.h>
     41  1.35   maxv #include <sys/mman.h>
     42   1.1   maxv 
     43   1.1   maxv #include <uvm/uvm.h>
     44   1.1   maxv #include <uvm/uvm_page.h>
     45   1.1   maxv 
     46   1.1   maxv #include <x86/cputypes.h>
     47   1.1   maxv #include <x86/specialreg.h>
     48   1.1   maxv #include <x86/pmap.h>
     49   1.1   maxv #include <x86/dbregs.h>
     50  1.24   maxv #include <x86/cpu_counter.h>
     51   1.1   maxv #include <machine/cpuvar.h>
     52   1.1   maxv 
     53   1.1   maxv #include <dev/nvmm/nvmm.h>
     54   1.1   maxv #include <dev/nvmm/nvmm_internal.h>
     55   1.1   maxv #include <dev/nvmm/x86/nvmm_x86.h>
     56   1.1   maxv 
     57   1.1   maxv int svm_vmrun(paddr_t, uint64_t *);
     58   1.1   maxv 
     59  1.64   maxv static inline void
     60  1.64   maxv svm_clgi(void)
     61  1.64   maxv {
     62  1.64   maxv 	asm volatile ("clgi" ::: "memory");
     63  1.64   maxv }
     64  1.64   maxv 
     65  1.64   maxv static inline void
     66  1.64   maxv svm_stgi(void)
     67  1.64   maxv {
     68  1.64   maxv 	asm volatile ("stgi" ::: "memory");
     69  1.64   maxv }
     70  1.64   maxv 
     71   1.1   maxv #define	MSR_VM_HSAVE_PA	0xC0010117
     72   1.1   maxv 
     73   1.1   maxv /* -------------------------------------------------------------------------- */
     74   1.1   maxv 
     75   1.1   maxv #define VMCB_EXITCODE_CR0_READ		0x0000
     76   1.1   maxv #define VMCB_EXITCODE_CR1_READ		0x0001
     77   1.1   maxv #define VMCB_EXITCODE_CR2_READ		0x0002
     78   1.1   maxv #define VMCB_EXITCODE_CR3_READ		0x0003
     79   1.1   maxv #define VMCB_EXITCODE_CR4_READ		0x0004
     80   1.1   maxv #define VMCB_EXITCODE_CR5_READ		0x0005
     81   1.1   maxv #define VMCB_EXITCODE_CR6_READ		0x0006
     82   1.1   maxv #define VMCB_EXITCODE_CR7_READ		0x0007
     83   1.1   maxv #define VMCB_EXITCODE_CR8_READ		0x0008
     84   1.1   maxv #define VMCB_EXITCODE_CR9_READ		0x0009
     85   1.1   maxv #define VMCB_EXITCODE_CR10_READ		0x000A
     86   1.1   maxv #define VMCB_EXITCODE_CR11_READ		0x000B
     87   1.1   maxv #define VMCB_EXITCODE_CR12_READ		0x000C
     88   1.1   maxv #define VMCB_EXITCODE_CR13_READ		0x000D
     89   1.1   maxv #define VMCB_EXITCODE_CR14_READ		0x000E
     90   1.1   maxv #define VMCB_EXITCODE_CR15_READ		0x000F
     91   1.1   maxv #define VMCB_EXITCODE_CR0_WRITE		0x0010
     92   1.1   maxv #define VMCB_EXITCODE_CR1_WRITE		0x0011
     93   1.1   maxv #define VMCB_EXITCODE_CR2_WRITE		0x0012
     94   1.1   maxv #define VMCB_EXITCODE_CR3_WRITE		0x0013
     95   1.1   maxv #define VMCB_EXITCODE_CR4_WRITE		0x0014
     96   1.1   maxv #define VMCB_EXITCODE_CR5_WRITE		0x0015
     97   1.1   maxv #define VMCB_EXITCODE_CR6_WRITE		0x0016
     98   1.1   maxv #define VMCB_EXITCODE_CR7_WRITE		0x0017
     99   1.1   maxv #define VMCB_EXITCODE_CR8_WRITE		0x0018
    100   1.1   maxv #define VMCB_EXITCODE_CR9_WRITE		0x0019
    101   1.1   maxv #define VMCB_EXITCODE_CR10_WRITE	0x001A
    102   1.1   maxv #define VMCB_EXITCODE_CR11_WRITE	0x001B
    103   1.1   maxv #define VMCB_EXITCODE_CR12_WRITE	0x001C
    104   1.1   maxv #define VMCB_EXITCODE_CR13_WRITE	0x001D
    105   1.1   maxv #define VMCB_EXITCODE_CR14_WRITE	0x001E
    106   1.1   maxv #define VMCB_EXITCODE_CR15_WRITE	0x001F
    107   1.1   maxv #define VMCB_EXITCODE_DR0_READ		0x0020
    108   1.1   maxv #define VMCB_EXITCODE_DR1_READ		0x0021
    109   1.1   maxv #define VMCB_EXITCODE_DR2_READ		0x0022
    110   1.1   maxv #define VMCB_EXITCODE_DR3_READ		0x0023
    111   1.1   maxv #define VMCB_EXITCODE_DR4_READ		0x0024
    112   1.1   maxv #define VMCB_EXITCODE_DR5_READ		0x0025
    113   1.1   maxv #define VMCB_EXITCODE_DR6_READ		0x0026
    114   1.1   maxv #define VMCB_EXITCODE_DR7_READ		0x0027
    115   1.1   maxv #define VMCB_EXITCODE_DR8_READ		0x0028
    116   1.1   maxv #define VMCB_EXITCODE_DR9_READ		0x0029
    117   1.1   maxv #define VMCB_EXITCODE_DR10_READ		0x002A
    118   1.1   maxv #define VMCB_EXITCODE_DR11_READ		0x002B
    119   1.1   maxv #define VMCB_EXITCODE_DR12_READ		0x002C
    120   1.1   maxv #define VMCB_EXITCODE_DR13_READ		0x002D
    121   1.1   maxv #define VMCB_EXITCODE_DR14_READ		0x002E
    122   1.1   maxv #define VMCB_EXITCODE_DR15_READ		0x002F
    123   1.1   maxv #define VMCB_EXITCODE_DR0_WRITE		0x0030
    124   1.1   maxv #define VMCB_EXITCODE_DR1_WRITE		0x0031
    125   1.1   maxv #define VMCB_EXITCODE_DR2_WRITE		0x0032
    126   1.1   maxv #define VMCB_EXITCODE_DR3_WRITE		0x0033
    127   1.1   maxv #define VMCB_EXITCODE_DR4_WRITE		0x0034
    128   1.1   maxv #define VMCB_EXITCODE_DR5_WRITE		0x0035
    129   1.1   maxv #define VMCB_EXITCODE_DR6_WRITE		0x0036
    130   1.1   maxv #define VMCB_EXITCODE_DR7_WRITE		0x0037
    131   1.1   maxv #define VMCB_EXITCODE_DR8_WRITE		0x0038
    132   1.1   maxv #define VMCB_EXITCODE_DR9_WRITE		0x0039
    133   1.1   maxv #define VMCB_EXITCODE_DR10_WRITE	0x003A
    134   1.1   maxv #define VMCB_EXITCODE_DR11_WRITE	0x003B
    135   1.1   maxv #define VMCB_EXITCODE_DR12_WRITE	0x003C
    136   1.1   maxv #define VMCB_EXITCODE_DR13_WRITE	0x003D
    137   1.1   maxv #define VMCB_EXITCODE_DR14_WRITE	0x003E
    138   1.1   maxv #define VMCB_EXITCODE_DR15_WRITE	0x003F
    139   1.1   maxv #define VMCB_EXITCODE_EXCP0		0x0040
    140   1.1   maxv #define VMCB_EXITCODE_EXCP1		0x0041
    141   1.1   maxv #define VMCB_EXITCODE_EXCP2		0x0042
    142   1.1   maxv #define VMCB_EXITCODE_EXCP3		0x0043
    143   1.1   maxv #define VMCB_EXITCODE_EXCP4		0x0044
    144   1.1   maxv #define VMCB_EXITCODE_EXCP5		0x0045
    145   1.1   maxv #define VMCB_EXITCODE_EXCP6		0x0046
    146   1.1   maxv #define VMCB_EXITCODE_EXCP7		0x0047
    147   1.1   maxv #define VMCB_EXITCODE_EXCP8		0x0048
    148   1.1   maxv #define VMCB_EXITCODE_EXCP9		0x0049
    149   1.1   maxv #define VMCB_EXITCODE_EXCP10		0x004A
    150   1.1   maxv #define VMCB_EXITCODE_EXCP11		0x004B
    151   1.1   maxv #define VMCB_EXITCODE_EXCP12		0x004C
    152   1.1   maxv #define VMCB_EXITCODE_EXCP13		0x004D
    153   1.1   maxv #define VMCB_EXITCODE_EXCP14		0x004E
    154   1.1   maxv #define VMCB_EXITCODE_EXCP15		0x004F
    155   1.1   maxv #define VMCB_EXITCODE_EXCP16		0x0050
    156   1.1   maxv #define VMCB_EXITCODE_EXCP17		0x0051
    157   1.1   maxv #define VMCB_EXITCODE_EXCP18		0x0052
    158   1.1   maxv #define VMCB_EXITCODE_EXCP19		0x0053
    159   1.1   maxv #define VMCB_EXITCODE_EXCP20		0x0054
    160   1.1   maxv #define VMCB_EXITCODE_EXCP21		0x0055
    161   1.1   maxv #define VMCB_EXITCODE_EXCP22		0x0056
    162   1.1   maxv #define VMCB_EXITCODE_EXCP23		0x0057
    163   1.1   maxv #define VMCB_EXITCODE_EXCP24		0x0058
    164   1.1   maxv #define VMCB_EXITCODE_EXCP25		0x0059
    165   1.1   maxv #define VMCB_EXITCODE_EXCP26		0x005A
    166   1.1   maxv #define VMCB_EXITCODE_EXCP27		0x005B
    167   1.1   maxv #define VMCB_EXITCODE_EXCP28		0x005C
    168   1.1   maxv #define VMCB_EXITCODE_EXCP29		0x005D
    169   1.1   maxv #define VMCB_EXITCODE_EXCP30		0x005E
    170   1.1   maxv #define VMCB_EXITCODE_EXCP31		0x005F
    171   1.1   maxv #define VMCB_EXITCODE_INTR		0x0060
    172   1.1   maxv #define VMCB_EXITCODE_NMI		0x0061
    173   1.1   maxv #define VMCB_EXITCODE_SMI		0x0062
    174   1.1   maxv #define VMCB_EXITCODE_INIT		0x0063
    175   1.1   maxv #define VMCB_EXITCODE_VINTR		0x0064
    176   1.1   maxv #define VMCB_EXITCODE_CR0_SEL_WRITE	0x0065
    177   1.1   maxv #define VMCB_EXITCODE_IDTR_READ		0x0066
    178   1.1   maxv #define VMCB_EXITCODE_GDTR_READ		0x0067
    179   1.1   maxv #define VMCB_EXITCODE_LDTR_READ		0x0068
    180   1.1   maxv #define VMCB_EXITCODE_TR_READ		0x0069
    181   1.1   maxv #define VMCB_EXITCODE_IDTR_WRITE	0x006A
    182   1.1   maxv #define VMCB_EXITCODE_GDTR_WRITE	0x006B
    183   1.1   maxv #define VMCB_EXITCODE_LDTR_WRITE	0x006C
    184   1.1   maxv #define VMCB_EXITCODE_TR_WRITE		0x006D
    185   1.1   maxv #define VMCB_EXITCODE_RDTSC		0x006E
    186   1.1   maxv #define VMCB_EXITCODE_RDPMC		0x006F
    187   1.1   maxv #define VMCB_EXITCODE_PUSHF		0x0070
    188   1.1   maxv #define VMCB_EXITCODE_POPF		0x0071
    189   1.1   maxv #define VMCB_EXITCODE_CPUID		0x0072
    190   1.1   maxv #define VMCB_EXITCODE_RSM		0x0073
    191   1.1   maxv #define VMCB_EXITCODE_IRET		0x0074
    192   1.1   maxv #define VMCB_EXITCODE_SWINT		0x0075
    193   1.1   maxv #define VMCB_EXITCODE_INVD		0x0076
    194   1.1   maxv #define VMCB_EXITCODE_PAUSE		0x0077
    195   1.1   maxv #define VMCB_EXITCODE_HLT		0x0078
    196   1.1   maxv #define VMCB_EXITCODE_INVLPG		0x0079
    197   1.1   maxv #define VMCB_EXITCODE_INVLPGA		0x007A
    198   1.1   maxv #define VMCB_EXITCODE_IOIO		0x007B
    199   1.1   maxv #define VMCB_EXITCODE_MSR		0x007C
    200   1.1   maxv #define VMCB_EXITCODE_TASK_SWITCH	0x007D
    201   1.1   maxv #define VMCB_EXITCODE_FERR_FREEZE	0x007E
    202   1.1   maxv #define VMCB_EXITCODE_SHUTDOWN		0x007F
    203   1.1   maxv #define VMCB_EXITCODE_VMRUN		0x0080
    204   1.1   maxv #define VMCB_EXITCODE_VMMCALL		0x0081
    205   1.1   maxv #define VMCB_EXITCODE_VMLOAD		0x0082
    206   1.1   maxv #define VMCB_EXITCODE_VMSAVE		0x0083
    207   1.1   maxv #define VMCB_EXITCODE_STGI		0x0084
    208   1.1   maxv #define VMCB_EXITCODE_CLGI		0x0085
    209   1.1   maxv #define VMCB_EXITCODE_SKINIT		0x0086
    210   1.1   maxv #define VMCB_EXITCODE_RDTSCP		0x0087
    211   1.1   maxv #define VMCB_EXITCODE_ICEBP		0x0088
    212   1.1   maxv #define VMCB_EXITCODE_WBINVD		0x0089
    213   1.1   maxv #define VMCB_EXITCODE_MONITOR		0x008A
    214   1.1   maxv #define VMCB_EXITCODE_MWAIT		0x008B
    215   1.1   maxv #define VMCB_EXITCODE_MWAIT_CONDITIONAL	0x008C
    216   1.1   maxv #define VMCB_EXITCODE_XSETBV		0x008D
    217  1.47   maxv #define VMCB_EXITCODE_RDPRU		0x008E
    218   1.1   maxv #define VMCB_EXITCODE_EFER_WRITE_TRAP	0x008F
    219   1.1   maxv #define VMCB_EXITCODE_CR0_WRITE_TRAP	0x0090
    220   1.1   maxv #define VMCB_EXITCODE_CR1_WRITE_TRAP	0x0091
    221   1.1   maxv #define VMCB_EXITCODE_CR2_WRITE_TRAP	0x0092
    222   1.1   maxv #define VMCB_EXITCODE_CR3_WRITE_TRAP	0x0093
    223   1.1   maxv #define VMCB_EXITCODE_CR4_WRITE_TRAP	0x0094
    224   1.1   maxv #define VMCB_EXITCODE_CR5_WRITE_TRAP	0x0095
    225   1.1   maxv #define VMCB_EXITCODE_CR6_WRITE_TRAP	0x0096
    226   1.1   maxv #define VMCB_EXITCODE_CR7_WRITE_TRAP	0x0097
    227   1.1   maxv #define VMCB_EXITCODE_CR8_WRITE_TRAP	0x0098
    228   1.1   maxv #define VMCB_EXITCODE_CR9_WRITE_TRAP	0x0099
    229   1.1   maxv #define VMCB_EXITCODE_CR10_WRITE_TRAP	0x009A
    230   1.1   maxv #define VMCB_EXITCODE_CR11_WRITE_TRAP	0x009B
    231   1.1   maxv #define VMCB_EXITCODE_CR12_WRITE_TRAP	0x009C
    232   1.1   maxv #define VMCB_EXITCODE_CR13_WRITE_TRAP	0x009D
    233   1.1   maxv #define VMCB_EXITCODE_CR14_WRITE_TRAP	0x009E
    234   1.1   maxv #define VMCB_EXITCODE_CR15_WRITE_TRAP	0x009F
    235  1.67   maxv #define VMCB_EXITCODE_INVLPGB		0x00A0
    236  1.67   maxv #define VMCB_EXITCODE_INVLPGB_ILLEGAL	0x00A1
    237  1.67   maxv #define VMCB_EXITCODE_INVPCID		0x00A2
    238  1.47   maxv #define VMCB_EXITCODE_MCOMMIT		0x00A3
    239  1.67   maxv #define VMCB_EXITCODE_TLBSYNC		0x00A4
    240   1.1   maxv #define VMCB_EXITCODE_NPF		0x0400
    241   1.1   maxv #define VMCB_EXITCODE_AVIC_INCOMP_IPI	0x0401
    242   1.1   maxv #define VMCB_EXITCODE_AVIC_NOACCEL	0x0402
    243   1.1   maxv #define VMCB_EXITCODE_VMGEXIT		0x0403
    244  1.67   maxv #define VMCB_EXITCODE_BUSY		-2ULL
    245  1.66   maxv #define VMCB_EXITCODE_INVALID		-1ULL
    246   1.1   maxv 
    247   1.1   maxv /* -------------------------------------------------------------------------- */
    248   1.1   maxv 
    249   1.1   maxv struct vmcb_ctrl {
    250   1.1   maxv 	uint32_t intercept_cr;
    251   1.1   maxv #define VMCB_CTRL_INTERCEPT_RCR(x)	__BIT( 0 + x)
    252   1.1   maxv #define VMCB_CTRL_INTERCEPT_WCR(x)	__BIT(16 + x)
    253   1.1   maxv 
    254   1.1   maxv 	uint32_t intercept_dr;
    255   1.1   maxv #define VMCB_CTRL_INTERCEPT_RDR(x)	__BIT( 0 + x)
    256   1.1   maxv #define VMCB_CTRL_INTERCEPT_WDR(x)	__BIT(16 + x)
    257   1.1   maxv 
    258   1.1   maxv 	uint32_t intercept_vec;
    259   1.1   maxv #define VMCB_CTRL_INTERCEPT_VEC(x)	__BIT(x)
    260   1.1   maxv 
    261   1.1   maxv 	uint32_t intercept_misc1;
    262   1.1   maxv #define VMCB_CTRL_INTERCEPT_INTR	__BIT(0)
    263   1.1   maxv #define VMCB_CTRL_INTERCEPT_NMI		__BIT(1)
    264   1.1   maxv #define VMCB_CTRL_INTERCEPT_SMI		__BIT(2)
    265   1.1   maxv #define VMCB_CTRL_INTERCEPT_INIT	__BIT(3)
    266   1.1   maxv #define VMCB_CTRL_INTERCEPT_VINTR	__BIT(4)
    267   1.1   maxv #define VMCB_CTRL_INTERCEPT_CR0_SPEC	__BIT(5)
    268   1.1   maxv #define VMCB_CTRL_INTERCEPT_RIDTR	__BIT(6)
    269   1.1   maxv #define VMCB_CTRL_INTERCEPT_RGDTR	__BIT(7)
    270   1.1   maxv #define VMCB_CTRL_INTERCEPT_RLDTR	__BIT(8)
    271   1.1   maxv #define VMCB_CTRL_INTERCEPT_RTR		__BIT(9)
    272   1.1   maxv #define VMCB_CTRL_INTERCEPT_WIDTR	__BIT(10)
    273   1.1   maxv #define VMCB_CTRL_INTERCEPT_WGDTR	__BIT(11)
    274   1.1   maxv #define VMCB_CTRL_INTERCEPT_WLDTR	__BIT(12)
    275   1.1   maxv #define VMCB_CTRL_INTERCEPT_WTR		__BIT(13)
    276   1.1   maxv #define VMCB_CTRL_INTERCEPT_RDTSC	__BIT(14)
    277   1.1   maxv #define VMCB_CTRL_INTERCEPT_RDPMC	__BIT(15)
    278   1.1   maxv #define VMCB_CTRL_INTERCEPT_PUSHF	__BIT(16)
    279   1.1   maxv #define VMCB_CTRL_INTERCEPT_POPF	__BIT(17)
    280   1.1   maxv #define VMCB_CTRL_INTERCEPT_CPUID	__BIT(18)
    281   1.1   maxv #define VMCB_CTRL_INTERCEPT_RSM		__BIT(19)
    282   1.1   maxv #define VMCB_CTRL_INTERCEPT_IRET	__BIT(20)
    283   1.1   maxv #define VMCB_CTRL_INTERCEPT_INTN	__BIT(21)
    284   1.1   maxv #define VMCB_CTRL_INTERCEPT_INVD	__BIT(22)
    285   1.1   maxv #define VMCB_CTRL_INTERCEPT_PAUSE	__BIT(23)
    286   1.1   maxv #define VMCB_CTRL_INTERCEPT_HLT		__BIT(24)
    287   1.1   maxv #define VMCB_CTRL_INTERCEPT_INVLPG	__BIT(25)
    288   1.1   maxv #define VMCB_CTRL_INTERCEPT_INVLPGA	__BIT(26)
    289   1.1   maxv #define VMCB_CTRL_INTERCEPT_IOIO_PROT	__BIT(27)
    290   1.1   maxv #define VMCB_CTRL_INTERCEPT_MSR_PROT	__BIT(28)
    291   1.1   maxv #define VMCB_CTRL_INTERCEPT_TASKSW	__BIT(29)
    292   1.1   maxv #define VMCB_CTRL_INTERCEPT_FERR_FREEZE	__BIT(30)
    293   1.1   maxv #define VMCB_CTRL_INTERCEPT_SHUTDOWN	__BIT(31)
    294   1.1   maxv 
    295   1.1   maxv 	uint32_t intercept_misc2;
    296   1.1   maxv #define VMCB_CTRL_INTERCEPT_VMRUN	__BIT(0)
    297   1.1   maxv #define VMCB_CTRL_INTERCEPT_VMMCALL	__BIT(1)
    298   1.1   maxv #define VMCB_CTRL_INTERCEPT_VMLOAD	__BIT(2)
    299   1.1   maxv #define VMCB_CTRL_INTERCEPT_VMSAVE	__BIT(3)
    300   1.1   maxv #define VMCB_CTRL_INTERCEPT_STGI	__BIT(4)
    301   1.1   maxv #define VMCB_CTRL_INTERCEPT_CLGI	__BIT(5)
    302   1.1   maxv #define VMCB_CTRL_INTERCEPT_SKINIT	__BIT(6)
    303   1.1   maxv #define VMCB_CTRL_INTERCEPT_RDTSCP	__BIT(7)
    304   1.1   maxv #define VMCB_CTRL_INTERCEPT_ICEBP	__BIT(8)
    305   1.1   maxv #define VMCB_CTRL_INTERCEPT_WBINVD	__BIT(9)
    306   1.1   maxv #define VMCB_CTRL_INTERCEPT_MONITOR	__BIT(10)
    307  1.48   maxv #define VMCB_CTRL_INTERCEPT_MWAIT	__BIT(11)
    308  1.48   maxv #define VMCB_CTRL_INTERCEPT_MWAIT_ARMED	__BIT(12)
    309   1.1   maxv #define VMCB_CTRL_INTERCEPT_XSETBV	__BIT(13)
    310  1.47   maxv #define VMCB_CTRL_INTERCEPT_RDPRU	__BIT(14)
    311   1.1   maxv #define VMCB_CTRL_INTERCEPT_EFER_SPEC	__BIT(15)
    312   1.1   maxv #define VMCB_CTRL_INTERCEPT_WCR_SPEC(x)	__BIT(16 + x)
    313   1.1   maxv 
    314  1.47   maxv 	uint32_t intercept_misc3;
    315  1.67   maxv #define VMCB_CTRL_INTERCEPT_INVLPGB_ALL	__BIT(0)
    316  1.67   maxv #define VMCB_CTRL_INTERCEPT_INVLPGB_ILL	__BIT(1)
    317  1.67   maxv #define VMCB_CTRL_INTERCEPT_PCID	__BIT(2)
    318  1.47   maxv #define VMCB_CTRL_INTERCEPT_MCOMMIT	__BIT(3)
    319  1.67   maxv #define VMCB_CTRL_INTERCEPT_TLBSYNC	__BIT(4)
    320  1.47   maxv 
    321  1.47   maxv 	uint8_t  rsvd1[36];
    322   1.1   maxv 	uint16_t pause_filt_thresh;
    323   1.1   maxv 	uint16_t pause_filt_cnt;
    324   1.1   maxv 	uint64_t iopm_base_pa;
    325   1.1   maxv 	uint64_t msrpm_base_pa;
    326   1.1   maxv 	uint64_t tsc_offset;
    327   1.1   maxv 	uint32_t guest_asid;
    328   1.1   maxv 
    329   1.1   maxv 	uint32_t tlb_ctrl;
    330   1.1   maxv #define VMCB_CTRL_TLB_CTRL_FLUSH_ALL			0x01
    331   1.1   maxv #define VMCB_CTRL_TLB_CTRL_FLUSH_GUEST			0x03
    332   1.1   maxv #define VMCB_CTRL_TLB_CTRL_FLUSH_GUEST_NONGLOBAL	0x07
    333   1.1   maxv 
    334   1.1   maxv 	uint64_t v;
    335  1.34   maxv #define VMCB_CTRL_V_TPR			__BITS(3,0)
    336   1.1   maxv #define VMCB_CTRL_V_IRQ			__BIT(8)
    337   1.1   maxv #define VMCB_CTRL_V_VGIF		__BIT(9)
    338   1.1   maxv #define VMCB_CTRL_V_INTR_PRIO		__BITS(19,16)
    339   1.1   maxv #define VMCB_CTRL_V_IGN_TPR		__BIT(20)
    340   1.1   maxv #define VMCB_CTRL_V_INTR_MASKING	__BIT(24)
    341   1.1   maxv #define VMCB_CTRL_V_GUEST_VGIF		__BIT(25)
    342   1.1   maxv #define VMCB_CTRL_V_AVIC_EN		__BIT(31)
    343   1.1   maxv #define VMCB_CTRL_V_INTR_VECTOR		__BITS(39,32)
    344   1.1   maxv 
    345   1.1   maxv 	uint64_t intr;
    346   1.1   maxv #define VMCB_CTRL_INTR_SHADOW		__BIT(0)
    347  1.67   maxv #define VMCB_CTRL_INTR_MASK		__BIT(1)
    348   1.1   maxv 
    349   1.1   maxv 	uint64_t exitcode;
    350   1.1   maxv 	uint64_t exitinfo1;
    351   1.1   maxv 	uint64_t exitinfo2;
    352   1.1   maxv 
    353   1.1   maxv 	uint64_t exitintinfo;
    354   1.1   maxv #define VMCB_CTRL_EXITINTINFO_VECTOR	__BITS(7,0)
    355   1.1   maxv #define VMCB_CTRL_EXITINTINFO_TYPE	__BITS(10,8)
    356   1.1   maxv #define VMCB_CTRL_EXITINTINFO_EV	__BIT(11)
    357   1.1   maxv #define VMCB_CTRL_EXITINTINFO_V		__BIT(31)
    358   1.1   maxv #define VMCB_CTRL_EXITINTINFO_ERRORCODE	__BITS(63,32)
    359   1.1   maxv 
    360   1.1   maxv 	uint64_t enable1;
    361   1.1   maxv #define VMCB_CTRL_ENABLE_NP		__BIT(0)
    362   1.1   maxv #define VMCB_CTRL_ENABLE_SEV		__BIT(1)
    363   1.1   maxv #define VMCB_CTRL_ENABLE_ES_SEV		__BIT(2)
    364  1.47   maxv #define VMCB_CTRL_ENABLE_GMET		__BIT(3)
    365  1.47   maxv #define VMCB_CTRL_ENABLE_VTE		__BIT(5)
    366   1.1   maxv 
    367   1.1   maxv 	uint64_t avic;
    368   1.1   maxv #define VMCB_CTRL_AVIC_APIC_BAR		__BITS(51,0)
    369   1.1   maxv 
    370   1.1   maxv 	uint64_t ghcb;
    371   1.1   maxv 
    372   1.1   maxv 	uint64_t eventinj;
    373   1.1   maxv #define VMCB_CTRL_EVENTINJ_VECTOR	__BITS(7,0)
    374   1.1   maxv #define VMCB_CTRL_EVENTINJ_TYPE		__BITS(10,8)
    375   1.1   maxv #define VMCB_CTRL_EVENTINJ_EV		__BIT(11)
    376   1.1   maxv #define VMCB_CTRL_EVENTINJ_V		__BIT(31)
    377   1.1   maxv #define VMCB_CTRL_EVENTINJ_ERRORCODE	__BITS(63,32)
    378   1.1   maxv 
    379   1.1   maxv 	uint64_t n_cr3;
    380   1.1   maxv 
    381   1.1   maxv 	uint64_t enable2;
    382   1.1   maxv #define VMCB_CTRL_ENABLE_LBR		__BIT(0)
    383   1.1   maxv #define VMCB_CTRL_ENABLE_VVMSAVE	__BIT(1)
    384   1.1   maxv 
    385   1.1   maxv 	uint32_t vmcb_clean;
    386   1.1   maxv #define VMCB_CTRL_VMCB_CLEAN_I		__BIT(0)
    387   1.1   maxv #define VMCB_CTRL_VMCB_CLEAN_IOPM	__BIT(1)
    388   1.1   maxv #define VMCB_CTRL_VMCB_CLEAN_ASID	__BIT(2)
    389   1.1   maxv #define VMCB_CTRL_VMCB_CLEAN_TPR	__BIT(3)
    390   1.1   maxv #define VMCB_CTRL_VMCB_CLEAN_NP		__BIT(4)
    391   1.1   maxv #define VMCB_CTRL_VMCB_CLEAN_CR		__BIT(5)
    392   1.1   maxv #define VMCB_CTRL_VMCB_CLEAN_DR		__BIT(6)
    393   1.1   maxv #define VMCB_CTRL_VMCB_CLEAN_DT		__BIT(7)
    394   1.1   maxv #define VMCB_CTRL_VMCB_CLEAN_SEG	__BIT(8)
    395   1.1   maxv #define VMCB_CTRL_VMCB_CLEAN_CR2	__BIT(9)
    396   1.1   maxv #define VMCB_CTRL_VMCB_CLEAN_LBR	__BIT(10)
    397   1.1   maxv #define VMCB_CTRL_VMCB_CLEAN_AVIC	__BIT(11)
    398   1.1   maxv 
    399   1.1   maxv 	uint32_t rsvd2;
    400   1.1   maxv 	uint64_t nrip;
    401   1.1   maxv 	uint8_t	inst_len;
    402   1.1   maxv 	uint8_t	inst_bytes[15];
    403  1.11   maxv 	uint64_t avic_abpp;
    404  1.11   maxv 	uint64_t rsvd3;
    405  1.11   maxv 	uint64_t avic_ltp;
    406  1.11   maxv 
    407  1.11   maxv 	uint64_t avic_phys;
    408  1.11   maxv #define VMCB_CTRL_AVIC_PHYS_TABLE_PTR	__BITS(51,12)
    409  1.11   maxv #define VMCB_CTRL_AVIC_PHYS_MAX_INDEX	__BITS(7,0)
    410  1.11   maxv 
    411  1.11   maxv 	uint64_t rsvd4;
    412  1.67   maxv 	uint64_t vmsa_ptr;
    413  1.11   maxv 
    414  1.11   maxv 	uint8_t	pad[752];
    415   1.1   maxv } __packed;
    416   1.1   maxv 
    417   1.1   maxv CTASSERT(sizeof(struct vmcb_ctrl) == 1024);
    418   1.1   maxv 
    419   1.1   maxv struct vmcb_segment {
    420   1.1   maxv 	uint16_t selector;
    421   1.1   maxv 	uint16_t attrib;	/* hidden */
    422   1.1   maxv 	uint32_t limit;		/* hidden */
    423   1.1   maxv 	uint64_t base;		/* hidden */
    424   1.1   maxv } __packed;
    425   1.1   maxv 
    426   1.1   maxv CTASSERT(sizeof(struct vmcb_segment) == 16);
    427   1.1   maxv 
    428   1.1   maxv struct vmcb_state {
    429   1.1   maxv 	struct   vmcb_segment es;
    430   1.1   maxv 	struct   vmcb_segment cs;
    431   1.1   maxv 	struct   vmcb_segment ss;
    432   1.1   maxv 	struct   vmcb_segment ds;
    433   1.1   maxv 	struct   vmcb_segment fs;
    434   1.1   maxv 	struct   vmcb_segment gs;
    435   1.1   maxv 	struct   vmcb_segment gdt;
    436   1.1   maxv 	struct   vmcb_segment ldt;
    437   1.1   maxv 	struct   vmcb_segment idt;
    438   1.1   maxv 	struct   vmcb_segment tr;
    439   1.1   maxv 	uint8_t	 rsvd1[43];
    440   1.1   maxv 	uint8_t	 cpl;
    441   1.1   maxv 	uint8_t  rsvd2[4];
    442   1.1   maxv 	uint64_t efer;
    443   1.1   maxv 	uint8_t	 rsvd3[112];
    444   1.1   maxv 	uint64_t cr4;
    445   1.1   maxv 	uint64_t cr3;
    446   1.1   maxv 	uint64_t cr0;
    447   1.1   maxv 	uint64_t dr7;
    448   1.1   maxv 	uint64_t dr6;
    449   1.1   maxv 	uint64_t rflags;
    450   1.1   maxv 	uint64_t rip;
    451   1.1   maxv 	uint8_t	 rsvd4[88];
    452   1.1   maxv 	uint64_t rsp;
    453   1.1   maxv 	uint8_t	 rsvd5[24];
    454   1.1   maxv 	uint64_t rax;
    455   1.1   maxv 	uint64_t star;
    456   1.1   maxv 	uint64_t lstar;
    457   1.1   maxv 	uint64_t cstar;
    458   1.1   maxv 	uint64_t sfmask;
    459   1.1   maxv 	uint64_t kernelgsbase;
    460   1.1   maxv 	uint64_t sysenter_cs;
    461   1.1   maxv 	uint64_t sysenter_esp;
    462   1.1   maxv 	uint64_t sysenter_eip;
    463   1.1   maxv 	uint64_t cr2;
    464   1.1   maxv 	uint8_t	 rsvd6[32];
    465   1.1   maxv 	uint64_t g_pat;
    466   1.1   maxv 	uint64_t dbgctl;
    467   1.1   maxv 	uint64_t br_from;
    468   1.1   maxv 	uint64_t br_to;
    469   1.1   maxv 	uint64_t int_from;
    470   1.1   maxv 	uint64_t int_to;
    471   1.1   maxv 	uint8_t	 pad[2408];
    472   1.1   maxv } __packed;
    473   1.1   maxv 
    474   1.1   maxv CTASSERT(sizeof(struct vmcb_state) == 0xC00);
    475   1.1   maxv 
    476   1.1   maxv struct vmcb {
    477   1.1   maxv 	struct vmcb_ctrl ctrl;
    478   1.1   maxv 	struct vmcb_state state;
    479   1.1   maxv } __packed;
    480   1.1   maxv 
    481   1.1   maxv CTASSERT(sizeof(struct vmcb) == PAGE_SIZE);
    482   1.1   maxv CTASSERT(offsetof(struct vmcb, state) == 0x400);
    483   1.1   maxv 
    484   1.1   maxv /* -------------------------------------------------------------------------- */
    485   1.1   maxv 
    486  1.43   maxv static void svm_vcpu_state_provide(struct nvmm_cpu *, uint64_t);
    487  1.43   maxv static void svm_vcpu_state_commit(struct nvmm_cpu *);
    488  1.43   maxv 
    489   1.1   maxv struct svm_hsave {
    490   1.1   maxv 	paddr_t pa;
    491   1.1   maxv };
    492   1.1   maxv 
    493   1.1   maxv static struct svm_hsave hsave[MAXCPUS];
    494   1.1   maxv 
    495   1.1   maxv static uint8_t *svm_asidmap __read_mostly;
    496   1.1   maxv static uint32_t svm_maxasid __read_mostly;
    497   1.1   maxv static kmutex_t svm_asidlock __cacheline_aligned;
    498   1.1   maxv 
    499   1.1   maxv static bool svm_decode_assist __read_mostly;
    500   1.1   maxv static uint32_t svm_ctrl_tlb_flush __read_mostly;
    501   1.1   maxv 
    502   1.1   maxv #define SVM_XCR0_MASK_DEFAULT	(XCR0_X87|XCR0_SSE)
    503   1.1   maxv static uint64_t svm_xcr0_mask __read_mostly;
    504   1.1   maxv 
    505   1.1   maxv #define SVM_NCPUIDS	32
    506   1.1   maxv 
    507   1.1   maxv #define VMCB_NPAGES	1
    508   1.1   maxv 
    509   1.1   maxv #define MSRBM_NPAGES	2
    510   1.1   maxv #define MSRBM_SIZE	(MSRBM_NPAGES * PAGE_SIZE)
    511   1.1   maxv 
    512   1.1   maxv #define IOBM_NPAGES	3
    513   1.1   maxv #define IOBM_SIZE	(IOBM_NPAGES * PAGE_SIZE)
    514   1.1   maxv 
    515   1.1   maxv /* Does not include EFER_LMSLE. */
    516   1.1   maxv #define EFER_VALID \
    517   1.1   maxv 	(EFER_SCE|EFER_LME|EFER_LMA|EFER_NXE|EFER_SVME|EFER_FFXSR|EFER_TCE)
    518   1.1   maxv 
    519   1.1   maxv #define EFER_TLB_FLUSH \
    520   1.1   maxv 	(EFER_NXE|EFER_LMA|EFER_LME)
    521   1.1   maxv #define CR0_TLB_FLUSH \
    522   1.1   maxv 	(CR0_PG|CR0_WP|CR0_CD|CR0_NW)
    523   1.1   maxv #define CR4_TLB_FLUSH \
    524  1.68   maxv 	(CR4_PSE|CR4_PAE|CR4_PGE|CR4_PCIDE|CR4_SMEP)
    525   1.1   maxv 
    526   1.1   maxv /* -------------------------------------------------------------------------- */
    527   1.1   maxv 
    528   1.1   maxv struct svm_machdata {
    529  1.29   maxv 	volatile uint64_t mach_htlb_gen;
    530   1.1   maxv };
    531   1.1   maxv 
    532  1.51   maxv static const size_t svm_vcpu_conf_sizes[NVMM_X86_VCPU_NCONF] = {
    533  1.51   maxv 	[NVMM_VCPU_CONF_MD(NVMM_VCPU_CONF_CPUID)] =
    534  1.52   maxv 	    sizeof(struct nvmm_vcpu_conf_cpuid),
    535  1.52   maxv 	[NVMM_VCPU_CONF_MD(NVMM_VCPU_CONF_TPR)] =
    536  1.52   maxv 	    sizeof(struct nvmm_vcpu_conf_tpr)
    537   1.1   maxv };
    538   1.1   maxv 
    539   1.1   maxv struct svm_cpudata {
    540   1.1   maxv 	/* General */
    541   1.1   maxv 	bool shared_asid;
    542  1.28   maxv 	bool gtlb_want_flush;
    543  1.36   maxv 	bool gtsc_want_update;
    544  1.29   maxv 	uint64_t vcpu_htlb_gen;
    545   1.1   maxv 
    546   1.1   maxv 	/* VMCB */
    547   1.1   maxv 	struct vmcb *vmcb;
    548   1.1   maxv 	paddr_t vmcb_pa;
    549   1.1   maxv 
    550   1.1   maxv 	/* I/O bitmap */
    551   1.1   maxv 	uint8_t *iobm;
    552   1.1   maxv 	paddr_t iobm_pa;
    553   1.1   maxv 
    554   1.1   maxv 	/* MSR bitmap */
    555   1.1   maxv 	uint8_t *msrbm;
    556   1.1   maxv 	paddr_t msrbm_pa;
    557   1.1   maxv 
    558   1.1   maxv 	/* Host state */
    559  1.13   maxv 	uint64_t hxcr0;
    560   1.1   maxv 	uint64_t star;
    561   1.1   maxv 	uint64_t lstar;
    562   1.1   maxv 	uint64_t cstar;
    563   1.1   maxv 	uint64_t sfmask;
    564  1.14   maxv 	uint64_t fsbase;
    565  1.14   maxv 	uint64_t kernelgsbase;
    566   1.1   maxv 
    567  1.37   maxv 	/* Intr state */
    568  1.10   maxv 	bool int_window_exit;
    569  1.10   maxv 	bool nmi_window_exit;
    570  1.37   maxv 	bool evt_pending;
    571  1.10   maxv 
    572   1.1   maxv 	/* Guest state */
    573  1.13   maxv 	uint64_t gxcr0;
    574  1.13   maxv 	uint64_t gprs[NVMM_X64_NGPR];
    575  1.13   maxv 	uint64_t drs[NVMM_X64_NDR];
    576  1.36   maxv 	uint64_t gtsc;
    577  1.16   maxv 	struct xsave_header gfpu __aligned(64);
    578  1.51   maxv 
    579  1.51   maxv 	/* VCPU configuration. */
    580  1.51   maxv 	bool cpuidpresent[SVM_NCPUIDS];
    581  1.51   maxv 	struct nvmm_vcpu_conf_cpuid cpuid[SVM_NCPUIDS];
    582   1.1   maxv };
    583   1.1   maxv 
    584  1.12   maxv static void
    585  1.12   maxv svm_vmcb_cache_default(struct vmcb *vmcb)
    586  1.12   maxv {
    587  1.12   maxv 	vmcb->ctrl.vmcb_clean =
    588  1.12   maxv 	    VMCB_CTRL_VMCB_CLEAN_I |
    589  1.12   maxv 	    VMCB_CTRL_VMCB_CLEAN_IOPM |
    590  1.12   maxv 	    VMCB_CTRL_VMCB_CLEAN_ASID |
    591  1.12   maxv 	    VMCB_CTRL_VMCB_CLEAN_TPR |
    592  1.12   maxv 	    VMCB_CTRL_VMCB_CLEAN_NP |
    593  1.12   maxv 	    VMCB_CTRL_VMCB_CLEAN_CR |
    594  1.12   maxv 	    VMCB_CTRL_VMCB_CLEAN_DR |
    595  1.12   maxv 	    VMCB_CTRL_VMCB_CLEAN_DT |
    596  1.12   maxv 	    VMCB_CTRL_VMCB_CLEAN_SEG |
    597  1.12   maxv 	    VMCB_CTRL_VMCB_CLEAN_CR2 |
    598  1.12   maxv 	    VMCB_CTRL_VMCB_CLEAN_LBR |
    599  1.12   maxv 	    VMCB_CTRL_VMCB_CLEAN_AVIC;
    600  1.12   maxv }
    601  1.12   maxv 
    602  1.12   maxv static void
    603  1.12   maxv svm_vmcb_cache_update(struct vmcb *vmcb, uint64_t flags)
    604  1.12   maxv {
    605  1.12   maxv 	if (flags & NVMM_X64_STATE_SEGS) {
    606  1.12   maxv 		vmcb->ctrl.vmcb_clean &=
    607  1.12   maxv 		    ~(VMCB_CTRL_VMCB_CLEAN_SEG | VMCB_CTRL_VMCB_CLEAN_DT);
    608  1.12   maxv 	}
    609  1.12   maxv 	if (flags & NVMM_X64_STATE_CRS) {
    610  1.12   maxv 		vmcb->ctrl.vmcb_clean &=
    611  1.13   maxv 		    ~(VMCB_CTRL_VMCB_CLEAN_CR | VMCB_CTRL_VMCB_CLEAN_CR2 |
    612  1.13   maxv 		      VMCB_CTRL_VMCB_CLEAN_TPR);
    613  1.12   maxv 	}
    614  1.12   maxv 	if (flags & NVMM_X64_STATE_DRS) {
    615  1.12   maxv 		vmcb->ctrl.vmcb_clean &= ~VMCB_CTRL_VMCB_CLEAN_DR;
    616  1.12   maxv 	}
    617  1.12   maxv 	if (flags & NVMM_X64_STATE_MSRS) {
    618  1.12   maxv 		/* CR for EFER, NP for PAT. */
    619  1.12   maxv 		vmcb->ctrl.vmcb_clean &=
    620  1.12   maxv 		    ~(VMCB_CTRL_VMCB_CLEAN_CR | VMCB_CTRL_VMCB_CLEAN_NP);
    621  1.12   maxv 	}
    622  1.12   maxv }
    623  1.12   maxv 
    624  1.12   maxv static inline void
    625  1.12   maxv svm_vmcb_cache_flush(struct vmcb *vmcb, uint64_t flags)
    626  1.12   maxv {
    627  1.12   maxv 	vmcb->ctrl.vmcb_clean &= ~flags;
    628  1.12   maxv }
    629  1.12   maxv 
    630  1.12   maxv static inline void
    631  1.12   maxv svm_vmcb_cache_flush_all(struct vmcb *vmcb)
    632  1.12   maxv {
    633  1.12   maxv 	vmcb->ctrl.vmcb_clean = 0;
    634  1.12   maxv }
    635  1.12   maxv 
    636   1.1   maxv #define SVM_EVENT_TYPE_HW_INT	0
    637   1.1   maxv #define SVM_EVENT_TYPE_NMI	2
    638   1.1   maxv #define SVM_EVENT_TYPE_EXC	3
    639   1.1   maxv #define SVM_EVENT_TYPE_SW_INT	4
    640   1.1   maxv 
    641   1.1   maxv static void
    642  1.10   maxv svm_event_waitexit_enable(struct nvmm_cpu *vcpu, bool nmi)
    643   1.1   maxv {
    644  1.10   maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
    645  1.10   maxv 	struct vmcb *vmcb = cpudata->vmcb;
    646  1.10   maxv 
    647   1.1   maxv 	if (nmi) {
    648   1.1   maxv 		vmcb->ctrl.intercept_misc1 |= VMCB_CTRL_INTERCEPT_IRET;
    649  1.10   maxv 		cpudata->nmi_window_exit = true;
    650   1.1   maxv 	} else {
    651   1.1   maxv 		vmcb->ctrl.intercept_misc1 |= VMCB_CTRL_INTERCEPT_VINTR;
    652  1.10   maxv 		vmcb->ctrl.v |= (VMCB_CTRL_V_IRQ | VMCB_CTRL_V_IGN_TPR);
    653  1.12   maxv 		svm_vmcb_cache_flush(vmcb, VMCB_CTRL_VMCB_CLEAN_TPR);
    654  1.10   maxv 		cpudata->int_window_exit = true;
    655   1.1   maxv 	}
    656  1.12   maxv 
    657  1.12   maxv 	svm_vmcb_cache_flush(vmcb, VMCB_CTRL_VMCB_CLEAN_I);
    658   1.1   maxv }
    659   1.1   maxv 
    660   1.1   maxv static void
    661  1.10   maxv svm_event_waitexit_disable(struct nvmm_cpu *vcpu, bool nmi)
    662   1.1   maxv {
    663  1.10   maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
    664  1.10   maxv 	struct vmcb *vmcb = cpudata->vmcb;
    665  1.10   maxv 
    666   1.1   maxv 	if (nmi) {
    667   1.1   maxv 		vmcb->ctrl.intercept_misc1 &= ~VMCB_CTRL_INTERCEPT_IRET;
    668  1.10   maxv 		cpudata->nmi_window_exit = false;
    669   1.1   maxv 	} else {
    670   1.1   maxv 		vmcb->ctrl.intercept_misc1 &= ~VMCB_CTRL_INTERCEPT_VINTR;
    671  1.10   maxv 		vmcb->ctrl.v &= ~(VMCB_CTRL_V_IRQ | VMCB_CTRL_V_IGN_TPR);
    672  1.12   maxv 		svm_vmcb_cache_flush(vmcb, VMCB_CTRL_VMCB_CLEAN_TPR);
    673  1.10   maxv 		cpudata->int_window_exit = false;
    674   1.1   maxv 	}
    675  1.12   maxv 
    676  1.12   maxv 	svm_vmcb_cache_flush(vmcb, VMCB_CTRL_VMCB_CLEAN_I);
    677   1.1   maxv }
    678   1.1   maxv 
    679  1.73   maxv static inline bool
    680  1.73   maxv svm_excp_has_rf(uint8_t vector)
    681  1.73   maxv {
    682  1.73   maxv 	switch (vector) {
    683  1.73   maxv 	case 1:		/* #DB */
    684  1.73   maxv 	case 4:		/* #OF */
    685  1.73   maxv 	case 8:		/* #DF */
    686  1.73   maxv 	case 18:	/* #MC */
    687  1.73   maxv 		return false;
    688  1.73   maxv 	default:
    689  1.73   maxv 		return true;
    690  1.73   maxv 	}
    691  1.73   maxv }
    692  1.73   maxv 
    693   1.1   maxv static inline int
    694  1.73   maxv svm_excp_has_error(uint8_t vector)
    695   1.1   maxv {
    696   1.1   maxv 	switch (vector) {
    697   1.1   maxv 	case 8:		/* #DF */
    698   1.1   maxv 	case 10:	/* #TS */
    699   1.1   maxv 	case 11:	/* #NP */
    700   1.1   maxv 	case 12:	/* #SS */
    701   1.1   maxv 	case 13:	/* #GP */
    702   1.1   maxv 	case 14:	/* #PF */
    703   1.1   maxv 	case 17:	/* #AC */
    704   1.1   maxv 	case 30:	/* #SX */
    705   1.1   maxv 		return 1;
    706   1.1   maxv 	default:
    707   1.1   maxv 		return 0;
    708   1.1   maxv 	}
    709   1.1   maxv }
    710   1.1   maxv 
    711   1.1   maxv static int
    712  1.45   maxv svm_vcpu_inject(struct nvmm_cpu *vcpu)
    713   1.1   maxv {
    714  1.45   maxv 	struct nvmm_comm_page *comm = vcpu->comm;
    715   1.1   maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
    716   1.1   maxv 	struct vmcb *vmcb = cpudata->vmcb;
    717  1.51   maxv 	u_int evtype;
    718  1.51   maxv 	uint8_t vector;
    719  1.51   maxv 	uint64_t error;
    720   1.1   maxv 	int type = 0, err = 0;
    721   1.1   maxv 
    722  1.45   maxv 	evtype = comm->event.type;
    723  1.45   maxv 	vector = comm->event.vector;
    724  1.51   maxv 	error = comm->event.u.excp.error;
    725  1.45   maxv 	__insn_barrier();
    726  1.45   maxv 
    727  1.45   maxv 	switch (evtype) {
    728  1.51   maxv 	case NVMM_VCPU_EVENT_EXCP:
    729  1.51   maxv 		type = SVM_EVENT_TYPE_EXC;
    730  1.51   maxv 		if (vector == 2 || vector >= 32)
    731  1.51   maxv 			return EINVAL;
    732  1.51   maxv 		if (vector == 3 || vector == 0)
    733  1.51   maxv 			return EINVAL;
    734  1.73   maxv 		if (svm_excp_has_rf(vector)) {
    735  1.73   maxv 			vmcb->state.rflags |= PSL_RF;
    736  1.73   maxv 		}
    737  1.73   maxv 		err = svm_excp_has_error(vector);
    738  1.51   maxv 		break;
    739  1.51   maxv 	case NVMM_VCPU_EVENT_INTR:
    740   1.1   maxv 		type = SVM_EVENT_TYPE_HW_INT;
    741  1.45   maxv 		if (vector == 2) {
    742   1.1   maxv 			type = SVM_EVENT_TYPE_NMI;
    743  1.10   maxv 			svm_event_waitexit_enable(vcpu, true);
    744   1.1   maxv 		}
    745   1.1   maxv 		err = 0;
    746   1.1   maxv 		break;
    747   1.1   maxv 	default:
    748   1.1   maxv 		return EINVAL;
    749   1.1   maxv 	}
    750   1.1   maxv 
    751   1.1   maxv 	vmcb->ctrl.eventinj =
    752  1.51   maxv 	    __SHIFTIN((uint64_t)vector, VMCB_CTRL_EVENTINJ_VECTOR) |
    753  1.51   maxv 	    __SHIFTIN((uint64_t)type, VMCB_CTRL_EVENTINJ_TYPE) |
    754  1.51   maxv 	    __SHIFTIN((uint64_t)err, VMCB_CTRL_EVENTINJ_EV) |
    755  1.51   maxv 	    __SHIFTIN((uint64_t)1, VMCB_CTRL_EVENTINJ_V) |
    756  1.51   maxv 	    __SHIFTIN((uint64_t)error, VMCB_CTRL_EVENTINJ_ERRORCODE);
    757   1.1   maxv 
    758  1.37   maxv 	cpudata->evt_pending = true;
    759  1.37   maxv 
    760   1.1   maxv 	return 0;
    761   1.1   maxv }
    762   1.1   maxv 
    763   1.1   maxv static void
    764  1.45   maxv svm_inject_ud(struct nvmm_cpu *vcpu)
    765   1.1   maxv {
    766  1.45   maxv 	struct nvmm_comm_page *comm = vcpu->comm;
    767   1.1   maxv 	int ret __diagused;
    768   1.1   maxv 
    769  1.51   maxv 	comm->event.type = NVMM_VCPU_EVENT_EXCP;
    770  1.45   maxv 	comm->event.vector = 6;
    771  1.51   maxv 	comm->event.u.excp.error = 0;
    772   1.1   maxv 
    773  1.45   maxv 	ret = svm_vcpu_inject(vcpu);
    774   1.1   maxv 	KASSERT(ret == 0);
    775   1.1   maxv }
    776   1.1   maxv 
    777   1.1   maxv static void
    778  1.45   maxv svm_inject_gp(struct nvmm_cpu *vcpu)
    779   1.1   maxv {
    780  1.45   maxv 	struct nvmm_comm_page *comm = vcpu->comm;
    781   1.1   maxv 	int ret __diagused;
    782   1.1   maxv 
    783  1.51   maxv 	comm->event.type = NVMM_VCPU_EVENT_EXCP;
    784  1.45   maxv 	comm->event.vector = 13;
    785  1.51   maxv 	comm->event.u.excp.error = 0;
    786   1.1   maxv 
    787  1.45   maxv 	ret = svm_vcpu_inject(vcpu);
    788   1.1   maxv 	KASSERT(ret == 0);
    789   1.1   maxv }
    790   1.1   maxv 
    791  1.45   maxv static inline int
    792  1.45   maxv svm_vcpu_event_commit(struct nvmm_cpu *vcpu)
    793  1.45   maxv {
    794  1.45   maxv 	if (__predict_true(!vcpu->comm->event_commit)) {
    795  1.45   maxv 		return 0;
    796  1.45   maxv 	}
    797  1.45   maxv 	vcpu->comm->event_commit = false;
    798  1.45   maxv 	return svm_vcpu_inject(vcpu);
    799  1.45   maxv }
    800  1.45   maxv 
    801  1.17   maxv static inline void
    802  1.17   maxv svm_inkernel_advance(struct vmcb *vmcb)
    803   1.1   maxv {
    804  1.17   maxv 	/*
    805  1.17   maxv 	 * Maybe we should also apply single-stepping and debug exceptions.
    806  1.17   maxv 	 * Matters for guest-ring3, because it can execute 'cpuid' under a
    807  1.17   maxv 	 * debugger.
    808  1.17   maxv 	 */
    809  1.17   maxv 	vmcb->state.rip = vmcb->ctrl.nrip;
    810  1.73   maxv 	vmcb->state.rflags &= ~PSL_RF;
    811  1.17   maxv 	vmcb->ctrl.intr &= ~VMCB_CTRL_INTR_SHADOW;
    812   1.1   maxv }
    813   1.1   maxv 
    814  1.69   maxv #define SVM_CPUID_MAX_BASIC		0xD
    815  1.61   maxv #define SVM_CPUID_MAX_HYPERVISOR	0x40000000
    816  1.70   maxv #define SVM_CPUID_MAX_EXTENDED		0x8000001F
    817  1.69   maxv static uint32_t svm_cpuid_max_basic __read_mostly;
    818  1.70   maxv static uint32_t svm_cpuid_max_extended __read_mostly;
    819  1.69   maxv 
    820  1.69   maxv static void
    821  1.69   maxv svm_inkernel_exec_cpuid(struct svm_cpudata *cpudata, uint64_t eax, uint64_t ecx)
    822  1.69   maxv {
    823  1.69   maxv 	u_int descs[4];
    824  1.69   maxv 
    825  1.69   maxv 	x86_cpuid2(eax, ecx, descs);
    826  1.69   maxv 	cpudata->vmcb->state.rax = descs[0];
    827  1.69   maxv 	cpudata->gprs[NVMM_X64_GPR_RBX] = descs[1];
    828  1.69   maxv 	cpudata->gprs[NVMM_X64_GPR_RCX] = descs[2];
    829  1.69   maxv 	cpudata->gprs[NVMM_X64_GPR_RDX] = descs[3];
    830  1.69   maxv }
    831  1.61   maxv 
    832   1.1   maxv static void
    833   1.1   maxv svm_inkernel_handle_cpuid(struct nvmm_cpu *vcpu, uint64_t eax, uint64_t ecx)
    834   1.1   maxv {
    835   1.1   maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
    836  1.25   maxv 	uint64_t cr4;
    837   1.1   maxv 
    838  1.69   maxv 	if (eax < 0x40000000) {
    839  1.69   maxv 		if (__predict_false(eax > svm_cpuid_max_basic)) {
    840  1.69   maxv 			eax = svm_cpuid_max_basic;
    841  1.69   maxv 			svm_inkernel_exec_cpuid(cpudata, eax, ecx);
    842  1.69   maxv 		}
    843  1.69   maxv 	} else if (eax < 0x80000000) {
    844  1.69   maxv 		if (__predict_false(eax > SVM_CPUID_MAX_HYPERVISOR)) {
    845  1.69   maxv 			eax = svm_cpuid_max_basic;
    846  1.69   maxv 			svm_inkernel_exec_cpuid(cpudata, eax, ecx);
    847  1.69   maxv 		}
    848  1.70   maxv 	} else {
    849  1.70   maxv 		if (__predict_false(eax > svm_cpuid_max_extended)) {
    850  1.70   maxv 			eax = svm_cpuid_max_basic;
    851  1.70   maxv 			svm_inkernel_exec_cpuid(cpudata, eax, ecx);
    852  1.70   maxv 		}
    853  1.69   maxv 	}
    854  1.69   maxv 
    855   1.1   maxv 	switch (eax) {
    856  1.69   maxv 	case 0x00000000:
    857  1.69   maxv 		cpudata->vmcb->state.rax = svm_cpuid_max_basic;
    858  1.69   maxv 		break;
    859  1.25   maxv 	case 0x00000001:
    860  1.33   maxv 		cpudata->vmcb->state.rax &= nvmm_cpuid_00000001.eax;
    861  1.33   maxv 
    862  1.13   maxv 		cpudata->gprs[NVMM_X64_GPR_RBX] &= ~CPUID_LOCAL_APIC_ID;
    863  1.13   maxv 		cpudata->gprs[NVMM_X64_GPR_RBX] |= __SHIFTIN(vcpu->cpuid,
    864   1.1   maxv 		    CPUID_LOCAL_APIC_ID);
    865  1.25   maxv 
    866  1.33   maxv 		cpudata->gprs[NVMM_X64_GPR_RCX] &= nvmm_cpuid_00000001.ecx;
    867  1.33   maxv 		cpudata->gprs[NVMM_X64_GPR_RCX] |= CPUID2_RAZ;
    868  1.33   maxv 
    869  1.33   maxv 		cpudata->gprs[NVMM_X64_GPR_RDX] &= nvmm_cpuid_00000001.edx;
    870  1.33   maxv 
    871  1.25   maxv 		/* CPUID2_OSXSAVE depends on CR4. */
    872  1.25   maxv 		cr4 = cpudata->vmcb->state.cr4;
    873  1.25   maxv 		if (!(cr4 & CR4_OSXSAVE)) {
    874  1.25   maxv 			cpudata->gprs[NVMM_X64_GPR_RCX] &= ~CPUID2_OSXSAVE;
    875  1.25   maxv 		}
    876   1.1   maxv 		break;
    877  1.60   maxv 	case 0x00000002: /* Empty */
    878  1.60   maxv 	case 0x00000003: /* Empty */
    879  1.60   maxv 	case 0x00000004: /* Empty */
    880  1.60   maxv 	case 0x00000005: /* Monitor/MWait */
    881  1.60   maxv 	case 0x00000006: /* Power Management Related Features */
    882  1.33   maxv 		cpudata->vmcb->state.rax = 0;
    883  1.33   maxv 		cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
    884  1.33   maxv 		cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
    885  1.33   maxv 		cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
    886  1.33   maxv 		break;
    887  1.60   maxv 	case 0x00000007: /* Structured Extended Features */
    888  1.69   maxv 		switch (ecx) {
    889  1.69   maxv 		case 0:
    890  1.69   maxv 			cpudata->vmcb->state.rax = 0;
    891  1.69   maxv 			cpudata->gprs[NVMM_X64_GPR_RBX] &= nvmm_cpuid_00000007.ebx;
    892  1.69   maxv 			cpudata->gprs[NVMM_X64_GPR_RCX] &= nvmm_cpuid_00000007.ecx;
    893  1.69   maxv 			cpudata->gprs[NVMM_X64_GPR_RDX] &= nvmm_cpuid_00000007.edx;
    894  1.69   maxv 			break;
    895  1.69   maxv 		default:
    896  1.69   maxv 			cpudata->vmcb->state.rax = 0;
    897  1.69   maxv 			cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
    898  1.69   maxv 			cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
    899  1.69   maxv 			cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
    900  1.69   maxv 			break;
    901  1.69   maxv 		}
    902  1.33   maxv 		break;
    903  1.60   maxv 	case 0x00000008: /* Empty */
    904  1.60   maxv 	case 0x00000009: /* Empty */
    905  1.60   maxv 	case 0x0000000A: /* Empty */
    906  1.60   maxv 	case 0x0000000B: /* Empty */
    907  1.60   maxv 	case 0x0000000C: /* Empty */
    908  1.60   maxv 		cpudata->vmcb->state.rax = 0;
    909  1.60   maxv 		cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
    910  1.60   maxv 		cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
    911  1.60   maxv 		cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
    912  1.60   maxv 		break;
    913  1.60   maxv 	case 0x0000000D: /* Processor Extended State Enumeration */
    914  1.25   maxv 		if (svm_xcr0_mask == 0) {
    915   1.1   maxv 			break;
    916   1.1   maxv 		}
    917  1.25   maxv 		switch (ecx) {
    918  1.25   maxv 		case 0:
    919  1.26   maxv 			cpudata->vmcb->state.rax = svm_xcr0_mask & 0xFFFFFFFF;
    920  1.25   maxv 			if (cpudata->gxcr0 & XCR0_SSE) {
    921  1.25   maxv 				cpudata->gprs[NVMM_X64_GPR_RBX] = sizeof(struct fxsave);
    922  1.25   maxv 			} else {
    923  1.25   maxv 				cpudata->gprs[NVMM_X64_GPR_RBX] = sizeof(struct save87);
    924  1.25   maxv 			}
    925  1.25   maxv 			cpudata->gprs[NVMM_X64_GPR_RBX] += 64; /* XSAVE header */
    926  1.39   maxv 			cpudata->gprs[NVMM_X64_GPR_RCX] = sizeof(struct fxsave) + 64;
    927  1.25   maxv 			cpudata->gprs[NVMM_X64_GPR_RDX] = svm_xcr0_mask >> 32;
    928  1.25   maxv 			break;
    929  1.25   maxv 		case 1:
    930  1.54   maxv 			cpudata->vmcb->state.rax &=
    931  1.54   maxv 			    (CPUID_PES1_XSAVEOPT | CPUID_PES1_XSAVEC |
    932  1.54   maxv 			     CPUID_PES1_XGETBV);
    933  1.54   maxv 			cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
    934  1.54   maxv 			cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
    935  1.54   maxv 			cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
    936  1.54   maxv 			break;
    937  1.54   maxv 		default:
    938  1.54   maxv 			cpudata->vmcb->state.rax = 0;
    939  1.54   maxv 			cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
    940  1.54   maxv 			cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
    941  1.54   maxv 			cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
    942  1.25   maxv 			break;
    943   1.1   maxv 		}
    944   1.1   maxv 		break;
    945  1.60   maxv 
    946  1.60   maxv 	case 0x40000000: /* Hypervisor Information */
    947  1.61   maxv 		cpudata->vmcb->state.rax = SVM_CPUID_MAX_HYPERVISOR;
    948  1.16   maxv 		cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
    949  1.16   maxv 		cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
    950  1.16   maxv 		cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
    951  1.13   maxv 		memcpy(&cpudata->gprs[NVMM_X64_GPR_RBX], "___ ", 4);
    952  1.13   maxv 		memcpy(&cpudata->gprs[NVMM_X64_GPR_RCX], "NVMM", 4);
    953  1.13   maxv 		memcpy(&cpudata->gprs[NVMM_X64_GPR_RDX], " ___", 4);
    954  1.10   maxv 		break;
    955  1.60   maxv 
    956  1.70   maxv 	case 0x80000000:
    957  1.70   maxv 		cpudata->vmcb->state.rax = svm_cpuid_max_extended;
    958  1.70   maxv 		break;
    959  1.25   maxv 	case 0x80000001:
    960  1.33   maxv 		cpudata->vmcb->state.rax &= nvmm_cpuid_80000001.eax;
    961  1.33   maxv 		cpudata->gprs[NVMM_X64_GPR_RBX] &= nvmm_cpuid_80000001.ebx;
    962  1.33   maxv 		cpudata->gprs[NVMM_X64_GPR_RCX] &= nvmm_cpuid_80000001.ecx;
    963  1.33   maxv 		cpudata->gprs[NVMM_X64_GPR_RDX] &= nvmm_cpuid_80000001.edx;
    964  1.10   maxv 		break;
    965  1.70   maxv 	case 0x80000002: /* Extended Processor Name String */
    966  1.70   maxv 	case 0x80000003: /* Extended Processor Name String */
    967  1.70   maxv 	case 0x80000004: /* Extended Processor Name String */
    968  1.70   maxv 	case 0x80000005: /* L1 Cache and TLB Information */
    969  1.70   maxv 	case 0x80000006: /* L2 Cache and TLB and L3 Cache Information */
    970  1.70   maxv 		break;
    971  1.70   maxv 	case 0x80000007: /* Processor Power Management and RAS Capabilities */
    972  1.70   maxv 		cpudata->vmcb->state.rax &= nvmm_cpuid_80000007.eax;
    973  1.70   maxv 		cpudata->gprs[NVMM_X64_GPR_RBX] &= nvmm_cpuid_80000007.ebx;
    974  1.70   maxv 		cpudata->gprs[NVMM_X64_GPR_RCX] &= nvmm_cpuid_80000007.ecx;
    975  1.70   maxv 		cpudata->gprs[NVMM_X64_GPR_RDX] &= nvmm_cpuid_80000007.edx;
    976  1.70   maxv 		break;
    977  1.70   maxv 	case 0x80000008: /* Processor Capacity Parameters and Ext Feat Ident */
    978  1.70   maxv 		cpudata->vmcb->state.rax &= nvmm_cpuid_80000008.eax;
    979  1.70   maxv 		cpudata->gprs[NVMM_X64_GPR_RBX] &= nvmm_cpuid_80000008.ebx;
    980  1.70   maxv 		cpudata->gprs[NVMM_X64_GPR_RCX] &= nvmm_cpuid_80000008.ecx;
    981  1.70   maxv 		cpudata->gprs[NVMM_X64_GPR_RDX] &= nvmm_cpuid_80000008.edx;
    982  1.70   maxv 		break;
    983  1.70   maxv 	case 0x80000009: /* Empty */
    984  1.70   maxv 	case 0x8000000A: /* SVM Features */
    985  1.70   maxv 	case 0x8000000B: /* Empty */
    986  1.70   maxv 	case 0x8000000C: /* Empty */
    987  1.70   maxv 	case 0x8000000D: /* Empty */
    988  1.70   maxv 	case 0x8000000E: /* Empty */
    989  1.70   maxv 	case 0x8000000F: /* Empty */
    990  1.70   maxv 	case 0x80000010: /* Empty */
    991  1.70   maxv 	case 0x80000011: /* Empty */
    992  1.70   maxv 	case 0x80000012: /* Empty */
    993  1.70   maxv 	case 0x80000013: /* Empty */
    994  1.70   maxv 	case 0x80000014: /* Empty */
    995  1.70   maxv 	case 0x80000015: /* Empty */
    996  1.70   maxv 	case 0x80000016: /* Empty */
    997  1.70   maxv 	case 0x80000017: /* Empty */
    998  1.70   maxv 	case 0x80000018: /* Empty */
    999  1.70   maxv 		cpudata->vmcb->state.rax = 0;
   1000  1.70   maxv 		cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
   1001  1.70   maxv 		cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
   1002  1.70   maxv 		cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
   1003  1.70   maxv 		break;
   1004  1.70   maxv 	case 0x80000019: /* TLB Characteristics for 1GB pages */
   1005  1.70   maxv 	case 0x8000001A: /* Instruction Optimizations */
   1006  1.70   maxv 		break;
   1007  1.70   maxv 	case 0x8000001B: /* Instruction-Based Sampling Capabilities */
   1008  1.70   maxv 	case 0x8000001C: /* Lightweight Profiling Capabilities */
   1009  1.70   maxv 		cpudata->vmcb->state.rax = 0;
   1010  1.70   maxv 		cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
   1011  1.70   maxv 		cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
   1012  1.70   maxv 		cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
   1013  1.70   maxv 		break;
   1014  1.70   maxv 	case 0x8000001D: /* Cache Topology Information */
   1015  1.70   maxv 	case 0x8000001E: /* Processor Topology Information */
   1016  1.70   maxv 		break; /* TODO? */
   1017  1.70   maxv 	case 0x8000001F: /* Encrypted Memory Capabilities */
   1018  1.70   maxv 		cpudata->vmcb->state.rax = 0;
   1019  1.70   maxv 		cpudata->gprs[NVMM_X64_GPR_RBX] = 0;
   1020  1.70   maxv 		cpudata->gprs[NVMM_X64_GPR_RCX] = 0;
   1021  1.70   maxv 		cpudata->gprs[NVMM_X64_GPR_RDX] = 0;
   1022  1.70   maxv 		break;
   1023  1.70   maxv 
   1024   1.1   maxv 	default:
   1025   1.1   maxv 		break;
   1026   1.1   maxv 	}
   1027   1.1   maxv }
   1028   1.1   maxv 
   1029   1.1   maxv static void
   1030  1.51   maxv svm_exit_insn(struct vmcb *vmcb, struct nvmm_vcpu_exit *exit, uint64_t reason)
   1031  1.51   maxv {
   1032  1.51   maxv 	exit->u.insn.npc = vmcb->ctrl.nrip;
   1033  1.51   maxv 	exit->reason = reason;
   1034  1.51   maxv }
   1035  1.51   maxv 
   1036  1.51   maxv static void
   1037   1.1   maxv svm_exit_cpuid(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1038  1.51   maxv     struct nvmm_vcpu_exit *exit)
   1039   1.1   maxv {
   1040   1.1   maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1041  1.51   maxv 	struct nvmm_vcpu_conf_cpuid *cpuid;
   1042   1.1   maxv 	uint64_t eax, ecx;
   1043   1.1   maxv 	size_t i;
   1044   1.1   maxv 
   1045   1.1   maxv 	eax = cpudata->vmcb->state.rax;
   1046  1.13   maxv 	ecx = cpudata->gprs[NVMM_X64_GPR_RCX];
   1047  1.71   maxv 	svm_inkernel_exec_cpuid(cpudata, eax, ecx);
   1048  1.38   maxv 	svm_inkernel_handle_cpuid(vcpu, eax, ecx);
   1049  1.38   maxv 
   1050   1.1   maxv 	for (i = 0; i < SVM_NCPUIDS; i++) {
   1051  1.51   maxv 		if (!cpudata->cpuidpresent[i]) {
   1052   1.1   maxv 			continue;
   1053   1.1   maxv 		}
   1054  1.51   maxv 		cpuid = &cpudata->cpuid[i];
   1055   1.1   maxv 		if (cpuid->leaf != eax) {
   1056   1.1   maxv 			continue;
   1057   1.1   maxv 		}
   1058   1.1   maxv 
   1059  1.51   maxv 		if (cpuid->exit) {
   1060  1.51   maxv 			svm_exit_insn(cpudata->vmcb, exit, NVMM_VCPU_EXIT_CPUID);
   1061  1.51   maxv 			return;
   1062  1.51   maxv 		}
   1063  1.51   maxv 		KASSERT(cpuid->mask);
   1064  1.51   maxv 
   1065   1.1   maxv 		/* del */
   1066  1.51   maxv 		cpudata->vmcb->state.rax &= ~cpuid->u.mask.del.eax;
   1067  1.51   maxv 		cpudata->gprs[NVMM_X64_GPR_RBX] &= ~cpuid->u.mask.del.ebx;
   1068  1.51   maxv 		cpudata->gprs[NVMM_X64_GPR_RCX] &= ~cpuid->u.mask.del.ecx;
   1069  1.51   maxv 		cpudata->gprs[NVMM_X64_GPR_RDX] &= ~cpuid->u.mask.del.edx;
   1070   1.1   maxv 
   1071   1.1   maxv 		/* set */
   1072  1.51   maxv 		cpudata->vmcb->state.rax |= cpuid->u.mask.set.eax;
   1073  1.51   maxv 		cpudata->gprs[NVMM_X64_GPR_RBX] |= cpuid->u.mask.set.ebx;
   1074  1.51   maxv 		cpudata->gprs[NVMM_X64_GPR_RCX] |= cpuid->u.mask.set.ecx;
   1075  1.51   maxv 		cpudata->gprs[NVMM_X64_GPR_RDX] |= cpuid->u.mask.set.edx;
   1076   1.1   maxv 
   1077   1.1   maxv 		break;
   1078   1.1   maxv 	}
   1079   1.1   maxv 
   1080  1.17   maxv 	svm_inkernel_advance(cpudata->vmcb);
   1081  1.51   maxv 	exit->reason = NVMM_VCPU_EXIT_NONE;
   1082   1.1   maxv }
   1083   1.1   maxv 
   1084  1.10   maxv static void
   1085  1.10   maxv svm_exit_hlt(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1086  1.51   maxv     struct nvmm_vcpu_exit *exit)
   1087  1.10   maxv {
   1088  1.10   maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1089  1.17   maxv 	struct vmcb *vmcb = cpudata->vmcb;
   1090  1.10   maxv 
   1091  1.17   maxv 	if (cpudata->int_window_exit && (vmcb->state.rflags & PSL_I)) {
   1092  1.17   maxv 		svm_event_waitexit_disable(vcpu, false);
   1093  1.17   maxv 	}
   1094  1.17   maxv 
   1095  1.17   maxv 	svm_inkernel_advance(cpudata->vmcb);
   1096  1.51   maxv 	exit->reason = NVMM_VCPU_EXIT_HALTED;
   1097  1.10   maxv }
   1098  1.10   maxv 
   1099   1.1   maxv #define SVM_EXIT_IO_PORT	__BITS(31,16)
   1100   1.1   maxv #define SVM_EXIT_IO_SEG		__BITS(12,10)
   1101   1.1   maxv #define SVM_EXIT_IO_A64		__BIT(9)
   1102   1.1   maxv #define SVM_EXIT_IO_A32		__BIT(8)
   1103   1.1   maxv #define SVM_EXIT_IO_A16		__BIT(7)
   1104   1.1   maxv #define SVM_EXIT_IO_SZ32	__BIT(6)
   1105   1.1   maxv #define SVM_EXIT_IO_SZ16	__BIT(5)
   1106   1.1   maxv #define SVM_EXIT_IO_SZ8		__BIT(4)
   1107   1.1   maxv #define SVM_EXIT_IO_REP		__BIT(3)
   1108   1.1   maxv #define SVM_EXIT_IO_STR		__BIT(2)
   1109   1.4   maxv #define SVM_EXIT_IO_IN		__BIT(0)
   1110   1.1   maxv 
   1111   1.1   maxv static void
   1112   1.1   maxv svm_exit_io(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1113  1.51   maxv     struct nvmm_vcpu_exit *exit)
   1114   1.1   maxv {
   1115   1.1   maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1116   1.1   maxv 	uint64_t info = cpudata->vmcb->ctrl.exitinfo1;
   1117   1.1   maxv 	uint64_t nextpc = cpudata->vmcb->ctrl.exitinfo2;
   1118   1.1   maxv 
   1119  1.51   maxv 	exit->reason = NVMM_VCPU_EXIT_IO;
   1120   1.1   maxv 
   1121  1.51   maxv 	exit->u.io.in = (info & SVM_EXIT_IO_IN) != 0;
   1122   1.1   maxv 	exit->u.io.port = __SHIFTOUT(info, SVM_EXIT_IO_PORT);
   1123   1.1   maxv 
   1124   1.1   maxv 	if (svm_decode_assist) {
   1125   1.1   maxv 		KASSERT(__SHIFTOUT(info, SVM_EXIT_IO_SEG) < 6);
   1126  1.32   maxv 		exit->u.io.seg = __SHIFTOUT(info, SVM_EXIT_IO_SEG);
   1127   1.1   maxv 	} else {
   1128   1.8   maxv 		exit->u.io.seg = -1;
   1129   1.1   maxv 	}
   1130   1.1   maxv 
   1131   1.1   maxv 	if (info & SVM_EXIT_IO_A64) {
   1132   1.1   maxv 		exit->u.io.address_size = 8;
   1133   1.1   maxv 	} else if (info & SVM_EXIT_IO_A32) {
   1134   1.1   maxv 		exit->u.io.address_size = 4;
   1135   1.1   maxv 	} else if (info & SVM_EXIT_IO_A16) {
   1136   1.1   maxv 		exit->u.io.address_size = 2;
   1137   1.1   maxv 	}
   1138   1.1   maxv 
   1139   1.1   maxv 	if (info & SVM_EXIT_IO_SZ32) {
   1140   1.1   maxv 		exit->u.io.operand_size = 4;
   1141   1.1   maxv 	} else if (info & SVM_EXIT_IO_SZ16) {
   1142   1.1   maxv 		exit->u.io.operand_size = 2;
   1143   1.1   maxv 	} else if (info & SVM_EXIT_IO_SZ8) {
   1144   1.1   maxv 		exit->u.io.operand_size = 1;
   1145   1.1   maxv 	}
   1146   1.1   maxv 
   1147   1.1   maxv 	exit->u.io.rep = (info & SVM_EXIT_IO_REP) != 0;
   1148   1.1   maxv 	exit->u.io.str = (info & SVM_EXIT_IO_STR) != 0;
   1149   1.1   maxv 	exit->u.io.npc = nextpc;
   1150  1.43   maxv 
   1151  1.43   maxv 	svm_vcpu_state_provide(vcpu,
   1152  1.43   maxv 	    NVMM_X64_STATE_GPRS | NVMM_X64_STATE_SEGS |
   1153  1.43   maxv 	    NVMM_X64_STATE_CRS | NVMM_X64_STATE_MSRS);
   1154   1.1   maxv }
   1155   1.1   maxv 
   1156  1.10   maxv static const uint64_t msr_ignore_list[] = {
   1157  1.10   maxv 	0xc0010055, /* MSR_CMPHALT */
   1158  1.10   maxv 	MSR_DE_CFG,
   1159  1.10   maxv 	MSR_IC_CFG,
   1160  1.10   maxv 	MSR_UCODE_AMD_PATCHLEVEL
   1161  1.10   maxv };
   1162  1.10   maxv 
   1163   1.1   maxv static bool
   1164   1.1   maxv svm_inkernel_handle_msr(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1165  1.51   maxv     struct nvmm_vcpu_exit *exit)
   1166   1.1   maxv {
   1167   1.1   maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1168  1.19   maxv 	struct vmcb *vmcb = cpudata->vmcb;
   1169  1.10   maxv 	uint64_t val;
   1170  1.10   maxv 	size_t i;
   1171   1.1   maxv 
   1172  1.51   maxv 	if (exit->reason == NVMM_VCPU_EXIT_RDMSR) {
   1173  1.74   maxv 		if (exit->u.rdmsr.msr == MSR_EFER) {
   1174  1.74   maxv 			val = vmcb->state.efer & ~EFER_SVME;
   1175  1.74   maxv 			vmcb->state.rax = (val & 0xFFFFFFFF);
   1176  1.74   maxv 			cpudata->gprs[NVMM_X64_GPR_RDX] = (val >> 32);
   1177  1.74   maxv 			goto handled;
   1178  1.74   maxv 		}
   1179  1.51   maxv 		if (exit->u.rdmsr.msr == MSR_NB_CFG) {
   1180  1.10   maxv 			val = NB_CFG_INITAPICCPUIDLO;
   1181  1.19   maxv 			vmcb->state.rax = (val & 0xFFFFFFFF);
   1182  1.13   maxv 			cpudata->gprs[NVMM_X64_GPR_RDX] = (val >> 32);
   1183  1.10   maxv 			goto handled;
   1184  1.10   maxv 		}
   1185  1.10   maxv 		for (i = 0; i < __arraycount(msr_ignore_list); i++) {
   1186  1.51   maxv 			if (msr_ignore_list[i] != exit->u.rdmsr.msr)
   1187  1.10   maxv 				continue;
   1188  1.10   maxv 			val = 0;
   1189  1.19   maxv 			vmcb->state.rax = (val & 0xFFFFFFFF);
   1190  1.13   maxv 			cpudata->gprs[NVMM_X64_GPR_RDX] = (val >> 32);
   1191   1.1   maxv 			goto handled;
   1192   1.1   maxv 		}
   1193  1.51   maxv 	} else {
   1194  1.51   maxv 		if (exit->u.wrmsr.msr == MSR_EFER) {
   1195  1.51   maxv 			if (__predict_false(exit->u.wrmsr.val & ~EFER_VALID)) {
   1196  1.19   maxv 				goto error;
   1197   1.1   maxv 			}
   1198  1.51   maxv 			if ((vmcb->state.efer ^ exit->u.wrmsr.val) &
   1199   1.1   maxv 			     EFER_TLB_FLUSH) {
   1200  1.28   maxv 				cpudata->gtlb_want_flush = true;
   1201   1.1   maxv 			}
   1202  1.51   maxv 			vmcb->state.efer = exit->u.wrmsr.val | EFER_SVME;
   1203  1.24   maxv 			svm_vmcb_cache_flush(vmcb, VMCB_CTRL_VMCB_CLEAN_CR);
   1204  1.24   maxv 			goto handled;
   1205  1.24   maxv 		}
   1206  1.51   maxv 		if (exit->u.wrmsr.msr == MSR_TSC) {
   1207  1.51   maxv 			cpudata->gtsc = exit->u.wrmsr.val;
   1208  1.36   maxv 			cpudata->gtsc_want_update = true;
   1209   1.1   maxv 			goto handled;
   1210   1.1   maxv 		}
   1211  1.10   maxv 		for (i = 0; i < __arraycount(msr_ignore_list); i++) {
   1212  1.51   maxv 			if (msr_ignore_list[i] != exit->u.wrmsr.msr)
   1213  1.10   maxv 				continue;
   1214  1.10   maxv 			goto handled;
   1215  1.10   maxv 		}
   1216   1.1   maxv 	}
   1217   1.1   maxv 
   1218   1.1   maxv 	return false;
   1219   1.1   maxv 
   1220   1.1   maxv handled:
   1221  1.17   maxv 	svm_inkernel_advance(cpudata->vmcb);
   1222   1.1   maxv 	return true;
   1223  1.19   maxv 
   1224  1.19   maxv error:
   1225  1.45   maxv 	svm_inject_gp(vcpu);
   1226  1.19   maxv 	return true;
   1227   1.1   maxv }
   1228   1.1   maxv 
   1229  1.51   maxv static inline void
   1230  1.51   maxv svm_exit_rdmsr(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1231  1.51   maxv     struct nvmm_vcpu_exit *exit)
   1232   1.1   maxv {
   1233   1.1   maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1234   1.1   maxv 
   1235  1.51   maxv 	exit->reason = NVMM_VCPU_EXIT_RDMSR;
   1236  1.51   maxv 	exit->u.rdmsr.msr = (cpudata->gprs[NVMM_X64_GPR_RCX] & 0xFFFFFFFF);
   1237  1.51   maxv 	exit->u.rdmsr.npc = cpudata->vmcb->ctrl.nrip;
   1238  1.51   maxv 
   1239  1.51   maxv 	if (svm_inkernel_handle_msr(mach, vcpu, exit)) {
   1240  1.51   maxv 		exit->reason = NVMM_VCPU_EXIT_NONE;
   1241  1.51   maxv 		return;
   1242   1.1   maxv 	}
   1243   1.1   maxv 
   1244  1.51   maxv 	svm_vcpu_state_provide(vcpu, NVMM_X64_STATE_GPRS);
   1245  1.51   maxv }
   1246  1.51   maxv 
   1247  1.51   maxv static inline void
   1248  1.51   maxv svm_exit_wrmsr(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1249  1.51   maxv     struct nvmm_vcpu_exit *exit)
   1250  1.51   maxv {
   1251  1.51   maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1252  1.51   maxv 	uint64_t rdx, rax;
   1253   1.1   maxv 
   1254  1.51   maxv 	rdx = cpudata->gprs[NVMM_X64_GPR_RDX];
   1255  1.51   maxv 	rax = cpudata->vmcb->state.rax;
   1256  1.51   maxv 
   1257  1.51   maxv 	exit->reason = NVMM_VCPU_EXIT_WRMSR;
   1258  1.51   maxv 	exit->u.wrmsr.msr = (cpudata->gprs[NVMM_X64_GPR_RCX] & 0xFFFFFFFF);
   1259  1.51   maxv 	exit->u.wrmsr.val = (rdx << 32) | (rax & 0xFFFFFFFF);
   1260  1.51   maxv 	exit->u.wrmsr.npc = cpudata->vmcb->ctrl.nrip;
   1261   1.1   maxv 
   1262   1.1   maxv 	if (svm_inkernel_handle_msr(mach, vcpu, exit)) {
   1263  1.51   maxv 		exit->reason = NVMM_VCPU_EXIT_NONE;
   1264   1.1   maxv 		return;
   1265   1.1   maxv 	}
   1266   1.1   maxv 
   1267  1.51   maxv 	svm_vcpu_state_provide(vcpu, NVMM_X64_STATE_GPRS);
   1268  1.51   maxv }
   1269  1.51   maxv 
   1270  1.51   maxv static void
   1271  1.51   maxv svm_exit_msr(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1272  1.51   maxv     struct nvmm_vcpu_exit *exit)
   1273  1.51   maxv {
   1274  1.51   maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1275  1.51   maxv 	uint64_t info = cpudata->vmcb->ctrl.exitinfo1;
   1276  1.43   maxv 
   1277  1.51   maxv 	if (info == 0) {
   1278  1.51   maxv 		svm_exit_rdmsr(mach, vcpu, exit);
   1279  1.51   maxv 	} else {
   1280  1.51   maxv 		svm_exit_wrmsr(mach, vcpu, exit);
   1281  1.51   maxv 	}
   1282   1.1   maxv }
   1283   1.1   maxv 
   1284   1.1   maxv static void
   1285   1.1   maxv svm_exit_npf(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1286  1.51   maxv     struct nvmm_vcpu_exit *exit)
   1287   1.1   maxv {
   1288   1.1   maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1289   1.1   maxv 	gpaddr_t gpa = cpudata->vmcb->ctrl.exitinfo2;
   1290   1.1   maxv 
   1291  1.51   maxv 	exit->reason = NVMM_VCPU_EXIT_MEMORY;
   1292  1.27   maxv 	if (cpudata->vmcb->ctrl.exitinfo1 & PGEX_W)
   1293  1.35   maxv 		exit->u.mem.prot = PROT_WRITE;
   1294  1.27   maxv 	else if (cpudata->vmcb->ctrl.exitinfo1 & PGEX_X)
   1295  1.35   maxv 		exit->u.mem.prot = PROT_EXEC;
   1296  1.27   maxv 	else
   1297  1.35   maxv 		exit->u.mem.prot = PROT_READ;
   1298  1.27   maxv 	exit->u.mem.gpa = gpa;
   1299  1.27   maxv 	exit->u.mem.inst_len = cpudata->vmcb->ctrl.inst_len;
   1300  1.27   maxv 	memcpy(exit->u.mem.inst_bytes, cpudata->vmcb->ctrl.inst_bytes,
   1301  1.27   maxv 	    sizeof(exit->u.mem.inst_bytes));
   1302  1.43   maxv 
   1303  1.43   maxv 	svm_vcpu_state_provide(vcpu,
   1304  1.43   maxv 	    NVMM_X64_STATE_GPRS | NVMM_X64_STATE_SEGS |
   1305  1.43   maxv 	    NVMM_X64_STATE_CRS | NVMM_X64_STATE_MSRS);
   1306   1.1   maxv }
   1307   1.1   maxv 
   1308   1.1   maxv static void
   1309   1.1   maxv svm_exit_xsetbv(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1310  1.51   maxv     struct nvmm_vcpu_exit *exit)
   1311   1.1   maxv {
   1312   1.1   maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1313   1.1   maxv 	struct vmcb *vmcb = cpudata->vmcb;
   1314   1.1   maxv 	uint64_t val;
   1315   1.1   maxv 
   1316  1.51   maxv 	exit->reason = NVMM_VCPU_EXIT_NONE;
   1317   1.1   maxv 
   1318  1.13   maxv 	val = (cpudata->gprs[NVMM_X64_GPR_RDX] << 32) |
   1319   1.3   maxv 	    (vmcb->state.rax & 0xFFFFFFFF);
   1320   1.1   maxv 
   1321  1.13   maxv 	if (__predict_false(cpudata->gprs[NVMM_X64_GPR_RCX] != 0)) {
   1322   1.1   maxv 		goto error;
   1323   1.1   maxv 	} else if (__predict_false(vmcb->state.cpl != 0)) {
   1324   1.1   maxv 		goto error;
   1325   1.1   maxv 	} else if (__predict_false((val & ~svm_xcr0_mask) != 0)) {
   1326   1.1   maxv 		goto error;
   1327   1.1   maxv 	} else if (__predict_false((val & XCR0_X87) == 0)) {
   1328   1.1   maxv 		goto error;
   1329   1.1   maxv 	}
   1330   1.1   maxv 
   1331  1.13   maxv 	cpudata->gxcr0 = val;
   1332  1.50   maxv 	if (svm_xcr0_mask != 0) {
   1333  1.50   maxv 		wrxcr(0, cpudata->gxcr0);
   1334  1.50   maxv 	}
   1335   1.1   maxv 
   1336  1.17   maxv 	svm_inkernel_advance(cpudata->vmcb);
   1337   1.1   maxv 	return;
   1338   1.1   maxv 
   1339   1.1   maxv error:
   1340  1.45   maxv 	svm_inject_gp(vcpu);
   1341   1.1   maxv }
   1342   1.1   maxv 
   1343  1.40   maxv static void
   1344  1.51   maxv svm_exit_invalid(struct nvmm_vcpu_exit *exit, uint64_t code)
   1345  1.40   maxv {
   1346  1.40   maxv 	exit->u.inv.hwcode = code;
   1347  1.51   maxv 	exit->reason = NVMM_VCPU_EXIT_INVALID;
   1348  1.40   maxv }
   1349  1.40   maxv 
   1350  1.29   maxv /* -------------------------------------------------------------------------- */
   1351  1.29   maxv 
   1352   1.1   maxv static void
   1353   1.1   maxv svm_vcpu_guest_fpu_enter(struct nvmm_cpu *vcpu)
   1354   1.1   maxv {
   1355   1.1   maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1356   1.1   maxv 
   1357  1.65   maxv 	fpu_kern_enter();
   1358  1.16   maxv 	fpu_area_restore(&cpudata->gfpu, svm_xcr0_mask);
   1359  1.16   maxv 
   1360  1.16   maxv 	if (svm_xcr0_mask != 0) {
   1361  1.13   maxv 		cpudata->hxcr0 = rdxcr(0);
   1362  1.13   maxv 		wrxcr(0, cpudata->gxcr0);
   1363   1.1   maxv 	}
   1364   1.1   maxv }
   1365   1.1   maxv 
   1366   1.1   maxv static void
   1367   1.1   maxv svm_vcpu_guest_fpu_leave(struct nvmm_cpu *vcpu)
   1368   1.1   maxv {
   1369   1.1   maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1370   1.1   maxv 
   1371  1.16   maxv 	if (svm_xcr0_mask != 0) {
   1372  1.16   maxv 		cpudata->gxcr0 = rdxcr(0);
   1373  1.16   maxv 		wrxcr(0, cpudata->hxcr0);
   1374  1.16   maxv 	}
   1375  1.16   maxv 
   1376  1.16   maxv 	fpu_area_save(&cpudata->gfpu, svm_xcr0_mask);
   1377  1.65   maxv 	fpu_kern_leave();
   1378   1.1   maxv }
   1379   1.1   maxv 
   1380   1.1   maxv static void
   1381   1.1   maxv svm_vcpu_guest_dbregs_enter(struct nvmm_cpu *vcpu)
   1382   1.1   maxv {
   1383   1.1   maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1384   1.1   maxv 
   1385   1.1   maxv 	x86_dbregs_save(curlwp);
   1386   1.1   maxv 
   1387  1.15   maxv 	ldr7(0);
   1388  1.15   maxv 
   1389  1.13   maxv 	ldr0(cpudata->drs[NVMM_X64_DR_DR0]);
   1390  1.13   maxv 	ldr1(cpudata->drs[NVMM_X64_DR_DR1]);
   1391  1.13   maxv 	ldr2(cpudata->drs[NVMM_X64_DR_DR2]);
   1392  1.13   maxv 	ldr3(cpudata->drs[NVMM_X64_DR_DR3]);
   1393   1.1   maxv }
   1394   1.1   maxv 
   1395   1.1   maxv static void
   1396   1.1   maxv svm_vcpu_guest_dbregs_leave(struct nvmm_cpu *vcpu)
   1397   1.1   maxv {
   1398   1.1   maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1399   1.1   maxv 
   1400  1.13   maxv 	cpudata->drs[NVMM_X64_DR_DR0] = rdr0();
   1401  1.13   maxv 	cpudata->drs[NVMM_X64_DR_DR1] = rdr1();
   1402  1.13   maxv 	cpudata->drs[NVMM_X64_DR_DR2] = rdr2();
   1403  1.13   maxv 	cpudata->drs[NVMM_X64_DR_DR3] = rdr3();
   1404   1.1   maxv 
   1405   1.1   maxv 	x86_dbregs_restore(curlwp);
   1406   1.1   maxv }
   1407   1.1   maxv 
   1408   1.1   maxv static void
   1409   1.1   maxv svm_vcpu_guest_misc_enter(struct nvmm_cpu *vcpu)
   1410   1.1   maxv {
   1411   1.1   maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1412   1.1   maxv 
   1413  1.14   maxv 	cpudata->fsbase = rdmsr(MSR_FSBASE);
   1414  1.14   maxv 	cpudata->kernelgsbase = rdmsr(MSR_KERNELGSBASE);
   1415   1.1   maxv }
   1416   1.1   maxv 
   1417   1.1   maxv static void
   1418   1.1   maxv svm_vcpu_guest_misc_leave(struct nvmm_cpu *vcpu)
   1419   1.1   maxv {
   1420   1.1   maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1421   1.1   maxv 
   1422   1.1   maxv 	wrmsr(MSR_STAR, cpudata->star);
   1423   1.1   maxv 	wrmsr(MSR_LSTAR, cpudata->lstar);
   1424   1.1   maxv 	wrmsr(MSR_CSTAR, cpudata->cstar);
   1425   1.1   maxv 	wrmsr(MSR_SFMASK, cpudata->sfmask);
   1426  1.14   maxv 	wrmsr(MSR_FSBASE, cpudata->fsbase);
   1427  1.14   maxv 	wrmsr(MSR_KERNELGSBASE, cpudata->kernelgsbase);
   1428   1.1   maxv }
   1429   1.1   maxv 
   1430  1.28   maxv /* -------------------------------------------------------------------------- */
   1431  1.28   maxv 
   1432  1.28   maxv static inline void
   1433  1.28   maxv svm_gtlb_catchup(struct nvmm_cpu *vcpu, int hcpu)
   1434  1.28   maxv {
   1435  1.28   maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1436  1.28   maxv 
   1437  1.28   maxv 	if (vcpu->hcpu_last != hcpu || cpudata->shared_asid) {
   1438  1.28   maxv 		cpudata->gtlb_want_flush = true;
   1439  1.28   maxv 	}
   1440  1.28   maxv }
   1441  1.28   maxv 
   1442  1.29   maxv static inline void
   1443  1.29   maxv svm_htlb_catchup(struct nvmm_cpu *vcpu, int hcpu)
   1444  1.29   maxv {
   1445  1.29   maxv 	/*
   1446  1.29   maxv 	 * Nothing to do. If an hTLB flush was needed, either the VCPU was
   1447  1.29   maxv 	 * executing on this hCPU and the hTLB already got flushed, or it
   1448  1.29   maxv 	 * was executing on another hCPU in which case the catchup is done
   1449  1.29   maxv 	 * in svm_gtlb_catchup().
   1450  1.29   maxv 	 */
   1451  1.29   maxv }
   1452  1.29   maxv 
   1453  1.29   maxv static inline uint64_t
   1454  1.29   maxv svm_htlb_flush(struct svm_machdata *machdata, struct svm_cpudata *cpudata)
   1455  1.29   maxv {
   1456  1.29   maxv 	struct vmcb *vmcb = cpudata->vmcb;
   1457  1.29   maxv 	uint64_t machgen;
   1458  1.29   maxv 
   1459  1.29   maxv 	machgen = machdata->mach_htlb_gen;
   1460  1.29   maxv 	if (__predict_true(machgen == cpudata->vcpu_htlb_gen)) {
   1461  1.29   maxv 		return machgen;
   1462  1.29   maxv 	}
   1463  1.29   maxv 
   1464  1.29   maxv 	vmcb->ctrl.tlb_ctrl = svm_ctrl_tlb_flush;
   1465  1.29   maxv 	return machgen;
   1466  1.29   maxv }
   1467  1.29   maxv 
   1468  1.29   maxv static inline void
   1469  1.29   maxv svm_htlb_flush_ack(struct svm_cpudata *cpudata, uint64_t machgen)
   1470  1.29   maxv {
   1471  1.29   maxv 	struct vmcb *vmcb = cpudata->vmcb;
   1472  1.29   maxv 
   1473  1.29   maxv 	if (__predict_true(vmcb->ctrl.exitcode != VMCB_EXITCODE_INVALID)) {
   1474  1.29   maxv 		cpudata->vcpu_htlb_gen = machgen;
   1475  1.29   maxv 	}
   1476  1.29   maxv }
   1477  1.29   maxv 
   1478  1.41   maxv static inline void
   1479  1.41   maxv svm_exit_evt(struct svm_cpudata *cpudata, struct vmcb *vmcb)
   1480  1.41   maxv {
   1481  1.41   maxv 	cpudata->evt_pending = false;
   1482  1.41   maxv 
   1483  1.41   maxv 	if (__predict_false(vmcb->ctrl.exitintinfo & VMCB_CTRL_EXITINTINFO_V)) {
   1484  1.41   maxv 		vmcb->ctrl.eventinj = vmcb->ctrl.exitintinfo;
   1485  1.41   maxv 		cpudata->evt_pending = true;
   1486  1.41   maxv 	}
   1487  1.41   maxv }
   1488  1.41   maxv 
   1489   1.1   maxv static int
   1490   1.1   maxv svm_vcpu_run(struct nvmm_machine *mach, struct nvmm_cpu *vcpu,
   1491  1.51   maxv     struct nvmm_vcpu_exit *exit)
   1492   1.1   maxv {
   1493  1.43   maxv 	struct nvmm_comm_page *comm = vcpu->comm;
   1494  1.29   maxv 	struct svm_machdata *machdata = mach->machdata;
   1495   1.1   maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1496   1.1   maxv 	struct vmcb *vmcb = cpudata->vmcb;
   1497  1.29   maxv 	uint64_t machgen;
   1498  1.64   maxv 	int hcpu;
   1499   1.1   maxv 
   1500  1.73   maxv 	svm_vcpu_state_commit(vcpu);
   1501  1.73   maxv 	comm->state_cached = 0;
   1502  1.73   maxv 
   1503  1.45   maxv 	if (__predict_false(svm_vcpu_event_commit(vcpu) != 0)) {
   1504  1.45   maxv 		return EINVAL;
   1505  1.45   maxv 	}
   1506  1.43   maxv 
   1507   1.1   maxv 	kpreempt_disable();
   1508   1.1   maxv 	hcpu = cpu_number();
   1509   1.1   maxv 
   1510  1.28   maxv 	svm_gtlb_catchup(vcpu, hcpu);
   1511  1.29   maxv 	svm_htlb_catchup(vcpu, hcpu);
   1512   1.1   maxv 
   1513   1.1   maxv 	if (vcpu->hcpu_last != hcpu) {
   1514  1.12   maxv 		svm_vmcb_cache_flush_all(vmcb);
   1515  1.36   maxv 		cpudata->gtsc_want_update = true;
   1516   1.1   maxv 	}
   1517   1.1   maxv 
   1518   1.1   maxv 	svm_vcpu_guest_dbregs_enter(vcpu);
   1519   1.1   maxv 	svm_vcpu_guest_misc_enter(vcpu);
   1520  1.50   maxv 	svm_vcpu_guest_fpu_enter(vcpu);
   1521   1.1   maxv 
   1522   1.1   maxv 	while (1) {
   1523  1.28   maxv 		if (cpudata->gtlb_want_flush) {
   1524  1.20   maxv 			vmcb->ctrl.tlb_ctrl = svm_ctrl_tlb_flush;
   1525  1.20   maxv 		} else {
   1526  1.20   maxv 			vmcb->ctrl.tlb_ctrl = 0;
   1527  1.20   maxv 		}
   1528  1.20   maxv 
   1529  1.36   maxv 		if (__predict_false(cpudata->gtsc_want_update)) {
   1530  1.36   maxv 			vmcb->ctrl.tsc_offset = cpudata->gtsc - rdtsc();
   1531  1.36   maxv 			svm_vmcb_cache_flush(vmcb, VMCB_CTRL_VMCB_CLEAN_I);
   1532  1.36   maxv 		}
   1533  1.36   maxv 
   1534  1.64   maxv 		svm_clgi();
   1535  1.29   maxv 		machgen = svm_htlb_flush(machdata, cpudata);
   1536  1.13   maxv 		svm_vmrun(cpudata->vmcb_pa, cpudata->gprs);
   1537  1.29   maxv 		svm_htlb_flush_ack(cpudata, machgen);
   1538  1.64   maxv 		svm_stgi();
   1539   1.1   maxv 
   1540   1.1   maxv 		svm_vmcb_cache_default(vmcb);
   1541   1.1   maxv 
   1542   1.1   maxv 		if (vmcb->ctrl.exitcode != VMCB_EXITCODE_INVALID) {
   1543  1.28   maxv 			cpudata->gtlb_want_flush = false;
   1544  1.36   maxv 			cpudata->gtsc_want_update = false;
   1545   1.1   maxv 			vcpu->hcpu_last = hcpu;
   1546   1.1   maxv 		}
   1547  1.41   maxv 		svm_exit_evt(cpudata, vmcb);
   1548   1.1   maxv 
   1549   1.1   maxv 		switch (vmcb->ctrl.exitcode) {
   1550   1.1   maxv 		case VMCB_EXITCODE_INTR:
   1551   1.1   maxv 		case VMCB_EXITCODE_NMI:
   1552  1.51   maxv 			exit->reason = NVMM_VCPU_EXIT_NONE;
   1553   1.1   maxv 			break;
   1554   1.1   maxv 		case VMCB_EXITCODE_VINTR:
   1555  1.10   maxv 			svm_event_waitexit_disable(vcpu, false);
   1556  1.51   maxv 			exit->reason = NVMM_VCPU_EXIT_INT_READY;
   1557   1.1   maxv 			break;
   1558   1.1   maxv 		case VMCB_EXITCODE_IRET:
   1559  1.10   maxv 			svm_event_waitexit_disable(vcpu, true);
   1560  1.51   maxv 			exit->reason = NVMM_VCPU_EXIT_NMI_READY;
   1561   1.1   maxv 			break;
   1562   1.1   maxv 		case VMCB_EXITCODE_CPUID:
   1563   1.1   maxv 			svm_exit_cpuid(mach, vcpu, exit);
   1564   1.1   maxv 			break;
   1565   1.1   maxv 		case VMCB_EXITCODE_HLT:
   1566  1.10   maxv 			svm_exit_hlt(mach, vcpu, exit);
   1567   1.1   maxv 			break;
   1568   1.1   maxv 		case VMCB_EXITCODE_IOIO:
   1569   1.1   maxv 			svm_exit_io(mach, vcpu, exit);
   1570   1.1   maxv 			break;
   1571   1.1   maxv 		case VMCB_EXITCODE_MSR:
   1572   1.1   maxv 			svm_exit_msr(mach, vcpu, exit);
   1573   1.1   maxv 			break;
   1574   1.1   maxv 		case VMCB_EXITCODE_SHUTDOWN:
   1575  1.51   maxv 			exit->reason = NVMM_VCPU_EXIT_SHUTDOWN;
   1576   1.1   maxv 			break;
   1577   1.1   maxv 		case VMCB_EXITCODE_RDPMC:
   1578   1.1   maxv 		case VMCB_EXITCODE_RSM:
   1579   1.1   maxv 		case VMCB_EXITCODE_INVLPGA:
   1580   1.1   maxv 		case VMCB_EXITCODE_VMRUN:
   1581   1.1   maxv 		case VMCB_EXITCODE_VMMCALL:
   1582   1.1   maxv 		case VMCB_EXITCODE_VMLOAD:
   1583   1.1   maxv 		case VMCB_EXITCODE_VMSAVE:
   1584   1.1   maxv 		case VMCB_EXITCODE_STGI:
   1585   1.1   maxv 		case VMCB_EXITCODE_CLGI:
   1586   1.1   maxv 		case VMCB_EXITCODE_SKINIT:
   1587   1.1   maxv 		case VMCB_EXITCODE_RDTSCP:
   1588  1.67   maxv 		case VMCB_EXITCODE_RDPRU:
   1589  1.67   maxv 		case VMCB_EXITCODE_INVLPGB:
   1590  1.67   maxv 		case VMCB_EXITCODE_INVPCID:
   1591  1.67   maxv 		case VMCB_EXITCODE_MCOMMIT:
   1592  1.67   maxv 		case VMCB_EXITCODE_TLBSYNC:
   1593  1.45   maxv 			svm_inject_ud(vcpu);
   1594  1.51   maxv 			exit->reason = NVMM_VCPU_EXIT_NONE;
   1595   1.1   maxv 			break;
   1596   1.1   maxv 		case VMCB_EXITCODE_MONITOR:
   1597  1.51   maxv 			svm_exit_insn(vmcb, exit, NVMM_VCPU_EXIT_MONITOR);
   1598   1.1   maxv 			break;
   1599   1.1   maxv 		case VMCB_EXITCODE_MWAIT:
   1600   1.1   maxv 		case VMCB_EXITCODE_MWAIT_CONDITIONAL:
   1601  1.51   maxv 			svm_exit_insn(vmcb, exit, NVMM_VCPU_EXIT_MWAIT);
   1602   1.1   maxv 			break;
   1603   1.1   maxv 		case VMCB_EXITCODE_XSETBV:
   1604   1.1   maxv 			svm_exit_xsetbv(mach, vcpu, exit);
   1605   1.1   maxv 			break;
   1606   1.1   maxv 		case VMCB_EXITCODE_NPF:
   1607   1.1   maxv 			svm_exit_npf(mach, vcpu, exit);
   1608   1.1   maxv 			break;
   1609   1.1   maxv 		case VMCB_EXITCODE_FERR_FREEZE: /* ? */
   1610   1.1   maxv 		default:
   1611  1.40   maxv 			svm_exit_invalid(exit, vmcb->ctrl.exitcode);
   1612   1.1   maxv 			break;
   1613   1.1   maxv 		}
   1614   1.1   maxv 
   1615   1.1   maxv 		/* If no reason to return to userland, keep rolling. */
   1616  1.62   maxv 		if (nvmm_return_needed()) {
   1617  1.10   maxv 			break;
   1618  1.10   maxv 		}
   1619  1.51   maxv 		if (exit->reason != NVMM_VCPU_EXIT_NONE) {
   1620   1.1   maxv 			break;
   1621   1.1   maxv 		}
   1622   1.1   maxv 	}
   1623   1.1   maxv 
   1624  1.36   maxv 	cpudata->gtsc = rdtsc() + vmcb->ctrl.tsc_offset;
   1625  1.36   maxv 
   1626  1.50   maxv 	svm_vcpu_guest_fpu_leave(vcpu);
   1627   1.1   maxv 	svm_vcpu_guest_misc_leave(vcpu);
   1628   1.1   maxv 	svm_vcpu_guest_dbregs_leave(vcpu);
   1629   1.1   maxv 
   1630   1.1   maxv 	kpreempt_enable();
   1631   1.1   maxv 
   1632  1.53   maxv 	exit->exitstate.rflags = vmcb->state.rflags;
   1633  1.53   maxv 	exit->exitstate.cr8 = __SHIFTOUT(vmcb->ctrl.v, VMCB_CTRL_V_TPR);
   1634  1.53   maxv 	exit->exitstate.int_shadow =
   1635  1.10   maxv 	    ((vmcb->ctrl.intr & VMCB_CTRL_INTR_SHADOW) != 0);
   1636  1.53   maxv 	exit->exitstate.int_window_exiting = cpudata->int_window_exit;
   1637  1.53   maxv 	exit->exitstate.nmi_window_exiting = cpudata->nmi_window_exit;
   1638  1.53   maxv 	exit->exitstate.evt_pending = cpudata->evt_pending;
   1639  1.10   maxv 
   1640   1.1   maxv 	return 0;
   1641   1.1   maxv }
   1642   1.1   maxv 
   1643   1.1   maxv /* -------------------------------------------------------------------------- */
   1644   1.1   maxv 
   1645   1.1   maxv static int
   1646   1.1   maxv svm_memalloc(paddr_t *pa, vaddr_t *va, size_t npages)
   1647   1.1   maxv {
   1648   1.1   maxv 	struct pglist pglist;
   1649   1.1   maxv 	paddr_t _pa;
   1650   1.1   maxv 	vaddr_t _va;
   1651   1.1   maxv 	size_t i;
   1652   1.1   maxv 	int ret;
   1653   1.1   maxv 
   1654   1.1   maxv 	ret = uvm_pglistalloc(npages * PAGE_SIZE, 0, ~0UL, PAGE_SIZE, 0,
   1655   1.1   maxv 	    &pglist, 1, 0);
   1656   1.1   maxv 	if (ret != 0)
   1657   1.1   maxv 		return ENOMEM;
   1658  1.55     ad 	_pa = VM_PAGE_TO_PHYS(TAILQ_FIRST(&pglist));
   1659   1.1   maxv 	_va = uvm_km_alloc(kernel_map, npages * PAGE_SIZE, 0,
   1660   1.1   maxv 	    UVM_KMF_VAONLY | UVM_KMF_NOWAIT);
   1661   1.1   maxv 	if (_va == 0)
   1662   1.1   maxv 		goto error;
   1663   1.1   maxv 
   1664   1.1   maxv 	for (i = 0; i < npages; i++) {
   1665   1.1   maxv 		pmap_kenter_pa(_va + i * PAGE_SIZE, _pa + i * PAGE_SIZE,
   1666   1.1   maxv 		    VM_PROT_READ | VM_PROT_WRITE, PMAP_WRITE_BACK);
   1667   1.1   maxv 	}
   1668   1.5   maxv 	pmap_update(pmap_kernel());
   1669   1.1   maxv 
   1670   1.1   maxv 	memset((void *)_va, 0, npages * PAGE_SIZE);
   1671   1.1   maxv 
   1672   1.1   maxv 	*pa = _pa;
   1673   1.1   maxv 	*va = _va;
   1674   1.1   maxv 	return 0;
   1675   1.1   maxv 
   1676   1.1   maxv error:
   1677   1.1   maxv 	for (i = 0; i < npages; i++) {
   1678   1.1   maxv 		uvm_pagefree(PHYS_TO_VM_PAGE(_pa + i * PAGE_SIZE));
   1679   1.1   maxv 	}
   1680   1.1   maxv 	return ENOMEM;
   1681   1.1   maxv }
   1682   1.1   maxv 
   1683   1.1   maxv static void
   1684   1.1   maxv svm_memfree(paddr_t pa, vaddr_t va, size_t npages)
   1685   1.1   maxv {
   1686   1.1   maxv 	size_t i;
   1687   1.1   maxv 
   1688   1.1   maxv 	pmap_kremove(va, npages * PAGE_SIZE);
   1689   1.1   maxv 	pmap_update(pmap_kernel());
   1690   1.1   maxv 	uvm_km_free(kernel_map, va, npages * PAGE_SIZE, UVM_KMF_VAONLY);
   1691   1.1   maxv 	for (i = 0; i < npages; i++) {
   1692   1.1   maxv 		uvm_pagefree(PHYS_TO_VM_PAGE(pa + i * PAGE_SIZE));
   1693   1.1   maxv 	}
   1694   1.1   maxv }
   1695   1.1   maxv 
   1696   1.1   maxv /* -------------------------------------------------------------------------- */
   1697   1.1   maxv 
   1698   1.1   maxv #define SVM_MSRBM_READ	__BIT(0)
   1699   1.1   maxv #define SVM_MSRBM_WRITE	__BIT(1)
   1700   1.1   maxv 
   1701   1.1   maxv static void
   1702   1.1   maxv svm_vcpu_msr_allow(uint8_t *bitmap, uint64_t msr, bool read, bool write)
   1703   1.1   maxv {
   1704   1.1   maxv 	uint64_t byte;
   1705   1.1   maxv 	uint8_t bitoff;
   1706   1.1   maxv 
   1707   1.1   maxv 	if (msr < 0x00002000) {
   1708   1.1   maxv 		/* Range 1 */
   1709   1.1   maxv 		byte = ((msr - 0x00000000) >> 2UL) + 0x0000;
   1710   1.1   maxv 	} else if (msr >= 0xC0000000 && msr < 0xC0002000) {
   1711   1.1   maxv 		/* Range 2 */
   1712   1.1   maxv 		byte = ((msr - 0xC0000000) >> 2UL) + 0x0800;
   1713   1.1   maxv 	} else if (msr >= 0xC0010000 && msr < 0xC0012000) {
   1714   1.1   maxv 		/* Range 3 */
   1715   1.1   maxv 		byte = ((msr - 0xC0010000) >> 2UL) + 0x1000;
   1716   1.1   maxv 	} else {
   1717   1.1   maxv 		panic("%s: wrong range", __func__);
   1718   1.1   maxv 	}
   1719   1.1   maxv 
   1720   1.1   maxv 	bitoff = (msr & 0x3) << 1;
   1721   1.1   maxv 
   1722   1.1   maxv 	if (read) {
   1723   1.1   maxv 		bitmap[byte] &= ~(SVM_MSRBM_READ << bitoff);
   1724   1.1   maxv 	}
   1725   1.1   maxv 	if (write) {
   1726   1.1   maxv 		bitmap[byte] &= ~(SVM_MSRBM_WRITE << bitoff);
   1727   1.1   maxv 	}
   1728   1.1   maxv }
   1729   1.1   maxv 
   1730  1.32   maxv #define SVM_SEG_ATTRIB_TYPE		__BITS(3,0)
   1731  1.32   maxv #define SVM_SEG_ATTRIB_S		__BIT(4)
   1732   1.1   maxv #define SVM_SEG_ATTRIB_DPL		__BITS(6,5)
   1733   1.1   maxv #define SVM_SEG_ATTRIB_P		__BIT(7)
   1734   1.1   maxv #define SVM_SEG_ATTRIB_AVL		__BIT(8)
   1735  1.32   maxv #define SVM_SEG_ATTRIB_L		__BIT(9)
   1736  1.32   maxv #define SVM_SEG_ATTRIB_DEF		__BIT(10)
   1737  1.32   maxv #define SVM_SEG_ATTRIB_G		__BIT(11)
   1738   1.1   maxv 
   1739   1.1   maxv static void
   1740  1.30   maxv svm_vcpu_setstate_seg(const struct nvmm_x64_state_seg *seg,
   1741  1.30   maxv     struct vmcb_segment *vseg)
   1742   1.1   maxv {
   1743   1.1   maxv 	vseg->selector = seg->selector;
   1744   1.1   maxv 	vseg->attrib =
   1745   1.1   maxv 	    __SHIFTIN(seg->attrib.type, SVM_SEG_ATTRIB_TYPE) |
   1746  1.32   maxv 	    __SHIFTIN(seg->attrib.s, SVM_SEG_ATTRIB_S) |
   1747   1.1   maxv 	    __SHIFTIN(seg->attrib.dpl, SVM_SEG_ATTRIB_DPL) |
   1748   1.1   maxv 	    __SHIFTIN(seg->attrib.p, SVM_SEG_ATTRIB_P) |
   1749   1.1   maxv 	    __SHIFTIN(seg->attrib.avl, SVM_SEG_ATTRIB_AVL) |
   1750  1.32   maxv 	    __SHIFTIN(seg->attrib.l, SVM_SEG_ATTRIB_L) |
   1751  1.32   maxv 	    __SHIFTIN(seg->attrib.def, SVM_SEG_ATTRIB_DEF) |
   1752  1.32   maxv 	    __SHIFTIN(seg->attrib.g, SVM_SEG_ATTRIB_G);
   1753   1.1   maxv 	vseg->limit = seg->limit;
   1754   1.1   maxv 	vseg->base = seg->base;
   1755   1.1   maxv }
   1756   1.1   maxv 
   1757   1.1   maxv static void
   1758   1.1   maxv svm_vcpu_getstate_seg(struct nvmm_x64_state_seg *seg, struct vmcb_segment *vseg)
   1759   1.1   maxv {
   1760   1.1   maxv 	seg->selector = vseg->selector;
   1761   1.1   maxv 	seg->attrib.type = __SHIFTOUT(vseg->attrib, SVM_SEG_ATTRIB_TYPE);
   1762  1.32   maxv 	seg->attrib.s = __SHIFTOUT(vseg->attrib, SVM_SEG_ATTRIB_S);
   1763   1.1   maxv 	seg->attrib.dpl = __SHIFTOUT(vseg->attrib, SVM_SEG_ATTRIB_DPL);
   1764   1.1   maxv 	seg->attrib.p = __SHIFTOUT(vseg->attrib, SVM_SEG_ATTRIB_P);
   1765   1.1   maxv 	seg->attrib.avl = __SHIFTOUT(vseg->attrib, SVM_SEG_ATTRIB_AVL);
   1766  1.32   maxv 	seg->attrib.l = __SHIFTOUT(vseg->attrib, SVM_SEG_ATTRIB_L);
   1767  1.32   maxv 	seg->attrib.def = __SHIFTOUT(vseg->attrib, SVM_SEG_ATTRIB_DEF);
   1768  1.32   maxv 	seg->attrib.g = __SHIFTOUT(vseg->attrib, SVM_SEG_ATTRIB_G);
   1769   1.1   maxv 	seg->limit = vseg->limit;
   1770   1.1   maxv 	seg->base = vseg->base;
   1771   1.1   maxv }
   1772   1.1   maxv 
   1773  1.13   maxv static inline bool
   1774  1.30   maxv svm_state_tlb_flush(const struct vmcb *vmcb, const struct nvmm_x64_state *state,
   1775  1.13   maxv     uint64_t flags)
   1776   1.1   maxv {
   1777   1.1   maxv 	if (flags & NVMM_X64_STATE_CRS) {
   1778  1.13   maxv 		if ((vmcb->state.cr0 ^
   1779  1.13   maxv 		     state->crs[NVMM_X64_CR_CR0]) & CR0_TLB_FLUSH) {
   1780   1.1   maxv 			return true;
   1781   1.1   maxv 		}
   1782  1.13   maxv 		if (vmcb->state.cr3 != state->crs[NVMM_X64_CR_CR3]) {
   1783   1.1   maxv 			return true;
   1784   1.1   maxv 		}
   1785  1.13   maxv 		if ((vmcb->state.cr4 ^
   1786  1.13   maxv 		     state->crs[NVMM_X64_CR_CR4]) & CR4_TLB_FLUSH) {
   1787   1.1   maxv 			return true;
   1788   1.1   maxv 		}
   1789   1.1   maxv 	}
   1790   1.1   maxv 
   1791   1.1   maxv 	if (flags & NVMM_X64_STATE_MSRS) {
   1792  1.13   maxv 		if ((vmcb->state.efer ^
   1793  1.13   maxv 		     state->msrs[NVMM_X64_MSR_EFER]) & EFER_TLB_FLUSH) {
   1794   1.1   maxv 			return true;
   1795   1.1   maxv 		}
   1796   1.1   maxv 	}
   1797   1.1   maxv 
   1798   1.1   maxv 	return false;
   1799   1.1   maxv }
   1800   1.1   maxv 
   1801   1.1   maxv static void
   1802  1.43   maxv svm_vcpu_setstate(struct nvmm_cpu *vcpu)
   1803   1.1   maxv {
   1804  1.43   maxv 	struct nvmm_comm_page *comm = vcpu->comm;
   1805  1.43   maxv 	const struct nvmm_x64_state *state = &comm->state;
   1806   1.1   maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1807   1.1   maxv 	struct vmcb *vmcb = cpudata->vmcb;
   1808   1.1   maxv 	struct fxsave *fpustate;
   1809  1.43   maxv 	uint64_t flags;
   1810  1.43   maxv 
   1811  1.43   maxv 	flags = comm->state_wanted;
   1812   1.1   maxv 
   1813  1.13   maxv 	if (svm_state_tlb_flush(vmcb, state, flags)) {
   1814  1.28   maxv 		cpudata->gtlb_want_flush = true;
   1815   1.1   maxv 	}
   1816   1.1   maxv 
   1817   1.1   maxv 	if (flags & NVMM_X64_STATE_SEGS) {
   1818  1.13   maxv 		svm_vcpu_setstate_seg(&state->segs[NVMM_X64_SEG_CS],
   1819   1.1   maxv 		    &vmcb->state.cs);
   1820  1.13   maxv 		svm_vcpu_setstate_seg(&state->segs[NVMM_X64_SEG_DS],
   1821   1.1   maxv 		    &vmcb->state.ds);
   1822  1.13   maxv 		svm_vcpu_setstate_seg(&state->segs[NVMM_X64_SEG_ES],
   1823   1.1   maxv 		    &vmcb->state.es);
   1824  1.13   maxv 		svm_vcpu_setstate_seg(&state->segs[NVMM_X64_SEG_FS],
   1825   1.1   maxv 		    &vmcb->state.fs);
   1826  1.13   maxv 		svm_vcpu_setstate_seg(&state->segs[NVMM_X64_SEG_GS],
   1827   1.1   maxv 		    &vmcb->state.gs);
   1828  1.13   maxv 		svm_vcpu_setstate_seg(&state->segs[NVMM_X64_SEG_SS],
   1829   1.1   maxv 		    &vmcb->state.ss);
   1830  1.13   maxv 		svm_vcpu_setstate_seg(&state->segs[NVMM_X64_SEG_GDT],
   1831   1.1   maxv 		    &vmcb->state.gdt);
   1832  1.13   maxv 		svm_vcpu_setstate_seg(&state->segs[NVMM_X64_SEG_IDT],
   1833   1.1   maxv 		    &vmcb->state.idt);
   1834  1.13   maxv 		svm_vcpu_setstate_seg(&state->segs[NVMM_X64_SEG_LDT],
   1835   1.1   maxv 		    &vmcb->state.ldt);
   1836  1.13   maxv 		svm_vcpu_setstate_seg(&state->segs[NVMM_X64_SEG_TR],
   1837   1.1   maxv 		    &vmcb->state.tr);
   1838  1.23   maxv 
   1839  1.23   maxv 		vmcb->state.cpl = state->segs[NVMM_X64_SEG_SS].attrib.dpl;
   1840   1.1   maxv 	}
   1841   1.1   maxv 
   1842  1.13   maxv 	CTASSERT(sizeof(cpudata->gprs) == sizeof(state->gprs));
   1843   1.1   maxv 	if (flags & NVMM_X64_STATE_GPRS) {
   1844  1.13   maxv 		memcpy(cpudata->gprs, state->gprs, sizeof(state->gprs));
   1845   1.1   maxv 
   1846  1.13   maxv 		vmcb->state.rip = state->gprs[NVMM_X64_GPR_RIP];
   1847  1.13   maxv 		vmcb->state.rsp = state->gprs[NVMM_X64_GPR_RSP];
   1848  1.13   maxv 		vmcb->state.rax = state->gprs[NVMM_X64_GPR_RAX];
   1849  1.13   maxv 		vmcb->state.rflags = state->gprs[NVMM_X64_GPR_RFLAGS];
   1850   1.1   maxv 	}
   1851   1.1   maxv 
   1852   1.1   maxv 	if (flags & NVMM_X64_STATE_CRS) {
   1853  1.13   maxv 		vmcb->state.cr0 = state->crs[NVMM_X64_CR_CR0];
   1854  1.13   maxv 		vmcb->state.cr2 = state->crs[NVMM_X64_CR_CR2];
   1855  1.13   maxv 		vmcb->state.cr3 = state->crs[NVMM_X64_CR_CR3];
   1856  1.13   maxv 		vmcb->state.cr4 = state->crs[NVMM_X64_CR_CR4];
   1857   1.1   maxv 
   1858   1.1   maxv 		vmcb->ctrl.v &= ~VMCB_CTRL_V_TPR;
   1859  1.13   maxv 		vmcb->ctrl.v |= __SHIFTIN(state->crs[NVMM_X64_CR_CR8],
   1860   1.1   maxv 		    VMCB_CTRL_V_TPR);
   1861   1.1   maxv 
   1862   1.1   maxv 		if (svm_xcr0_mask != 0) {
   1863  1.16   maxv 			/* Clear illegal XCR0 bits, set mandatory X87 bit. */
   1864  1.13   maxv 			cpudata->gxcr0 = state->crs[NVMM_X64_CR_XCR0];
   1865  1.13   maxv 			cpudata->gxcr0 &= svm_xcr0_mask;
   1866  1.13   maxv 			cpudata->gxcr0 |= XCR0_X87;
   1867   1.1   maxv 		}
   1868   1.1   maxv 	}
   1869   1.1   maxv 
   1870  1.13   maxv 	CTASSERT(sizeof(cpudata->drs) == sizeof(state->drs));
   1871   1.1   maxv 	if (flags & NVMM_X64_STATE_DRS) {
   1872  1.13   maxv 		memcpy(cpudata->drs, state->drs, sizeof(state->drs));
   1873   1.1   maxv 
   1874  1.13   maxv 		vmcb->state.dr6 = state->drs[NVMM_X64_DR_DR6];
   1875  1.13   maxv 		vmcb->state.dr7 = state->drs[NVMM_X64_DR_DR7];
   1876   1.1   maxv 	}
   1877   1.1   maxv 
   1878   1.1   maxv 	if (flags & NVMM_X64_STATE_MSRS) {
   1879  1.30   maxv 		/*
   1880  1.30   maxv 		 * EFER_SVME is mandatory.
   1881  1.30   maxv 		 */
   1882  1.13   maxv 		vmcb->state.efer = state->msrs[NVMM_X64_MSR_EFER] | EFER_SVME;
   1883  1.13   maxv 		vmcb->state.star = state->msrs[NVMM_X64_MSR_STAR];
   1884  1.13   maxv 		vmcb->state.lstar = state->msrs[NVMM_X64_MSR_LSTAR];
   1885  1.13   maxv 		vmcb->state.cstar = state->msrs[NVMM_X64_MSR_CSTAR];
   1886  1.13   maxv 		vmcb->state.sfmask = state->msrs[NVMM_X64_MSR_SFMASK];
   1887   1.1   maxv 		vmcb->state.kernelgsbase =
   1888  1.13   maxv 		    state->msrs[NVMM_X64_MSR_KERNELGSBASE];
   1889   1.1   maxv 		vmcb->state.sysenter_cs =
   1890  1.13   maxv 		    state->msrs[NVMM_X64_MSR_SYSENTER_CS];
   1891   1.1   maxv 		vmcb->state.sysenter_esp =
   1892  1.13   maxv 		    state->msrs[NVMM_X64_MSR_SYSENTER_ESP];
   1893   1.1   maxv 		vmcb->state.sysenter_eip =
   1894  1.13   maxv 		    state->msrs[NVMM_X64_MSR_SYSENTER_EIP];
   1895  1.13   maxv 		vmcb->state.g_pat = state->msrs[NVMM_X64_MSR_PAT];
   1896  1.36   maxv 
   1897  1.36   maxv 		cpudata->gtsc = state->msrs[NVMM_X64_MSR_TSC];
   1898  1.36   maxv 		cpudata->gtsc_want_update = true;
   1899   1.1   maxv 	}
   1900   1.1   maxv 
   1901  1.37   maxv 	if (flags & NVMM_X64_STATE_INTR) {
   1902  1.37   maxv 		if (state->intr.int_shadow) {
   1903  1.10   maxv 			vmcb->ctrl.intr |= VMCB_CTRL_INTR_SHADOW;
   1904  1.10   maxv 		} else {
   1905  1.10   maxv 			vmcb->ctrl.intr &= ~VMCB_CTRL_INTR_SHADOW;
   1906  1.10   maxv 		}
   1907  1.10   maxv 
   1908  1.37   maxv 		if (state->intr.int_window_exiting) {
   1909  1.10   maxv 			svm_event_waitexit_enable(vcpu, false);
   1910  1.10   maxv 		} else {
   1911  1.10   maxv 			svm_event_waitexit_disable(vcpu, false);
   1912  1.10   maxv 		}
   1913  1.10   maxv 
   1914  1.37   maxv 		if (state->intr.nmi_window_exiting) {
   1915  1.10   maxv 			svm_event_waitexit_enable(vcpu, true);
   1916  1.10   maxv 		} else {
   1917  1.10   maxv 			svm_event_waitexit_disable(vcpu, true);
   1918  1.10   maxv 		}
   1919   1.1   maxv 	}
   1920   1.1   maxv 
   1921  1.13   maxv 	CTASSERT(sizeof(cpudata->gfpu.xsh_fxsave) == sizeof(state->fpu));
   1922   1.1   maxv 	if (flags & NVMM_X64_STATE_FPU) {
   1923  1.13   maxv 		memcpy(cpudata->gfpu.xsh_fxsave, &state->fpu,
   1924  1.13   maxv 		    sizeof(state->fpu));
   1925   1.1   maxv 
   1926   1.1   maxv 		fpustate = (struct fxsave *)cpudata->gfpu.xsh_fxsave;
   1927   1.1   maxv 		fpustate->fx_mxcsr_mask &= x86_fpu_mxcsr_mask;
   1928   1.1   maxv 		fpustate->fx_mxcsr &= fpustate->fx_mxcsr_mask;
   1929  1.16   maxv 
   1930  1.16   maxv 		if (svm_xcr0_mask != 0) {
   1931  1.16   maxv 			/* Reset XSTATE_BV, to force a reload. */
   1932  1.16   maxv 			cpudata->gfpu.xsh_xstate_bv = svm_xcr0_mask;
   1933  1.16   maxv 		}
   1934   1.1   maxv 	}
   1935  1.12   maxv 
   1936  1.12   maxv 	svm_vmcb_cache_update(vmcb, flags);
   1937  1.43   maxv 
   1938  1.43   maxv 	comm->state_wanted = 0;
   1939  1.43   maxv 	comm->state_cached |= flags;
   1940   1.1   maxv }
   1941   1.1   maxv 
   1942   1.1   maxv static void
   1943  1.43   maxv svm_vcpu_getstate(struct nvmm_cpu *vcpu)
   1944   1.1   maxv {
   1945  1.43   maxv 	struct nvmm_comm_page *comm = vcpu->comm;
   1946  1.43   maxv 	struct nvmm_x64_state *state = &comm->state;
   1947   1.1   maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   1948   1.1   maxv 	struct vmcb *vmcb = cpudata->vmcb;
   1949  1.43   maxv 	uint64_t flags;
   1950  1.43   maxv 
   1951  1.43   maxv 	flags = comm->state_wanted;
   1952   1.1   maxv 
   1953   1.1   maxv 	if (flags & NVMM_X64_STATE_SEGS) {
   1954  1.13   maxv 		svm_vcpu_getstate_seg(&state->segs[NVMM_X64_SEG_CS],
   1955   1.1   maxv 		    &vmcb->state.cs);
   1956  1.13   maxv 		svm_vcpu_getstate_seg(&state->segs[NVMM_X64_SEG_DS],
   1957   1.1   maxv 		    &vmcb->state.ds);
   1958  1.13   maxv 		svm_vcpu_getstate_seg(&state->segs[NVMM_X64_SEG_ES],
   1959   1.1   maxv 		    &vmcb->state.es);
   1960  1.13   maxv 		svm_vcpu_getstate_seg(&state->segs[NVMM_X64_SEG_FS],
   1961   1.1   maxv 		    &vmcb->state.fs);
   1962  1.13   maxv 		svm_vcpu_getstate_seg(&state->segs[NVMM_X64_SEG_GS],
   1963   1.1   maxv 		    &vmcb->state.gs);
   1964  1.13   maxv 		svm_vcpu_getstate_seg(&state->segs[NVMM_X64_SEG_SS],
   1965   1.1   maxv 		    &vmcb->state.ss);
   1966  1.13   maxv 		svm_vcpu_getstate_seg(&state->segs[NVMM_X64_SEG_GDT],
   1967   1.1   maxv 		    &vmcb->state.gdt);
   1968  1.13   maxv 		svm_vcpu_getstate_seg(&state->segs[NVMM_X64_SEG_IDT],
   1969   1.1   maxv 		    &vmcb->state.idt);
   1970  1.13   maxv 		svm_vcpu_getstate_seg(&state->segs[NVMM_X64_SEG_LDT],
   1971   1.1   maxv 		    &vmcb->state.ldt);
   1972  1.13   maxv 		svm_vcpu_getstate_seg(&state->segs[NVMM_X64_SEG_TR],
   1973   1.1   maxv 		    &vmcb->state.tr);
   1974  1.23   maxv 
   1975  1.23   maxv 		state->segs[NVMM_X64_SEG_SS].attrib.dpl = vmcb->state.cpl;
   1976   1.1   maxv 	}
   1977   1.1   maxv 
   1978  1.13   maxv 	CTASSERT(sizeof(cpudata->gprs) == sizeof(state->gprs));
   1979   1.1   maxv 	if (flags & NVMM_X64_STATE_GPRS) {
   1980  1.13   maxv 		memcpy(state->gprs, cpudata->gprs, sizeof(state->gprs));
   1981   1.1   maxv 
   1982  1.13   maxv 		state->gprs[NVMM_X64_GPR_RIP] = vmcb->state.rip;
   1983  1.13   maxv 		state->gprs[NVMM_X64_GPR_RSP] = vmcb->state.rsp;
   1984  1.13   maxv 		state->gprs[NVMM_X64_GPR_RAX] = vmcb->state.rax;
   1985  1.13   maxv 		state->gprs[NVMM_X64_GPR_RFLAGS] = vmcb->state.rflags;
   1986   1.1   maxv 	}
   1987   1.1   maxv 
   1988   1.1   maxv 	if (flags & NVMM_X64_STATE_CRS) {
   1989  1.13   maxv 		state->crs[NVMM_X64_CR_CR0] = vmcb->state.cr0;
   1990  1.13   maxv 		state->crs[NVMM_X64_CR_CR2] = vmcb->state.cr2;
   1991  1.13   maxv 		state->crs[NVMM_X64_CR_CR3] = vmcb->state.cr3;
   1992  1.13   maxv 		state->crs[NVMM_X64_CR_CR4] = vmcb->state.cr4;
   1993  1.13   maxv 		state->crs[NVMM_X64_CR_CR8] = __SHIFTOUT(vmcb->ctrl.v,
   1994   1.1   maxv 		    VMCB_CTRL_V_TPR);
   1995  1.13   maxv 		state->crs[NVMM_X64_CR_XCR0] = cpudata->gxcr0;
   1996   1.1   maxv 	}
   1997   1.1   maxv 
   1998  1.13   maxv 	CTASSERT(sizeof(cpudata->drs) == sizeof(state->drs));
   1999   1.1   maxv 	if (flags & NVMM_X64_STATE_DRS) {
   2000  1.13   maxv 		memcpy(state->drs, cpudata->drs, sizeof(state->drs));
   2001   1.1   maxv 
   2002  1.13   maxv 		state->drs[NVMM_X64_DR_DR6] = vmcb->state.dr6;
   2003  1.13   maxv 		state->drs[NVMM_X64_DR_DR7] = vmcb->state.dr7;
   2004   1.1   maxv 	}
   2005   1.1   maxv 
   2006   1.1   maxv 	if (flags & NVMM_X64_STATE_MSRS) {
   2007  1.13   maxv 		state->msrs[NVMM_X64_MSR_EFER] = vmcb->state.efer;
   2008  1.13   maxv 		state->msrs[NVMM_X64_MSR_STAR] = vmcb->state.star;
   2009  1.13   maxv 		state->msrs[NVMM_X64_MSR_LSTAR] = vmcb->state.lstar;
   2010  1.13   maxv 		state->msrs[NVMM_X64_MSR_CSTAR] = vmcb->state.cstar;
   2011  1.13   maxv 		state->msrs[NVMM_X64_MSR_SFMASK] = vmcb->state.sfmask;
   2012  1.13   maxv 		state->msrs[NVMM_X64_MSR_KERNELGSBASE] =
   2013   1.1   maxv 		    vmcb->state.kernelgsbase;
   2014  1.13   maxv 		state->msrs[NVMM_X64_MSR_SYSENTER_CS] =
   2015   1.1   maxv 		    vmcb->state.sysenter_cs;
   2016  1.13   maxv 		state->msrs[NVMM_X64_MSR_SYSENTER_ESP] =
   2017   1.1   maxv 		    vmcb->state.sysenter_esp;
   2018  1.13   maxv 		state->msrs[NVMM_X64_MSR_SYSENTER_EIP] =
   2019   1.1   maxv 		    vmcb->state.sysenter_eip;
   2020  1.13   maxv 		state->msrs[NVMM_X64_MSR_PAT] = vmcb->state.g_pat;
   2021  1.36   maxv 		state->msrs[NVMM_X64_MSR_TSC] = cpudata->gtsc;
   2022   1.1   maxv 
   2023   1.1   maxv 		/* Hide SVME. */
   2024  1.13   maxv 		state->msrs[NVMM_X64_MSR_EFER] &= ~EFER_SVME;
   2025   1.1   maxv 	}
   2026   1.1   maxv 
   2027  1.37   maxv 	if (flags & NVMM_X64_STATE_INTR) {
   2028  1.37   maxv 		state->intr.int_shadow =
   2029  1.10   maxv 		    (vmcb->ctrl.intr & VMCB_CTRL_INTR_SHADOW) != 0;
   2030  1.37   maxv 		state->intr.int_window_exiting = cpudata->int_window_exit;
   2031  1.37   maxv 		state->intr.nmi_window_exiting = cpudata->nmi_window_exit;
   2032  1.37   maxv 		state->intr.evt_pending = cpudata->evt_pending;
   2033   1.1   maxv 	}
   2034   1.1   maxv 
   2035  1.13   maxv 	CTASSERT(sizeof(cpudata->gfpu.xsh_fxsave) == sizeof(state->fpu));
   2036   1.1   maxv 	if (flags & NVMM_X64_STATE_FPU) {
   2037  1.13   maxv 		memcpy(&state->fpu, cpudata->gfpu.xsh_fxsave,
   2038  1.13   maxv 		    sizeof(state->fpu));
   2039   1.1   maxv 	}
   2040  1.43   maxv 
   2041  1.43   maxv 	comm->state_wanted = 0;
   2042  1.43   maxv 	comm->state_cached |= flags;
   2043  1.43   maxv }
   2044  1.43   maxv 
   2045  1.43   maxv static void
   2046  1.43   maxv svm_vcpu_state_provide(struct nvmm_cpu *vcpu, uint64_t flags)
   2047  1.43   maxv {
   2048  1.43   maxv 	vcpu->comm->state_wanted = flags;
   2049  1.43   maxv 	svm_vcpu_getstate(vcpu);
   2050  1.43   maxv }
   2051  1.43   maxv 
   2052  1.43   maxv static void
   2053  1.43   maxv svm_vcpu_state_commit(struct nvmm_cpu *vcpu)
   2054  1.43   maxv {
   2055  1.43   maxv 	vcpu->comm->state_wanted = vcpu->comm->state_commit;
   2056  1.43   maxv 	vcpu->comm->state_commit = 0;
   2057  1.43   maxv 	svm_vcpu_setstate(vcpu);
   2058   1.1   maxv }
   2059   1.1   maxv 
   2060   1.1   maxv /* -------------------------------------------------------------------------- */
   2061   1.1   maxv 
   2062   1.1   maxv static void
   2063  1.30   maxv svm_asid_alloc(struct nvmm_cpu *vcpu)
   2064  1.30   maxv {
   2065  1.30   maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   2066  1.30   maxv 	struct vmcb *vmcb = cpudata->vmcb;
   2067  1.30   maxv 	size_t i, oct, bit;
   2068  1.30   maxv 
   2069  1.30   maxv 	mutex_enter(&svm_asidlock);
   2070  1.30   maxv 
   2071  1.30   maxv 	for (i = 0; i < svm_maxasid; i++) {
   2072  1.30   maxv 		oct = i / 8;
   2073  1.30   maxv 		bit = i % 8;
   2074  1.30   maxv 
   2075  1.30   maxv 		if (svm_asidmap[oct] & __BIT(bit)) {
   2076  1.30   maxv 			continue;
   2077  1.30   maxv 		}
   2078  1.30   maxv 
   2079  1.30   maxv 		svm_asidmap[oct] |= __BIT(bit);
   2080  1.30   maxv 		vmcb->ctrl.guest_asid = i;
   2081  1.30   maxv 		mutex_exit(&svm_asidlock);
   2082  1.30   maxv 		return;
   2083  1.30   maxv 	}
   2084  1.30   maxv 
   2085  1.30   maxv 	/*
   2086  1.30   maxv 	 * No free ASID. Use the last one, which is shared and requires
   2087  1.30   maxv 	 * special TLB handling.
   2088  1.30   maxv 	 */
   2089  1.30   maxv 	cpudata->shared_asid = true;
   2090  1.30   maxv 	vmcb->ctrl.guest_asid = svm_maxasid - 1;
   2091  1.30   maxv 	mutex_exit(&svm_asidlock);
   2092  1.30   maxv }
   2093  1.30   maxv 
   2094  1.30   maxv static void
   2095  1.30   maxv svm_asid_free(struct nvmm_cpu *vcpu)
   2096  1.30   maxv {
   2097  1.30   maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   2098  1.30   maxv 	struct vmcb *vmcb = cpudata->vmcb;
   2099  1.30   maxv 	size_t oct, bit;
   2100  1.30   maxv 
   2101  1.30   maxv 	if (cpudata->shared_asid) {
   2102  1.30   maxv 		return;
   2103  1.30   maxv 	}
   2104  1.30   maxv 
   2105  1.30   maxv 	oct = vmcb->ctrl.guest_asid / 8;
   2106  1.30   maxv 	bit = vmcb->ctrl.guest_asid % 8;
   2107  1.30   maxv 
   2108  1.30   maxv 	mutex_enter(&svm_asidlock);
   2109  1.30   maxv 	svm_asidmap[oct] &= ~__BIT(bit);
   2110  1.30   maxv 	mutex_exit(&svm_asidlock);
   2111  1.30   maxv }
   2112  1.30   maxv 
   2113  1.30   maxv static void
   2114  1.30   maxv svm_vcpu_init(struct nvmm_machine *mach, struct nvmm_cpu *vcpu)
   2115  1.30   maxv {
   2116  1.30   maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   2117  1.30   maxv 	struct vmcb *vmcb = cpudata->vmcb;
   2118  1.30   maxv 
   2119  1.30   maxv 	/* Allow reads/writes of Control Registers. */
   2120  1.30   maxv 	vmcb->ctrl.intercept_cr = 0;
   2121  1.30   maxv 
   2122  1.30   maxv 	/* Allow reads/writes of Debug Registers. */
   2123  1.30   maxv 	vmcb->ctrl.intercept_dr = 0;
   2124  1.30   maxv 
   2125  1.30   maxv 	/* Allow exceptions 0 to 31. */
   2126  1.30   maxv 	vmcb->ctrl.intercept_vec = 0;
   2127  1.30   maxv 
   2128  1.30   maxv 	/*
   2129  1.30   maxv 	 * Allow:
   2130  1.30   maxv 	 *  - SMI [smm interrupts]
   2131  1.30   maxv 	 *  - VINTR [virtual interrupts]
   2132  1.30   maxv 	 *  - CR0_SPEC [CR0 writes changing other fields than CR0.TS or CR0.MP]
   2133  1.30   maxv 	 *  - RIDTR [reads of IDTR]
   2134  1.30   maxv 	 *  - RGDTR [reads of GDTR]
   2135  1.30   maxv 	 *  - RLDTR [reads of LDTR]
   2136  1.30   maxv 	 *  - RTR [reads of TR]
   2137  1.30   maxv 	 *  - WIDTR [writes of IDTR]
   2138  1.30   maxv 	 *  - WGDTR [writes of GDTR]
   2139  1.30   maxv 	 *  - WLDTR [writes of LDTR]
   2140  1.30   maxv 	 *  - WTR [writes of TR]
   2141  1.30   maxv 	 *  - RDTSC [rdtsc instruction]
   2142  1.30   maxv 	 *  - PUSHF [pushf instruction]
   2143  1.30   maxv 	 *  - POPF [popf instruction]
   2144  1.30   maxv 	 *  - IRET [iret instruction]
   2145  1.30   maxv 	 *  - INTN [int $n instructions]
   2146  1.30   maxv 	 *  - PAUSE [pause instruction]
   2147  1.30   maxv 	 *  - INVLPG [invplg instruction]
   2148  1.30   maxv 	 *  - TASKSW [task switches]
   2149  1.30   maxv 	 *
   2150  1.30   maxv 	 * Intercept the rest below.
   2151  1.30   maxv 	 */
   2152  1.30   maxv 	vmcb->ctrl.intercept_misc1 =
   2153  1.30   maxv 	    VMCB_CTRL_INTERCEPT_INTR |
   2154  1.30   maxv 	    VMCB_CTRL_INTERCEPT_NMI |
   2155  1.30   maxv 	    VMCB_CTRL_INTERCEPT_INIT |
   2156  1.30   maxv 	    VMCB_CTRL_INTERCEPT_RDPMC |
   2157  1.30   maxv 	    VMCB_CTRL_INTERCEPT_CPUID |
   2158  1.30   maxv 	    VMCB_CTRL_INTERCEPT_RSM |
   2159  1.72   maxv 	    VMCB_CTRL_INTERCEPT_INVD |
   2160  1.30   maxv 	    VMCB_CTRL_INTERCEPT_HLT |
   2161  1.30   maxv 	    VMCB_CTRL_INTERCEPT_INVLPGA |
   2162  1.30   maxv 	    VMCB_CTRL_INTERCEPT_IOIO_PROT |
   2163  1.30   maxv 	    VMCB_CTRL_INTERCEPT_MSR_PROT |
   2164  1.30   maxv 	    VMCB_CTRL_INTERCEPT_FERR_FREEZE |
   2165  1.30   maxv 	    VMCB_CTRL_INTERCEPT_SHUTDOWN;
   2166  1.30   maxv 
   2167  1.30   maxv 	/*
   2168  1.30   maxv 	 * Allow:
   2169  1.30   maxv 	 *  - ICEBP [icebp instruction]
   2170  1.30   maxv 	 *  - WBINVD [wbinvd instruction]
   2171  1.30   maxv 	 *  - WCR_SPEC(0..15) [writes of CR0-15, received after instruction]
   2172  1.30   maxv 	 *
   2173  1.30   maxv 	 * Intercept the rest below.
   2174  1.30   maxv 	 */
   2175  1.30   maxv 	vmcb->ctrl.intercept_misc2 =
   2176  1.30   maxv 	    VMCB_CTRL_INTERCEPT_VMRUN |
   2177  1.30   maxv 	    VMCB_CTRL_INTERCEPT_VMMCALL |
   2178  1.30   maxv 	    VMCB_CTRL_INTERCEPT_VMLOAD |
   2179  1.30   maxv 	    VMCB_CTRL_INTERCEPT_VMSAVE |
   2180  1.30   maxv 	    VMCB_CTRL_INTERCEPT_STGI |
   2181  1.30   maxv 	    VMCB_CTRL_INTERCEPT_CLGI |
   2182  1.30   maxv 	    VMCB_CTRL_INTERCEPT_SKINIT |
   2183  1.30   maxv 	    VMCB_CTRL_INTERCEPT_RDTSCP |
   2184  1.30   maxv 	    VMCB_CTRL_INTERCEPT_MONITOR |
   2185  1.30   maxv 	    VMCB_CTRL_INTERCEPT_MWAIT |
   2186  1.67   maxv 	    VMCB_CTRL_INTERCEPT_XSETBV |
   2187  1.67   maxv 	    VMCB_CTRL_INTERCEPT_RDPRU;
   2188  1.67   maxv 
   2189  1.67   maxv 	/*
   2190  1.67   maxv 	 * Intercept everything.
   2191  1.67   maxv 	 */
   2192  1.67   maxv 	vmcb->ctrl.intercept_misc3 =
   2193  1.67   maxv 	    VMCB_CTRL_INTERCEPT_INVLPGB_ALL |
   2194  1.67   maxv 	    VMCB_CTRL_INTERCEPT_PCID |
   2195  1.67   maxv 	    VMCB_CTRL_INTERCEPT_MCOMMIT |
   2196  1.67   maxv 	    VMCB_CTRL_INTERCEPT_TLBSYNC;
   2197  1.30   maxv 
   2198  1.30   maxv 	/* Intercept all I/O accesses. */
   2199  1.30   maxv 	memset(cpudata->iobm, 0xFF, IOBM_SIZE);
   2200  1.30   maxv 	vmcb->ctrl.iopm_base_pa = cpudata->iobm_pa;
   2201  1.30   maxv 
   2202  1.30   maxv 	/* Allow direct access to certain MSRs. */
   2203  1.30   maxv 	memset(cpudata->msrbm, 0xFF, MSRBM_SIZE);
   2204  1.30   maxv 	svm_vcpu_msr_allow(cpudata->msrbm, MSR_STAR, true, true);
   2205  1.30   maxv 	svm_vcpu_msr_allow(cpudata->msrbm, MSR_LSTAR, true, true);
   2206  1.30   maxv 	svm_vcpu_msr_allow(cpudata->msrbm, MSR_CSTAR, true, true);
   2207  1.30   maxv 	svm_vcpu_msr_allow(cpudata->msrbm, MSR_SFMASK, true, true);
   2208  1.30   maxv 	svm_vcpu_msr_allow(cpudata->msrbm, MSR_KERNELGSBASE, true, true);
   2209  1.30   maxv 	svm_vcpu_msr_allow(cpudata->msrbm, MSR_SYSENTER_CS, true, true);
   2210  1.30   maxv 	svm_vcpu_msr_allow(cpudata->msrbm, MSR_SYSENTER_ESP, true, true);
   2211  1.30   maxv 	svm_vcpu_msr_allow(cpudata->msrbm, MSR_SYSENTER_EIP, true, true);
   2212  1.30   maxv 	svm_vcpu_msr_allow(cpudata->msrbm, MSR_FSBASE, true, true);
   2213  1.30   maxv 	svm_vcpu_msr_allow(cpudata->msrbm, MSR_GSBASE, true, true);
   2214  1.30   maxv 	svm_vcpu_msr_allow(cpudata->msrbm, MSR_CR_PAT, true, true);
   2215  1.30   maxv 	svm_vcpu_msr_allow(cpudata->msrbm, MSR_TSC, true, false);
   2216  1.30   maxv 	vmcb->ctrl.msrpm_base_pa = cpudata->msrbm_pa;
   2217  1.30   maxv 
   2218  1.30   maxv 	/* Generate ASID. */
   2219  1.30   maxv 	svm_asid_alloc(vcpu);
   2220  1.30   maxv 
   2221  1.30   maxv 	/* Virtual TPR. */
   2222  1.30   maxv 	vmcb->ctrl.v = VMCB_CTRL_V_INTR_MASKING;
   2223  1.30   maxv 
   2224  1.30   maxv 	/* Enable Nested Paging. */
   2225  1.30   maxv 	vmcb->ctrl.enable1 = VMCB_CTRL_ENABLE_NP;
   2226  1.30   maxv 	vmcb->ctrl.n_cr3 = mach->vm->vm_map.pmap->pm_pdirpa[0];
   2227  1.30   maxv 
   2228  1.30   maxv 	/* Init XSAVE header. */
   2229  1.30   maxv 	cpudata->gfpu.xsh_xstate_bv = svm_xcr0_mask;
   2230  1.30   maxv 	cpudata->gfpu.xsh_xcomp_bv = 0;
   2231  1.30   maxv 
   2232  1.30   maxv 	/* These MSRs are static. */
   2233  1.30   maxv 	cpudata->star = rdmsr(MSR_STAR);
   2234  1.30   maxv 	cpudata->lstar = rdmsr(MSR_LSTAR);
   2235  1.30   maxv 	cpudata->cstar = rdmsr(MSR_CSTAR);
   2236  1.30   maxv 	cpudata->sfmask = rdmsr(MSR_SFMASK);
   2237  1.31   maxv 
   2238  1.31   maxv 	/* Install the RESET state. */
   2239  1.43   maxv 	memcpy(&vcpu->comm->state, &nvmm_x86_reset_state,
   2240  1.43   maxv 	    sizeof(nvmm_x86_reset_state));
   2241  1.43   maxv 	vcpu->comm->state_wanted = NVMM_X64_STATE_ALL;
   2242  1.43   maxv 	vcpu->comm->state_cached = 0;
   2243  1.43   maxv 	svm_vcpu_setstate(vcpu);
   2244  1.30   maxv }
   2245  1.30   maxv 
   2246  1.30   maxv static int
   2247  1.30   maxv svm_vcpu_create(struct nvmm_machine *mach, struct nvmm_cpu *vcpu)
   2248  1.30   maxv {
   2249  1.30   maxv 	struct svm_cpudata *cpudata;
   2250  1.30   maxv 	int error;
   2251  1.30   maxv 
   2252  1.30   maxv 	/* Allocate the SVM cpudata. */
   2253  1.30   maxv 	cpudata = (struct svm_cpudata *)uvm_km_alloc(kernel_map,
   2254  1.30   maxv 	    roundup(sizeof(*cpudata), PAGE_SIZE), 0,
   2255  1.30   maxv 	    UVM_KMF_WIRED|UVM_KMF_ZERO);
   2256  1.30   maxv 	vcpu->cpudata = cpudata;
   2257  1.30   maxv 
   2258  1.30   maxv 	/* VMCB */
   2259  1.30   maxv 	error = svm_memalloc(&cpudata->vmcb_pa, (vaddr_t *)&cpudata->vmcb,
   2260  1.30   maxv 	    VMCB_NPAGES);
   2261  1.30   maxv 	if (error)
   2262  1.30   maxv 		goto error;
   2263  1.30   maxv 
   2264  1.30   maxv 	/* I/O Bitmap */
   2265  1.30   maxv 	error = svm_memalloc(&cpudata->iobm_pa, (vaddr_t *)&cpudata->iobm,
   2266  1.30   maxv 	    IOBM_NPAGES);
   2267  1.30   maxv 	if (error)
   2268  1.30   maxv 		goto error;
   2269  1.30   maxv 
   2270  1.30   maxv 	/* MSR Bitmap */
   2271  1.30   maxv 	error = svm_memalloc(&cpudata->msrbm_pa, (vaddr_t *)&cpudata->msrbm,
   2272  1.30   maxv 	    MSRBM_NPAGES);
   2273  1.30   maxv 	if (error)
   2274  1.30   maxv 		goto error;
   2275  1.30   maxv 
   2276  1.30   maxv 	/* Init the VCPU info. */
   2277  1.30   maxv 	svm_vcpu_init(mach, vcpu);
   2278  1.30   maxv 
   2279  1.30   maxv 	return 0;
   2280  1.30   maxv 
   2281  1.30   maxv error:
   2282  1.30   maxv 	if (cpudata->vmcb_pa) {
   2283  1.30   maxv 		svm_memfree(cpudata->vmcb_pa, (vaddr_t)cpudata->vmcb,
   2284  1.30   maxv 		    VMCB_NPAGES);
   2285  1.30   maxv 	}
   2286  1.30   maxv 	if (cpudata->iobm_pa) {
   2287  1.30   maxv 		svm_memfree(cpudata->iobm_pa, (vaddr_t)cpudata->iobm,
   2288  1.30   maxv 		    IOBM_NPAGES);
   2289  1.30   maxv 	}
   2290  1.30   maxv 	if (cpudata->msrbm_pa) {
   2291  1.30   maxv 		svm_memfree(cpudata->msrbm_pa, (vaddr_t)cpudata->msrbm,
   2292  1.30   maxv 		    MSRBM_NPAGES);
   2293  1.30   maxv 	}
   2294  1.30   maxv 	uvm_km_free(kernel_map, (vaddr_t)cpudata,
   2295  1.30   maxv 	    roundup(sizeof(*cpudata), PAGE_SIZE), UVM_KMF_WIRED);
   2296  1.30   maxv 	return error;
   2297  1.30   maxv }
   2298  1.30   maxv 
   2299  1.30   maxv static void
   2300  1.30   maxv svm_vcpu_destroy(struct nvmm_machine *mach, struct nvmm_cpu *vcpu)
   2301  1.30   maxv {
   2302  1.30   maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   2303  1.30   maxv 
   2304  1.30   maxv 	svm_asid_free(vcpu);
   2305  1.30   maxv 
   2306  1.30   maxv 	svm_memfree(cpudata->vmcb_pa, (vaddr_t)cpudata->vmcb, VMCB_NPAGES);
   2307  1.30   maxv 	svm_memfree(cpudata->iobm_pa, (vaddr_t)cpudata->iobm, IOBM_NPAGES);
   2308  1.30   maxv 	svm_memfree(cpudata->msrbm_pa, (vaddr_t)cpudata->msrbm, MSRBM_NPAGES);
   2309  1.30   maxv 
   2310  1.30   maxv 	uvm_km_free(kernel_map, (vaddr_t)cpudata,
   2311  1.30   maxv 	    roundup(sizeof(*cpudata), PAGE_SIZE), UVM_KMF_WIRED);
   2312  1.30   maxv }
   2313  1.30   maxv 
   2314  1.52   maxv /* -------------------------------------------------------------------------- */
   2315  1.52   maxv 
   2316  1.51   maxv static int
   2317  1.52   maxv svm_vcpu_configure_cpuid(struct svm_cpudata *cpudata, void *data)
   2318  1.51   maxv {
   2319  1.52   maxv 	struct nvmm_vcpu_conf_cpuid *cpuid = data;
   2320  1.51   maxv 	size_t i;
   2321  1.51   maxv 
   2322  1.51   maxv 	if (__predict_false(cpuid->mask && cpuid->exit)) {
   2323  1.51   maxv 		return EINVAL;
   2324  1.51   maxv 	}
   2325  1.51   maxv 	if (__predict_false(cpuid->mask &&
   2326  1.51   maxv 	    ((cpuid->u.mask.set.eax & cpuid->u.mask.del.eax) ||
   2327  1.51   maxv 	     (cpuid->u.mask.set.ebx & cpuid->u.mask.del.ebx) ||
   2328  1.51   maxv 	     (cpuid->u.mask.set.ecx & cpuid->u.mask.del.ecx) ||
   2329  1.51   maxv 	     (cpuid->u.mask.set.edx & cpuid->u.mask.del.edx)))) {
   2330  1.51   maxv 		return EINVAL;
   2331  1.51   maxv 	}
   2332  1.51   maxv 
   2333  1.51   maxv 	/* If unset, delete, to restore the default behavior. */
   2334  1.51   maxv 	if (!cpuid->mask && !cpuid->exit) {
   2335  1.51   maxv 		for (i = 0; i < SVM_NCPUIDS; i++) {
   2336  1.51   maxv 			if (!cpudata->cpuidpresent[i]) {
   2337  1.51   maxv 				continue;
   2338  1.51   maxv 			}
   2339  1.51   maxv 			if (cpudata->cpuid[i].leaf == cpuid->leaf) {
   2340  1.51   maxv 				cpudata->cpuidpresent[i] = false;
   2341  1.51   maxv 			}
   2342  1.51   maxv 		}
   2343  1.51   maxv 		return 0;
   2344  1.51   maxv 	}
   2345  1.51   maxv 
   2346  1.51   maxv 	/* If already here, replace. */
   2347  1.51   maxv 	for (i = 0; i < SVM_NCPUIDS; i++) {
   2348  1.51   maxv 		if (!cpudata->cpuidpresent[i]) {
   2349  1.51   maxv 			continue;
   2350  1.51   maxv 		}
   2351  1.51   maxv 		if (cpudata->cpuid[i].leaf == cpuid->leaf) {
   2352  1.51   maxv 			memcpy(&cpudata->cpuid[i], cpuid,
   2353  1.51   maxv 			    sizeof(struct nvmm_vcpu_conf_cpuid));
   2354  1.51   maxv 			return 0;
   2355  1.51   maxv 		}
   2356  1.51   maxv 	}
   2357  1.51   maxv 
   2358  1.51   maxv 	/* Not here, insert. */
   2359  1.51   maxv 	for (i = 0; i < SVM_NCPUIDS; i++) {
   2360  1.51   maxv 		if (!cpudata->cpuidpresent[i]) {
   2361  1.51   maxv 			cpudata->cpuidpresent[i] = true;
   2362  1.51   maxv 			memcpy(&cpudata->cpuid[i], cpuid,
   2363  1.51   maxv 			    sizeof(struct nvmm_vcpu_conf_cpuid));
   2364  1.51   maxv 			return 0;
   2365  1.51   maxv 		}
   2366  1.51   maxv 	}
   2367  1.51   maxv 
   2368  1.51   maxv 	return ENOBUFS;
   2369  1.51   maxv }
   2370  1.51   maxv 
   2371  1.52   maxv static int
   2372  1.52   maxv svm_vcpu_configure(struct nvmm_cpu *vcpu, uint64_t op, void *data)
   2373  1.52   maxv {
   2374  1.52   maxv 	struct svm_cpudata *cpudata = vcpu->cpudata;
   2375  1.52   maxv 
   2376  1.52   maxv 	switch (op) {
   2377  1.52   maxv 	case NVMM_VCPU_CONF_MD(NVMM_VCPU_CONF_CPUID):
   2378  1.52   maxv 		return svm_vcpu_configure_cpuid(cpudata, data);
   2379  1.52   maxv 	default:
   2380  1.52   maxv 		return EINVAL;
   2381  1.52   maxv 	}
   2382  1.52   maxv }
   2383  1.52   maxv 
   2384  1.30   maxv /* -------------------------------------------------------------------------- */
   2385  1.30   maxv 
   2386  1.30   maxv static void
   2387   1.1   maxv svm_tlb_flush(struct pmap *pm)
   2388   1.1   maxv {
   2389   1.1   maxv 	struct nvmm_machine *mach = pm->pm_data;
   2390  1.29   maxv 	struct svm_machdata *machdata = mach->machdata;
   2391  1.29   maxv 
   2392  1.29   maxv 	atomic_inc_64(&machdata->mach_htlb_gen);
   2393   1.1   maxv 
   2394  1.29   maxv 	/* Generates IPIs, which cause #VMEXITs. */
   2395  1.58     ad 	pmap_tlb_shootdown(pmap_kernel(), -1, PTE_G, TLBSHOOT_NVMM);
   2396   1.1   maxv }
   2397   1.1   maxv 
   2398   1.1   maxv static void
   2399   1.1   maxv svm_machine_create(struct nvmm_machine *mach)
   2400   1.1   maxv {
   2401  1.29   maxv 	struct svm_machdata *machdata;
   2402  1.29   maxv 
   2403   1.1   maxv 	/* Fill in pmap info. */
   2404   1.1   maxv 	mach->vm->vm_map.pmap->pm_data = (void *)mach;
   2405   1.1   maxv 	mach->vm->vm_map.pmap->pm_tlb_flush = svm_tlb_flush;
   2406   1.1   maxv 
   2407  1.29   maxv 	machdata = kmem_zalloc(sizeof(struct svm_machdata), KM_SLEEP);
   2408  1.29   maxv 	mach->machdata = machdata;
   2409  1.29   maxv 
   2410  1.29   maxv 	/* Start with an hTLB flush everywhere. */
   2411  1.29   maxv 	machdata->mach_htlb_gen = 1;
   2412   1.1   maxv }
   2413   1.1   maxv 
   2414   1.1   maxv static void
   2415   1.1   maxv svm_machine_destroy(struct nvmm_machine *mach)
   2416   1.1   maxv {
   2417   1.1   maxv 	kmem_free(mach->machdata, sizeof(struct svm_machdata));
   2418   1.1   maxv }
   2419   1.1   maxv 
   2420   1.1   maxv static int
   2421   1.1   maxv svm_machine_configure(struct nvmm_machine *mach, uint64_t op, void *data)
   2422   1.1   maxv {
   2423  1.51   maxv 	panic("%s: impossible", __func__);
   2424   1.1   maxv }
   2425   1.1   maxv 
   2426   1.1   maxv /* -------------------------------------------------------------------------- */
   2427   1.1   maxv 
   2428   1.1   maxv static bool
   2429   1.1   maxv svm_ident(void)
   2430   1.1   maxv {
   2431   1.1   maxv 	u_int descs[4];
   2432   1.1   maxv 	uint64_t msr;
   2433   1.1   maxv 
   2434   1.1   maxv 	if (cpu_vendor != CPUVENDOR_AMD) {
   2435   1.1   maxv 		return false;
   2436   1.1   maxv 	}
   2437   1.1   maxv 	if (!(cpu_feature[3] & CPUID_SVM)) {
   2438  1.59   maxv 		printf("NVMM: SVM not supported\n");
   2439   1.1   maxv 		return false;
   2440   1.1   maxv 	}
   2441   1.1   maxv 
   2442   1.1   maxv 	if (curcpu()->ci_max_ext_cpuid < 0x8000000a) {
   2443  1.59   maxv 		printf("NVMM: CPUID leaf not available\n");
   2444   1.1   maxv 		return false;
   2445   1.1   maxv 	}
   2446   1.1   maxv 	x86_cpuid(0x8000000a, descs);
   2447   1.1   maxv 
   2448  1.75   maxv 	/* Expect revision 1. */
   2449  1.75   maxv 	if (__SHIFTOUT(descs[0], CPUID_AMD_SVM_REV) != 1) {
   2450  1.75   maxv 		printf("NVMM: SVM revision not supported\n");
   2451  1.75   maxv 		return false;
   2452  1.75   maxv 	}
   2453  1.75   maxv 
   2454   1.1   maxv 	/* Want Nested Paging. */
   2455   1.1   maxv 	if (!(descs[3] & CPUID_AMD_SVM_NP)) {
   2456  1.59   maxv 		printf("NVMM: SVM-NP not supported\n");
   2457   1.1   maxv 		return false;
   2458   1.1   maxv 	}
   2459   1.1   maxv 
   2460   1.1   maxv 	/* Want nRIP. */
   2461   1.1   maxv 	if (!(descs[3] & CPUID_AMD_SVM_NRIPS)) {
   2462  1.59   maxv 		printf("NVMM: SVM-NRIPS not supported\n");
   2463   1.1   maxv 		return false;
   2464   1.1   maxv 	}
   2465   1.1   maxv 
   2466   1.1   maxv 	svm_decode_assist = (descs[3] & CPUID_AMD_SVM_DecodeAssist) != 0;
   2467   1.1   maxv 
   2468   1.1   maxv 	msr = rdmsr(MSR_VMCR);
   2469   1.1   maxv 	if ((msr & VMCR_SVMED) && (msr & VMCR_LOCK)) {
   2470  1.59   maxv 		printf("NVMM: SVM disabled in BIOS\n");
   2471   1.1   maxv 		return false;
   2472   1.1   maxv 	}
   2473   1.1   maxv 
   2474   1.1   maxv 	return true;
   2475   1.1   maxv }
   2476   1.1   maxv 
   2477   1.1   maxv static void
   2478   1.1   maxv svm_init_asid(uint32_t maxasid)
   2479   1.1   maxv {
   2480   1.1   maxv 	size_t i, j, allocsz;
   2481   1.1   maxv 
   2482   1.1   maxv 	mutex_init(&svm_asidlock, MUTEX_DEFAULT, IPL_NONE);
   2483   1.1   maxv 
   2484   1.1   maxv 	/* Arbitrarily limit. */
   2485   1.1   maxv 	maxasid = uimin(maxasid, 8192);
   2486   1.1   maxv 
   2487   1.1   maxv 	svm_maxasid = maxasid;
   2488   1.1   maxv 	allocsz = roundup(maxasid, 8) / 8;
   2489   1.1   maxv 	svm_asidmap = kmem_zalloc(allocsz, KM_SLEEP);
   2490   1.1   maxv 
   2491   1.1   maxv 	/* ASID 0 is reserved for the host. */
   2492   1.1   maxv 	svm_asidmap[0] |= __BIT(0);
   2493   1.1   maxv 
   2494   1.1   maxv 	/* ASID n-1 is special, we share it. */
   2495   1.1   maxv 	i = (maxasid - 1) / 8;
   2496   1.1   maxv 	j = (maxasid - 1) % 8;
   2497   1.1   maxv 	svm_asidmap[i] |= __BIT(j);
   2498   1.1   maxv }
   2499   1.1   maxv 
   2500   1.1   maxv static void
   2501   1.1   maxv svm_change_cpu(void *arg1, void *arg2)
   2502   1.1   maxv {
   2503  1.56  joerg 	bool enable = arg1 != NULL;
   2504   1.1   maxv 	uint64_t msr;
   2505   1.1   maxv 
   2506   1.1   maxv 	msr = rdmsr(MSR_VMCR);
   2507   1.1   maxv 	if (msr & VMCR_SVMED) {
   2508   1.1   maxv 		wrmsr(MSR_VMCR, msr & ~VMCR_SVMED);
   2509   1.1   maxv 	}
   2510   1.1   maxv 
   2511   1.1   maxv 	if (!enable) {
   2512   1.1   maxv 		wrmsr(MSR_VM_HSAVE_PA, 0);
   2513   1.1   maxv 	}
   2514   1.1   maxv 
   2515   1.1   maxv 	msr = rdmsr(MSR_EFER);
   2516   1.1   maxv 	if (enable) {
   2517   1.1   maxv 		msr |= EFER_SVME;
   2518   1.1   maxv 	} else {
   2519   1.1   maxv 		msr &= ~EFER_SVME;
   2520   1.1   maxv 	}
   2521   1.1   maxv 	wrmsr(MSR_EFER, msr);
   2522   1.1   maxv 
   2523   1.1   maxv 	if (enable) {
   2524   1.1   maxv 		wrmsr(MSR_VM_HSAVE_PA, hsave[cpu_index(curcpu())].pa);
   2525   1.1   maxv 	}
   2526   1.1   maxv }
   2527   1.1   maxv 
   2528   1.1   maxv static void
   2529   1.1   maxv svm_init(void)
   2530   1.1   maxv {
   2531   1.1   maxv 	CPU_INFO_ITERATOR cii;
   2532   1.1   maxv 	struct cpu_info *ci;
   2533   1.1   maxv 	struct vm_page *pg;
   2534   1.1   maxv 	u_int descs[4];
   2535   1.1   maxv 	uint64_t xc;
   2536   1.1   maxv 
   2537   1.1   maxv 	x86_cpuid(0x8000000a, descs);
   2538   1.1   maxv 
   2539   1.1   maxv 	/* The guest TLB flush command. */
   2540   1.1   maxv 	if (descs[3] & CPUID_AMD_SVM_FlushByASID) {
   2541   1.1   maxv 		svm_ctrl_tlb_flush = VMCB_CTRL_TLB_CTRL_FLUSH_GUEST;
   2542   1.1   maxv 	} else {
   2543   1.1   maxv 		svm_ctrl_tlb_flush = VMCB_CTRL_TLB_CTRL_FLUSH_ALL;
   2544   1.1   maxv 	}
   2545   1.1   maxv 
   2546   1.1   maxv 	/* Init the ASID. */
   2547   1.1   maxv 	svm_init_asid(descs[1]);
   2548   1.1   maxv 
   2549   1.1   maxv 	/* Init the XCR0 mask. */
   2550   1.1   maxv 	svm_xcr0_mask = SVM_XCR0_MASK_DEFAULT & x86_xsave_features;
   2551   1.1   maxv 
   2552  1.69   maxv 	/* Init the max basic CPUID leaf. */
   2553  1.69   maxv 	svm_cpuid_max_basic = uimin(cpuid_level, SVM_CPUID_MAX_BASIC);
   2554  1.69   maxv 
   2555  1.70   maxv 	/* Init the max extended CPUID leaf. */
   2556  1.70   maxv 	x86_cpuid(0x80000000, descs);
   2557  1.70   maxv 	svm_cpuid_max_extended = uimin(descs[0], SVM_CPUID_MAX_EXTENDED);
   2558  1.70   maxv 
   2559   1.1   maxv 	memset(hsave, 0, sizeof(hsave));
   2560   1.1   maxv 	for (CPU_INFO_FOREACH(cii, ci)) {
   2561   1.1   maxv 		pg = uvm_pagealloc(NULL, 0, NULL, UVM_PGA_ZERO);
   2562   1.1   maxv 		hsave[cpu_index(ci)].pa = VM_PAGE_TO_PHYS(pg);
   2563   1.1   maxv 	}
   2564   1.1   maxv 
   2565   1.1   maxv 	xc = xc_broadcast(0, svm_change_cpu, (void *)true, NULL);
   2566   1.1   maxv 	xc_wait(xc);
   2567   1.1   maxv }
   2568   1.1   maxv 
   2569   1.1   maxv static void
   2570   1.1   maxv svm_fini_asid(void)
   2571   1.1   maxv {
   2572   1.1   maxv 	size_t allocsz;
   2573   1.1   maxv 
   2574   1.1   maxv 	allocsz = roundup(svm_maxasid, 8) / 8;
   2575   1.1   maxv 	kmem_free(svm_asidmap, allocsz);
   2576   1.1   maxv 
   2577   1.1   maxv 	mutex_destroy(&svm_asidlock);
   2578   1.1   maxv }
   2579   1.1   maxv 
   2580   1.1   maxv static void
   2581   1.1   maxv svm_fini(void)
   2582   1.1   maxv {
   2583   1.1   maxv 	uint64_t xc;
   2584   1.1   maxv 	size_t i;
   2585   1.1   maxv 
   2586   1.1   maxv 	xc = xc_broadcast(0, svm_change_cpu, (void *)false, NULL);
   2587   1.1   maxv 	xc_wait(xc);
   2588   1.1   maxv 
   2589   1.1   maxv 	for (i = 0; i < MAXCPUS; i++) {
   2590   1.1   maxv 		if (hsave[i].pa != 0)
   2591   1.1   maxv 			uvm_pagefree(PHYS_TO_VM_PAGE(hsave[i].pa));
   2592   1.1   maxv 	}
   2593   1.1   maxv 
   2594   1.1   maxv 	svm_fini_asid();
   2595   1.1   maxv }
   2596   1.1   maxv 
   2597   1.1   maxv static void
   2598   1.1   maxv svm_capability(struct nvmm_capability *cap)
   2599   1.1   maxv {
   2600  1.52   maxv 	cap->arch.mach_conf_support = 0;
   2601  1.52   maxv 	cap->arch.vcpu_conf_support =
   2602  1.52   maxv 	    NVMM_CAP_ARCH_VCPU_CONF_CPUID;
   2603  1.42   maxv 	cap->arch.xcr0_mask = svm_xcr0_mask;
   2604  1.42   maxv 	cap->arch.mxcsr_mask = x86_fpu_mxcsr_mask;
   2605  1.42   maxv 	cap->arch.conf_cpuid_maxops = SVM_NCPUIDS;
   2606   1.1   maxv }
   2607   1.1   maxv 
   2608   1.1   maxv const struct nvmm_impl nvmm_x86_svm = {
   2609  1.63   maxv 	.name = "x86-svm",
   2610   1.1   maxv 	.ident = svm_ident,
   2611   1.1   maxv 	.init = svm_init,
   2612   1.1   maxv 	.fini = svm_fini,
   2613   1.1   maxv 	.capability = svm_capability,
   2614  1.51   maxv 	.mach_conf_max = NVMM_X86_MACH_NCONF,
   2615  1.51   maxv 	.mach_conf_sizes = NULL,
   2616  1.51   maxv 	.vcpu_conf_max = NVMM_X86_VCPU_NCONF,
   2617  1.51   maxv 	.vcpu_conf_sizes = svm_vcpu_conf_sizes,
   2618   1.1   maxv 	.state_size = sizeof(struct nvmm_x64_state),
   2619   1.1   maxv 	.machine_create = svm_machine_create,
   2620   1.1   maxv 	.machine_destroy = svm_machine_destroy,
   2621   1.1   maxv 	.machine_configure = svm_machine_configure,
   2622   1.1   maxv 	.vcpu_create = svm_vcpu_create,
   2623   1.1   maxv 	.vcpu_destroy = svm_vcpu_destroy,
   2624  1.51   maxv 	.vcpu_configure = svm_vcpu_configure,
   2625   1.1   maxv 	.vcpu_setstate = svm_vcpu_setstate,
   2626   1.1   maxv 	.vcpu_getstate = svm_vcpu_getstate,
   2627   1.1   maxv 	.vcpu_inject = svm_vcpu_inject,
   2628   1.1   maxv 	.vcpu_run = svm_vcpu_run
   2629   1.1   maxv };
   2630